1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * driver/dma/coh901318.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007-2009 ST-Ericsson
6*4882a593Smuzhiyun * DMA driver for COH 901 318
7*4882a593Smuzhiyun * Author: Per Friden <per.friden@stericsson.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/kernel.h> /* printk() */
13*4882a593Smuzhiyun #include <linux/fs.h> /* everything... */
14*4882a593Smuzhiyun #include <linux/scatterlist.h>
15*4882a593Smuzhiyun #include <linux/slab.h> /* kmalloc() */
16*4882a593Smuzhiyun #include <linux/dmaengine.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/device.h>
19*4882a593Smuzhiyun #include <linux/irqreturn.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/uaccess.h>
23*4882a593Smuzhiyun #include <linux/debugfs.h>
24*4882a593Smuzhiyun #include <linux/platform_data/dma-coh901318.h>
25*4882a593Smuzhiyun #include <linux/of_dma.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "coh901318.h"
28*4882a593Smuzhiyun #include "dmaengine.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define COH901318_MOD32_MASK (0x1F)
31*4882a593Smuzhiyun #define COH901318_WORD_MASK (0xFFFFFFFF)
32*4882a593Smuzhiyun /* INT_STATUS - Interrupt Status Registers 32bit (R/-) */
33*4882a593Smuzhiyun #define COH901318_INT_STATUS1 (0x0000)
34*4882a593Smuzhiyun #define COH901318_INT_STATUS2 (0x0004)
35*4882a593Smuzhiyun /* TC_INT_STATUS - Terminal Count Interrupt Status Registers 32bit (R/-) */
36*4882a593Smuzhiyun #define COH901318_TC_INT_STATUS1 (0x0008)
37*4882a593Smuzhiyun #define COH901318_TC_INT_STATUS2 (0x000C)
38*4882a593Smuzhiyun /* TC_INT_CLEAR - Terminal Count Interrupt Clear Registers 32bit (-/W) */
39*4882a593Smuzhiyun #define COH901318_TC_INT_CLEAR1 (0x0010)
40*4882a593Smuzhiyun #define COH901318_TC_INT_CLEAR2 (0x0014)
41*4882a593Smuzhiyun /* RAW_TC_INT_STATUS - Raw Term Count Interrupt Status Registers 32bit (R/-) */
42*4882a593Smuzhiyun #define COH901318_RAW_TC_INT_STATUS1 (0x0018)
43*4882a593Smuzhiyun #define COH901318_RAW_TC_INT_STATUS2 (0x001C)
44*4882a593Smuzhiyun /* BE_INT_STATUS - Bus Error Interrupt Status Registers 32bit (R/-) */
45*4882a593Smuzhiyun #define COH901318_BE_INT_STATUS1 (0x0020)
46*4882a593Smuzhiyun #define COH901318_BE_INT_STATUS2 (0x0024)
47*4882a593Smuzhiyun /* BE_INT_CLEAR - Bus Error Interrupt Clear Registers 32bit (-/W) */
48*4882a593Smuzhiyun #define COH901318_BE_INT_CLEAR1 (0x0028)
49*4882a593Smuzhiyun #define COH901318_BE_INT_CLEAR2 (0x002C)
50*4882a593Smuzhiyun /* RAW_BE_INT_STATUS - Raw Term Count Interrupt Status Registers 32bit (R/-) */
51*4882a593Smuzhiyun #define COH901318_RAW_BE_INT_STATUS1 (0x0030)
52*4882a593Smuzhiyun #define COH901318_RAW_BE_INT_STATUS2 (0x0034)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * CX_CFG - Channel Configuration Registers 32bit (R/W)
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun #define COH901318_CX_CFG (0x0100)
58*4882a593Smuzhiyun #define COH901318_CX_CFG_SPACING (0x04)
59*4882a593Smuzhiyun /* Channel enable activates tha dma job */
60*4882a593Smuzhiyun #define COH901318_CX_CFG_CH_ENABLE (0x00000001)
61*4882a593Smuzhiyun #define COH901318_CX_CFG_CH_DISABLE (0x00000000)
62*4882a593Smuzhiyun /* Request Mode */
63*4882a593Smuzhiyun #define COH901318_CX_CFG_RM_MASK (0x00000006)
64*4882a593Smuzhiyun #define COH901318_CX_CFG_RM_MEMORY_TO_MEMORY (0x0 << 1)
65*4882a593Smuzhiyun #define COH901318_CX_CFG_RM_PRIMARY_TO_MEMORY (0x1 << 1)
66*4882a593Smuzhiyun #define COH901318_CX_CFG_RM_MEMORY_TO_PRIMARY (0x1 << 1)
67*4882a593Smuzhiyun #define COH901318_CX_CFG_RM_PRIMARY_TO_SECONDARY (0x3 << 1)
68*4882a593Smuzhiyun #define COH901318_CX_CFG_RM_SECONDARY_TO_PRIMARY (0x3 << 1)
69*4882a593Smuzhiyun /* Linked channel request field. RM must == 11 */
70*4882a593Smuzhiyun #define COH901318_CX_CFG_LCRF_SHIFT 3
71*4882a593Smuzhiyun #define COH901318_CX_CFG_LCRF_MASK (0x000001F8)
72*4882a593Smuzhiyun #define COH901318_CX_CFG_LCR_DISABLE (0x00000000)
73*4882a593Smuzhiyun /* Terminal Counter Interrupt Request Mask */
74*4882a593Smuzhiyun #define COH901318_CX_CFG_TC_IRQ_ENABLE (0x00000200)
75*4882a593Smuzhiyun #define COH901318_CX_CFG_TC_IRQ_DISABLE (0x00000000)
76*4882a593Smuzhiyun /* Bus Error interrupt Mask */
77*4882a593Smuzhiyun #define COH901318_CX_CFG_BE_IRQ_ENABLE (0x00000400)
78*4882a593Smuzhiyun #define COH901318_CX_CFG_BE_IRQ_DISABLE (0x00000000)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * CX_STAT - Channel Status Registers 32bit (R/-)
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun #define COH901318_CX_STAT (0x0200)
84*4882a593Smuzhiyun #define COH901318_CX_STAT_SPACING (0x04)
85*4882a593Smuzhiyun #define COH901318_CX_STAT_RBE_IRQ_IND (0x00000008)
86*4882a593Smuzhiyun #define COH901318_CX_STAT_RTC_IRQ_IND (0x00000004)
87*4882a593Smuzhiyun #define COH901318_CX_STAT_ACTIVE (0x00000002)
88*4882a593Smuzhiyun #define COH901318_CX_STAT_ENABLED (0x00000001)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * CX_CTRL - Channel Control Registers 32bit (R/W)
92*4882a593Smuzhiyun */
93*4882a593Smuzhiyun #define COH901318_CX_CTRL (0x0400)
94*4882a593Smuzhiyun #define COH901318_CX_CTRL_SPACING (0x10)
95*4882a593Smuzhiyun /* Transfer Count Enable */
96*4882a593Smuzhiyun #define COH901318_CX_CTRL_TC_ENABLE (0x00001000)
97*4882a593Smuzhiyun #define COH901318_CX_CTRL_TC_DISABLE (0x00000000)
98*4882a593Smuzhiyun /* Transfer Count Value 0 - 4095 */
99*4882a593Smuzhiyun #define COH901318_CX_CTRL_TC_VALUE_MASK (0x00000FFF)
100*4882a593Smuzhiyun /* Burst count */
101*4882a593Smuzhiyun #define COH901318_CX_CTRL_BURST_COUNT_MASK (0x0000E000)
102*4882a593Smuzhiyun #define COH901318_CX_CTRL_BURST_COUNT_64_BYTES (0x7 << 13)
103*4882a593Smuzhiyun #define COH901318_CX_CTRL_BURST_COUNT_48_BYTES (0x6 << 13)
104*4882a593Smuzhiyun #define COH901318_CX_CTRL_BURST_COUNT_32_BYTES (0x5 << 13)
105*4882a593Smuzhiyun #define COH901318_CX_CTRL_BURST_COUNT_16_BYTES (0x4 << 13)
106*4882a593Smuzhiyun #define COH901318_CX_CTRL_BURST_COUNT_8_BYTES (0x3 << 13)
107*4882a593Smuzhiyun #define COH901318_CX_CTRL_BURST_COUNT_4_BYTES (0x2 << 13)
108*4882a593Smuzhiyun #define COH901318_CX_CTRL_BURST_COUNT_2_BYTES (0x1 << 13)
109*4882a593Smuzhiyun #define COH901318_CX_CTRL_BURST_COUNT_1_BYTE (0x0 << 13)
110*4882a593Smuzhiyun /* Source bus size */
111*4882a593Smuzhiyun #define COH901318_CX_CTRL_SRC_BUS_SIZE_MASK (0x00030000)
112*4882a593Smuzhiyun #define COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS (0x2 << 16)
113*4882a593Smuzhiyun #define COH901318_CX_CTRL_SRC_BUS_SIZE_16_BITS (0x1 << 16)
114*4882a593Smuzhiyun #define COH901318_CX_CTRL_SRC_BUS_SIZE_8_BITS (0x0 << 16)
115*4882a593Smuzhiyun /* Source address increment */
116*4882a593Smuzhiyun #define COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE (0x00040000)
117*4882a593Smuzhiyun #define COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE (0x00000000)
118*4882a593Smuzhiyun /* Destination Bus Size */
119*4882a593Smuzhiyun #define COH901318_CX_CTRL_DST_BUS_SIZE_MASK (0x00180000)
120*4882a593Smuzhiyun #define COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS (0x2 << 19)
121*4882a593Smuzhiyun #define COH901318_CX_CTRL_DST_BUS_SIZE_16_BITS (0x1 << 19)
122*4882a593Smuzhiyun #define COH901318_CX_CTRL_DST_BUS_SIZE_8_BITS (0x0 << 19)
123*4882a593Smuzhiyun /* Destination address increment */
124*4882a593Smuzhiyun #define COH901318_CX_CTRL_DST_ADDR_INC_ENABLE (0x00200000)
125*4882a593Smuzhiyun #define COH901318_CX_CTRL_DST_ADDR_INC_DISABLE (0x00000000)
126*4882a593Smuzhiyun /* Master Mode (Master2 is only connected to MSL) */
127*4882a593Smuzhiyun #define COH901318_CX_CTRL_MASTER_MODE_MASK (0x00C00000)
128*4882a593Smuzhiyun #define COH901318_CX_CTRL_MASTER_MODE_M2R_M1W (0x3 << 22)
129*4882a593Smuzhiyun #define COH901318_CX_CTRL_MASTER_MODE_M1R_M2W (0x2 << 22)
130*4882a593Smuzhiyun #define COH901318_CX_CTRL_MASTER_MODE_M2RW (0x1 << 22)
131*4882a593Smuzhiyun #define COH901318_CX_CTRL_MASTER_MODE_M1RW (0x0 << 22)
132*4882a593Smuzhiyun /* Terminal Count flag to PER enable */
133*4882a593Smuzhiyun #define COH901318_CX_CTRL_TCP_ENABLE (0x01000000)
134*4882a593Smuzhiyun #define COH901318_CX_CTRL_TCP_DISABLE (0x00000000)
135*4882a593Smuzhiyun /* Terminal Count flags to CPU enable */
136*4882a593Smuzhiyun #define COH901318_CX_CTRL_TC_IRQ_ENABLE (0x02000000)
137*4882a593Smuzhiyun #define COH901318_CX_CTRL_TC_IRQ_DISABLE (0x00000000)
138*4882a593Smuzhiyun /* Hand shake to peripheral */
139*4882a593Smuzhiyun #define COH901318_CX_CTRL_HSP_ENABLE (0x04000000)
140*4882a593Smuzhiyun #define COH901318_CX_CTRL_HSP_DISABLE (0x00000000)
141*4882a593Smuzhiyun #define COH901318_CX_CTRL_HSS_ENABLE (0x08000000)
142*4882a593Smuzhiyun #define COH901318_CX_CTRL_HSS_DISABLE (0x00000000)
143*4882a593Smuzhiyun /* DMA mode */
144*4882a593Smuzhiyun #define COH901318_CX_CTRL_DDMA_MASK (0x30000000)
145*4882a593Smuzhiyun #define COH901318_CX_CTRL_DDMA_LEGACY (0x0 << 28)
146*4882a593Smuzhiyun #define COH901318_CX_CTRL_DDMA_DEMAND_DMA1 (0x1 << 28)
147*4882a593Smuzhiyun #define COH901318_CX_CTRL_DDMA_DEMAND_DMA2 (0x2 << 28)
148*4882a593Smuzhiyun /* Primary Request Data Destination */
149*4882a593Smuzhiyun #define COH901318_CX_CTRL_PRDD_MASK (0x40000000)
150*4882a593Smuzhiyun #define COH901318_CX_CTRL_PRDD_DEST (0x1 << 30)
151*4882a593Smuzhiyun #define COH901318_CX_CTRL_PRDD_SOURCE (0x0 << 30)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * CX_SRC_ADDR - Channel Source Address Registers 32bit (R/W)
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun #define COH901318_CX_SRC_ADDR (0x0404)
157*4882a593Smuzhiyun #define COH901318_CX_SRC_ADDR_SPACING (0x10)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * CX_DST_ADDR - Channel Destination Address Registers 32bit R/W
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun #define COH901318_CX_DST_ADDR (0x0408)
163*4882a593Smuzhiyun #define COH901318_CX_DST_ADDR_SPACING (0x10)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * CX_LNK_ADDR - Channel Link Address Registers 32bit (R/W)
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun #define COH901318_CX_LNK_ADDR (0x040C)
169*4882a593Smuzhiyun #define COH901318_CX_LNK_ADDR_SPACING (0x10)
170*4882a593Smuzhiyun #define COH901318_CX_LNK_LINK_IMMEDIATE (0x00000001)
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /**
173*4882a593Smuzhiyun * struct coh901318_params - parameters for DMAC configuration
174*4882a593Smuzhiyun * @config: DMA config register
175*4882a593Smuzhiyun * @ctrl_lli_last: DMA control register for the last lli in the list
176*4882a593Smuzhiyun * @ctrl_lli: DMA control register for an lli
177*4882a593Smuzhiyun * @ctrl_lli_chained: DMA control register for a chained lli
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun struct coh901318_params {
180*4882a593Smuzhiyun u32 config;
181*4882a593Smuzhiyun u32 ctrl_lli_last;
182*4882a593Smuzhiyun u32 ctrl_lli;
183*4882a593Smuzhiyun u32 ctrl_lli_chained;
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /**
187*4882a593Smuzhiyun * struct coh_dma_channel - dma channel base
188*4882a593Smuzhiyun * @name: ascii name of dma channel
189*4882a593Smuzhiyun * @number: channel id number
190*4882a593Smuzhiyun * @desc_nbr_max: number of preallocated descriptors
191*4882a593Smuzhiyun * @priority_high: prio of channel, 0 low otherwise high.
192*4882a593Smuzhiyun * @param: configuration parameters
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun struct coh_dma_channel {
195*4882a593Smuzhiyun const char name[32];
196*4882a593Smuzhiyun const int number;
197*4882a593Smuzhiyun const int desc_nbr_max;
198*4882a593Smuzhiyun const int priority_high;
199*4882a593Smuzhiyun const struct coh901318_params param;
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /**
203*4882a593Smuzhiyun * struct powersave - DMA power save structure
204*4882a593Smuzhiyun * @lock: lock protecting data in this struct
205*4882a593Smuzhiyun * @started_channels: bit mask indicating active dma channels
206*4882a593Smuzhiyun */
207*4882a593Smuzhiyun struct powersave {
208*4882a593Smuzhiyun spinlock_t lock;
209*4882a593Smuzhiyun u64 started_channels;
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* points out all dma slave channels.
213*4882a593Smuzhiyun * Syntax is [A1, B1, A2, B2, .... ,-1,-1]
214*4882a593Smuzhiyun * Select all channels from A to B, end of list is marked with -1,-1
215*4882a593Smuzhiyun */
216*4882a593Smuzhiyun static int dma_slave_channels[] = {
217*4882a593Smuzhiyun U300_DMA_MSL_TX_0, U300_DMA_SPI_RX,
218*4882a593Smuzhiyun U300_DMA_UART1_TX, U300_DMA_UART1_RX, -1, -1};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* points out all dma memcpy channels. */
221*4882a593Smuzhiyun static int dma_memcpy_channels[] = {
222*4882a593Smuzhiyun U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_8, -1, -1};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define flags_memcpy_config (COH901318_CX_CFG_CH_DISABLE | \
225*4882a593Smuzhiyun COH901318_CX_CFG_RM_MEMORY_TO_MEMORY | \
226*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE | \
227*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE | \
228*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE)
229*4882a593Smuzhiyun #define flags_memcpy_lli_chained (COH901318_CX_CTRL_TC_ENABLE | \
230*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
231*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
232*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
233*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
234*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
235*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW | \
236*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE | \
237*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE | \
238*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_DISABLE | \
239*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE | \
240*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY | \
241*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE)
242*4882a593Smuzhiyun #define flags_memcpy_lli (COH901318_CX_CTRL_TC_ENABLE | \
243*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
244*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
245*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
246*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
247*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
248*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW | \
249*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE | \
250*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE | \
251*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_DISABLE | \
252*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE | \
253*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY | \
254*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE)
255*4882a593Smuzhiyun #define flags_memcpy_lli_last (COH901318_CX_CTRL_TC_ENABLE | \
256*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
257*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
258*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
259*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
260*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
261*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW | \
262*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE | \
263*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE | \
264*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_DISABLE | \
265*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE | \
266*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY | \
267*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE)
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun static const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun .number = U300_DMA_MSL_TX_0,
272*4882a593Smuzhiyun .name = "MSL TX 0",
273*4882a593Smuzhiyun .priority_high = 0,
274*4882a593Smuzhiyun },
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun .number = U300_DMA_MSL_TX_1,
277*4882a593Smuzhiyun .name = "MSL TX 1",
278*4882a593Smuzhiyun .priority_high = 0,
279*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
280*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
281*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
282*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
283*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
284*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
285*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
286*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
287*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
288*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
289*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
290*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
291*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
292*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
293*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
294*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
295*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
296*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
297*4882a593Smuzhiyun .param.ctrl_lli = 0 |
298*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
299*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
300*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
301*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
302*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
303*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
304*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
305*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
306*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
307*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
308*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
309*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
310*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
311*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
312*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
313*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
314*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
315*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
316*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
317*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
318*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
319*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
320*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
321*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
322*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
323*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
324*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
325*4882a593Smuzhiyun },
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun .number = U300_DMA_MSL_TX_2,
328*4882a593Smuzhiyun .name = "MSL TX 2",
329*4882a593Smuzhiyun .priority_high = 0,
330*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
331*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
332*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
333*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
334*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
335*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
336*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
337*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
338*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
339*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
340*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
341*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
342*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
343*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
344*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
345*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
346*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
347*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
348*4882a593Smuzhiyun .param.ctrl_lli = 0 |
349*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
350*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
351*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
352*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
353*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
354*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
355*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
356*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
357*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
358*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
359*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
360*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
361*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
362*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
363*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
364*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
365*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
366*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
367*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
368*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
369*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
370*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
371*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
372*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
373*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
374*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
375*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
376*4882a593Smuzhiyun .desc_nbr_max = 10,
377*4882a593Smuzhiyun },
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun .number = U300_DMA_MSL_TX_3,
380*4882a593Smuzhiyun .name = "MSL TX 3",
381*4882a593Smuzhiyun .priority_high = 0,
382*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
383*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
384*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
385*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
386*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
387*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
388*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
389*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
390*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
391*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
392*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
393*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
394*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
395*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
396*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
397*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
398*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
399*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
400*4882a593Smuzhiyun .param.ctrl_lli = 0 |
401*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
402*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
403*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
404*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
405*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
406*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
407*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
408*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
409*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
410*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
411*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
412*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
413*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
414*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
415*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
416*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
417*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
418*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
419*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
420*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
421*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
422*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
423*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
424*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
425*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
426*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
427*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
428*4882a593Smuzhiyun },
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun .number = U300_DMA_MSL_TX_4,
431*4882a593Smuzhiyun .name = "MSL TX 4",
432*4882a593Smuzhiyun .priority_high = 0,
433*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
434*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
435*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
436*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
437*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
438*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
439*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
440*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
441*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
442*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
443*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
444*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
445*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
446*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
447*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
448*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
449*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
450*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
451*4882a593Smuzhiyun .param.ctrl_lli = 0 |
452*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
453*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
454*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
455*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
456*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
457*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
458*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
459*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
460*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
461*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
462*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
463*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
464*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
465*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
466*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
467*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
468*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
469*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
470*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
471*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
472*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
473*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
474*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
475*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
476*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
477*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
478*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
479*4882a593Smuzhiyun },
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun .number = U300_DMA_MSL_TX_5,
482*4882a593Smuzhiyun .name = "MSL TX 5",
483*4882a593Smuzhiyun .priority_high = 0,
484*4882a593Smuzhiyun },
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun .number = U300_DMA_MSL_TX_6,
487*4882a593Smuzhiyun .name = "MSL TX 6",
488*4882a593Smuzhiyun .priority_high = 0,
489*4882a593Smuzhiyun },
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun .number = U300_DMA_MSL_RX_0,
492*4882a593Smuzhiyun .name = "MSL RX 0",
493*4882a593Smuzhiyun .priority_high = 0,
494*4882a593Smuzhiyun },
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun .number = U300_DMA_MSL_RX_1,
497*4882a593Smuzhiyun .name = "MSL RX 1",
498*4882a593Smuzhiyun .priority_high = 0,
499*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
500*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
501*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
502*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
503*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
504*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
505*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
506*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
507*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
508*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
509*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
510*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
511*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
512*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
513*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
514*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
515*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
516*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
517*4882a593Smuzhiyun .param.ctrl_lli = 0,
518*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
519*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
520*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
521*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
522*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
523*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
524*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
525*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
526*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
527*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
528*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
529*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
530*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
531*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
532*4882a593Smuzhiyun },
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun .number = U300_DMA_MSL_RX_2,
535*4882a593Smuzhiyun .name = "MSL RX 2",
536*4882a593Smuzhiyun .priority_high = 0,
537*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
538*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
539*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
540*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
541*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
542*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
543*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
544*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
545*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
546*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
547*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
548*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
549*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
550*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
551*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
552*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
553*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
554*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
555*4882a593Smuzhiyun .param.ctrl_lli = 0 |
556*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
557*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
558*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
559*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
560*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
561*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
562*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
563*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
564*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
565*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
566*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
567*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
568*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
569*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
570*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
571*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
572*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
573*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
574*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
575*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
576*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
577*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
578*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
579*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
580*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
581*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
582*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
583*4882a593Smuzhiyun },
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun .number = U300_DMA_MSL_RX_3,
586*4882a593Smuzhiyun .name = "MSL RX 3",
587*4882a593Smuzhiyun .priority_high = 0,
588*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
589*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
590*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
591*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
592*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
593*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
594*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
595*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
596*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
597*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
598*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
599*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
600*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
601*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
602*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
603*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
604*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
605*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
606*4882a593Smuzhiyun .param.ctrl_lli = 0 |
607*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
608*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
609*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
610*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
611*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
612*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
613*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
614*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
615*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
616*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
617*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
618*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
619*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
620*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
621*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
622*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
623*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
624*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
625*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
626*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
627*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
628*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
629*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
630*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
631*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
632*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
633*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
634*4882a593Smuzhiyun },
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun .number = U300_DMA_MSL_RX_4,
637*4882a593Smuzhiyun .name = "MSL RX 4",
638*4882a593Smuzhiyun .priority_high = 0,
639*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
640*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
641*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
642*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
643*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
644*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
645*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
646*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
647*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
648*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
649*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
650*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
651*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
652*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
653*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
654*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
655*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
656*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
657*4882a593Smuzhiyun .param.ctrl_lli = 0 |
658*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
659*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
660*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
661*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
662*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
663*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
664*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
665*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
666*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
667*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
668*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
669*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
670*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
671*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
672*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
673*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
674*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
675*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
676*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
677*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
678*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
679*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
680*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
681*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
682*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
683*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
684*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
685*4882a593Smuzhiyun },
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun .number = U300_DMA_MSL_RX_5,
688*4882a593Smuzhiyun .name = "MSL RX 5",
689*4882a593Smuzhiyun .priority_high = 0,
690*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
691*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
692*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
693*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
694*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
695*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
696*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
697*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
698*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
699*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
700*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
701*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
702*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
703*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
704*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
705*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
706*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
707*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
708*4882a593Smuzhiyun .param.ctrl_lli = 0 |
709*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
710*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
711*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
712*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
713*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
714*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
715*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
716*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
717*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
718*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
719*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
720*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
721*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
722*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
723*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
724*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
725*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
726*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
727*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
728*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
729*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
730*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
731*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
732*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
733*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
734*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
735*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
736*4882a593Smuzhiyun },
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun .number = U300_DMA_MSL_RX_6,
739*4882a593Smuzhiyun .name = "MSL RX 6",
740*4882a593Smuzhiyun .priority_high = 0,
741*4882a593Smuzhiyun },
742*4882a593Smuzhiyun /*
743*4882a593Smuzhiyun * Don't set up device address, burst count or size of src
744*4882a593Smuzhiyun * or dst bus for this peripheral - handled by PrimeCell
745*4882a593Smuzhiyun * DMA extension.
746*4882a593Smuzhiyun */
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun .number = U300_DMA_MMCSD_RX_TX,
749*4882a593Smuzhiyun .name = "MMCSD RX TX",
750*4882a593Smuzhiyun .priority_high = 0,
751*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
752*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
753*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
754*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
755*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
756*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
757*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
758*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
759*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
760*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
761*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
762*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
763*4882a593Smuzhiyun .param.ctrl_lli = 0 |
764*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
765*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
766*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
767*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
768*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
769*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
770*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
771*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
772*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
773*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
774*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
775*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
776*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
777*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
778*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun },
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun .number = U300_DMA_MSPRO_TX,
783*4882a593Smuzhiyun .name = "MSPRO TX",
784*4882a593Smuzhiyun .priority_high = 0,
785*4882a593Smuzhiyun },
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun .number = U300_DMA_MSPRO_RX,
788*4882a593Smuzhiyun .name = "MSPRO RX",
789*4882a593Smuzhiyun .priority_high = 0,
790*4882a593Smuzhiyun },
791*4882a593Smuzhiyun /*
792*4882a593Smuzhiyun * Don't set up device address, burst count or size of src
793*4882a593Smuzhiyun * or dst bus for this peripheral - handled by PrimeCell
794*4882a593Smuzhiyun * DMA extension.
795*4882a593Smuzhiyun */
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun .number = U300_DMA_UART0_TX,
798*4882a593Smuzhiyun .name = "UART0 TX",
799*4882a593Smuzhiyun .priority_high = 0,
800*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
801*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
802*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
803*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
804*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
805*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
806*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
807*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
808*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
809*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
810*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
811*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
812*4882a593Smuzhiyun .param.ctrl_lli = 0 |
813*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
814*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
815*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
816*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
817*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
818*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
819*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
820*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
821*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
822*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
823*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
824*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
825*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
826*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
827*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
828*4882a593Smuzhiyun },
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun .number = U300_DMA_UART0_RX,
831*4882a593Smuzhiyun .name = "UART0 RX",
832*4882a593Smuzhiyun .priority_high = 0,
833*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
834*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
835*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
836*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
837*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
838*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
839*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
840*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
841*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
842*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
843*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
844*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
845*4882a593Smuzhiyun .param.ctrl_lli = 0 |
846*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
847*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
848*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
849*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
850*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
851*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
852*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
853*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
854*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
855*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
856*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
857*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
858*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
859*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
860*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
861*4882a593Smuzhiyun },
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun .number = U300_DMA_APEX_TX,
864*4882a593Smuzhiyun .name = "APEX TX",
865*4882a593Smuzhiyun .priority_high = 0,
866*4882a593Smuzhiyun },
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun .number = U300_DMA_APEX_RX,
869*4882a593Smuzhiyun .name = "APEX RX",
870*4882a593Smuzhiyun .priority_high = 0,
871*4882a593Smuzhiyun },
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun .number = U300_DMA_PCM_I2S0_TX,
874*4882a593Smuzhiyun .name = "PCM I2S0 TX",
875*4882a593Smuzhiyun .priority_high = 1,
876*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
877*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
878*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
879*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
880*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
881*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
882*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
883*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
884*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
885*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
886*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
887*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
888*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
889*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
890*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
891*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
892*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
893*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
894*4882a593Smuzhiyun .param.ctrl_lli = 0 |
895*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
896*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
897*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
898*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
899*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
900*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
901*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
902*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
903*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
904*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
905*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
906*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
907*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
908*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
909*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
910*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
911*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
912*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
913*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
914*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
915*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
916*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
917*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
918*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
919*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
920*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
921*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
922*4882a593Smuzhiyun },
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun .number = U300_DMA_PCM_I2S0_RX,
925*4882a593Smuzhiyun .name = "PCM I2S0 RX",
926*4882a593Smuzhiyun .priority_high = 1,
927*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
928*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
929*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
930*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
931*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
932*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
933*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
934*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
935*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
936*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
937*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
938*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
939*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
940*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
941*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
942*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
943*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
944*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
945*4882a593Smuzhiyun .param.ctrl_lli = 0 |
946*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
947*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
948*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
949*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
950*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
951*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
952*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
953*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
954*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
955*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
956*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
957*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
958*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
959*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
960*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
961*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
962*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
963*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
964*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
965*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
966*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
967*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
968*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
969*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
970*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
971*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
972*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
973*4882a593Smuzhiyun },
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun .number = U300_DMA_PCM_I2S1_TX,
976*4882a593Smuzhiyun .name = "PCM I2S1 TX",
977*4882a593Smuzhiyun .priority_high = 1,
978*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
979*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
980*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
981*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
982*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
983*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
984*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
985*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
986*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
987*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
988*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
989*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
990*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
991*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
992*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
993*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
994*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
995*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
996*4882a593Smuzhiyun .param.ctrl_lli = 0 |
997*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
998*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
999*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1000*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
1001*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1002*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
1003*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1004*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
1005*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
1006*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1007*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1008*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
1009*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
1010*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
1011*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
1012*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1013*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1014*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
1015*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1016*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
1017*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1018*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
1019*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
1020*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1021*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1022*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
1023*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_SOURCE,
1024*4882a593Smuzhiyun },
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun .number = U300_DMA_PCM_I2S1_RX,
1027*4882a593Smuzhiyun .name = "PCM I2S1 RX",
1028*4882a593Smuzhiyun .priority_high = 1,
1029*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
1030*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
1031*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
1032*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
1033*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
1034*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
1035*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1036*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1037*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
1038*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1039*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
1040*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1041*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
1042*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
1043*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1044*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1045*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
1046*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
1047*4882a593Smuzhiyun .param.ctrl_lli = 0 |
1048*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
1049*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1050*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1051*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
1052*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1053*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
1054*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1055*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
1056*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
1057*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1058*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1059*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
1060*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
1061*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
1062*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
1063*4882a593Smuzhiyun COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1064*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1065*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
1066*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1067*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
1068*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1069*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_ENABLE |
1070*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
1071*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1072*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1073*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY |
1074*4882a593Smuzhiyun COH901318_CX_CTRL_PRDD_DEST,
1075*4882a593Smuzhiyun },
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun .number = U300_DMA_XGAM_CDI,
1078*4882a593Smuzhiyun .name = "XGAM CDI",
1079*4882a593Smuzhiyun .priority_high = 0,
1080*4882a593Smuzhiyun },
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun .number = U300_DMA_XGAM_PDI,
1083*4882a593Smuzhiyun .name = "XGAM PDI",
1084*4882a593Smuzhiyun .priority_high = 0,
1085*4882a593Smuzhiyun },
1086*4882a593Smuzhiyun /*
1087*4882a593Smuzhiyun * Don't set up device address, burst count or size of src
1088*4882a593Smuzhiyun * or dst bus for this peripheral - handled by PrimeCell
1089*4882a593Smuzhiyun * DMA extension.
1090*4882a593Smuzhiyun */
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun .number = U300_DMA_SPI_TX,
1093*4882a593Smuzhiyun .name = "SPI TX",
1094*4882a593Smuzhiyun .priority_high = 0,
1095*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
1096*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
1097*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
1098*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
1099*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
1100*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
1101*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1102*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
1103*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
1104*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1105*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1106*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
1107*4882a593Smuzhiyun .param.ctrl_lli = 0 |
1108*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
1109*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1110*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
1111*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
1112*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1113*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1114*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
1115*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
1116*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
1117*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1118*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
1119*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
1120*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1121*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1122*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
1123*4882a593Smuzhiyun },
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun .number = U300_DMA_SPI_RX,
1126*4882a593Smuzhiyun .name = "SPI RX",
1127*4882a593Smuzhiyun .priority_high = 0,
1128*4882a593Smuzhiyun .param.config = COH901318_CX_CFG_CH_DISABLE |
1129*4882a593Smuzhiyun COH901318_CX_CFG_LCR_DISABLE |
1130*4882a593Smuzhiyun COH901318_CX_CFG_TC_IRQ_ENABLE |
1131*4882a593Smuzhiyun COH901318_CX_CFG_BE_IRQ_ENABLE,
1132*4882a593Smuzhiyun .param.ctrl_lli_chained = 0 |
1133*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
1134*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1135*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
1136*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_DISABLE |
1137*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1138*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1139*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
1140*4882a593Smuzhiyun .param.ctrl_lli = 0 |
1141*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
1142*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1143*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
1144*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
1145*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1146*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1147*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
1148*4882a593Smuzhiyun .param.ctrl_lli_last = 0 |
1149*4882a593Smuzhiyun COH901318_CX_CTRL_TC_ENABLE |
1150*4882a593Smuzhiyun COH901318_CX_CTRL_MASTER_MODE_M1RW |
1151*4882a593Smuzhiyun COH901318_CX_CTRL_TCP_DISABLE |
1152*4882a593Smuzhiyun COH901318_CX_CTRL_TC_IRQ_ENABLE |
1153*4882a593Smuzhiyun COH901318_CX_CTRL_HSP_ENABLE |
1154*4882a593Smuzhiyun COH901318_CX_CTRL_HSS_DISABLE |
1155*4882a593Smuzhiyun COH901318_CX_CTRL_DDMA_LEGACY,
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun },
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun .number = U300_DMA_GENERAL_PURPOSE_0,
1160*4882a593Smuzhiyun .name = "GENERAL 00",
1161*4882a593Smuzhiyun .priority_high = 0,
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun .param.config = flags_memcpy_config,
1164*4882a593Smuzhiyun .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1165*4882a593Smuzhiyun .param.ctrl_lli = flags_memcpy_lli,
1166*4882a593Smuzhiyun .param.ctrl_lli_last = flags_memcpy_lli_last,
1167*4882a593Smuzhiyun },
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun .number = U300_DMA_GENERAL_PURPOSE_1,
1170*4882a593Smuzhiyun .name = "GENERAL 01",
1171*4882a593Smuzhiyun .priority_high = 0,
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun .param.config = flags_memcpy_config,
1174*4882a593Smuzhiyun .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1175*4882a593Smuzhiyun .param.ctrl_lli = flags_memcpy_lli,
1176*4882a593Smuzhiyun .param.ctrl_lli_last = flags_memcpy_lli_last,
1177*4882a593Smuzhiyun },
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun .number = U300_DMA_GENERAL_PURPOSE_2,
1180*4882a593Smuzhiyun .name = "GENERAL 02",
1181*4882a593Smuzhiyun .priority_high = 0,
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun .param.config = flags_memcpy_config,
1184*4882a593Smuzhiyun .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1185*4882a593Smuzhiyun .param.ctrl_lli = flags_memcpy_lli,
1186*4882a593Smuzhiyun .param.ctrl_lli_last = flags_memcpy_lli_last,
1187*4882a593Smuzhiyun },
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun .number = U300_DMA_GENERAL_PURPOSE_3,
1190*4882a593Smuzhiyun .name = "GENERAL 03",
1191*4882a593Smuzhiyun .priority_high = 0,
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun .param.config = flags_memcpy_config,
1194*4882a593Smuzhiyun .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1195*4882a593Smuzhiyun .param.ctrl_lli = flags_memcpy_lli,
1196*4882a593Smuzhiyun .param.ctrl_lli_last = flags_memcpy_lli_last,
1197*4882a593Smuzhiyun },
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun .number = U300_DMA_GENERAL_PURPOSE_4,
1200*4882a593Smuzhiyun .name = "GENERAL 04",
1201*4882a593Smuzhiyun .priority_high = 0,
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun .param.config = flags_memcpy_config,
1204*4882a593Smuzhiyun .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1205*4882a593Smuzhiyun .param.ctrl_lli = flags_memcpy_lli,
1206*4882a593Smuzhiyun .param.ctrl_lli_last = flags_memcpy_lli_last,
1207*4882a593Smuzhiyun },
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun .number = U300_DMA_GENERAL_PURPOSE_5,
1210*4882a593Smuzhiyun .name = "GENERAL 05",
1211*4882a593Smuzhiyun .priority_high = 0,
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun .param.config = flags_memcpy_config,
1214*4882a593Smuzhiyun .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1215*4882a593Smuzhiyun .param.ctrl_lli = flags_memcpy_lli,
1216*4882a593Smuzhiyun .param.ctrl_lli_last = flags_memcpy_lli_last,
1217*4882a593Smuzhiyun },
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun .number = U300_DMA_GENERAL_PURPOSE_6,
1220*4882a593Smuzhiyun .name = "GENERAL 06",
1221*4882a593Smuzhiyun .priority_high = 0,
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun .param.config = flags_memcpy_config,
1224*4882a593Smuzhiyun .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1225*4882a593Smuzhiyun .param.ctrl_lli = flags_memcpy_lli,
1226*4882a593Smuzhiyun .param.ctrl_lli_last = flags_memcpy_lli_last,
1227*4882a593Smuzhiyun },
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun .number = U300_DMA_GENERAL_PURPOSE_7,
1230*4882a593Smuzhiyun .name = "GENERAL 07",
1231*4882a593Smuzhiyun .priority_high = 0,
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun .param.config = flags_memcpy_config,
1234*4882a593Smuzhiyun .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1235*4882a593Smuzhiyun .param.ctrl_lli = flags_memcpy_lli,
1236*4882a593Smuzhiyun .param.ctrl_lli_last = flags_memcpy_lli_last,
1237*4882a593Smuzhiyun },
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun .number = U300_DMA_GENERAL_PURPOSE_8,
1240*4882a593Smuzhiyun .name = "GENERAL 08",
1241*4882a593Smuzhiyun .priority_high = 0,
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun .param.config = flags_memcpy_config,
1244*4882a593Smuzhiyun .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1245*4882a593Smuzhiyun .param.ctrl_lli = flags_memcpy_lli,
1246*4882a593Smuzhiyun .param.ctrl_lli_last = flags_memcpy_lli_last,
1247*4882a593Smuzhiyun },
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun .number = U300_DMA_UART1_TX,
1250*4882a593Smuzhiyun .name = "UART1 TX",
1251*4882a593Smuzhiyun .priority_high = 0,
1252*4882a593Smuzhiyun },
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun .number = U300_DMA_UART1_RX,
1255*4882a593Smuzhiyun .name = "UART1 RX",
1256*4882a593Smuzhiyun .priority_high = 0,
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun };
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun #define COHC_2_DEV(cohc) (&cohc->chan.dev->device)
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun #ifdef VERBOSE_DEBUG
1263*4882a593Smuzhiyun #define COH_DBG(x) ({ if (1) x; 0; })
1264*4882a593Smuzhiyun #else
1265*4882a593Smuzhiyun #define COH_DBG(x) ({ if (0) x; 0; })
1266*4882a593Smuzhiyun #endif
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun struct coh901318_desc {
1269*4882a593Smuzhiyun struct dma_async_tx_descriptor desc;
1270*4882a593Smuzhiyun struct list_head node;
1271*4882a593Smuzhiyun struct scatterlist *sg;
1272*4882a593Smuzhiyun unsigned int sg_len;
1273*4882a593Smuzhiyun struct coh901318_lli *lli;
1274*4882a593Smuzhiyun enum dma_transfer_direction dir;
1275*4882a593Smuzhiyun unsigned long flags;
1276*4882a593Smuzhiyun u32 head_config;
1277*4882a593Smuzhiyun u32 head_ctrl;
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun struct coh901318_base {
1281*4882a593Smuzhiyun struct device *dev;
1282*4882a593Smuzhiyun void __iomem *virtbase;
1283*4882a593Smuzhiyun unsigned int irq;
1284*4882a593Smuzhiyun struct coh901318_pool pool;
1285*4882a593Smuzhiyun struct powersave pm;
1286*4882a593Smuzhiyun struct dma_device dma_slave;
1287*4882a593Smuzhiyun struct dma_device dma_memcpy;
1288*4882a593Smuzhiyun struct coh901318_chan *chans;
1289*4882a593Smuzhiyun };
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun struct coh901318_chan {
1292*4882a593Smuzhiyun spinlock_t lock;
1293*4882a593Smuzhiyun int allocated;
1294*4882a593Smuzhiyun int id;
1295*4882a593Smuzhiyun int stopped;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun struct work_struct free_work;
1298*4882a593Smuzhiyun struct dma_chan chan;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun struct tasklet_struct tasklet;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun struct list_head active;
1303*4882a593Smuzhiyun struct list_head queue;
1304*4882a593Smuzhiyun struct list_head free;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun unsigned long nbr_active_done;
1307*4882a593Smuzhiyun unsigned long busy;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun struct dma_slave_config config;
1310*4882a593Smuzhiyun u32 addr;
1311*4882a593Smuzhiyun u32 ctrl;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun struct coh901318_base *base;
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun
coh901318_list_print(struct coh901318_chan * cohc,struct coh901318_lli * lli)1316*4882a593Smuzhiyun static void coh901318_list_print(struct coh901318_chan *cohc,
1317*4882a593Smuzhiyun struct coh901318_lli *lli)
1318*4882a593Smuzhiyun {
1319*4882a593Smuzhiyun struct coh901318_lli *l = lli;
1320*4882a593Smuzhiyun int i = 0;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun while (l) {
1323*4882a593Smuzhiyun dev_vdbg(COHC_2_DEV(cohc), "i %d, lli %p, ctrl 0x%x, src %pad"
1324*4882a593Smuzhiyun ", dst %pad, link %pad virt_link_addr 0x%p\n",
1325*4882a593Smuzhiyun i, l, l->control, &l->src_addr, &l->dst_addr,
1326*4882a593Smuzhiyun &l->link_addr, l->virt_link_addr);
1327*4882a593Smuzhiyun i++;
1328*4882a593Smuzhiyun l = l->virt_link_addr;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun #define COH901318_DEBUGFS_ASSIGN(x, y) (x = y)
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun static struct coh901318_base *debugfs_dma_base;
1337*4882a593Smuzhiyun static struct dentry *dma_dentry;
1338*4882a593Smuzhiyun
coh901318_debugfs_read(struct file * file,char __user * buf,size_t count,loff_t * f_pos)1339*4882a593Smuzhiyun static ssize_t coh901318_debugfs_read(struct file *file, char __user *buf,
1340*4882a593Smuzhiyun size_t count, loff_t *f_pos)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun u64 started_channels = debugfs_dma_base->pm.started_channels;
1343*4882a593Smuzhiyun int pool_count = debugfs_dma_base->pool.debugfs_pool_counter;
1344*4882a593Smuzhiyun char *dev_buf;
1345*4882a593Smuzhiyun char *tmp;
1346*4882a593Smuzhiyun int ret;
1347*4882a593Smuzhiyun int i;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun dev_buf = kmalloc(4*1024, GFP_KERNEL);
1350*4882a593Smuzhiyun if (dev_buf == NULL)
1351*4882a593Smuzhiyun return -ENOMEM;
1352*4882a593Smuzhiyun tmp = dev_buf;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun tmp += sprintf(tmp, "DMA -- enabled dma channels\n");
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun for (i = 0; i < U300_DMA_CHANNELS; i++) {
1357*4882a593Smuzhiyun if (started_channels & (1ULL << i))
1358*4882a593Smuzhiyun tmp += sprintf(tmp, "channel %d\n", i);
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun tmp += sprintf(tmp, "Pool alloc nbr %d\n", pool_count);
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun ret = simple_read_from_buffer(buf, count, f_pos, dev_buf,
1364*4882a593Smuzhiyun tmp - dev_buf);
1365*4882a593Smuzhiyun kfree(dev_buf);
1366*4882a593Smuzhiyun return ret;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun static const struct file_operations coh901318_debugfs_status_operations = {
1370*4882a593Smuzhiyun .open = simple_open,
1371*4882a593Smuzhiyun .read = coh901318_debugfs_read,
1372*4882a593Smuzhiyun .llseek = default_llseek,
1373*4882a593Smuzhiyun };
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun
init_coh901318_debugfs(void)1376*4882a593Smuzhiyun static int __init init_coh901318_debugfs(void)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun dma_dentry = debugfs_create_dir("dma", NULL);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun debugfs_create_file("status", S_IFREG | S_IRUGO, dma_dentry, NULL,
1382*4882a593Smuzhiyun &coh901318_debugfs_status_operations);
1383*4882a593Smuzhiyun return 0;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
exit_coh901318_debugfs(void)1386*4882a593Smuzhiyun static void __exit exit_coh901318_debugfs(void)
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun debugfs_remove_recursive(dma_dentry);
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun module_init(init_coh901318_debugfs);
1392*4882a593Smuzhiyun module_exit(exit_coh901318_debugfs);
1393*4882a593Smuzhiyun #else
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun #define COH901318_DEBUGFS_ASSIGN(x, y)
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
1398*4882a593Smuzhiyun
to_coh901318_chan(struct dma_chan * chan)1399*4882a593Smuzhiyun static inline struct coh901318_chan *to_coh901318_chan(struct dma_chan *chan)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun return container_of(chan, struct coh901318_chan, chan);
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun static int coh901318_dma_set_runtimeconfig(struct dma_chan *chan,
1405*4882a593Smuzhiyun struct dma_slave_config *config,
1406*4882a593Smuzhiyun enum dma_transfer_direction direction);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun static inline const struct coh901318_params *
cohc_chan_param(struct coh901318_chan * cohc)1409*4882a593Smuzhiyun cohc_chan_param(struct coh901318_chan *cohc)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun return &chan_config[cohc->id].param;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun static inline const struct coh_dma_channel *
cohc_chan_conf(struct coh901318_chan * cohc)1415*4882a593Smuzhiyun cohc_chan_conf(struct coh901318_chan *cohc)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun return &chan_config[cohc->id];
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
enable_powersave(struct coh901318_chan * cohc)1420*4882a593Smuzhiyun static void enable_powersave(struct coh901318_chan *cohc)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun unsigned long flags;
1423*4882a593Smuzhiyun struct powersave *pm = &cohc->base->pm;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun spin_lock_irqsave(&pm->lock, flags);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun pm->started_channels &= ~(1ULL << cohc->id);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun spin_unlock_irqrestore(&pm->lock, flags);
1430*4882a593Smuzhiyun }
disable_powersave(struct coh901318_chan * cohc)1431*4882a593Smuzhiyun static void disable_powersave(struct coh901318_chan *cohc)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun unsigned long flags;
1434*4882a593Smuzhiyun struct powersave *pm = &cohc->base->pm;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun spin_lock_irqsave(&pm->lock, flags);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun pm->started_channels |= (1ULL << cohc->id);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun spin_unlock_irqrestore(&pm->lock, flags);
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
coh901318_set_ctrl(struct coh901318_chan * cohc,u32 control)1443*4882a593Smuzhiyun static inline int coh901318_set_ctrl(struct coh901318_chan *cohc, u32 control)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun int channel = cohc->id;
1446*4882a593Smuzhiyun void __iomem *virtbase = cohc->base->virtbase;
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun writel(control,
1449*4882a593Smuzhiyun virtbase + COH901318_CX_CTRL +
1450*4882a593Smuzhiyun COH901318_CX_CTRL_SPACING * channel);
1451*4882a593Smuzhiyun return 0;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
coh901318_set_conf(struct coh901318_chan * cohc,u32 conf)1454*4882a593Smuzhiyun static inline int coh901318_set_conf(struct coh901318_chan *cohc, u32 conf)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun int channel = cohc->id;
1457*4882a593Smuzhiyun void __iomem *virtbase = cohc->base->virtbase;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun writel(conf,
1460*4882a593Smuzhiyun virtbase + COH901318_CX_CFG +
1461*4882a593Smuzhiyun COH901318_CX_CFG_SPACING*channel);
1462*4882a593Smuzhiyun return 0;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun
coh901318_start(struct coh901318_chan * cohc)1466*4882a593Smuzhiyun static int coh901318_start(struct coh901318_chan *cohc)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun u32 val;
1469*4882a593Smuzhiyun int channel = cohc->id;
1470*4882a593Smuzhiyun void __iomem *virtbase = cohc->base->virtbase;
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun disable_powersave(cohc);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun val = readl(virtbase + COH901318_CX_CFG +
1475*4882a593Smuzhiyun COH901318_CX_CFG_SPACING * channel);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun /* Enable channel */
1478*4882a593Smuzhiyun val |= COH901318_CX_CFG_CH_ENABLE;
1479*4882a593Smuzhiyun writel(val, virtbase + COH901318_CX_CFG +
1480*4882a593Smuzhiyun COH901318_CX_CFG_SPACING * channel);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun return 0;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
coh901318_prep_linked_list(struct coh901318_chan * cohc,struct coh901318_lli * lli)1485*4882a593Smuzhiyun static int coh901318_prep_linked_list(struct coh901318_chan *cohc,
1486*4882a593Smuzhiyun struct coh901318_lli *lli)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun int channel = cohc->id;
1489*4882a593Smuzhiyun void __iomem *virtbase = cohc->base->virtbase;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun BUG_ON(readl(virtbase + COH901318_CX_STAT +
1492*4882a593Smuzhiyun COH901318_CX_STAT_SPACING*channel) &
1493*4882a593Smuzhiyun COH901318_CX_STAT_ACTIVE);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun writel(lli->src_addr,
1496*4882a593Smuzhiyun virtbase + COH901318_CX_SRC_ADDR +
1497*4882a593Smuzhiyun COH901318_CX_SRC_ADDR_SPACING * channel);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun writel(lli->dst_addr, virtbase +
1500*4882a593Smuzhiyun COH901318_CX_DST_ADDR +
1501*4882a593Smuzhiyun COH901318_CX_DST_ADDR_SPACING * channel);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun writel(lli->link_addr, virtbase + COH901318_CX_LNK_ADDR +
1504*4882a593Smuzhiyun COH901318_CX_LNK_ADDR_SPACING * channel);
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun writel(lli->control, virtbase + COH901318_CX_CTRL +
1507*4882a593Smuzhiyun COH901318_CX_CTRL_SPACING * channel);
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun return 0;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun static struct coh901318_desc *
coh901318_desc_get(struct coh901318_chan * cohc)1513*4882a593Smuzhiyun coh901318_desc_get(struct coh901318_chan *cohc)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun struct coh901318_desc *desc;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun if (list_empty(&cohc->free)) {
1518*4882a593Smuzhiyun /* alloc new desc because we're out of used ones
1519*4882a593Smuzhiyun * TODO: alloc a pile of descs instead of just one,
1520*4882a593Smuzhiyun * avoid many small allocations.
1521*4882a593Smuzhiyun */
1522*4882a593Smuzhiyun desc = kzalloc(sizeof(struct coh901318_desc), GFP_NOWAIT);
1523*4882a593Smuzhiyun if (desc == NULL)
1524*4882a593Smuzhiyun goto out;
1525*4882a593Smuzhiyun INIT_LIST_HEAD(&desc->node);
1526*4882a593Smuzhiyun dma_async_tx_descriptor_init(&desc->desc, &cohc->chan);
1527*4882a593Smuzhiyun } else {
1528*4882a593Smuzhiyun /* Reuse an old desc. */
1529*4882a593Smuzhiyun desc = list_first_entry(&cohc->free,
1530*4882a593Smuzhiyun struct coh901318_desc,
1531*4882a593Smuzhiyun node);
1532*4882a593Smuzhiyun list_del(&desc->node);
1533*4882a593Smuzhiyun /* Initialize it a bit so it's not insane */
1534*4882a593Smuzhiyun desc->sg = NULL;
1535*4882a593Smuzhiyun desc->sg_len = 0;
1536*4882a593Smuzhiyun desc->desc.callback = NULL;
1537*4882a593Smuzhiyun desc->desc.callback_param = NULL;
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun out:
1541*4882a593Smuzhiyun return desc;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun static void
coh901318_desc_free(struct coh901318_chan * cohc,struct coh901318_desc * cohd)1545*4882a593Smuzhiyun coh901318_desc_free(struct coh901318_chan *cohc, struct coh901318_desc *cohd)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun list_add_tail(&cohd->node, &cohc->free);
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* call with irq lock held */
1551*4882a593Smuzhiyun static void
coh901318_desc_submit(struct coh901318_chan * cohc,struct coh901318_desc * desc)1552*4882a593Smuzhiyun coh901318_desc_submit(struct coh901318_chan *cohc, struct coh901318_desc *desc)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun list_add_tail(&desc->node, &cohc->active);
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun static struct coh901318_desc *
coh901318_first_active_get(struct coh901318_chan * cohc)1558*4882a593Smuzhiyun coh901318_first_active_get(struct coh901318_chan *cohc)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun return list_first_entry_or_null(&cohc->active, struct coh901318_desc,
1561*4882a593Smuzhiyun node);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun static void
coh901318_desc_remove(struct coh901318_desc * cohd)1565*4882a593Smuzhiyun coh901318_desc_remove(struct coh901318_desc *cohd)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun list_del(&cohd->node);
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun static void
coh901318_desc_queue(struct coh901318_chan * cohc,struct coh901318_desc * desc)1571*4882a593Smuzhiyun coh901318_desc_queue(struct coh901318_chan *cohc, struct coh901318_desc *desc)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun list_add_tail(&desc->node, &cohc->queue);
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun static struct coh901318_desc *
coh901318_first_queued(struct coh901318_chan * cohc)1577*4882a593Smuzhiyun coh901318_first_queued(struct coh901318_chan *cohc)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun return list_first_entry_or_null(&cohc->queue, struct coh901318_desc,
1580*4882a593Smuzhiyun node);
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
coh901318_get_bytes_in_lli(struct coh901318_lli * in_lli)1583*4882a593Smuzhiyun static inline u32 coh901318_get_bytes_in_lli(struct coh901318_lli *in_lli)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun struct coh901318_lli *lli = in_lli;
1586*4882a593Smuzhiyun u32 bytes = 0;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun while (lli) {
1589*4882a593Smuzhiyun bytes += lli->control & COH901318_CX_CTRL_TC_VALUE_MASK;
1590*4882a593Smuzhiyun lli = lli->virt_link_addr;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun return bytes;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun /*
1596*4882a593Smuzhiyun * Get the number of bytes left to transfer on this channel,
1597*4882a593Smuzhiyun * it is unwise to call this before stopping the channel for
1598*4882a593Smuzhiyun * absolute measures, but for a rough guess you can still call
1599*4882a593Smuzhiyun * it.
1600*4882a593Smuzhiyun */
coh901318_get_bytes_left(struct dma_chan * chan)1601*4882a593Smuzhiyun static u32 coh901318_get_bytes_left(struct dma_chan *chan)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
1604*4882a593Smuzhiyun struct coh901318_desc *cohd;
1605*4882a593Smuzhiyun struct list_head *pos;
1606*4882a593Smuzhiyun unsigned long flags;
1607*4882a593Smuzhiyun u32 left = 0;
1608*4882a593Smuzhiyun int i = 0;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flags);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun /*
1613*4882a593Smuzhiyun * If there are many queued jobs, we iterate and add the
1614*4882a593Smuzhiyun * size of them all. We take a special look on the first
1615*4882a593Smuzhiyun * job though, since it is probably active.
1616*4882a593Smuzhiyun */
1617*4882a593Smuzhiyun list_for_each(pos, &cohc->active) {
1618*4882a593Smuzhiyun /*
1619*4882a593Smuzhiyun * The first job in the list will be working on the
1620*4882a593Smuzhiyun * hardware. The job can be stopped but still active,
1621*4882a593Smuzhiyun * so that the transfer counter is somewhere inside
1622*4882a593Smuzhiyun * the buffer.
1623*4882a593Smuzhiyun */
1624*4882a593Smuzhiyun cohd = list_entry(pos, struct coh901318_desc, node);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun if (i == 0) {
1627*4882a593Smuzhiyun struct coh901318_lli *lli;
1628*4882a593Smuzhiyun dma_addr_t ladd;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun /* Read current transfer count value */
1631*4882a593Smuzhiyun left = readl(cohc->base->virtbase +
1632*4882a593Smuzhiyun COH901318_CX_CTRL +
1633*4882a593Smuzhiyun COH901318_CX_CTRL_SPACING * cohc->id) &
1634*4882a593Smuzhiyun COH901318_CX_CTRL_TC_VALUE_MASK;
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun /* See if the transfer is linked... */
1637*4882a593Smuzhiyun ladd = readl(cohc->base->virtbase +
1638*4882a593Smuzhiyun COH901318_CX_LNK_ADDR +
1639*4882a593Smuzhiyun COH901318_CX_LNK_ADDR_SPACING *
1640*4882a593Smuzhiyun cohc->id) &
1641*4882a593Smuzhiyun ~COH901318_CX_LNK_LINK_IMMEDIATE;
1642*4882a593Smuzhiyun /* Single transaction */
1643*4882a593Smuzhiyun if (!ladd)
1644*4882a593Smuzhiyun continue;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun /*
1647*4882a593Smuzhiyun * Linked transaction, follow the lli, find the
1648*4882a593Smuzhiyun * currently processing lli, and proceed to the next
1649*4882a593Smuzhiyun */
1650*4882a593Smuzhiyun lli = cohd->lli;
1651*4882a593Smuzhiyun while (lli && lli->link_addr != ladd)
1652*4882a593Smuzhiyun lli = lli->virt_link_addr;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun if (lli)
1655*4882a593Smuzhiyun lli = lli->virt_link_addr;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun /*
1658*4882a593Smuzhiyun * Follow remaining lli links around to count the total
1659*4882a593Smuzhiyun * number of bytes left
1660*4882a593Smuzhiyun */
1661*4882a593Smuzhiyun left += coh901318_get_bytes_in_lli(lli);
1662*4882a593Smuzhiyun } else {
1663*4882a593Smuzhiyun left += coh901318_get_bytes_in_lli(cohd->lli);
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun i++;
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun /* Also count bytes in the queued jobs */
1669*4882a593Smuzhiyun list_for_each(pos, &cohc->queue) {
1670*4882a593Smuzhiyun cohd = list_entry(pos, struct coh901318_desc, node);
1671*4882a593Smuzhiyun left += coh901318_get_bytes_in_lli(cohd->lli);
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun return left;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun /*
1680*4882a593Smuzhiyun * Pauses a transfer without losing data. Enables power save.
1681*4882a593Smuzhiyun * Use this function in conjunction with coh901318_resume.
1682*4882a593Smuzhiyun */
coh901318_pause(struct dma_chan * chan)1683*4882a593Smuzhiyun static int coh901318_pause(struct dma_chan *chan)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun u32 val;
1686*4882a593Smuzhiyun unsigned long flags;
1687*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
1688*4882a593Smuzhiyun int channel = cohc->id;
1689*4882a593Smuzhiyun void __iomem *virtbase = cohc->base->virtbase;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flags);
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* Disable channel in HW */
1694*4882a593Smuzhiyun val = readl(virtbase + COH901318_CX_CFG +
1695*4882a593Smuzhiyun COH901318_CX_CFG_SPACING * channel);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun /* Stopping infinite transfer */
1698*4882a593Smuzhiyun if ((val & COH901318_CX_CTRL_TC_ENABLE) == 0 &&
1699*4882a593Smuzhiyun (val & COH901318_CX_CFG_CH_ENABLE))
1700*4882a593Smuzhiyun cohc->stopped = 1;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun val &= ~COH901318_CX_CFG_CH_ENABLE;
1704*4882a593Smuzhiyun /* Enable twice, HW bug work around */
1705*4882a593Smuzhiyun writel(val, virtbase + COH901318_CX_CFG +
1706*4882a593Smuzhiyun COH901318_CX_CFG_SPACING * channel);
1707*4882a593Smuzhiyun writel(val, virtbase + COH901318_CX_CFG +
1708*4882a593Smuzhiyun COH901318_CX_CFG_SPACING * channel);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun /* Spin-wait for it to actually go inactive */
1711*4882a593Smuzhiyun while (readl(virtbase + COH901318_CX_STAT+COH901318_CX_STAT_SPACING *
1712*4882a593Smuzhiyun channel) & COH901318_CX_STAT_ACTIVE)
1713*4882a593Smuzhiyun cpu_relax();
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /* Check if we stopped an active job */
1716*4882a593Smuzhiyun if ((readl(virtbase + COH901318_CX_CTRL+COH901318_CX_CTRL_SPACING *
1717*4882a593Smuzhiyun channel) & COH901318_CX_CTRL_TC_VALUE_MASK) > 0)
1718*4882a593Smuzhiyun cohc->stopped = 1;
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun enable_powersave(cohc);
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
1723*4882a593Smuzhiyun return 0;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun /* Resumes a transfer that has been stopped via 300_dma_stop(..).
1727*4882a593Smuzhiyun Power save is handled.
1728*4882a593Smuzhiyun */
coh901318_resume(struct dma_chan * chan)1729*4882a593Smuzhiyun static int coh901318_resume(struct dma_chan *chan)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun u32 val;
1732*4882a593Smuzhiyun unsigned long flags;
1733*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
1734*4882a593Smuzhiyun int channel = cohc->id;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flags);
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun disable_powersave(cohc);
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun if (cohc->stopped) {
1741*4882a593Smuzhiyun /* Enable channel in HW */
1742*4882a593Smuzhiyun val = readl(cohc->base->virtbase + COH901318_CX_CFG +
1743*4882a593Smuzhiyun COH901318_CX_CFG_SPACING * channel);
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun val |= COH901318_CX_CFG_CH_ENABLE;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun writel(val, cohc->base->virtbase + COH901318_CX_CFG +
1748*4882a593Smuzhiyun COH901318_CX_CFG_SPACING*channel);
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun cohc->stopped = 0;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
1754*4882a593Smuzhiyun return 0;
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun
coh901318_filter_id(struct dma_chan * chan,void * chan_id)1757*4882a593Smuzhiyun bool coh901318_filter_id(struct dma_chan *chan, void *chan_id)
1758*4882a593Smuzhiyun {
1759*4882a593Smuzhiyun unsigned long ch_nr = (unsigned long) chan_id;
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun if (ch_nr == to_coh901318_chan(chan)->id)
1762*4882a593Smuzhiyun return true;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun return false;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun EXPORT_SYMBOL(coh901318_filter_id);
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun struct coh901318_filter_args {
1769*4882a593Smuzhiyun struct coh901318_base *base;
1770*4882a593Smuzhiyun unsigned int ch_nr;
1771*4882a593Smuzhiyun };
1772*4882a593Smuzhiyun
coh901318_filter_base_and_id(struct dma_chan * chan,void * data)1773*4882a593Smuzhiyun static bool coh901318_filter_base_and_id(struct dma_chan *chan, void *data)
1774*4882a593Smuzhiyun {
1775*4882a593Smuzhiyun struct coh901318_filter_args *args = data;
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun if (&args->base->dma_slave == chan->device &&
1778*4882a593Smuzhiyun args->ch_nr == to_coh901318_chan(chan)->id)
1779*4882a593Smuzhiyun return true;
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun return false;
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun
coh901318_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1784*4882a593Smuzhiyun static struct dma_chan *coh901318_xlate(struct of_phandle_args *dma_spec,
1785*4882a593Smuzhiyun struct of_dma *ofdma)
1786*4882a593Smuzhiyun {
1787*4882a593Smuzhiyun struct coh901318_filter_args args = {
1788*4882a593Smuzhiyun .base = ofdma->of_dma_data,
1789*4882a593Smuzhiyun .ch_nr = dma_spec->args[0],
1790*4882a593Smuzhiyun };
1791*4882a593Smuzhiyun dma_cap_mask_t cap;
1792*4882a593Smuzhiyun dma_cap_zero(cap);
1793*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, cap);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun return dma_request_channel(cap, coh901318_filter_base_and_id, &args);
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun /*
1798*4882a593Smuzhiyun * DMA channel allocation
1799*4882a593Smuzhiyun */
coh901318_config(struct coh901318_chan * cohc,struct coh901318_params * param)1800*4882a593Smuzhiyun static int coh901318_config(struct coh901318_chan *cohc,
1801*4882a593Smuzhiyun struct coh901318_params *param)
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun const struct coh901318_params *p;
1804*4882a593Smuzhiyun int channel = cohc->id;
1805*4882a593Smuzhiyun void __iomem *virtbase = cohc->base->virtbase;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun if (param)
1808*4882a593Smuzhiyun p = param;
1809*4882a593Smuzhiyun else
1810*4882a593Smuzhiyun p = cohc_chan_param(cohc);
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun /* Clear any pending BE or TC interrupt */
1813*4882a593Smuzhiyun if (channel < 32) {
1814*4882a593Smuzhiyun writel(1 << channel, virtbase + COH901318_BE_INT_CLEAR1);
1815*4882a593Smuzhiyun writel(1 << channel, virtbase + COH901318_TC_INT_CLEAR1);
1816*4882a593Smuzhiyun } else {
1817*4882a593Smuzhiyun writel(1 << (channel - 32), virtbase +
1818*4882a593Smuzhiyun COH901318_BE_INT_CLEAR2);
1819*4882a593Smuzhiyun writel(1 << (channel - 32), virtbase +
1820*4882a593Smuzhiyun COH901318_TC_INT_CLEAR2);
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun coh901318_set_conf(cohc, p->config);
1824*4882a593Smuzhiyun coh901318_set_ctrl(cohc, p->ctrl_lli_last);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun return 0;
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun /* must lock when calling this function
1830*4882a593Smuzhiyun * start queued jobs, if any
1831*4882a593Smuzhiyun * TODO: start all queued jobs in one go
1832*4882a593Smuzhiyun *
1833*4882a593Smuzhiyun * Returns descriptor if queued job is started otherwise NULL.
1834*4882a593Smuzhiyun * If the queue is empty NULL is returned.
1835*4882a593Smuzhiyun */
coh901318_queue_start(struct coh901318_chan * cohc)1836*4882a593Smuzhiyun static struct coh901318_desc *coh901318_queue_start(struct coh901318_chan *cohc)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun struct coh901318_desc *cohd;
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /*
1841*4882a593Smuzhiyun * start queued jobs, if any
1842*4882a593Smuzhiyun * TODO: transmit all queued jobs in one go
1843*4882a593Smuzhiyun */
1844*4882a593Smuzhiyun cohd = coh901318_first_queued(cohc);
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun if (cohd != NULL) {
1847*4882a593Smuzhiyun /* Remove from queue */
1848*4882a593Smuzhiyun coh901318_desc_remove(cohd);
1849*4882a593Smuzhiyun /* initiate DMA job */
1850*4882a593Smuzhiyun cohc->busy = 1;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun coh901318_desc_submit(cohc, cohd);
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun /* Program the transaction head */
1855*4882a593Smuzhiyun coh901318_set_conf(cohc, cohd->head_config);
1856*4882a593Smuzhiyun coh901318_set_ctrl(cohc, cohd->head_ctrl);
1857*4882a593Smuzhiyun coh901318_prep_linked_list(cohc, cohd->lli);
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun /* start dma job on this channel */
1860*4882a593Smuzhiyun coh901318_start(cohc);
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun return cohd;
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun /*
1868*4882a593Smuzhiyun * This tasklet is called from the interrupt handler to
1869*4882a593Smuzhiyun * handle each descriptor (DMA job) that is sent to a channel.
1870*4882a593Smuzhiyun */
dma_tasklet(struct tasklet_struct * t)1871*4882a593Smuzhiyun static void dma_tasklet(struct tasklet_struct *t)
1872*4882a593Smuzhiyun {
1873*4882a593Smuzhiyun struct coh901318_chan *cohc = from_tasklet(cohc, t, tasklet);
1874*4882a593Smuzhiyun struct coh901318_desc *cohd_fin;
1875*4882a593Smuzhiyun unsigned long flags;
1876*4882a593Smuzhiyun struct dmaengine_desc_callback cb;
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun dev_vdbg(COHC_2_DEV(cohc), "[%s] chan_id %d"
1879*4882a593Smuzhiyun " nbr_active_done %ld\n", __func__,
1880*4882a593Smuzhiyun cohc->id, cohc->nbr_active_done);
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flags);
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun /* get first active descriptor entry from list */
1885*4882a593Smuzhiyun cohd_fin = coh901318_first_active_get(cohc);
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun if (cohd_fin == NULL)
1888*4882a593Smuzhiyun goto err;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun /* locate callback to client */
1891*4882a593Smuzhiyun dmaengine_desc_get_callback(&cohd_fin->desc, &cb);
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun /* sign this job as completed on the channel */
1894*4882a593Smuzhiyun dma_cookie_complete(&cohd_fin->desc);
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun /* release the lli allocation and remove the descriptor */
1897*4882a593Smuzhiyun coh901318_lli_free(&cohc->base->pool, &cohd_fin->lli);
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun /* return desc to free-list */
1900*4882a593Smuzhiyun coh901318_desc_remove(cohd_fin);
1901*4882a593Smuzhiyun coh901318_desc_free(cohc, cohd_fin);
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun /* Call the callback when we're done */
1906*4882a593Smuzhiyun dmaengine_desc_callback_invoke(&cb, NULL);
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flags);
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun /*
1911*4882a593Smuzhiyun * If another interrupt fired while the tasklet was scheduling,
1912*4882a593Smuzhiyun * we don't get called twice, so we have this number of active
1913*4882a593Smuzhiyun * counter that keep track of the number of IRQs expected to
1914*4882a593Smuzhiyun * be handled for this channel. If there happen to be more than
1915*4882a593Smuzhiyun * one IRQ to be ack:ed, we simply schedule this tasklet again.
1916*4882a593Smuzhiyun */
1917*4882a593Smuzhiyun cohc->nbr_active_done--;
1918*4882a593Smuzhiyun if (cohc->nbr_active_done) {
1919*4882a593Smuzhiyun dev_dbg(COHC_2_DEV(cohc), "scheduling tasklet again, new IRQs "
1920*4882a593Smuzhiyun "came in while we were scheduling this tasklet\n");
1921*4882a593Smuzhiyun if (cohc_chan_conf(cohc)->priority_high)
1922*4882a593Smuzhiyun tasklet_hi_schedule(&cohc->tasklet);
1923*4882a593Smuzhiyun else
1924*4882a593Smuzhiyun tasklet_schedule(&cohc->tasklet);
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun return;
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun err:
1932*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
1933*4882a593Smuzhiyun dev_err(COHC_2_DEV(cohc), "[%s] No active dma desc\n", __func__);
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun /* called from interrupt context */
dma_tc_handle(struct coh901318_chan * cohc)1938*4882a593Smuzhiyun static void dma_tc_handle(struct coh901318_chan *cohc)
1939*4882a593Smuzhiyun {
1940*4882a593Smuzhiyun /*
1941*4882a593Smuzhiyun * If the channel is not allocated, then we shouldn't have
1942*4882a593Smuzhiyun * any TC interrupts on it.
1943*4882a593Smuzhiyun */
1944*4882a593Smuzhiyun if (!cohc->allocated) {
1945*4882a593Smuzhiyun dev_err(COHC_2_DEV(cohc), "spurious interrupt from "
1946*4882a593Smuzhiyun "unallocated channel\n");
1947*4882a593Smuzhiyun return;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun /*
1951*4882a593Smuzhiyun * When we reach this point, at least one queue item
1952*4882a593Smuzhiyun * should have been moved over from cohc->queue to
1953*4882a593Smuzhiyun * cohc->active and run to completion, that is why we're
1954*4882a593Smuzhiyun * getting a terminal count interrupt is it not?
1955*4882a593Smuzhiyun * If you get this BUG() the most probable cause is that
1956*4882a593Smuzhiyun * the individual nodes in the lli chain have IRQ enabled,
1957*4882a593Smuzhiyun * so check your platform config for lli chain ctrl.
1958*4882a593Smuzhiyun */
1959*4882a593Smuzhiyun BUG_ON(list_empty(&cohc->active));
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun cohc->nbr_active_done++;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun /*
1964*4882a593Smuzhiyun * This attempt to take a job from cohc->queue, put it
1965*4882a593Smuzhiyun * into cohc->active and start it.
1966*4882a593Smuzhiyun */
1967*4882a593Smuzhiyun if (coh901318_queue_start(cohc) == NULL)
1968*4882a593Smuzhiyun cohc->busy = 0;
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun /*
1971*4882a593Smuzhiyun * This tasklet will remove items from cohc->active
1972*4882a593Smuzhiyun * and thus terminates them.
1973*4882a593Smuzhiyun */
1974*4882a593Smuzhiyun if (cohc_chan_conf(cohc)->priority_high)
1975*4882a593Smuzhiyun tasklet_hi_schedule(&cohc->tasklet);
1976*4882a593Smuzhiyun else
1977*4882a593Smuzhiyun tasklet_schedule(&cohc->tasklet);
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun
dma_irq_handler(int irq,void * dev_id)1981*4882a593Smuzhiyun static irqreturn_t dma_irq_handler(int irq, void *dev_id)
1982*4882a593Smuzhiyun {
1983*4882a593Smuzhiyun u32 status1;
1984*4882a593Smuzhiyun u32 status2;
1985*4882a593Smuzhiyun int i;
1986*4882a593Smuzhiyun int ch;
1987*4882a593Smuzhiyun struct coh901318_base *base = dev_id;
1988*4882a593Smuzhiyun struct coh901318_chan *cohc;
1989*4882a593Smuzhiyun void __iomem *virtbase = base->virtbase;
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun status1 = readl(virtbase + COH901318_INT_STATUS1);
1992*4882a593Smuzhiyun status2 = readl(virtbase + COH901318_INT_STATUS2);
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun if (unlikely(status1 == 0 && status2 == 0)) {
1995*4882a593Smuzhiyun dev_warn(base->dev, "spurious DMA IRQ from no channel!\n");
1996*4882a593Smuzhiyun return IRQ_HANDLED;
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun /* TODO: consider handle IRQ in tasklet here to
2000*4882a593Smuzhiyun * minimize interrupt latency */
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun /* Check the first 32 DMA channels for IRQ */
2003*4882a593Smuzhiyun while (status1) {
2004*4882a593Smuzhiyun /* Find first bit set, return as a number. */
2005*4882a593Smuzhiyun i = ffs(status1) - 1;
2006*4882a593Smuzhiyun ch = i;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun cohc = &base->chans[ch];
2009*4882a593Smuzhiyun spin_lock(&cohc->lock);
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun /* Mask off this bit */
2012*4882a593Smuzhiyun status1 &= ~(1 << i);
2013*4882a593Smuzhiyun /* Check the individual channel bits */
2014*4882a593Smuzhiyun if (test_bit(i, virtbase + COH901318_BE_INT_STATUS1)) {
2015*4882a593Smuzhiyun dev_crit(COHC_2_DEV(cohc),
2016*4882a593Smuzhiyun "DMA bus error on channel %d!\n", ch);
2017*4882a593Smuzhiyun BUG_ON(1);
2018*4882a593Smuzhiyun /* Clear BE interrupt */
2019*4882a593Smuzhiyun __set_bit(i, virtbase + COH901318_BE_INT_CLEAR1);
2020*4882a593Smuzhiyun } else {
2021*4882a593Smuzhiyun /* Caused by TC, really? */
2022*4882a593Smuzhiyun if (unlikely(!test_bit(i, virtbase +
2023*4882a593Smuzhiyun COH901318_TC_INT_STATUS1))) {
2024*4882a593Smuzhiyun dev_warn(COHC_2_DEV(cohc),
2025*4882a593Smuzhiyun "ignoring interrupt not caused by terminal count on channel %d\n", ch);
2026*4882a593Smuzhiyun /* Clear TC interrupt */
2027*4882a593Smuzhiyun BUG_ON(1);
2028*4882a593Smuzhiyun __set_bit(i, virtbase + COH901318_TC_INT_CLEAR1);
2029*4882a593Smuzhiyun } else {
2030*4882a593Smuzhiyun /* Enable powersave if transfer has finished */
2031*4882a593Smuzhiyun if (!(readl(virtbase + COH901318_CX_STAT +
2032*4882a593Smuzhiyun COH901318_CX_STAT_SPACING*ch) &
2033*4882a593Smuzhiyun COH901318_CX_STAT_ENABLED)) {
2034*4882a593Smuzhiyun enable_powersave(cohc);
2035*4882a593Smuzhiyun }
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun /* Must clear TC interrupt before calling
2038*4882a593Smuzhiyun * dma_tc_handle
2039*4882a593Smuzhiyun * in case tc_handle initiate a new dma job
2040*4882a593Smuzhiyun */
2041*4882a593Smuzhiyun __set_bit(i, virtbase + COH901318_TC_INT_CLEAR1);
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun dma_tc_handle(cohc);
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun }
2046*4882a593Smuzhiyun spin_unlock(&cohc->lock);
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun /* Check the remaining 32 DMA channels for IRQ */
2050*4882a593Smuzhiyun while (status2) {
2051*4882a593Smuzhiyun /* Find first bit set, return as a number. */
2052*4882a593Smuzhiyun i = ffs(status2) - 1;
2053*4882a593Smuzhiyun ch = i + 32;
2054*4882a593Smuzhiyun cohc = &base->chans[ch];
2055*4882a593Smuzhiyun spin_lock(&cohc->lock);
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun /* Mask off this bit */
2058*4882a593Smuzhiyun status2 &= ~(1 << i);
2059*4882a593Smuzhiyun /* Check the individual channel bits */
2060*4882a593Smuzhiyun if (test_bit(i, virtbase + COH901318_BE_INT_STATUS2)) {
2061*4882a593Smuzhiyun dev_crit(COHC_2_DEV(cohc),
2062*4882a593Smuzhiyun "DMA bus error on channel %d!\n", ch);
2063*4882a593Smuzhiyun /* Clear BE interrupt */
2064*4882a593Smuzhiyun BUG_ON(1);
2065*4882a593Smuzhiyun __set_bit(i, virtbase + COH901318_BE_INT_CLEAR2);
2066*4882a593Smuzhiyun } else {
2067*4882a593Smuzhiyun /* Caused by TC, really? */
2068*4882a593Smuzhiyun if (unlikely(!test_bit(i, virtbase +
2069*4882a593Smuzhiyun COH901318_TC_INT_STATUS2))) {
2070*4882a593Smuzhiyun dev_warn(COHC_2_DEV(cohc),
2071*4882a593Smuzhiyun "ignoring interrupt not caused by terminal count on channel %d\n", ch);
2072*4882a593Smuzhiyun /* Clear TC interrupt */
2073*4882a593Smuzhiyun __set_bit(i, virtbase + COH901318_TC_INT_CLEAR2);
2074*4882a593Smuzhiyun BUG_ON(1);
2075*4882a593Smuzhiyun } else {
2076*4882a593Smuzhiyun /* Enable powersave if transfer has finished */
2077*4882a593Smuzhiyun if (!(readl(virtbase + COH901318_CX_STAT +
2078*4882a593Smuzhiyun COH901318_CX_STAT_SPACING*ch) &
2079*4882a593Smuzhiyun COH901318_CX_STAT_ENABLED)) {
2080*4882a593Smuzhiyun enable_powersave(cohc);
2081*4882a593Smuzhiyun }
2082*4882a593Smuzhiyun /* Must clear TC interrupt before calling
2083*4882a593Smuzhiyun * dma_tc_handle
2084*4882a593Smuzhiyun * in case tc_handle initiate a new dma job
2085*4882a593Smuzhiyun */
2086*4882a593Smuzhiyun __set_bit(i, virtbase + COH901318_TC_INT_CLEAR2);
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun dma_tc_handle(cohc);
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun spin_unlock(&cohc->lock);
2092*4882a593Smuzhiyun }
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun return IRQ_HANDLED;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
coh901318_terminate_all(struct dma_chan * chan)2097*4882a593Smuzhiyun static int coh901318_terminate_all(struct dma_chan *chan)
2098*4882a593Smuzhiyun {
2099*4882a593Smuzhiyun unsigned long flags;
2100*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
2101*4882a593Smuzhiyun struct coh901318_desc *cohd;
2102*4882a593Smuzhiyun void __iomem *virtbase = cohc->base->virtbase;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun /* The remainder of this function terminates the transfer */
2105*4882a593Smuzhiyun coh901318_pause(chan);
2106*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flags);
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun /* Clear any pending BE or TC interrupt */
2109*4882a593Smuzhiyun if (cohc->id < 32) {
2110*4882a593Smuzhiyun writel(1 << cohc->id, virtbase + COH901318_BE_INT_CLEAR1);
2111*4882a593Smuzhiyun writel(1 << cohc->id, virtbase + COH901318_TC_INT_CLEAR1);
2112*4882a593Smuzhiyun } else {
2113*4882a593Smuzhiyun writel(1 << (cohc->id - 32), virtbase +
2114*4882a593Smuzhiyun COH901318_BE_INT_CLEAR2);
2115*4882a593Smuzhiyun writel(1 << (cohc->id - 32), virtbase +
2116*4882a593Smuzhiyun COH901318_TC_INT_CLEAR2);
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun enable_powersave(cohc);
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun while ((cohd = coh901318_first_active_get(cohc))) {
2122*4882a593Smuzhiyun /* release the lli allocation*/
2123*4882a593Smuzhiyun coh901318_lli_free(&cohc->base->pool, &cohd->lli);
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun /* return desc to free-list */
2126*4882a593Smuzhiyun coh901318_desc_remove(cohd);
2127*4882a593Smuzhiyun coh901318_desc_free(cohc, cohd);
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun while ((cohd = coh901318_first_queued(cohc))) {
2131*4882a593Smuzhiyun /* release the lli allocation*/
2132*4882a593Smuzhiyun coh901318_lli_free(&cohc->base->pool, &cohd->lli);
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun /* return desc to free-list */
2135*4882a593Smuzhiyun coh901318_desc_remove(cohd);
2136*4882a593Smuzhiyun coh901318_desc_free(cohc, cohd);
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun cohc->nbr_active_done = 0;
2141*4882a593Smuzhiyun cohc->busy = 0;
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun return 0;
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun
coh901318_alloc_chan_resources(struct dma_chan * chan)2148*4882a593Smuzhiyun static int coh901318_alloc_chan_resources(struct dma_chan *chan)
2149*4882a593Smuzhiyun {
2150*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
2151*4882a593Smuzhiyun unsigned long flags;
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun dev_vdbg(COHC_2_DEV(cohc), "[%s] DMA channel %d\n",
2154*4882a593Smuzhiyun __func__, cohc->id);
2155*4882a593Smuzhiyun
2156*4882a593Smuzhiyun if (chan->client_count > 1)
2157*4882a593Smuzhiyun return -EBUSY;
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flags);
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun coh901318_config(cohc, NULL);
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun cohc->allocated = 1;
2164*4882a593Smuzhiyun dma_cookie_init(chan);
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun return 1;
2169*4882a593Smuzhiyun }
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun static void
coh901318_free_chan_resources(struct dma_chan * chan)2172*4882a593Smuzhiyun coh901318_free_chan_resources(struct dma_chan *chan)
2173*4882a593Smuzhiyun {
2174*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
2175*4882a593Smuzhiyun int channel = cohc->id;
2176*4882a593Smuzhiyun unsigned long flags;
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flags);
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun /* Disable HW */
2181*4882a593Smuzhiyun writel(0x00000000U, cohc->base->virtbase + COH901318_CX_CFG +
2182*4882a593Smuzhiyun COH901318_CX_CFG_SPACING*channel);
2183*4882a593Smuzhiyun writel(0x00000000U, cohc->base->virtbase + COH901318_CX_CTRL +
2184*4882a593Smuzhiyun COH901318_CX_CTRL_SPACING*channel);
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun cohc->allocated = 0;
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun coh901318_terminate_all(chan);
2191*4882a593Smuzhiyun }
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun static dma_cookie_t
coh901318_tx_submit(struct dma_async_tx_descriptor * tx)2195*4882a593Smuzhiyun coh901318_tx_submit(struct dma_async_tx_descriptor *tx)
2196*4882a593Smuzhiyun {
2197*4882a593Smuzhiyun struct coh901318_desc *cohd = container_of(tx, struct coh901318_desc,
2198*4882a593Smuzhiyun desc);
2199*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(tx->chan);
2200*4882a593Smuzhiyun unsigned long flags;
2201*4882a593Smuzhiyun dma_cookie_t cookie;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flags);
2204*4882a593Smuzhiyun cookie = dma_cookie_assign(tx);
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun coh901318_desc_queue(cohc, cohd);
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun return cookie;
2211*4882a593Smuzhiyun }
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
coh901318_prep_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t size,unsigned long flags)2214*4882a593Smuzhiyun coh901318_prep_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
2215*4882a593Smuzhiyun size_t size, unsigned long flags)
2216*4882a593Smuzhiyun {
2217*4882a593Smuzhiyun struct coh901318_lli *lli;
2218*4882a593Smuzhiyun struct coh901318_desc *cohd;
2219*4882a593Smuzhiyun unsigned long flg;
2220*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
2221*4882a593Smuzhiyun int lli_len;
2222*4882a593Smuzhiyun u32 ctrl_last = cohc_chan_param(cohc)->ctrl_lli_last;
2223*4882a593Smuzhiyun int ret;
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flg);
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun dev_vdbg(COHC_2_DEV(cohc),
2228*4882a593Smuzhiyun "[%s] channel %d src %pad dest %pad size %zu\n",
2229*4882a593Smuzhiyun __func__, cohc->id, &src, &dest, size);
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
2232*4882a593Smuzhiyun /* Trigger interrupt after last lli */
2233*4882a593Smuzhiyun ctrl_last |= COH901318_CX_CTRL_TC_IRQ_ENABLE;
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun lli_len = size >> MAX_DMA_PACKET_SIZE_SHIFT;
2236*4882a593Smuzhiyun if ((lli_len << MAX_DMA_PACKET_SIZE_SHIFT) < size)
2237*4882a593Smuzhiyun lli_len++;
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun lli = coh901318_lli_alloc(&cohc->base->pool, lli_len);
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun if (lli == NULL)
2242*4882a593Smuzhiyun goto err;
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun ret = coh901318_lli_fill_memcpy(
2245*4882a593Smuzhiyun &cohc->base->pool, lli, src, size, dest,
2246*4882a593Smuzhiyun cohc_chan_param(cohc)->ctrl_lli_chained,
2247*4882a593Smuzhiyun ctrl_last);
2248*4882a593Smuzhiyun if (ret)
2249*4882a593Smuzhiyun goto err;
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun COH_DBG(coh901318_list_print(cohc, lli));
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun /* Pick a descriptor to handle this transfer */
2254*4882a593Smuzhiyun cohd = coh901318_desc_get(cohc);
2255*4882a593Smuzhiyun cohd->lli = lli;
2256*4882a593Smuzhiyun cohd->flags = flags;
2257*4882a593Smuzhiyun cohd->desc.tx_submit = coh901318_tx_submit;
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flg);
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun return &cohd->desc;
2262*4882a593Smuzhiyun err:
2263*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flg);
2264*4882a593Smuzhiyun return NULL;
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
coh901318_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)2268*4882a593Smuzhiyun coh901318_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
2269*4882a593Smuzhiyun unsigned int sg_len, enum dma_transfer_direction direction,
2270*4882a593Smuzhiyun unsigned long flags, void *context)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
2273*4882a593Smuzhiyun struct coh901318_lli *lli;
2274*4882a593Smuzhiyun struct coh901318_desc *cohd;
2275*4882a593Smuzhiyun const struct coh901318_params *params;
2276*4882a593Smuzhiyun struct scatterlist *sg;
2277*4882a593Smuzhiyun int len = 0;
2278*4882a593Smuzhiyun int size;
2279*4882a593Smuzhiyun int i;
2280*4882a593Smuzhiyun u32 ctrl_chained = cohc_chan_param(cohc)->ctrl_lli_chained;
2281*4882a593Smuzhiyun u32 ctrl = cohc_chan_param(cohc)->ctrl_lli;
2282*4882a593Smuzhiyun u32 ctrl_last = cohc_chan_param(cohc)->ctrl_lli_last;
2283*4882a593Smuzhiyun u32 config;
2284*4882a593Smuzhiyun unsigned long flg;
2285*4882a593Smuzhiyun int ret;
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun if (!sgl)
2288*4882a593Smuzhiyun goto out;
2289*4882a593Smuzhiyun if (sg_dma_len(sgl) == 0)
2290*4882a593Smuzhiyun goto out;
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flg);
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun dev_vdbg(COHC_2_DEV(cohc), "[%s] sg_len %d dir %d\n",
2295*4882a593Smuzhiyun __func__, sg_len, direction);
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun if (flags & DMA_PREP_INTERRUPT)
2298*4882a593Smuzhiyun /* Trigger interrupt after last lli */
2299*4882a593Smuzhiyun ctrl_last |= COH901318_CX_CTRL_TC_IRQ_ENABLE;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun params = cohc_chan_param(cohc);
2302*4882a593Smuzhiyun config = params->config;
2303*4882a593Smuzhiyun /*
2304*4882a593Smuzhiyun * Add runtime-specific control on top, make
2305*4882a593Smuzhiyun * sure the bits you set per peripheral channel are
2306*4882a593Smuzhiyun * cleared in the default config from the platform.
2307*4882a593Smuzhiyun */
2308*4882a593Smuzhiyun ctrl_chained |= cohc->ctrl;
2309*4882a593Smuzhiyun ctrl_last |= cohc->ctrl;
2310*4882a593Smuzhiyun ctrl |= cohc->ctrl;
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun if (direction == DMA_MEM_TO_DEV) {
2313*4882a593Smuzhiyun u32 tx_flags = COH901318_CX_CTRL_PRDD_SOURCE |
2314*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun config |= COH901318_CX_CFG_RM_MEMORY_TO_PRIMARY;
2317*4882a593Smuzhiyun ctrl_chained |= tx_flags;
2318*4882a593Smuzhiyun ctrl_last |= tx_flags;
2319*4882a593Smuzhiyun ctrl |= tx_flags;
2320*4882a593Smuzhiyun } else if (direction == DMA_DEV_TO_MEM) {
2321*4882a593Smuzhiyun u32 rx_flags = COH901318_CX_CTRL_PRDD_DEST |
2322*4882a593Smuzhiyun COH901318_CX_CTRL_DST_ADDR_INC_ENABLE;
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun config |= COH901318_CX_CFG_RM_PRIMARY_TO_MEMORY;
2325*4882a593Smuzhiyun ctrl_chained |= rx_flags;
2326*4882a593Smuzhiyun ctrl_last |= rx_flags;
2327*4882a593Smuzhiyun ctrl |= rx_flags;
2328*4882a593Smuzhiyun } else
2329*4882a593Smuzhiyun goto err_direction;
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun /* The dma only supports transmitting packages up to
2332*4882a593Smuzhiyun * MAX_DMA_PACKET_SIZE. Calculate to total number of
2333*4882a593Smuzhiyun * dma elemts required to send the entire sg list
2334*4882a593Smuzhiyun */
2335*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
2336*4882a593Smuzhiyun unsigned int factor;
2337*4882a593Smuzhiyun size = sg_dma_len(sg);
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun if (size <= MAX_DMA_PACKET_SIZE) {
2340*4882a593Smuzhiyun len++;
2341*4882a593Smuzhiyun continue;
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun factor = size >> MAX_DMA_PACKET_SIZE_SHIFT;
2345*4882a593Smuzhiyun if ((factor << MAX_DMA_PACKET_SIZE_SHIFT) < size)
2346*4882a593Smuzhiyun factor++;
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun len += factor;
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun pr_debug("Allocate %d lli:s for this transfer\n", len);
2352*4882a593Smuzhiyun lli = coh901318_lli_alloc(&cohc->base->pool, len);
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun if (lli == NULL)
2355*4882a593Smuzhiyun goto err_dma_alloc;
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun coh901318_dma_set_runtimeconfig(chan, &cohc->config, direction);
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun /* initiate allocated lli list */
2360*4882a593Smuzhiyun ret = coh901318_lli_fill_sg(&cohc->base->pool, lli, sgl, sg_len,
2361*4882a593Smuzhiyun cohc->addr,
2362*4882a593Smuzhiyun ctrl_chained,
2363*4882a593Smuzhiyun ctrl,
2364*4882a593Smuzhiyun ctrl_last,
2365*4882a593Smuzhiyun direction, COH901318_CX_CTRL_TC_IRQ_ENABLE);
2366*4882a593Smuzhiyun if (ret)
2367*4882a593Smuzhiyun goto err_lli_fill;
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun COH_DBG(coh901318_list_print(cohc, lli));
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun /* Pick a descriptor to handle this transfer */
2373*4882a593Smuzhiyun cohd = coh901318_desc_get(cohc);
2374*4882a593Smuzhiyun cohd->head_config = config;
2375*4882a593Smuzhiyun /*
2376*4882a593Smuzhiyun * Set the default head ctrl for the channel to the one from the
2377*4882a593Smuzhiyun * lli, things may have changed due to odd buffer alignment
2378*4882a593Smuzhiyun * etc.
2379*4882a593Smuzhiyun */
2380*4882a593Smuzhiyun cohd->head_ctrl = lli->control;
2381*4882a593Smuzhiyun cohd->dir = direction;
2382*4882a593Smuzhiyun cohd->flags = flags;
2383*4882a593Smuzhiyun cohd->desc.tx_submit = coh901318_tx_submit;
2384*4882a593Smuzhiyun cohd->lli = lli;
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flg);
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun return &cohd->desc;
2389*4882a593Smuzhiyun err_lli_fill:
2390*4882a593Smuzhiyun err_dma_alloc:
2391*4882a593Smuzhiyun err_direction:
2392*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flg);
2393*4882a593Smuzhiyun out:
2394*4882a593Smuzhiyun return NULL;
2395*4882a593Smuzhiyun }
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun static enum dma_status
coh901318_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)2398*4882a593Smuzhiyun coh901318_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
2399*4882a593Smuzhiyun struct dma_tx_state *txstate)
2400*4882a593Smuzhiyun {
2401*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
2402*4882a593Smuzhiyun enum dma_status ret;
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, txstate);
2405*4882a593Smuzhiyun if (ret == DMA_COMPLETE || !txstate)
2406*4882a593Smuzhiyun return ret;
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun dma_set_residue(txstate, coh901318_get_bytes_left(chan));
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun if (ret == DMA_IN_PROGRESS && cohc->stopped)
2411*4882a593Smuzhiyun ret = DMA_PAUSED;
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun return ret;
2414*4882a593Smuzhiyun }
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun static void
coh901318_issue_pending(struct dma_chan * chan)2417*4882a593Smuzhiyun coh901318_issue_pending(struct dma_chan *chan)
2418*4882a593Smuzhiyun {
2419*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
2420*4882a593Smuzhiyun unsigned long flags;
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun spin_lock_irqsave(&cohc->lock, flags);
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun /*
2425*4882a593Smuzhiyun * Busy means that pending jobs are already being processed,
2426*4882a593Smuzhiyun * and then there is no point in starting the queue: the
2427*4882a593Smuzhiyun * terminal count interrupt on the channel will take the next
2428*4882a593Smuzhiyun * job on the queue and execute it anyway.
2429*4882a593Smuzhiyun */
2430*4882a593Smuzhiyun if (!cohc->busy)
2431*4882a593Smuzhiyun coh901318_queue_start(cohc);
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun spin_unlock_irqrestore(&cohc->lock, flags);
2434*4882a593Smuzhiyun }
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun /*
2437*4882a593Smuzhiyun * Here we wrap in the runtime dma control interface
2438*4882a593Smuzhiyun */
2439*4882a593Smuzhiyun struct burst_table {
2440*4882a593Smuzhiyun int burst_8bit;
2441*4882a593Smuzhiyun int burst_16bit;
2442*4882a593Smuzhiyun int burst_32bit;
2443*4882a593Smuzhiyun u32 reg;
2444*4882a593Smuzhiyun };
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun static const struct burst_table burst_sizes[] = {
2447*4882a593Smuzhiyun {
2448*4882a593Smuzhiyun .burst_8bit = 64,
2449*4882a593Smuzhiyun .burst_16bit = 32,
2450*4882a593Smuzhiyun .burst_32bit = 16,
2451*4882a593Smuzhiyun .reg = COH901318_CX_CTRL_BURST_COUNT_64_BYTES,
2452*4882a593Smuzhiyun },
2453*4882a593Smuzhiyun {
2454*4882a593Smuzhiyun .burst_8bit = 48,
2455*4882a593Smuzhiyun .burst_16bit = 24,
2456*4882a593Smuzhiyun .burst_32bit = 12,
2457*4882a593Smuzhiyun .reg = COH901318_CX_CTRL_BURST_COUNT_48_BYTES,
2458*4882a593Smuzhiyun },
2459*4882a593Smuzhiyun {
2460*4882a593Smuzhiyun .burst_8bit = 32,
2461*4882a593Smuzhiyun .burst_16bit = 16,
2462*4882a593Smuzhiyun .burst_32bit = 8,
2463*4882a593Smuzhiyun .reg = COH901318_CX_CTRL_BURST_COUNT_32_BYTES,
2464*4882a593Smuzhiyun },
2465*4882a593Smuzhiyun {
2466*4882a593Smuzhiyun .burst_8bit = 16,
2467*4882a593Smuzhiyun .burst_16bit = 8,
2468*4882a593Smuzhiyun .burst_32bit = 4,
2469*4882a593Smuzhiyun .reg = COH901318_CX_CTRL_BURST_COUNT_16_BYTES,
2470*4882a593Smuzhiyun },
2471*4882a593Smuzhiyun {
2472*4882a593Smuzhiyun .burst_8bit = 8,
2473*4882a593Smuzhiyun .burst_16bit = 4,
2474*4882a593Smuzhiyun .burst_32bit = 2,
2475*4882a593Smuzhiyun .reg = COH901318_CX_CTRL_BURST_COUNT_8_BYTES,
2476*4882a593Smuzhiyun },
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun .burst_8bit = 4,
2479*4882a593Smuzhiyun .burst_16bit = 2,
2480*4882a593Smuzhiyun .burst_32bit = 1,
2481*4882a593Smuzhiyun .reg = COH901318_CX_CTRL_BURST_COUNT_4_BYTES,
2482*4882a593Smuzhiyun },
2483*4882a593Smuzhiyun {
2484*4882a593Smuzhiyun .burst_8bit = 2,
2485*4882a593Smuzhiyun .burst_16bit = 1,
2486*4882a593Smuzhiyun .burst_32bit = 0,
2487*4882a593Smuzhiyun .reg = COH901318_CX_CTRL_BURST_COUNT_2_BYTES,
2488*4882a593Smuzhiyun },
2489*4882a593Smuzhiyun {
2490*4882a593Smuzhiyun .burst_8bit = 1,
2491*4882a593Smuzhiyun .burst_16bit = 0,
2492*4882a593Smuzhiyun .burst_32bit = 0,
2493*4882a593Smuzhiyun .reg = COH901318_CX_CTRL_BURST_COUNT_1_BYTE,
2494*4882a593Smuzhiyun },
2495*4882a593Smuzhiyun };
2496*4882a593Smuzhiyun
coh901318_dma_set_runtimeconfig(struct dma_chan * chan,struct dma_slave_config * config,enum dma_transfer_direction direction)2497*4882a593Smuzhiyun static int coh901318_dma_set_runtimeconfig(struct dma_chan *chan,
2498*4882a593Smuzhiyun struct dma_slave_config *config,
2499*4882a593Smuzhiyun enum dma_transfer_direction direction)
2500*4882a593Smuzhiyun {
2501*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
2502*4882a593Smuzhiyun dma_addr_t addr;
2503*4882a593Smuzhiyun enum dma_slave_buswidth addr_width;
2504*4882a593Smuzhiyun u32 maxburst;
2505*4882a593Smuzhiyun u32 ctrl = 0;
2506*4882a593Smuzhiyun int i = 0;
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun /* We only support mem to per or per to mem transfers */
2509*4882a593Smuzhiyun if (direction == DMA_DEV_TO_MEM) {
2510*4882a593Smuzhiyun addr = config->src_addr;
2511*4882a593Smuzhiyun addr_width = config->src_addr_width;
2512*4882a593Smuzhiyun maxburst = config->src_maxburst;
2513*4882a593Smuzhiyun } else if (direction == DMA_MEM_TO_DEV) {
2514*4882a593Smuzhiyun addr = config->dst_addr;
2515*4882a593Smuzhiyun addr_width = config->dst_addr_width;
2516*4882a593Smuzhiyun maxburst = config->dst_maxburst;
2517*4882a593Smuzhiyun } else {
2518*4882a593Smuzhiyun dev_err(COHC_2_DEV(cohc), "illegal channel mode\n");
2519*4882a593Smuzhiyun return -EINVAL;
2520*4882a593Smuzhiyun }
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun dev_dbg(COHC_2_DEV(cohc), "configure channel for %d byte transfers\n",
2523*4882a593Smuzhiyun addr_width);
2524*4882a593Smuzhiyun switch (addr_width) {
2525*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_1_BYTE:
2526*4882a593Smuzhiyun ctrl |=
2527*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_8_BITS |
2528*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_8_BITS;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun while (i < ARRAY_SIZE(burst_sizes)) {
2531*4882a593Smuzhiyun if (burst_sizes[i].burst_8bit <= maxburst)
2532*4882a593Smuzhiyun break;
2533*4882a593Smuzhiyun i++;
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun
2536*4882a593Smuzhiyun break;
2537*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_2_BYTES:
2538*4882a593Smuzhiyun ctrl |=
2539*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_16_BITS |
2540*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_16_BITS;
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun while (i < ARRAY_SIZE(burst_sizes)) {
2543*4882a593Smuzhiyun if (burst_sizes[i].burst_16bit <= maxburst)
2544*4882a593Smuzhiyun break;
2545*4882a593Smuzhiyun i++;
2546*4882a593Smuzhiyun }
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun break;
2549*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_4_BYTES:
2550*4882a593Smuzhiyun /* Direction doesn't matter here, it's 32/32 bits */
2551*4882a593Smuzhiyun ctrl |=
2552*4882a593Smuzhiyun COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
2553*4882a593Smuzhiyun COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS;
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun while (i < ARRAY_SIZE(burst_sizes)) {
2556*4882a593Smuzhiyun if (burst_sizes[i].burst_32bit <= maxburst)
2557*4882a593Smuzhiyun break;
2558*4882a593Smuzhiyun i++;
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun break;
2562*4882a593Smuzhiyun default:
2563*4882a593Smuzhiyun dev_err(COHC_2_DEV(cohc),
2564*4882a593Smuzhiyun "bad runtimeconfig: alien address width\n");
2565*4882a593Smuzhiyun return -EINVAL;
2566*4882a593Smuzhiyun }
2567*4882a593Smuzhiyun
2568*4882a593Smuzhiyun ctrl |= burst_sizes[i].reg;
2569*4882a593Smuzhiyun dev_dbg(COHC_2_DEV(cohc),
2570*4882a593Smuzhiyun "selected burst size %d bytes for address width %d bytes, maxburst %d\n",
2571*4882a593Smuzhiyun burst_sizes[i].burst_8bit, addr_width, maxburst);
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun cohc->addr = addr;
2574*4882a593Smuzhiyun cohc->ctrl = ctrl;
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun return 0;
2577*4882a593Smuzhiyun }
2578*4882a593Smuzhiyun
coh901318_dma_slave_config(struct dma_chan * chan,struct dma_slave_config * config)2579*4882a593Smuzhiyun static int coh901318_dma_slave_config(struct dma_chan *chan,
2580*4882a593Smuzhiyun struct dma_slave_config *config)
2581*4882a593Smuzhiyun {
2582*4882a593Smuzhiyun struct coh901318_chan *cohc = to_coh901318_chan(chan);
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun memcpy(&cohc->config, config, sizeof(*config));
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun return 0;
2587*4882a593Smuzhiyun }
2588*4882a593Smuzhiyun
coh901318_base_init(struct dma_device * dma,const int * pick_chans,struct coh901318_base * base)2589*4882a593Smuzhiyun static void coh901318_base_init(struct dma_device *dma, const int *pick_chans,
2590*4882a593Smuzhiyun struct coh901318_base *base)
2591*4882a593Smuzhiyun {
2592*4882a593Smuzhiyun int chans_i;
2593*4882a593Smuzhiyun int i = 0;
2594*4882a593Smuzhiyun struct coh901318_chan *cohc;
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun INIT_LIST_HEAD(&dma->channels);
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun for (chans_i = 0; pick_chans[chans_i] != -1; chans_i += 2) {
2599*4882a593Smuzhiyun for (i = pick_chans[chans_i]; i <= pick_chans[chans_i+1]; i++) {
2600*4882a593Smuzhiyun cohc = &base->chans[i];
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun cohc->base = base;
2603*4882a593Smuzhiyun cohc->chan.device = dma;
2604*4882a593Smuzhiyun cohc->id = i;
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun /* TODO: do we really need this lock if only one
2607*4882a593Smuzhiyun * client is connected to each channel?
2608*4882a593Smuzhiyun */
2609*4882a593Smuzhiyun
2610*4882a593Smuzhiyun spin_lock_init(&cohc->lock);
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun cohc->nbr_active_done = 0;
2613*4882a593Smuzhiyun cohc->busy = 0;
2614*4882a593Smuzhiyun INIT_LIST_HEAD(&cohc->free);
2615*4882a593Smuzhiyun INIT_LIST_HEAD(&cohc->active);
2616*4882a593Smuzhiyun INIT_LIST_HEAD(&cohc->queue);
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun tasklet_setup(&cohc->tasklet, dma_tasklet);
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun list_add_tail(&cohc->chan.device_node,
2621*4882a593Smuzhiyun &dma->channels);
2622*4882a593Smuzhiyun }
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun
coh901318_probe(struct platform_device * pdev)2626*4882a593Smuzhiyun static int __init coh901318_probe(struct platform_device *pdev)
2627*4882a593Smuzhiyun {
2628*4882a593Smuzhiyun int err = 0;
2629*4882a593Smuzhiyun struct coh901318_base *base;
2630*4882a593Smuzhiyun int irq;
2631*4882a593Smuzhiyun struct resource *io;
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2634*4882a593Smuzhiyun if (!io)
2635*4882a593Smuzhiyun return -ENODEV;
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun /* Map DMA controller registers to virtual memory */
2638*4882a593Smuzhiyun if (devm_request_mem_region(&pdev->dev,
2639*4882a593Smuzhiyun io->start,
2640*4882a593Smuzhiyun resource_size(io),
2641*4882a593Smuzhiyun pdev->dev.driver->name) == NULL)
2642*4882a593Smuzhiyun return -ENOMEM;
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun base = devm_kzalloc(&pdev->dev,
2645*4882a593Smuzhiyun ALIGN(sizeof(struct coh901318_base), 4) +
2646*4882a593Smuzhiyun U300_DMA_CHANNELS *
2647*4882a593Smuzhiyun sizeof(struct coh901318_chan),
2648*4882a593Smuzhiyun GFP_KERNEL);
2649*4882a593Smuzhiyun if (!base)
2650*4882a593Smuzhiyun return -ENOMEM;
2651*4882a593Smuzhiyun
2652*4882a593Smuzhiyun base->chans = ((void *)base) + ALIGN(sizeof(struct coh901318_base), 4);
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun base->virtbase = devm_ioremap(&pdev->dev, io->start, resource_size(io));
2655*4882a593Smuzhiyun if (!base->virtbase)
2656*4882a593Smuzhiyun return -ENOMEM;
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun base->dev = &pdev->dev;
2659*4882a593Smuzhiyun spin_lock_init(&base->pm.lock);
2660*4882a593Smuzhiyun base->pm.started_channels = 0;
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun COH901318_DEBUGFS_ASSIGN(debugfs_dma_base, base);
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
2665*4882a593Smuzhiyun if (irq < 0)
2666*4882a593Smuzhiyun return irq;
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, irq, dma_irq_handler, 0,
2669*4882a593Smuzhiyun "coh901318", base);
2670*4882a593Smuzhiyun if (err)
2671*4882a593Smuzhiyun return err;
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun base->irq = irq;
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun err = coh901318_pool_create(&base->pool, &pdev->dev,
2676*4882a593Smuzhiyun sizeof(struct coh901318_lli),
2677*4882a593Smuzhiyun 32);
2678*4882a593Smuzhiyun if (err)
2679*4882a593Smuzhiyun return err;
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun /* init channels for device transfers */
2682*4882a593Smuzhiyun coh901318_base_init(&base->dma_slave, dma_slave_channels,
2683*4882a593Smuzhiyun base);
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun dma_cap_zero(base->dma_slave.cap_mask);
2686*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask);
2687*4882a593Smuzhiyun
2688*4882a593Smuzhiyun base->dma_slave.device_alloc_chan_resources = coh901318_alloc_chan_resources;
2689*4882a593Smuzhiyun base->dma_slave.device_free_chan_resources = coh901318_free_chan_resources;
2690*4882a593Smuzhiyun base->dma_slave.device_prep_slave_sg = coh901318_prep_slave_sg;
2691*4882a593Smuzhiyun base->dma_slave.device_tx_status = coh901318_tx_status;
2692*4882a593Smuzhiyun base->dma_slave.device_issue_pending = coh901318_issue_pending;
2693*4882a593Smuzhiyun base->dma_slave.device_config = coh901318_dma_slave_config;
2694*4882a593Smuzhiyun base->dma_slave.device_pause = coh901318_pause;
2695*4882a593Smuzhiyun base->dma_slave.device_resume = coh901318_resume;
2696*4882a593Smuzhiyun base->dma_slave.device_terminate_all = coh901318_terminate_all;
2697*4882a593Smuzhiyun base->dma_slave.dev = &pdev->dev;
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun err = dma_async_device_register(&base->dma_slave);
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun if (err)
2702*4882a593Smuzhiyun goto err_register_slave;
2703*4882a593Smuzhiyun
2704*4882a593Smuzhiyun /* init channels for memcpy */
2705*4882a593Smuzhiyun coh901318_base_init(&base->dma_memcpy, dma_memcpy_channels,
2706*4882a593Smuzhiyun base);
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun dma_cap_zero(base->dma_memcpy.cap_mask);
2709*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask);
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun base->dma_memcpy.device_alloc_chan_resources = coh901318_alloc_chan_resources;
2712*4882a593Smuzhiyun base->dma_memcpy.device_free_chan_resources = coh901318_free_chan_resources;
2713*4882a593Smuzhiyun base->dma_memcpy.device_prep_dma_memcpy = coh901318_prep_memcpy;
2714*4882a593Smuzhiyun base->dma_memcpy.device_tx_status = coh901318_tx_status;
2715*4882a593Smuzhiyun base->dma_memcpy.device_issue_pending = coh901318_issue_pending;
2716*4882a593Smuzhiyun base->dma_memcpy.device_config = coh901318_dma_slave_config;
2717*4882a593Smuzhiyun base->dma_memcpy.device_pause = coh901318_pause;
2718*4882a593Smuzhiyun base->dma_memcpy.device_resume = coh901318_resume;
2719*4882a593Smuzhiyun base->dma_memcpy.device_terminate_all = coh901318_terminate_all;
2720*4882a593Smuzhiyun base->dma_memcpy.dev = &pdev->dev;
2721*4882a593Smuzhiyun /*
2722*4882a593Smuzhiyun * This controller can only access address at even 32bit boundaries,
2723*4882a593Smuzhiyun * i.e. 2^2
2724*4882a593Smuzhiyun */
2725*4882a593Smuzhiyun base->dma_memcpy.copy_align = DMAENGINE_ALIGN_4_BYTES;
2726*4882a593Smuzhiyun err = dma_async_device_register(&base->dma_memcpy);
2727*4882a593Smuzhiyun
2728*4882a593Smuzhiyun if (err)
2729*4882a593Smuzhiyun goto err_register_memcpy;
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun err = of_dma_controller_register(pdev->dev.of_node, coh901318_xlate,
2732*4882a593Smuzhiyun base);
2733*4882a593Smuzhiyun if (err)
2734*4882a593Smuzhiyun goto err_register_of_dma;
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun platform_set_drvdata(pdev, base);
2737*4882a593Smuzhiyun dev_info(&pdev->dev, "Initialized COH901318 DMA on virtual base 0x%p\n",
2738*4882a593Smuzhiyun base->virtbase);
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun return err;
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun err_register_of_dma:
2743*4882a593Smuzhiyun dma_async_device_unregister(&base->dma_memcpy);
2744*4882a593Smuzhiyun err_register_memcpy:
2745*4882a593Smuzhiyun dma_async_device_unregister(&base->dma_slave);
2746*4882a593Smuzhiyun err_register_slave:
2747*4882a593Smuzhiyun coh901318_pool_destroy(&base->pool);
2748*4882a593Smuzhiyun return err;
2749*4882a593Smuzhiyun }
coh901318_base_remove(struct coh901318_base * base,const int * pick_chans)2750*4882a593Smuzhiyun static void coh901318_base_remove(struct coh901318_base *base, const int *pick_chans)
2751*4882a593Smuzhiyun {
2752*4882a593Smuzhiyun int chans_i;
2753*4882a593Smuzhiyun int i = 0;
2754*4882a593Smuzhiyun struct coh901318_chan *cohc;
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun for (chans_i = 0; pick_chans[chans_i] != -1; chans_i += 2) {
2757*4882a593Smuzhiyun for (i = pick_chans[chans_i]; i <= pick_chans[chans_i+1]; i++) {
2758*4882a593Smuzhiyun cohc = &base->chans[i];
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun tasklet_kill(&cohc->tasklet);
2761*4882a593Smuzhiyun }
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun }
2765*4882a593Smuzhiyun
coh901318_remove(struct platform_device * pdev)2766*4882a593Smuzhiyun static int coh901318_remove(struct platform_device *pdev)
2767*4882a593Smuzhiyun {
2768*4882a593Smuzhiyun struct coh901318_base *base = platform_get_drvdata(pdev);
2769*4882a593Smuzhiyun
2770*4882a593Smuzhiyun devm_free_irq(&pdev->dev, base->irq, base);
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun coh901318_base_remove(base, dma_slave_channels);
2773*4882a593Smuzhiyun coh901318_base_remove(base, dma_memcpy_channels);
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun of_dma_controller_free(pdev->dev.of_node);
2776*4882a593Smuzhiyun dma_async_device_unregister(&base->dma_memcpy);
2777*4882a593Smuzhiyun dma_async_device_unregister(&base->dma_slave);
2778*4882a593Smuzhiyun coh901318_pool_destroy(&base->pool);
2779*4882a593Smuzhiyun return 0;
2780*4882a593Smuzhiyun }
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun static const struct of_device_id coh901318_dt_match[] = {
2783*4882a593Smuzhiyun { .compatible = "stericsson,coh901318" },
2784*4882a593Smuzhiyun {},
2785*4882a593Smuzhiyun };
2786*4882a593Smuzhiyun
2787*4882a593Smuzhiyun static struct platform_driver coh901318_driver = {
2788*4882a593Smuzhiyun .remove = coh901318_remove,
2789*4882a593Smuzhiyun .driver = {
2790*4882a593Smuzhiyun .name = "coh901318",
2791*4882a593Smuzhiyun .of_match_table = coh901318_dt_match,
2792*4882a593Smuzhiyun },
2793*4882a593Smuzhiyun };
2794*4882a593Smuzhiyun
coh901318_init(void)2795*4882a593Smuzhiyun static int __init coh901318_init(void)
2796*4882a593Smuzhiyun {
2797*4882a593Smuzhiyun return platform_driver_probe(&coh901318_driver, coh901318_probe);
2798*4882a593Smuzhiyun }
2799*4882a593Smuzhiyun subsys_initcall(coh901318_init);
2800*4882a593Smuzhiyun
coh901318_exit(void)2801*4882a593Smuzhiyun static void __exit coh901318_exit(void)
2802*4882a593Smuzhiyun {
2803*4882a593Smuzhiyun platform_driver_unregister(&coh901318_driver);
2804*4882a593Smuzhiyun }
2805*4882a593Smuzhiyun module_exit(coh901318_exit);
2806*4882a593Smuzhiyun
2807*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2808*4882a593Smuzhiyun MODULE_AUTHOR("Per Friden");
2809