xref: /OK3568_Linux_fs/kernel/drivers/dma/bcm2835-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * BCM2835 DMA engine support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author:      Florian Meier <florian.meier@koalo.de>
6*4882a593Smuzhiyun  *              Copyright 2013
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on
9*4882a593Smuzhiyun  *	OMAP DMAengine support by Russell King
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  *	BCM2708 DMA Driver
12*4882a593Smuzhiyun  *	Copyright (C) 2010 Broadcom
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *	Raspberry Pi PCM I2S ALSA Driver
15*4882a593Smuzhiyun  *	Copyright (c) by Phil Poole 2013
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *	MARVELL MMP Peripheral DMA Driver
18*4882a593Smuzhiyun  *	Copyright 2012 Marvell International Ltd.
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun #include <linux/dmaengine.h>
21*4882a593Smuzhiyun #include <linux/dma-mapping.h>
22*4882a593Smuzhiyun #include <linux/dmapool.h>
23*4882a593Smuzhiyun #include <linux/err.h>
24*4882a593Smuzhiyun #include <linux/init.h>
25*4882a593Smuzhiyun #include <linux/interrupt.h>
26*4882a593Smuzhiyun #include <linux/list.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun #include <linux/io.h>
31*4882a593Smuzhiyun #include <linux/spinlock.h>
32*4882a593Smuzhiyun #include <linux/of.h>
33*4882a593Smuzhiyun #include <linux/of_dma.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "virt-dma.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define BCM2835_DMA_MAX_DMA_CHAN_SUPPORTED 14
38*4882a593Smuzhiyun #define BCM2835_DMA_CHAN_NAME_SIZE 8
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /**
41*4882a593Smuzhiyun  * struct bcm2835_dmadev - BCM2835 DMA controller
42*4882a593Smuzhiyun  * @ddev: DMA device
43*4882a593Smuzhiyun  * @base: base address of register map
44*4882a593Smuzhiyun  * @zero_page: bus address of zero page (to detect transactions copying from
45*4882a593Smuzhiyun  *	zero page and avoid accessing memory if so)
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun struct bcm2835_dmadev {
48*4882a593Smuzhiyun 	struct dma_device ddev;
49*4882a593Smuzhiyun 	void __iomem *base;
50*4882a593Smuzhiyun 	dma_addr_t zero_page;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun struct bcm2835_dma_cb {
54*4882a593Smuzhiyun 	uint32_t info;
55*4882a593Smuzhiyun 	uint32_t src;
56*4882a593Smuzhiyun 	uint32_t dst;
57*4882a593Smuzhiyun 	uint32_t length;
58*4882a593Smuzhiyun 	uint32_t stride;
59*4882a593Smuzhiyun 	uint32_t next;
60*4882a593Smuzhiyun 	uint32_t pad[2];
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct bcm2835_cb_entry {
64*4882a593Smuzhiyun 	struct bcm2835_dma_cb *cb;
65*4882a593Smuzhiyun 	dma_addr_t paddr;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun struct bcm2835_chan {
69*4882a593Smuzhiyun 	struct virt_dma_chan vc;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	struct dma_slave_config	cfg;
72*4882a593Smuzhiyun 	unsigned int dreq;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	int ch;
75*4882a593Smuzhiyun 	struct bcm2835_desc *desc;
76*4882a593Smuzhiyun 	struct dma_pool *cb_pool;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	void __iomem *chan_base;
79*4882a593Smuzhiyun 	int irq_number;
80*4882a593Smuzhiyun 	unsigned int irq_flags;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	bool is_lite_channel;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun struct bcm2835_desc {
86*4882a593Smuzhiyun 	struct bcm2835_chan *c;
87*4882a593Smuzhiyun 	struct virt_dma_desc vd;
88*4882a593Smuzhiyun 	enum dma_transfer_direction dir;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	unsigned int frames;
91*4882a593Smuzhiyun 	size_t size;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	bool cyclic;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	struct bcm2835_cb_entry cb_list[];
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define BCM2835_DMA_CS		0x00
99*4882a593Smuzhiyun #define BCM2835_DMA_ADDR	0x04
100*4882a593Smuzhiyun #define BCM2835_DMA_TI		0x08
101*4882a593Smuzhiyun #define BCM2835_DMA_SOURCE_AD	0x0c
102*4882a593Smuzhiyun #define BCM2835_DMA_DEST_AD	0x10
103*4882a593Smuzhiyun #define BCM2835_DMA_LEN		0x14
104*4882a593Smuzhiyun #define BCM2835_DMA_STRIDE	0x18
105*4882a593Smuzhiyun #define BCM2835_DMA_NEXTCB	0x1c
106*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG	0x20
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* DMA CS Control and Status bits */
109*4882a593Smuzhiyun #define BCM2835_DMA_ACTIVE	BIT(0)  /* activate the DMA */
110*4882a593Smuzhiyun #define BCM2835_DMA_END		BIT(1)  /* current CB has ended */
111*4882a593Smuzhiyun #define BCM2835_DMA_INT		BIT(2)  /* interrupt status */
112*4882a593Smuzhiyun #define BCM2835_DMA_DREQ	BIT(3)  /* DREQ state */
113*4882a593Smuzhiyun #define BCM2835_DMA_ISPAUSED	BIT(4)  /* Pause requested or not active */
114*4882a593Smuzhiyun #define BCM2835_DMA_ISHELD	BIT(5)  /* Is held by DREQ flow control */
115*4882a593Smuzhiyun #define BCM2835_DMA_WAITING_FOR_WRITES BIT(6) /* waiting for last
116*4882a593Smuzhiyun 					       * AXI-write to ack
117*4882a593Smuzhiyun 					       */
118*4882a593Smuzhiyun #define BCM2835_DMA_ERR		BIT(8)
119*4882a593Smuzhiyun #define BCM2835_DMA_PRIORITY(x) ((x & 15) << 16) /* AXI priority */
120*4882a593Smuzhiyun #define BCM2835_DMA_PANIC_PRIORITY(x) ((x & 15) << 20) /* panic priority */
121*4882a593Smuzhiyun /* current value of TI.BCM2835_DMA_WAIT_RESP */
122*4882a593Smuzhiyun #define BCM2835_DMA_WAIT_FOR_WRITES BIT(28)
123*4882a593Smuzhiyun #define BCM2835_DMA_DIS_DEBUG	BIT(29) /* disable debug pause signal */
124*4882a593Smuzhiyun #define BCM2835_DMA_ABORT	BIT(30) /* Stop current CB, go to next, WO */
125*4882a593Smuzhiyun #define BCM2835_DMA_RESET	BIT(31) /* WO, self clearing */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* Transfer information bits - also bcm2835_cb.info field */
128*4882a593Smuzhiyun #define BCM2835_DMA_INT_EN	BIT(0)
129*4882a593Smuzhiyun #define BCM2835_DMA_TDMODE	BIT(1) /* 2D-Mode */
130*4882a593Smuzhiyun #define BCM2835_DMA_WAIT_RESP	BIT(3) /* wait for AXI-write to be acked */
131*4882a593Smuzhiyun #define BCM2835_DMA_D_INC	BIT(4)
132*4882a593Smuzhiyun #define BCM2835_DMA_D_WIDTH	BIT(5) /* 128bit writes if set */
133*4882a593Smuzhiyun #define BCM2835_DMA_D_DREQ	BIT(6) /* enable DREQ for destination */
134*4882a593Smuzhiyun #define BCM2835_DMA_D_IGNORE	BIT(7) /* ignore destination writes */
135*4882a593Smuzhiyun #define BCM2835_DMA_S_INC	BIT(8)
136*4882a593Smuzhiyun #define BCM2835_DMA_S_WIDTH	BIT(9) /* 128bit writes if set */
137*4882a593Smuzhiyun #define BCM2835_DMA_S_DREQ	BIT(10) /* enable SREQ for source */
138*4882a593Smuzhiyun #define BCM2835_DMA_S_IGNORE	BIT(11) /* ignore source reads - read 0 */
139*4882a593Smuzhiyun #define BCM2835_DMA_BURST_LENGTH(x) ((x & 15) << 12)
140*4882a593Smuzhiyun #define BCM2835_DMA_PER_MAP(x)	((x & 31) << 16) /* REQ source */
141*4882a593Smuzhiyun #define BCM2835_DMA_WAIT(x)	((x & 31) << 21) /* add DMA-wait cycles */
142*4882a593Smuzhiyun #define BCM2835_DMA_NO_WIDE_BURSTS BIT(26) /* no 2 beat write bursts */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* debug register bits */
145*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_LAST_NOT_SET_ERR	BIT(0)
146*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_FIFO_ERR		BIT(1)
147*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_READ_ERR		BIT(2)
148*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_OUTSTANDING_WRITES_SHIFT 4
149*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_OUTSTANDING_WRITES_BITS 4
150*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_ID_SHIFT		16
151*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_ID_BITS		9
152*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_STATE_SHIFT		16
153*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_STATE_BITS		9
154*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_VERSION_SHIFT		25
155*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_VERSION_BITS		3
156*4882a593Smuzhiyun #define BCM2835_DMA_DEBUG_LITE			BIT(28)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* shared registers for all dma channels */
159*4882a593Smuzhiyun #define BCM2835_DMA_INT_STATUS         0xfe0
160*4882a593Smuzhiyun #define BCM2835_DMA_ENABLE             0xff0
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define BCM2835_DMA_DATA_TYPE_S8	1
163*4882a593Smuzhiyun #define BCM2835_DMA_DATA_TYPE_S16	2
164*4882a593Smuzhiyun #define BCM2835_DMA_DATA_TYPE_S32	4
165*4882a593Smuzhiyun #define BCM2835_DMA_DATA_TYPE_S128	16
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Valid only for channels 0 - 14, 15 has its own base address */
168*4882a593Smuzhiyun #define BCM2835_DMA_CHAN(n)	((n) << 8) /* Base address */
169*4882a593Smuzhiyun #define BCM2835_DMA_CHANIO(base, n) ((base) + BCM2835_DMA_CHAN(n))
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* the max dma length for different channels */
172*4882a593Smuzhiyun #define MAX_DMA_LEN SZ_1G
173*4882a593Smuzhiyun #define MAX_LITE_DMA_LEN (SZ_64K - 4)
174*4882a593Smuzhiyun 
bcm2835_dma_max_frame_length(struct bcm2835_chan * c)175*4882a593Smuzhiyun static inline size_t bcm2835_dma_max_frame_length(struct bcm2835_chan *c)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	/* lite and normal channels have different max frame length */
178*4882a593Smuzhiyun 	return c->is_lite_channel ? MAX_LITE_DMA_LEN : MAX_DMA_LEN;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* how many frames of max_len size do we need to transfer len bytes */
bcm2835_dma_frames_for_length(size_t len,size_t max_len)182*4882a593Smuzhiyun static inline size_t bcm2835_dma_frames_for_length(size_t len,
183*4882a593Smuzhiyun 						   size_t max_len)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	return DIV_ROUND_UP(len, max_len);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
to_bcm2835_dma_dev(struct dma_device * d)188*4882a593Smuzhiyun static inline struct bcm2835_dmadev *to_bcm2835_dma_dev(struct dma_device *d)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	return container_of(d, struct bcm2835_dmadev, ddev);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
to_bcm2835_dma_chan(struct dma_chan * c)193*4882a593Smuzhiyun static inline struct bcm2835_chan *to_bcm2835_dma_chan(struct dma_chan *c)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	return container_of(c, struct bcm2835_chan, vc.chan);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
to_bcm2835_dma_desc(struct dma_async_tx_descriptor * t)198*4882a593Smuzhiyun static inline struct bcm2835_desc *to_bcm2835_dma_desc(
199*4882a593Smuzhiyun 		struct dma_async_tx_descriptor *t)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	return container_of(t, struct bcm2835_desc, vd.tx);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
bcm2835_dma_free_cb_chain(struct bcm2835_desc * desc)204*4882a593Smuzhiyun static void bcm2835_dma_free_cb_chain(struct bcm2835_desc *desc)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	size_t i;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	for (i = 0; i < desc->frames; i++)
209*4882a593Smuzhiyun 		dma_pool_free(desc->c->cb_pool, desc->cb_list[i].cb,
210*4882a593Smuzhiyun 			      desc->cb_list[i].paddr);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	kfree(desc);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
bcm2835_dma_desc_free(struct virt_dma_desc * vd)215*4882a593Smuzhiyun static void bcm2835_dma_desc_free(struct virt_dma_desc *vd)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	bcm2835_dma_free_cb_chain(
218*4882a593Smuzhiyun 		container_of(vd, struct bcm2835_desc, vd));
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
bcm2835_dma_create_cb_set_length(struct bcm2835_chan * chan,struct bcm2835_dma_cb * control_block,size_t len,size_t period_len,size_t * total_len,u32 finalextrainfo)221*4882a593Smuzhiyun static void bcm2835_dma_create_cb_set_length(
222*4882a593Smuzhiyun 	struct bcm2835_chan *chan,
223*4882a593Smuzhiyun 	struct bcm2835_dma_cb *control_block,
224*4882a593Smuzhiyun 	size_t len,
225*4882a593Smuzhiyun 	size_t period_len,
226*4882a593Smuzhiyun 	size_t *total_len,
227*4882a593Smuzhiyun 	u32 finalextrainfo)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	size_t max_len = bcm2835_dma_max_frame_length(chan);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* set the length taking lite-channel limitations into account */
232*4882a593Smuzhiyun 	control_block->length = min_t(u32, len, max_len);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* finished if we have no period_length */
235*4882a593Smuzhiyun 	if (!period_len)
236*4882a593Smuzhiyun 		return;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/*
239*4882a593Smuzhiyun 	 * period_len means: that we need to generate
240*4882a593Smuzhiyun 	 * transfers that are terminating at every
241*4882a593Smuzhiyun 	 * multiple of period_len - this is typically
242*4882a593Smuzhiyun 	 * used to set the interrupt flag in info
243*4882a593Smuzhiyun 	 * which is required during cyclic transfers
244*4882a593Smuzhiyun 	 */
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* have we filled in period_length yet? */
247*4882a593Smuzhiyun 	if (*total_len + control_block->length < period_len) {
248*4882a593Smuzhiyun 		/* update number of bytes in this period so far */
249*4882a593Smuzhiyun 		*total_len += control_block->length;
250*4882a593Smuzhiyun 		return;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* calculate the length that remains to reach period_length */
254*4882a593Smuzhiyun 	control_block->length = period_len - *total_len;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* reset total_length for next period */
257*4882a593Smuzhiyun 	*total_len = 0;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* add extrainfo bits in info */
260*4882a593Smuzhiyun 	control_block->info |= finalextrainfo;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
bcm2835_dma_count_frames_for_sg(struct bcm2835_chan * c,struct scatterlist * sgl,unsigned int sg_len)263*4882a593Smuzhiyun static inline size_t bcm2835_dma_count_frames_for_sg(
264*4882a593Smuzhiyun 	struct bcm2835_chan *c,
265*4882a593Smuzhiyun 	struct scatterlist *sgl,
266*4882a593Smuzhiyun 	unsigned int sg_len)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	size_t frames = 0;
269*4882a593Smuzhiyun 	struct scatterlist *sgent;
270*4882a593Smuzhiyun 	unsigned int i;
271*4882a593Smuzhiyun 	size_t plength = bcm2835_dma_max_frame_length(c);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	for_each_sg(sgl, sgent, sg_len, i)
274*4882a593Smuzhiyun 		frames += bcm2835_dma_frames_for_length(
275*4882a593Smuzhiyun 			sg_dma_len(sgent), plength);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	return frames;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /**
281*4882a593Smuzhiyun  * bcm2835_dma_create_cb_chain - create a control block and fills data in
282*4882a593Smuzhiyun  *
283*4882a593Smuzhiyun  * @chan:           the @dma_chan for which we run this
284*4882a593Smuzhiyun  * @direction:      the direction in which we transfer
285*4882a593Smuzhiyun  * @cyclic:         it is a cyclic transfer
286*4882a593Smuzhiyun  * @info:           the default info bits to apply per controlblock
287*4882a593Smuzhiyun  * @frames:         number of controlblocks to allocate
288*4882a593Smuzhiyun  * @src:            the src address to assign (if the S_INC bit is set
289*4882a593Smuzhiyun  *                  in @info, then it gets incremented)
290*4882a593Smuzhiyun  * @dst:            the dst address to assign (if the D_INC bit is set
291*4882a593Smuzhiyun  *                  in @info, then it gets incremented)
292*4882a593Smuzhiyun  * @buf_len:        the full buffer length (may also be 0)
293*4882a593Smuzhiyun  * @period_len:     the period length when to apply @finalextrainfo
294*4882a593Smuzhiyun  *                  in addition to the last transfer
295*4882a593Smuzhiyun  *                  this will also break some control-blocks early
296*4882a593Smuzhiyun  * @finalextrainfo: additional bits in last controlblock
297*4882a593Smuzhiyun  *                  (or when period_len is reached in case of cyclic)
298*4882a593Smuzhiyun  * @gfp:            the GFP flag to use for allocation
299*4882a593Smuzhiyun  */
bcm2835_dma_create_cb_chain(struct dma_chan * chan,enum dma_transfer_direction direction,bool cyclic,u32 info,u32 finalextrainfo,size_t frames,dma_addr_t src,dma_addr_t dst,size_t buf_len,size_t period_len,gfp_t gfp)300*4882a593Smuzhiyun static struct bcm2835_desc *bcm2835_dma_create_cb_chain(
301*4882a593Smuzhiyun 	struct dma_chan *chan, enum dma_transfer_direction direction,
302*4882a593Smuzhiyun 	bool cyclic, u32 info, u32 finalextrainfo, size_t frames,
303*4882a593Smuzhiyun 	dma_addr_t src, dma_addr_t dst, size_t buf_len,
304*4882a593Smuzhiyun 	size_t period_len, gfp_t gfp)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
307*4882a593Smuzhiyun 	size_t len = buf_len, total_len;
308*4882a593Smuzhiyun 	size_t frame;
309*4882a593Smuzhiyun 	struct bcm2835_desc *d;
310*4882a593Smuzhiyun 	struct bcm2835_cb_entry *cb_entry;
311*4882a593Smuzhiyun 	struct bcm2835_dma_cb *control_block;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (!frames)
314*4882a593Smuzhiyun 		return NULL;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* allocate and setup the descriptor. */
317*4882a593Smuzhiyun 	d = kzalloc(struct_size(d, cb_list, frames), gfp);
318*4882a593Smuzhiyun 	if (!d)
319*4882a593Smuzhiyun 		return NULL;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	d->c = c;
322*4882a593Smuzhiyun 	d->dir = direction;
323*4882a593Smuzhiyun 	d->cyclic = cyclic;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/*
326*4882a593Smuzhiyun 	 * Iterate over all frames, create a control block
327*4882a593Smuzhiyun 	 * for each frame and link them together.
328*4882a593Smuzhiyun 	 */
329*4882a593Smuzhiyun 	for (frame = 0, total_len = 0; frame < frames; d->frames++, frame++) {
330*4882a593Smuzhiyun 		cb_entry = &d->cb_list[frame];
331*4882a593Smuzhiyun 		cb_entry->cb = dma_pool_alloc(c->cb_pool, gfp,
332*4882a593Smuzhiyun 					      &cb_entry->paddr);
333*4882a593Smuzhiyun 		if (!cb_entry->cb)
334*4882a593Smuzhiyun 			goto error_cb;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 		/* fill in the control block */
337*4882a593Smuzhiyun 		control_block = cb_entry->cb;
338*4882a593Smuzhiyun 		control_block->info = info;
339*4882a593Smuzhiyun 		control_block->src = src;
340*4882a593Smuzhiyun 		control_block->dst = dst;
341*4882a593Smuzhiyun 		control_block->stride = 0;
342*4882a593Smuzhiyun 		control_block->next = 0;
343*4882a593Smuzhiyun 		/* set up length in control_block if requested */
344*4882a593Smuzhiyun 		if (buf_len) {
345*4882a593Smuzhiyun 			/* calculate length honoring period_length */
346*4882a593Smuzhiyun 			bcm2835_dma_create_cb_set_length(
347*4882a593Smuzhiyun 				c, control_block,
348*4882a593Smuzhiyun 				len, period_len, &total_len,
349*4882a593Smuzhiyun 				cyclic ? finalextrainfo : 0);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 			/* calculate new remaining length */
352*4882a593Smuzhiyun 			len -= control_block->length;
353*4882a593Smuzhiyun 		}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		/* link this the last controlblock */
356*4882a593Smuzhiyun 		if (frame)
357*4882a593Smuzhiyun 			d->cb_list[frame - 1].cb->next = cb_entry->paddr;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		/* update src and dst and length */
360*4882a593Smuzhiyun 		if (src && (info & BCM2835_DMA_S_INC))
361*4882a593Smuzhiyun 			src += control_block->length;
362*4882a593Smuzhiyun 		if (dst && (info & BCM2835_DMA_D_INC))
363*4882a593Smuzhiyun 			dst += control_block->length;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		/* Length of total transfer */
366*4882a593Smuzhiyun 		d->size += control_block->length;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* the last frame requires extra flags */
370*4882a593Smuzhiyun 	d->cb_list[d->frames - 1].cb->info |= finalextrainfo;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* detect a size missmatch */
373*4882a593Smuzhiyun 	if (buf_len && (d->size != buf_len))
374*4882a593Smuzhiyun 		goto error_cb;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	return d;
377*4882a593Smuzhiyun error_cb:
378*4882a593Smuzhiyun 	bcm2835_dma_free_cb_chain(d);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return NULL;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
bcm2835_dma_fill_cb_chain_with_sg(struct dma_chan * chan,enum dma_transfer_direction direction,struct bcm2835_cb_entry * cb,struct scatterlist * sgl,unsigned int sg_len)383*4882a593Smuzhiyun static void bcm2835_dma_fill_cb_chain_with_sg(
384*4882a593Smuzhiyun 	struct dma_chan *chan,
385*4882a593Smuzhiyun 	enum dma_transfer_direction direction,
386*4882a593Smuzhiyun 	struct bcm2835_cb_entry *cb,
387*4882a593Smuzhiyun 	struct scatterlist *sgl,
388*4882a593Smuzhiyun 	unsigned int sg_len)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
391*4882a593Smuzhiyun 	size_t len, max_len;
392*4882a593Smuzhiyun 	unsigned int i;
393*4882a593Smuzhiyun 	dma_addr_t addr;
394*4882a593Smuzhiyun 	struct scatterlist *sgent;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	max_len = bcm2835_dma_max_frame_length(c);
397*4882a593Smuzhiyun 	for_each_sg(sgl, sgent, sg_len, i) {
398*4882a593Smuzhiyun 		for (addr = sg_dma_address(sgent), len = sg_dma_len(sgent);
399*4882a593Smuzhiyun 		     len > 0;
400*4882a593Smuzhiyun 		     addr += cb->cb->length, len -= cb->cb->length, cb++) {
401*4882a593Smuzhiyun 			if (direction == DMA_DEV_TO_MEM)
402*4882a593Smuzhiyun 				cb->cb->dst = addr;
403*4882a593Smuzhiyun 			else
404*4882a593Smuzhiyun 				cb->cb->src = addr;
405*4882a593Smuzhiyun 			cb->cb->length = min(len, max_len);
406*4882a593Smuzhiyun 		}
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
bcm2835_dma_abort(struct bcm2835_chan * c)410*4882a593Smuzhiyun static void bcm2835_dma_abort(struct bcm2835_chan *c)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	void __iomem *chan_base = c->chan_base;
413*4882a593Smuzhiyun 	long int timeout = 10000;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/*
416*4882a593Smuzhiyun 	 * A zero control block address means the channel is idle.
417*4882a593Smuzhiyun 	 * (The ACTIVE flag in the CS register is not a reliable indicator.)
418*4882a593Smuzhiyun 	 */
419*4882a593Smuzhiyun 	if (!readl(chan_base + BCM2835_DMA_ADDR))
420*4882a593Smuzhiyun 		return;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/* Write 0 to the active bit - Pause the DMA */
423*4882a593Smuzhiyun 	writel(0, chan_base + BCM2835_DMA_CS);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/* Wait for any current AXI transfer to complete */
426*4882a593Smuzhiyun 	while ((readl(chan_base + BCM2835_DMA_CS) &
427*4882a593Smuzhiyun 		BCM2835_DMA_WAITING_FOR_WRITES) && --timeout)
428*4882a593Smuzhiyun 		cpu_relax();
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* Peripheral might be stuck and fail to signal AXI write responses */
431*4882a593Smuzhiyun 	if (!timeout)
432*4882a593Smuzhiyun 		dev_err(c->vc.chan.device->dev,
433*4882a593Smuzhiyun 			"failed to complete outstanding writes\n");
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	writel(BCM2835_DMA_RESET, chan_base + BCM2835_DMA_CS);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
bcm2835_dma_start_desc(struct bcm2835_chan * c)438*4882a593Smuzhiyun static void bcm2835_dma_start_desc(struct bcm2835_chan *c)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
441*4882a593Smuzhiyun 	struct bcm2835_desc *d;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (!vd) {
444*4882a593Smuzhiyun 		c->desc = NULL;
445*4882a593Smuzhiyun 		return;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	list_del(&vd->node);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	c->desc = d = to_bcm2835_dma_desc(&vd->tx);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	writel(d->cb_list[0].paddr, c->chan_base + BCM2835_DMA_ADDR);
453*4882a593Smuzhiyun 	writel(BCM2835_DMA_ACTIVE, c->chan_base + BCM2835_DMA_CS);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
bcm2835_dma_callback(int irq,void * data)456*4882a593Smuzhiyun static irqreturn_t bcm2835_dma_callback(int irq, void *data)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	struct bcm2835_chan *c = data;
459*4882a593Smuzhiyun 	struct bcm2835_desc *d;
460*4882a593Smuzhiyun 	unsigned long flags;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* check the shared interrupt */
463*4882a593Smuzhiyun 	if (c->irq_flags & IRQF_SHARED) {
464*4882a593Smuzhiyun 		/* check if the interrupt is enabled */
465*4882a593Smuzhiyun 		flags = readl(c->chan_base + BCM2835_DMA_CS);
466*4882a593Smuzhiyun 		/* if not set then we are not the reason for the irq */
467*4882a593Smuzhiyun 		if (!(flags & BCM2835_DMA_INT))
468*4882a593Smuzhiyun 			return IRQ_NONE;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/*
474*4882a593Smuzhiyun 	 * Clear the INT flag to receive further interrupts. Keep the channel
475*4882a593Smuzhiyun 	 * active in case the descriptor is cyclic or in case the client has
476*4882a593Smuzhiyun 	 * already terminated the descriptor and issued a new one. (May happen
477*4882a593Smuzhiyun 	 * if this IRQ handler is threaded.) If the channel is finished, it
478*4882a593Smuzhiyun 	 * will remain idle despite the ACTIVE flag being set.
479*4882a593Smuzhiyun 	 */
480*4882a593Smuzhiyun 	writel(BCM2835_DMA_INT | BCM2835_DMA_ACTIVE,
481*4882a593Smuzhiyun 	       c->chan_base + BCM2835_DMA_CS);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	d = c->desc;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	if (d) {
486*4882a593Smuzhiyun 		if (d->cyclic) {
487*4882a593Smuzhiyun 			/* call the cyclic callback */
488*4882a593Smuzhiyun 			vchan_cyclic_callback(&d->vd);
489*4882a593Smuzhiyun 		} else if (!readl(c->chan_base + BCM2835_DMA_ADDR)) {
490*4882a593Smuzhiyun 			vchan_cookie_complete(&c->desc->vd);
491*4882a593Smuzhiyun 			bcm2835_dma_start_desc(c);
492*4882a593Smuzhiyun 		}
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return IRQ_HANDLED;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
bcm2835_dma_alloc_chan_resources(struct dma_chan * chan)500*4882a593Smuzhiyun static int bcm2835_dma_alloc_chan_resources(struct dma_chan *chan)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
503*4882a593Smuzhiyun 	struct device *dev = c->vc.chan.device->dev;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	dev_dbg(dev, "Allocating DMA channel %d\n", c->ch);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/*
508*4882a593Smuzhiyun 	 * Control blocks are 256 bit in length and must start at a 256 bit
509*4882a593Smuzhiyun 	 * (32 byte) aligned address (BCM2835 ARM Peripherals, sec. 4.2.1.1).
510*4882a593Smuzhiyun 	 */
511*4882a593Smuzhiyun 	c->cb_pool = dma_pool_create(dev_name(dev), dev,
512*4882a593Smuzhiyun 				     sizeof(struct bcm2835_dma_cb), 32, 0);
513*4882a593Smuzhiyun 	if (!c->cb_pool) {
514*4882a593Smuzhiyun 		dev_err(dev, "unable to allocate descriptor pool\n");
515*4882a593Smuzhiyun 		return -ENOMEM;
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return request_irq(c->irq_number, bcm2835_dma_callback,
519*4882a593Smuzhiyun 			   c->irq_flags, "DMA IRQ", c);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
bcm2835_dma_free_chan_resources(struct dma_chan * chan)522*4882a593Smuzhiyun static void bcm2835_dma_free_chan_resources(struct dma_chan *chan)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	vchan_free_chan_resources(&c->vc);
527*4882a593Smuzhiyun 	free_irq(c->irq_number, c);
528*4882a593Smuzhiyun 	dma_pool_destroy(c->cb_pool);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	dev_dbg(c->vc.chan.device->dev, "Freeing DMA channel %u\n", c->ch);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
bcm2835_dma_desc_size(struct bcm2835_desc * d)533*4882a593Smuzhiyun static size_t bcm2835_dma_desc_size(struct bcm2835_desc *d)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	return d->size;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun 
bcm2835_dma_desc_size_pos(struct bcm2835_desc * d,dma_addr_t addr)538*4882a593Smuzhiyun static size_t bcm2835_dma_desc_size_pos(struct bcm2835_desc *d, dma_addr_t addr)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	unsigned int i;
541*4882a593Smuzhiyun 	size_t size;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	for (size = i = 0; i < d->frames; i++) {
544*4882a593Smuzhiyun 		struct bcm2835_dma_cb *control_block = d->cb_list[i].cb;
545*4882a593Smuzhiyun 		size_t this_size = control_block->length;
546*4882a593Smuzhiyun 		dma_addr_t dma;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		if (d->dir == DMA_DEV_TO_MEM)
549*4882a593Smuzhiyun 			dma = control_block->dst;
550*4882a593Smuzhiyun 		else
551*4882a593Smuzhiyun 			dma = control_block->src;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		if (size)
554*4882a593Smuzhiyun 			size += this_size;
555*4882a593Smuzhiyun 		else if (addr >= dma && addr < dma + this_size)
556*4882a593Smuzhiyun 			size += dma + this_size - addr;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	return size;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
bcm2835_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)562*4882a593Smuzhiyun static enum dma_status bcm2835_dma_tx_status(struct dma_chan *chan,
563*4882a593Smuzhiyun 	dma_cookie_t cookie, struct dma_tx_state *txstate)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
566*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
567*4882a593Smuzhiyun 	enum dma_status ret;
568*4882a593Smuzhiyun 	unsigned long flags;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	ret = dma_cookie_status(chan, cookie, txstate);
571*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE || !txstate)
572*4882a593Smuzhiyun 		return ret;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
575*4882a593Smuzhiyun 	vd = vchan_find_desc(&c->vc, cookie);
576*4882a593Smuzhiyun 	if (vd) {
577*4882a593Smuzhiyun 		txstate->residue =
578*4882a593Smuzhiyun 			bcm2835_dma_desc_size(to_bcm2835_dma_desc(&vd->tx));
579*4882a593Smuzhiyun 	} else if (c->desc && c->desc->vd.tx.cookie == cookie) {
580*4882a593Smuzhiyun 		struct bcm2835_desc *d = c->desc;
581*4882a593Smuzhiyun 		dma_addr_t pos;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 		if (d->dir == DMA_MEM_TO_DEV)
584*4882a593Smuzhiyun 			pos = readl(c->chan_base + BCM2835_DMA_SOURCE_AD);
585*4882a593Smuzhiyun 		else if (d->dir == DMA_DEV_TO_MEM)
586*4882a593Smuzhiyun 			pos = readl(c->chan_base + BCM2835_DMA_DEST_AD);
587*4882a593Smuzhiyun 		else
588*4882a593Smuzhiyun 			pos = 0;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		txstate->residue = bcm2835_dma_desc_size_pos(d, pos);
591*4882a593Smuzhiyun 	} else {
592*4882a593Smuzhiyun 		txstate->residue = 0;
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	return ret;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
bcm2835_dma_issue_pending(struct dma_chan * chan)600*4882a593Smuzhiyun static void bcm2835_dma_issue_pending(struct dma_chan *chan)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
603*4882a593Smuzhiyun 	unsigned long flags;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
606*4882a593Smuzhiyun 	if (vchan_issue_pending(&c->vc) && !c->desc)
607*4882a593Smuzhiyun 		bcm2835_dma_start_desc(c);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
bcm2835_dma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dst,dma_addr_t src,size_t len,unsigned long flags)612*4882a593Smuzhiyun static struct dma_async_tx_descriptor *bcm2835_dma_prep_dma_memcpy(
613*4882a593Smuzhiyun 	struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
614*4882a593Smuzhiyun 	size_t len, unsigned long flags)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
617*4882a593Smuzhiyun 	struct bcm2835_desc *d;
618*4882a593Smuzhiyun 	u32 info = BCM2835_DMA_D_INC | BCM2835_DMA_S_INC;
619*4882a593Smuzhiyun 	u32 extra = BCM2835_DMA_INT_EN | BCM2835_DMA_WAIT_RESP;
620*4882a593Smuzhiyun 	size_t max_len = bcm2835_dma_max_frame_length(c);
621*4882a593Smuzhiyun 	size_t frames;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* if src, dst or len is not given return with an error */
624*4882a593Smuzhiyun 	if (!src || !dst || !len)
625*4882a593Smuzhiyun 		return NULL;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* calculate number of frames */
628*4882a593Smuzhiyun 	frames = bcm2835_dma_frames_for_length(len, max_len);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* allocate the CB chain - this also fills in the pointers */
631*4882a593Smuzhiyun 	d = bcm2835_dma_create_cb_chain(chan, DMA_MEM_TO_MEM, false,
632*4882a593Smuzhiyun 					info, extra, frames,
633*4882a593Smuzhiyun 					src, dst, len, 0, GFP_KERNEL);
634*4882a593Smuzhiyun 	if (!d)
635*4882a593Smuzhiyun 		return NULL;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &d->vd, flags);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
bcm2835_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)640*4882a593Smuzhiyun static struct dma_async_tx_descriptor *bcm2835_dma_prep_slave_sg(
641*4882a593Smuzhiyun 	struct dma_chan *chan,
642*4882a593Smuzhiyun 	struct scatterlist *sgl, unsigned int sg_len,
643*4882a593Smuzhiyun 	enum dma_transfer_direction direction,
644*4882a593Smuzhiyun 	unsigned long flags, void *context)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
647*4882a593Smuzhiyun 	struct bcm2835_desc *d;
648*4882a593Smuzhiyun 	dma_addr_t src = 0, dst = 0;
649*4882a593Smuzhiyun 	u32 info = BCM2835_DMA_WAIT_RESP;
650*4882a593Smuzhiyun 	u32 extra = BCM2835_DMA_INT_EN;
651*4882a593Smuzhiyun 	size_t frames;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	if (!is_slave_direction(direction)) {
654*4882a593Smuzhiyun 		dev_err(chan->device->dev,
655*4882a593Smuzhiyun 			"%s: bad direction?\n", __func__);
656*4882a593Smuzhiyun 		return NULL;
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	if (c->dreq != 0)
660*4882a593Smuzhiyun 		info |= BCM2835_DMA_PER_MAP(c->dreq);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	if (direction == DMA_DEV_TO_MEM) {
663*4882a593Smuzhiyun 		if (c->cfg.src_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES)
664*4882a593Smuzhiyun 			return NULL;
665*4882a593Smuzhiyun 		src = c->cfg.src_addr;
666*4882a593Smuzhiyun 		info |= BCM2835_DMA_S_DREQ | BCM2835_DMA_D_INC;
667*4882a593Smuzhiyun 	} else {
668*4882a593Smuzhiyun 		if (c->cfg.dst_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES)
669*4882a593Smuzhiyun 			return NULL;
670*4882a593Smuzhiyun 		dst = c->cfg.dst_addr;
671*4882a593Smuzhiyun 		info |= BCM2835_DMA_D_DREQ | BCM2835_DMA_S_INC;
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* count frames in sg list */
675*4882a593Smuzhiyun 	frames = bcm2835_dma_count_frames_for_sg(c, sgl, sg_len);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	/* allocate the CB chain */
678*4882a593Smuzhiyun 	d = bcm2835_dma_create_cb_chain(chan, direction, false,
679*4882a593Smuzhiyun 					info, extra,
680*4882a593Smuzhiyun 					frames, src, dst, 0, 0,
681*4882a593Smuzhiyun 					GFP_NOWAIT);
682*4882a593Smuzhiyun 	if (!d)
683*4882a593Smuzhiyun 		return NULL;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* fill in frames with scatterlist pointers */
686*4882a593Smuzhiyun 	bcm2835_dma_fill_cb_chain_with_sg(chan, direction, d->cb_list,
687*4882a593Smuzhiyun 					  sgl, sg_len);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &d->vd, flags);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
bcm2835_dma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)692*4882a593Smuzhiyun static struct dma_async_tx_descriptor *bcm2835_dma_prep_dma_cyclic(
693*4882a593Smuzhiyun 	struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
694*4882a593Smuzhiyun 	size_t period_len, enum dma_transfer_direction direction,
695*4882a593Smuzhiyun 	unsigned long flags)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	struct bcm2835_dmadev *od = to_bcm2835_dma_dev(chan->device);
698*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
699*4882a593Smuzhiyun 	struct bcm2835_desc *d;
700*4882a593Smuzhiyun 	dma_addr_t src, dst;
701*4882a593Smuzhiyun 	u32 info = BCM2835_DMA_WAIT_RESP;
702*4882a593Smuzhiyun 	u32 extra = 0;
703*4882a593Smuzhiyun 	size_t max_len = bcm2835_dma_max_frame_length(c);
704*4882a593Smuzhiyun 	size_t frames;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	/* Grab configuration */
707*4882a593Smuzhiyun 	if (!is_slave_direction(direction)) {
708*4882a593Smuzhiyun 		dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
709*4882a593Smuzhiyun 		return NULL;
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	if (!buf_len) {
713*4882a593Smuzhiyun 		dev_err(chan->device->dev,
714*4882a593Smuzhiyun 			"%s: bad buffer length (= 0)\n", __func__);
715*4882a593Smuzhiyun 		return NULL;
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	if (flags & DMA_PREP_INTERRUPT)
719*4882a593Smuzhiyun 		extra |= BCM2835_DMA_INT_EN;
720*4882a593Smuzhiyun 	else
721*4882a593Smuzhiyun 		period_len = buf_len;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/*
724*4882a593Smuzhiyun 	 * warn if buf_len is not a multiple of period_len - this may leed
725*4882a593Smuzhiyun 	 * to unexpected latencies for interrupts and thus audiable clicks
726*4882a593Smuzhiyun 	 */
727*4882a593Smuzhiyun 	if (buf_len % period_len)
728*4882a593Smuzhiyun 		dev_warn_once(chan->device->dev,
729*4882a593Smuzhiyun 			      "%s: buffer_length (%zd) is not a multiple of period_len (%zd)\n",
730*4882a593Smuzhiyun 			      __func__, buf_len, period_len);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* Setup DREQ channel */
733*4882a593Smuzhiyun 	if (c->dreq != 0)
734*4882a593Smuzhiyun 		info |= BCM2835_DMA_PER_MAP(c->dreq);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if (direction == DMA_DEV_TO_MEM) {
737*4882a593Smuzhiyun 		if (c->cfg.src_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES)
738*4882a593Smuzhiyun 			return NULL;
739*4882a593Smuzhiyun 		src = c->cfg.src_addr;
740*4882a593Smuzhiyun 		dst = buf_addr;
741*4882a593Smuzhiyun 		info |= BCM2835_DMA_S_DREQ | BCM2835_DMA_D_INC;
742*4882a593Smuzhiyun 	} else {
743*4882a593Smuzhiyun 		if (c->cfg.dst_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES)
744*4882a593Smuzhiyun 			return NULL;
745*4882a593Smuzhiyun 		dst = c->cfg.dst_addr;
746*4882a593Smuzhiyun 		src = buf_addr;
747*4882a593Smuzhiyun 		info |= BCM2835_DMA_D_DREQ | BCM2835_DMA_S_INC;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		/* non-lite channels can write zeroes w/o accessing memory */
750*4882a593Smuzhiyun 		if (buf_addr == od->zero_page && !c->is_lite_channel)
751*4882a593Smuzhiyun 			info |= BCM2835_DMA_S_IGNORE;
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/* calculate number of frames */
755*4882a593Smuzhiyun 	frames = /* number of periods */
756*4882a593Smuzhiyun 		 DIV_ROUND_UP(buf_len, period_len) *
757*4882a593Smuzhiyun 		 /* number of frames per period */
758*4882a593Smuzhiyun 		 bcm2835_dma_frames_for_length(period_len, max_len);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	/*
761*4882a593Smuzhiyun 	 * allocate the CB chain
762*4882a593Smuzhiyun 	 * note that we need to use GFP_NOWAIT, as the ALSA i2s dmaengine
763*4882a593Smuzhiyun 	 * implementation calls prep_dma_cyclic with interrupts disabled.
764*4882a593Smuzhiyun 	 */
765*4882a593Smuzhiyun 	d = bcm2835_dma_create_cb_chain(chan, direction, true,
766*4882a593Smuzhiyun 					info, extra,
767*4882a593Smuzhiyun 					frames, src, dst, buf_len,
768*4882a593Smuzhiyun 					period_len, GFP_NOWAIT);
769*4882a593Smuzhiyun 	if (!d)
770*4882a593Smuzhiyun 		return NULL;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/* wrap around into a loop */
773*4882a593Smuzhiyun 	d->cb_list[d->frames - 1].cb->next = d->cb_list[0].paddr;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &d->vd, flags);
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
bcm2835_dma_slave_config(struct dma_chan * chan,struct dma_slave_config * cfg)778*4882a593Smuzhiyun static int bcm2835_dma_slave_config(struct dma_chan *chan,
779*4882a593Smuzhiyun 				    struct dma_slave_config *cfg)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	c->cfg = *cfg;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	return 0;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
bcm2835_dma_terminate_all(struct dma_chan * chan)788*4882a593Smuzhiyun static int bcm2835_dma_terminate_all(struct dma_chan *chan)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
791*4882a593Smuzhiyun 	unsigned long flags;
792*4882a593Smuzhiyun 	LIST_HEAD(head);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* stop DMA activity */
797*4882a593Smuzhiyun 	if (c->desc) {
798*4882a593Smuzhiyun 		vchan_terminate_vdesc(&c->desc->vd);
799*4882a593Smuzhiyun 		c->desc = NULL;
800*4882a593Smuzhiyun 		bcm2835_dma_abort(c);
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	vchan_get_all_descriptors(&c->vc, &head);
804*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
805*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&c->vc, &head);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	return 0;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
bcm2835_dma_synchronize(struct dma_chan * chan)810*4882a593Smuzhiyun static void bcm2835_dma_synchronize(struct dma_chan *chan)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	vchan_synchronize(&c->vc);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
bcm2835_dma_chan_init(struct bcm2835_dmadev * d,int chan_id,int irq,unsigned int irq_flags)817*4882a593Smuzhiyun static int bcm2835_dma_chan_init(struct bcm2835_dmadev *d, int chan_id,
818*4882a593Smuzhiyun 				 int irq, unsigned int irq_flags)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	struct bcm2835_chan *c;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	c = devm_kzalloc(d->ddev.dev, sizeof(*c), GFP_KERNEL);
823*4882a593Smuzhiyun 	if (!c)
824*4882a593Smuzhiyun 		return -ENOMEM;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	c->vc.desc_free = bcm2835_dma_desc_free;
827*4882a593Smuzhiyun 	vchan_init(&c->vc, &d->ddev);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	c->chan_base = BCM2835_DMA_CHANIO(d->base, chan_id);
830*4882a593Smuzhiyun 	c->ch = chan_id;
831*4882a593Smuzhiyun 	c->irq_number = irq;
832*4882a593Smuzhiyun 	c->irq_flags = irq_flags;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	/* check in DEBUG register if this is a LITE channel */
835*4882a593Smuzhiyun 	if (readl(c->chan_base + BCM2835_DMA_DEBUG) &
836*4882a593Smuzhiyun 		BCM2835_DMA_DEBUG_LITE)
837*4882a593Smuzhiyun 		c->is_lite_channel = true;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
bcm2835_dma_free(struct bcm2835_dmadev * od)842*4882a593Smuzhiyun static void bcm2835_dma_free(struct bcm2835_dmadev *od)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	struct bcm2835_chan *c, *next;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	list_for_each_entry_safe(c, next, &od->ddev.channels,
847*4882a593Smuzhiyun 				 vc.chan.device_node) {
848*4882a593Smuzhiyun 		list_del(&c->vc.chan.device_node);
849*4882a593Smuzhiyun 		tasklet_kill(&c->vc.task);
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	dma_unmap_page_attrs(od->ddev.dev, od->zero_page, PAGE_SIZE,
853*4882a593Smuzhiyun 			     DMA_TO_DEVICE, DMA_ATTR_SKIP_CPU_SYNC);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun static const struct of_device_id bcm2835_dma_of_match[] = {
857*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm2835-dma", },
858*4882a593Smuzhiyun 	{},
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bcm2835_dma_of_match);
861*4882a593Smuzhiyun 
bcm2835_dma_xlate(struct of_phandle_args * spec,struct of_dma * ofdma)862*4882a593Smuzhiyun static struct dma_chan *bcm2835_dma_xlate(struct of_phandle_args *spec,
863*4882a593Smuzhiyun 					   struct of_dma *ofdma)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct bcm2835_dmadev *d = ofdma->of_dma_data;
866*4882a593Smuzhiyun 	struct dma_chan *chan;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	chan = dma_get_any_slave_channel(&d->ddev);
869*4882a593Smuzhiyun 	if (!chan)
870*4882a593Smuzhiyun 		return NULL;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	/* Set DREQ from param */
873*4882a593Smuzhiyun 	to_bcm2835_dma_chan(chan)->dreq = spec->args[0];
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	return chan;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun 
bcm2835_dma_probe(struct platform_device * pdev)878*4882a593Smuzhiyun static int bcm2835_dma_probe(struct platform_device *pdev)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun 	struct bcm2835_dmadev *od;
881*4882a593Smuzhiyun 	struct resource *res;
882*4882a593Smuzhiyun 	void __iomem *base;
883*4882a593Smuzhiyun 	int rc;
884*4882a593Smuzhiyun 	int i, j;
885*4882a593Smuzhiyun 	int irq[BCM2835_DMA_MAX_DMA_CHAN_SUPPORTED + 1];
886*4882a593Smuzhiyun 	int irq_flags;
887*4882a593Smuzhiyun 	uint32_t chans_available;
888*4882a593Smuzhiyun 	char chan_name[BCM2835_DMA_CHAN_NAME_SIZE];
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	if (!pdev->dev.dma_mask)
891*4882a593Smuzhiyun 		pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
894*4882a593Smuzhiyun 	if (rc) {
895*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to set DMA mask\n");
896*4882a593Smuzhiyun 		return rc;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	od = devm_kzalloc(&pdev->dev, sizeof(*od), GFP_KERNEL);
900*4882a593Smuzhiyun 	if (!od)
901*4882a593Smuzhiyun 		return -ENOMEM;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	dma_set_max_seg_size(&pdev->dev, 0x3FFFFFFF);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
906*4882a593Smuzhiyun 	base = devm_ioremap_resource(&pdev->dev, res);
907*4882a593Smuzhiyun 	if (IS_ERR(base))
908*4882a593Smuzhiyun 		return PTR_ERR(base);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	od->base = base;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, od->ddev.cap_mask);
913*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, od->ddev.cap_mask);
914*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, od->ddev.cap_mask);
915*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, od->ddev.cap_mask);
916*4882a593Smuzhiyun 	od->ddev.device_alloc_chan_resources = bcm2835_dma_alloc_chan_resources;
917*4882a593Smuzhiyun 	od->ddev.device_free_chan_resources = bcm2835_dma_free_chan_resources;
918*4882a593Smuzhiyun 	od->ddev.device_tx_status = bcm2835_dma_tx_status;
919*4882a593Smuzhiyun 	od->ddev.device_issue_pending = bcm2835_dma_issue_pending;
920*4882a593Smuzhiyun 	od->ddev.device_prep_dma_cyclic = bcm2835_dma_prep_dma_cyclic;
921*4882a593Smuzhiyun 	od->ddev.device_prep_slave_sg = bcm2835_dma_prep_slave_sg;
922*4882a593Smuzhiyun 	od->ddev.device_prep_dma_memcpy = bcm2835_dma_prep_dma_memcpy;
923*4882a593Smuzhiyun 	od->ddev.device_config = bcm2835_dma_slave_config;
924*4882a593Smuzhiyun 	od->ddev.device_terminate_all = bcm2835_dma_terminate_all;
925*4882a593Smuzhiyun 	od->ddev.device_synchronize = bcm2835_dma_synchronize;
926*4882a593Smuzhiyun 	od->ddev.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
927*4882a593Smuzhiyun 	od->ddev.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
928*4882a593Smuzhiyun 	od->ddev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
929*4882a593Smuzhiyun 			      BIT(DMA_MEM_TO_MEM);
930*4882a593Smuzhiyun 	od->ddev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
931*4882a593Smuzhiyun 	od->ddev.descriptor_reuse = true;
932*4882a593Smuzhiyun 	od->ddev.dev = &pdev->dev;
933*4882a593Smuzhiyun 	INIT_LIST_HEAD(&od->ddev.channels);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	platform_set_drvdata(pdev, od);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	od->zero_page = dma_map_page_attrs(od->ddev.dev, ZERO_PAGE(0), 0,
938*4882a593Smuzhiyun 					   PAGE_SIZE, DMA_TO_DEVICE,
939*4882a593Smuzhiyun 					   DMA_ATTR_SKIP_CPU_SYNC);
940*4882a593Smuzhiyun 	if (dma_mapping_error(od->ddev.dev, od->zero_page)) {
941*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to map zero page\n");
942*4882a593Smuzhiyun 		return -ENOMEM;
943*4882a593Smuzhiyun 	}
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	/* Request DMA channel mask from device tree */
946*4882a593Smuzhiyun 	if (of_property_read_u32(pdev->dev.of_node,
947*4882a593Smuzhiyun 			"brcm,dma-channel-mask",
948*4882a593Smuzhiyun 			&chans_available)) {
949*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get channel mask\n");
950*4882a593Smuzhiyun 		rc = -EINVAL;
951*4882a593Smuzhiyun 		goto err_no_dma;
952*4882a593Smuzhiyun 	}
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/* get irqs for each channel that we support */
955*4882a593Smuzhiyun 	for (i = 0; i <= BCM2835_DMA_MAX_DMA_CHAN_SUPPORTED; i++) {
956*4882a593Smuzhiyun 		/* skip masked out channels */
957*4882a593Smuzhiyun 		if (!(chans_available & (1 << i))) {
958*4882a593Smuzhiyun 			irq[i] = -1;
959*4882a593Smuzhiyun 			continue;
960*4882a593Smuzhiyun 		}
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		/* get the named irq */
963*4882a593Smuzhiyun 		snprintf(chan_name, sizeof(chan_name), "dma%i", i);
964*4882a593Smuzhiyun 		irq[i] = platform_get_irq_byname(pdev, chan_name);
965*4882a593Smuzhiyun 		if (irq[i] >= 0)
966*4882a593Smuzhiyun 			continue;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 		/* legacy device tree case handling */
969*4882a593Smuzhiyun 		dev_warn_once(&pdev->dev,
970*4882a593Smuzhiyun 			      "missing interrupt-names property in device tree - legacy interpretation is used\n");
971*4882a593Smuzhiyun 		/*
972*4882a593Smuzhiyun 		 * in case of channel >= 11
973*4882a593Smuzhiyun 		 * use the 11th interrupt and that is shared
974*4882a593Smuzhiyun 		 */
975*4882a593Smuzhiyun 		irq[i] = platform_get_irq(pdev, i < 11 ? i : 11);
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	/* get irqs for each channel */
979*4882a593Smuzhiyun 	for (i = 0; i <= BCM2835_DMA_MAX_DMA_CHAN_SUPPORTED; i++) {
980*4882a593Smuzhiyun 		/* skip channels without irq */
981*4882a593Smuzhiyun 		if (irq[i] < 0)
982*4882a593Smuzhiyun 			continue;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 		/* check if there are other channels that also use this irq */
985*4882a593Smuzhiyun 		irq_flags = 0;
986*4882a593Smuzhiyun 		for (j = 0; j <= BCM2835_DMA_MAX_DMA_CHAN_SUPPORTED; j++)
987*4882a593Smuzhiyun 			if ((i != j) && (irq[j] == irq[i])) {
988*4882a593Smuzhiyun 				irq_flags = IRQF_SHARED;
989*4882a593Smuzhiyun 				break;
990*4882a593Smuzhiyun 			}
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 		/* initialize the channel */
993*4882a593Smuzhiyun 		rc = bcm2835_dma_chan_init(od, i, irq[i], irq_flags);
994*4882a593Smuzhiyun 		if (rc)
995*4882a593Smuzhiyun 			goto err_no_dma;
996*4882a593Smuzhiyun 	}
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "Initialized %i DMA channels\n", i);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	/* Device-tree DMA controller registration */
1001*4882a593Smuzhiyun 	rc = of_dma_controller_register(pdev->dev.of_node,
1002*4882a593Smuzhiyun 			bcm2835_dma_xlate, od);
1003*4882a593Smuzhiyun 	if (rc) {
1004*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register DMA controller\n");
1005*4882a593Smuzhiyun 		goto err_no_dma;
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	rc = dma_async_device_register(&od->ddev);
1009*4882a593Smuzhiyun 	if (rc) {
1010*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1011*4882a593Smuzhiyun 			"Failed to register slave DMA engine device: %d\n", rc);
1012*4882a593Smuzhiyun 		goto err_no_dma;
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "Load BCM2835 DMA engine driver\n");
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	return 0;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun err_no_dma:
1020*4882a593Smuzhiyun 	bcm2835_dma_free(od);
1021*4882a593Smuzhiyun 	return rc;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun 
bcm2835_dma_remove(struct platform_device * pdev)1024*4882a593Smuzhiyun static int bcm2835_dma_remove(struct platform_device *pdev)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun 	struct bcm2835_dmadev *od = platform_get_drvdata(pdev);
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	dma_async_device_unregister(&od->ddev);
1029*4882a593Smuzhiyun 	bcm2835_dma_free(od);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	return 0;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun static struct platform_driver bcm2835_dma_driver = {
1035*4882a593Smuzhiyun 	.probe	= bcm2835_dma_probe,
1036*4882a593Smuzhiyun 	.remove	= bcm2835_dma_remove,
1037*4882a593Smuzhiyun 	.driver = {
1038*4882a593Smuzhiyun 		.name = "bcm2835-dma",
1039*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(bcm2835_dma_of_match),
1040*4882a593Smuzhiyun 	},
1041*4882a593Smuzhiyun };
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun module_platform_driver(bcm2835_dma_driver);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun MODULE_ALIAS("platform:bcm2835-dma");
1046*4882a593Smuzhiyun MODULE_DESCRIPTION("BCM2835 DMA engine driver");
1047*4882a593Smuzhiyun MODULE_AUTHOR("Florian Meier <florian.meier@koalo.de>");
1048*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1049