1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Header file for the Atmel AHB DMA Controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2008 Atmel Corporation
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #ifndef AT_HDMAC_REGS_H
8*4882a593Smuzhiyun #define AT_HDMAC_REGS_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/platform_data/dma-atmel.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define AT_DMA_MAX_NR_CHANNELS 8
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define AT_DMA_GCFG 0x00 /* Global Configuration Register */
16*4882a593Smuzhiyun #define AT_DMA_IF_BIGEND(i) (0x1 << (i)) /* AHB-Lite Interface i in Big-endian mode */
17*4882a593Smuzhiyun #define AT_DMA_ARB_CFG (0x1 << 4) /* Arbiter mode. */
18*4882a593Smuzhiyun #define AT_DMA_ARB_CFG_FIXED (0x0 << 4)
19*4882a593Smuzhiyun #define AT_DMA_ARB_CFG_ROUND_ROBIN (0x1 << 4)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define AT_DMA_EN 0x04 /* Controller Enable Register */
22*4882a593Smuzhiyun #define AT_DMA_ENABLE (0x1 << 0)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define AT_DMA_SREQ 0x08 /* Software Single Request Register */
25*4882a593Smuzhiyun #define AT_DMA_SSREQ(x) (0x1 << ((x) << 1)) /* Request a source single transfer on channel x */
26*4882a593Smuzhiyun #define AT_DMA_DSREQ(x) (0x1 << (1 + ((x) << 1))) /* Request a destination single transfer on channel x */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define AT_DMA_CREQ 0x0C /* Software Chunk Transfer Request Register */
29*4882a593Smuzhiyun #define AT_DMA_SCREQ(x) (0x1 << ((x) << 1)) /* Request a source chunk transfer on channel x */
30*4882a593Smuzhiyun #define AT_DMA_DCREQ(x) (0x1 << (1 + ((x) << 1))) /* Request a destination chunk transfer on channel x */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define AT_DMA_LAST 0x10 /* Software Last Transfer Flag Register */
33*4882a593Smuzhiyun #define AT_DMA_SLAST(x) (0x1 << ((x) << 1)) /* This src rq is last tx of buffer on channel x */
34*4882a593Smuzhiyun #define AT_DMA_DLAST(x) (0x1 << (1 + ((x) << 1))) /* This dst rq is last tx of buffer on channel x */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define AT_DMA_SYNC 0x14 /* Request Synchronization Register */
37*4882a593Smuzhiyun #define AT_DMA_SYR(h) (0x1 << (h)) /* Synchronize handshake line h */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Error, Chained Buffer transfer completed and Buffer transfer completed Interrupt registers */
40*4882a593Smuzhiyun #define AT_DMA_EBCIER 0x18 /* Enable register */
41*4882a593Smuzhiyun #define AT_DMA_EBCIDR 0x1C /* Disable register */
42*4882a593Smuzhiyun #define AT_DMA_EBCIMR 0x20 /* Mask Register */
43*4882a593Smuzhiyun #define AT_DMA_EBCISR 0x24 /* Status Register */
44*4882a593Smuzhiyun #define AT_DMA_CBTC_OFFSET 8
45*4882a593Smuzhiyun #define AT_DMA_ERR_OFFSET 16
46*4882a593Smuzhiyun #define AT_DMA_BTC(x) (0x1 << (x))
47*4882a593Smuzhiyun #define AT_DMA_CBTC(x) (0x1 << (AT_DMA_CBTC_OFFSET + (x)))
48*4882a593Smuzhiyun #define AT_DMA_ERR(x) (0x1 << (AT_DMA_ERR_OFFSET + (x)))
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define AT_DMA_CHER 0x28 /* Channel Handler Enable Register */
51*4882a593Smuzhiyun #define AT_DMA_ENA(x) (0x1 << (x))
52*4882a593Smuzhiyun #define AT_DMA_SUSP(x) (0x1 << ( 8 + (x)))
53*4882a593Smuzhiyun #define AT_DMA_KEEP(x) (0x1 << (24 + (x)))
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define AT_DMA_CHDR 0x2C /* Channel Handler Disable Register */
56*4882a593Smuzhiyun #define AT_DMA_DIS(x) (0x1 << (x))
57*4882a593Smuzhiyun #define AT_DMA_RES(x) (0x1 << ( 8 + (x)))
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define AT_DMA_CHSR 0x30 /* Channel Handler Status Register */
60*4882a593Smuzhiyun #define AT_DMA_EMPT(x) (0x1 << (16 + (x)))
61*4882a593Smuzhiyun #define AT_DMA_STAL(x) (0x1 << (24 + (x)))
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define AT_DMA_CH_REGS_BASE 0x3C /* Channel registers base address */
65*4882a593Smuzhiyun #define ch_regs(x) (AT_DMA_CH_REGS_BASE + (x) * 0x28) /* Channel x base addr */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Hardware register offset for each channel */
68*4882a593Smuzhiyun #define ATC_SADDR_OFFSET 0x00 /* Source Address Register */
69*4882a593Smuzhiyun #define ATC_DADDR_OFFSET 0x04 /* Destination Address Register */
70*4882a593Smuzhiyun #define ATC_DSCR_OFFSET 0x08 /* Descriptor Address Register */
71*4882a593Smuzhiyun #define ATC_CTRLA_OFFSET 0x0C /* Control A Register */
72*4882a593Smuzhiyun #define ATC_CTRLB_OFFSET 0x10 /* Control B Register */
73*4882a593Smuzhiyun #define ATC_CFG_OFFSET 0x14 /* Configuration Register */
74*4882a593Smuzhiyun #define ATC_SPIP_OFFSET 0x18 /* Src PIP Configuration Register */
75*4882a593Smuzhiyun #define ATC_DPIP_OFFSET 0x1C /* Dst PIP Configuration Register */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Bitfield definitions */
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Bitfields in DSCR */
81*4882a593Smuzhiyun #define ATC_DSCR_IF(i) (0x3 & (i)) /* Dsc feched via AHB-Lite Interface i */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Bitfields in CTRLA */
84*4882a593Smuzhiyun #define ATC_BTSIZE_MAX 0xFFFFUL /* Maximum Buffer Transfer Size */
85*4882a593Smuzhiyun #define ATC_BTSIZE(x) (ATC_BTSIZE_MAX & (x)) /* Buffer Transfer Size */
86*4882a593Smuzhiyun #define ATC_SCSIZE_MASK (0x7 << 16) /* Source Chunk Transfer Size */
87*4882a593Smuzhiyun #define ATC_SCSIZE(x) (ATC_SCSIZE_MASK & ((x) << 16))
88*4882a593Smuzhiyun #define ATC_SCSIZE_1 (0x0 << 16)
89*4882a593Smuzhiyun #define ATC_SCSIZE_4 (0x1 << 16)
90*4882a593Smuzhiyun #define ATC_SCSIZE_8 (0x2 << 16)
91*4882a593Smuzhiyun #define ATC_SCSIZE_16 (0x3 << 16)
92*4882a593Smuzhiyun #define ATC_SCSIZE_32 (0x4 << 16)
93*4882a593Smuzhiyun #define ATC_SCSIZE_64 (0x5 << 16)
94*4882a593Smuzhiyun #define ATC_SCSIZE_128 (0x6 << 16)
95*4882a593Smuzhiyun #define ATC_SCSIZE_256 (0x7 << 16)
96*4882a593Smuzhiyun #define ATC_DCSIZE_MASK (0x7 << 20) /* Destination Chunk Transfer Size */
97*4882a593Smuzhiyun #define ATC_DCSIZE(x) (ATC_DCSIZE_MASK & ((x) << 20))
98*4882a593Smuzhiyun #define ATC_DCSIZE_1 (0x0 << 20)
99*4882a593Smuzhiyun #define ATC_DCSIZE_4 (0x1 << 20)
100*4882a593Smuzhiyun #define ATC_DCSIZE_8 (0x2 << 20)
101*4882a593Smuzhiyun #define ATC_DCSIZE_16 (0x3 << 20)
102*4882a593Smuzhiyun #define ATC_DCSIZE_32 (0x4 << 20)
103*4882a593Smuzhiyun #define ATC_DCSIZE_64 (0x5 << 20)
104*4882a593Smuzhiyun #define ATC_DCSIZE_128 (0x6 << 20)
105*4882a593Smuzhiyun #define ATC_DCSIZE_256 (0x7 << 20)
106*4882a593Smuzhiyun #define ATC_SRC_WIDTH_MASK (0x3 << 24) /* Source Single Transfer Size */
107*4882a593Smuzhiyun #define ATC_SRC_WIDTH(x) ((x) << 24)
108*4882a593Smuzhiyun #define ATC_SRC_WIDTH_BYTE (0x0 << 24)
109*4882a593Smuzhiyun #define ATC_SRC_WIDTH_HALFWORD (0x1 << 24)
110*4882a593Smuzhiyun #define ATC_SRC_WIDTH_WORD (0x2 << 24)
111*4882a593Smuzhiyun #define ATC_REG_TO_SRC_WIDTH(r) (((r) >> 24) & 0x3)
112*4882a593Smuzhiyun #define ATC_DST_WIDTH_MASK (0x3 << 28) /* Destination Single Transfer Size */
113*4882a593Smuzhiyun #define ATC_DST_WIDTH(x) ((x) << 28)
114*4882a593Smuzhiyun #define ATC_DST_WIDTH_BYTE (0x0 << 28)
115*4882a593Smuzhiyun #define ATC_DST_WIDTH_HALFWORD (0x1 << 28)
116*4882a593Smuzhiyun #define ATC_DST_WIDTH_WORD (0x2 << 28)
117*4882a593Smuzhiyun #define ATC_DONE (0x1 << 31) /* Tx Done (only written back in descriptor) */
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Bitfields in CTRLB */
120*4882a593Smuzhiyun #define ATC_SIF(i) (0x3 & (i)) /* Src tx done via AHB-Lite Interface i */
121*4882a593Smuzhiyun #define ATC_DIF(i) ((0x3 & (i)) << 4) /* Dst tx done via AHB-Lite Interface i */
122*4882a593Smuzhiyun /* Specify AHB interfaces */
123*4882a593Smuzhiyun #define AT_DMA_MEM_IF 0 /* interface 0 as memory interface */
124*4882a593Smuzhiyun #define AT_DMA_PER_IF 1 /* interface 1 as peripheral interface */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define ATC_SRC_PIP (0x1 << 8) /* Source Picture-in-Picture enabled */
127*4882a593Smuzhiyun #define ATC_DST_PIP (0x1 << 12) /* Destination Picture-in-Picture enabled */
128*4882a593Smuzhiyun #define ATC_SRC_DSCR_DIS (0x1 << 16) /* Src Descriptor fetch disable */
129*4882a593Smuzhiyun #define ATC_DST_DSCR_DIS (0x1 << 20) /* Dst Descriptor fetch disable */
130*4882a593Smuzhiyun #define ATC_FC_MASK (0x7 << 21) /* Choose Flow Controller */
131*4882a593Smuzhiyun #define ATC_FC_MEM2MEM (0x0 << 21) /* Mem-to-Mem (DMA) */
132*4882a593Smuzhiyun #define ATC_FC_MEM2PER (0x1 << 21) /* Mem-to-Periph (DMA) */
133*4882a593Smuzhiyun #define ATC_FC_PER2MEM (0x2 << 21) /* Periph-to-Mem (DMA) */
134*4882a593Smuzhiyun #define ATC_FC_PER2PER (0x3 << 21) /* Periph-to-Periph (DMA) */
135*4882a593Smuzhiyun #define ATC_FC_PER2MEM_PER (0x4 << 21) /* Periph-to-Mem (Peripheral) */
136*4882a593Smuzhiyun #define ATC_FC_MEM2PER_PER (0x5 << 21) /* Mem-to-Periph (Peripheral) */
137*4882a593Smuzhiyun #define ATC_FC_PER2PER_SRCPER (0x6 << 21) /* Periph-to-Periph (Src Peripheral) */
138*4882a593Smuzhiyun #define ATC_FC_PER2PER_DSTPER (0x7 << 21) /* Periph-to-Periph (Dst Peripheral) */
139*4882a593Smuzhiyun #define ATC_SRC_ADDR_MODE_MASK (0x3 << 24)
140*4882a593Smuzhiyun #define ATC_SRC_ADDR_MODE_INCR (0x0 << 24) /* Incrementing Mode */
141*4882a593Smuzhiyun #define ATC_SRC_ADDR_MODE_DECR (0x1 << 24) /* Decrementing Mode */
142*4882a593Smuzhiyun #define ATC_SRC_ADDR_MODE_FIXED (0x2 << 24) /* Fixed Mode */
143*4882a593Smuzhiyun #define ATC_DST_ADDR_MODE_MASK (0x3 << 28)
144*4882a593Smuzhiyun #define ATC_DST_ADDR_MODE_INCR (0x0 << 28) /* Incrementing Mode */
145*4882a593Smuzhiyun #define ATC_DST_ADDR_MODE_DECR (0x1 << 28) /* Decrementing Mode */
146*4882a593Smuzhiyun #define ATC_DST_ADDR_MODE_FIXED (0x2 << 28) /* Fixed Mode */
147*4882a593Smuzhiyun #define ATC_IEN (0x1 << 30) /* BTC interrupt enable (active low) */
148*4882a593Smuzhiyun #define ATC_AUTO (0x1 << 31) /* Auto multiple buffer tx enable */
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Bitfields in CFG */
151*4882a593Smuzhiyun /* are in at_hdmac.h */
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Bitfields in SPIP */
154*4882a593Smuzhiyun #define ATC_SPIP_HOLE(x) (0xFFFFU & (x))
155*4882a593Smuzhiyun #define ATC_SPIP_BOUNDARY(x) ((0x3FF & (x)) << 16)
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* Bitfields in DPIP */
158*4882a593Smuzhiyun #define ATC_DPIP_HOLE(x) (0xFFFFU & (x))
159*4882a593Smuzhiyun #define ATC_DPIP_BOUNDARY(x) ((0x3FF & (x)) << 16)
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /*-- descriptors -----------------------------------------------------*/
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* LLI == Linked List Item; aka DMA buffer descriptor */
165*4882a593Smuzhiyun struct at_lli {
166*4882a593Smuzhiyun /* values that are not changed by hardware */
167*4882a593Smuzhiyun u32 saddr;
168*4882a593Smuzhiyun u32 daddr;
169*4882a593Smuzhiyun /* value that may get written back: */
170*4882a593Smuzhiyun u32 ctrla;
171*4882a593Smuzhiyun /* more values that are not changed by hardware */
172*4882a593Smuzhiyun u32 ctrlb;
173*4882a593Smuzhiyun u32 dscr; /* chain to next lli */
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /**
177*4882a593Smuzhiyun * struct at_desc - software descriptor
178*4882a593Smuzhiyun * @at_lli: hardware lli structure
179*4882a593Smuzhiyun * @txd: support for the async_tx api
180*4882a593Smuzhiyun * @desc_node: node on the channed descriptors list
181*4882a593Smuzhiyun * @len: descriptor byte count
182*4882a593Smuzhiyun * @total_len: total transaction byte count
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun struct at_desc {
185*4882a593Smuzhiyun /* FIRST values the hardware uses */
186*4882a593Smuzhiyun struct at_lli lli;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* THEN values for driver housekeeping */
189*4882a593Smuzhiyun struct list_head tx_list;
190*4882a593Smuzhiyun struct dma_async_tx_descriptor txd;
191*4882a593Smuzhiyun struct list_head desc_node;
192*4882a593Smuzhiyun size_t len;
193*4882a593Smuzhiyun size_t total_len;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Interleaved data */
196*4882a593Smuzhiyun size_t boundary;
197*4882a593Smuzhiyun size_t dst_hole;
198*4882a593Smuzhiyun size_t src_hole;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Memset temporary buffer */
201*4882a593Smuzhiyun bool memset_buffer;
202*4882a593Smuzhiyun dma_addr_t memset_paddr;
203*4882a593Smuzhiyun int *memset_vaddr;
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static inline struct at_desc *
txd_to_at_desc(struct dma_async_tx_descriptor * txd)207*4882a593Smuzhiyun txd_to_at_desc(struct dma_async_tx_descriptor *txd)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun return container_of(txd, struct at_desc, txd);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /*-- Channels --------------------------------------------------------*/
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /**
216*4882a593Smuzhiyun * atc_status - information bits stored in channel status flag
217*4882a593Smuzhiyun *
218*4882a593Smuzhiyun * Manipulated with atomic operations.
219*4882a593Smuzhiyun */
220*4882a593Smuzhiyun enum atc_status {
221*4882a593Smuzhiyun ATC_IS_ERROR = 0,
222*4882a593Smuzhiyun ATC_IS_PAUSED = 1,
223*4882a593Smuzhiyun ATC_IS_CYCLIC = 24,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /**
227*4882a593Smuzhiyun * struct at_dma_chan - internal representation of an Atmel HDMAC channel
228*4882a593Smuzhiyun * @chan_common: common dmaengine channel object members
229*4882a593Smuzhiyun * @device: parent device
230*4882a593Smuzhiyun * @ch_regs: memory mapped register base
231*4882a593Smuzhiyun * @mask: channel index in a mask
232*4882a593Smuzhiyun * @per_if: peripheral interface
233*4882a593Smuzhiyun * @mem_if: memory interface
234*4882a593Smuzhiyun * @status: transmit status information from irq/prep* functions
235*4882a593Smuzhiyun * to tasklet (use atomic operations)
236*4882a593Smuzhiyun * @tasklet: bottom half to finish transaction work
237*4882a593Smuzhiyun * @save_cfg: configuration register that is saved on suspend/resume cycle
238*4882a593Smuzhiyun * @save_dscr: for cyclic operations, preserve next descriptor address in
239*4882a593Smuzhiyun * the cyclic list on suspend/resume cycle
240*4882a593Smuzhiyun * @dma_sconfig: configuration for slave transfers, passed via
241*4882a593Smuzhiyun * .device_config
242*4882a593Smuzhiyun * @lock: serializes enqueue/dequeue operations to descriptors lists
243*4882a593Smuzhiyun * @active_list: list of descriptors dmaengine is being running on
244*4882a593Smuzhiyun * @queue: list of descriptors ready to be submitted to engine
245*4882a593Smuzhiyun * @free_list: list of descriptors usable by the channel
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun struct at_dma_chan {
248*4882a593Smuzhiyun struct dma_chan chan_common;
249*4882a593Smuzhiyun struct at_dma *device;
250*4882a593Smuzhiyun void __iomem *ch_regs;
251*4882a593Smuzhiyun u8 mask;
252*4882a593Smuzhiyun u8 per_if;
253*4882a593Smuzhiyun u8 mem_if;
254*4882a593Smuzhiyun unsigned long status;
255*4882a593Smuzhiyun struct tasklet_struct tasklet;
256*4882a593Smuzhiyun u32 save_cfg;
257*4882a593Smuzhiyun u32 save_dscr;
258*4882a593Smuzhiyun struct dma_slave_config dma_sconfig;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun spinlock_t lock;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* these other elements are all protected by lock */
263*4882a593Smuzhiyun struct list_head active_list;
264*4882a593Smuzhiyun struct list_head queue;
265*4882a593Smuzhiyun struct list_head free_list;
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun #define channel_readl(atchan, name) \
269*4882a593Smuzhiyun __raw_readl((atchan)->ch_regs + ATC_##name##_OFFSET)
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #define channel_writel(atchan, name, val) \
272*4882a593Smuzhiyun __raw_writel((val), (atchan)->ch_regs + ATC_##name##_OFFSET)
273*4882a593Smuzhiyun
to_at_dma_chan(struct dma_chan * dchan)274*4882a593Smuzhiyun static inline struct at_dma_chan *to_at_dma_chan(struct dma_chan *dchan)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun return container_of(dchan, struct at_dma_chan, chan_common);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun * Fix sconfig's burst size according to at_hdmac. We need to convert them as:
281*4882a593Smuzhiyun * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3, 32 -> 4, 64 -> 5, 128 -> 6, 256 -> 7.
282*4882a593Smuzhiyun *
283*4882a593Smuzhiyun * This can be done by finding most significant bit set.
284*4882a593Smuzhiyun */
convert_burst(u32 * maxburst)285*4882a593Smuzhiyun static inline void convert_burst(u32 *maxburst)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun if (*maxburst > 1)
288*4882a593Smuzhiyun *maxburst = fls(*maxburst) - 2;
289*4882a593Smuzhiyun else
290*4882a593Smuzhiyun *maxburst = 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * Fix sconfig's bus width according to at_hdmac.
295*4882a593Smuzhiyun * 1 byte -> 0, 2 bytes -> 1, 4 bytes -> 2.
296*4882a593Smuzhiyun */
convert_buswidth(enum dma_slave_buswidth addr_width)297*4882a593Smuzhiyun static inline u8 convert_buswidth(enum dma_slave_buswidth addr_width)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun switch (addr_width) {
300*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_2_BYTES:
301*4882a593Smuzhiyun return 1;
302*4882a593Smuzhiyun case DMA_SLAVE_BUSWIDTH_4_BYTES:
303*4882a593Smuzhiyun return 2;
304*4882a593Smuzhiyun default:
305*4882a593Smuzhiyun /* For 1 byte width or fallback */
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*-- Controller ------------------------------------------------------*/
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /**
313*4882a593Smuzhiyun * struct at_dma - internal representation of an Atmel HDMA Controller
314*4882a593Smuzhiyun * @chan_common: common dmaengine dma_device object members
315*4882a593Smuzhiyun * @atdma_devtype: identifier of DMA controller compatibility
316*4882a593Smuzhiyun * @ch_regs: memory mapped register base
317*4882a593Smuzhiyun * @clk: dma controller clock
318*4882a593Smuzhiyun * @save_imr: interrupt mask register that is saved on suspend/resume cycle
319*4882a593Smuzhiyun * @all_chan_mask: all channels availlable in a mask
320*4882a593Smuzhiyun * @dma_desc_pool: base of DMA descriptor region (DMA address)
321*4882a593Smuzhiyun * @chan: channels table to store at_dma_chan structures
322*4882a593Smuzhiyun */
323*4882a593Smuzhiyun struct at_dma {
324*4882a593Smuzhiyun struct dma_device dma_common;
325*4882a593Smuzhiyun void __iomem *regs;
326*4882a593Smuzhiyun struct clk *clk;
327*4882a593Smuzhiyun u32 save_imr;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun u8 all_chan_mask;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun struct dma_pool *dma_desc_pool;
332*4882a593Smuzhiyun struct dma_pool *memset_pool;
333*4882a593Smuzhiyun /* AT THE END channels table */
334*4882a593Smuzhiyun struct at_dma_chan chan[];
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define dma_readl(atdma, name) \
338*4882a593Smuzhiyun __raw_readl((atdma)->regs + AT_DMA_##name)
339*4882a593Smuzhiyun #define dma_writel(atdma, name, val) \
340*4882a593Smuzhiyun __raw_writel((val), (atdma)->regs + AT_DMA_##name)
341*4882a593Smuzhiyun
to_at_dma(struct dma_device * ddev)342*4882a593Smuzhiyun static inline struct at_dma *to_at_dma(struct dma_device *ddev)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun return container_of(ddev, struct at_dma, dma_common);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /*-- Helper functions ------------------------------------------------*/
349*4882a593Smuzhiyun
chan2dev(struct dma_chan * chan)350*4882a593Smuzhiyun static struct device *chan2dev(struct dma_chan *chan)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun return &chan->dev->device;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun #if defined(VERBOSE_DEBUG)
vdbg_dump_regs(struct at_dma_chan * atchan)356*4882a593Smuzhiyun static void vdbg_dump_regs(struct at_dma_chan *atchan)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun dev_err(chan2dev(&atchan->chan_common),
361*4882a593Smuzhiyun " channel %d : imr = 0x%x, chsr = 0x%x\n",
362*4882a593Smuzhiyun atchan->chan_common.chan_id,
363*4882a593Smuzhiyun dma_readl(atdma, EBCIMR),
364*4882a593Smuzhiyun dma_readl(atdma, CHSR));
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun dev_err(chan2dev(&atchan->chan_common),
367*4882a593Smuzhiyun " channel: s0x%x d0x%x ctrl0x%x:0x%x cfg0x%x l0x%x\n",
368*4882a593Smuzhiyun channel_readl(atchan, SADDR),
369*4882a593Smuzhiyun channel_readl(atchan, DADDR),
370*4882a593Smuzhiyun channel_readl(atchan, CTRLA),
371*4882a593Smuzhiyun channel_readl(atchan, CTRLB),
372*4882a593Smuzhiyun channel_readl(atchan, CFG),
373*4882a593Smuzhiyun channel_readl(atchan, DSCR));
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun #else
vdbg_dump_regs(struct at_dma_chan * atchan)376*4882a593Smuzhiyun static void vdbg_dump_regs(struct at_dma_chan *atchan) {}
377*4882a593Smuzhiyun #endif
378*4882a593Smuzhiyun
atc_dump_lli(struct at_dma_chan * atchan,struct at_lli * lli)379*4882a593Smuzhiyun static void atc_dump_lli(struct at_dma_chan *atchan, struct at_lli *lli)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun dev_crit(chan2dev(&atchan->chan_common),
382*4882a593Smuzhiyun "desc: s%pad d%pad ctrl0x%x:0x%x l%pad\n",
383*4882a593Smuzhiyun &lli->saddr, &lli->daddr,
384*4882a593Smuzhiyun lli->ctrla, lli->ctrlb, &lli->dscr);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun
atc_setup_irq(struct at_dma * atdma,int chan_id,int on)388*4882a593Smuzhiyun static void atc_setup_irq(struct at_dma *atdma, int chan_id, int on)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun u32 ebci;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* enable interrupts on buffer transfer completion & error */
393*4882a593Smuzhiyun ebci = AT_DMA_BTC(chan_id)
394*4882a593Smuzhiyun | AT_DMA_ERR(chan_id);
395*4882a593Smuzhiyun if (on)
396*4882a593Smuzhiyun dma_writel(atdma, EBCIER, ebci);
397*4882a593Smuzhiyun else
398*4882a593Smuzhiyun dma_writel(atdma, EBCIDR, ebci);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
atc_enable_chan_irq(struct at_dma * atdma,int chan_id)401*4882a593Smuzhiyun static void atc_enable_chan_irq(struct at_dma *atdma, int chan_id)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun atc_setup_irq(atdma, chan_id, 1);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
atc_disable_chan_irq(struct at_dma * atdma,int chan_id)406*4882a593Smuzhiyun static void atc_disable_chan_irq(struct at_dma *atdma, int chan_id)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun atc_setup_irq(atdma, chan_id, 0);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /**
413*4882a593Smuzhiyun * atc_chan_is_enabled - test if given channel is enabled
414*4882a593Smuzhiyun * @atchan: channel we want to test status
415*4882a593Smuzhiyun */
atc_chan_is_enabled(struct at_dma_chan * atchan)416*4882a593Smuzhiyun static inline int atc_chan_is_enabled(struct at_dma_chan *atchan)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return !!(dma_readl(atdma, CHSR) & atchan->mask);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /**
424*4882a593Smuzhiyun * atc_chan_is_paused - test channel pause/resume status
425*4882a593Smuzhiyun * @atchan: channel we want to test status
426*4882a593Smuzhiyun */
atc_chan_is_paused(struct at_dma_chan * atchan)427*4882a593Smuzhiyun static inline int atc_chan_is_paused(struct at_dma_chan *atchan)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun return test_bit(ATC_IS_PAUSED, &atchan->status);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /**
433*4882a593Smuzhiyun * atc_chan_is_cyclic - test if given channel has cyclic property set
434*4882a593Smuzhiyun * @atchan: channel we want to test status
435*4882a593Smuzhiyun */
atc_chan_is_cyclic(struct at_dma_chan * atchan)436*4882a593Smuzhiyun static inline int atc_chan_is_cyclic(struct at_dma_chan *atchan)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun return test_bit(ATC_IS_CYCLIC, &atchan->status);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /**
442*4882a593Smuzhiyun * set_desc_eol - set end-of-link to descriptor so it will end transfer
443*4882a593Smuzhiyun * @desc: descriptor, signle or at the end of a chain, to end chain on
444*4882a593Smuzhiyun */
set_desc_eol(struct at_desc * desc)445*4882a593Smuzhiyun static void set_desc_eol(struct at_desc *desc)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun u32 ctrlb = desc->lli.ctrlb;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun ctrlb &= ~ATC_IEN;
450*4882a593Smuzhiyun ctrlb |= ATC_SRC_DSCR_DIS | ATC_DST_DSCR_DIS;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun desc->lli.ctrlb = ctrlb;
453*4882a593Smuzhiyun desc->lli.dscr = 0;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun #endif /* AT_HDMAC_REGS_H */
457