1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the Atmel AHB DMA Controller (aka HDMA or DMAC on AT91 systems)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2008 Atmel Corporation
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This supports the Atmel AHB DMA Controller found in several Atmel SoCs.
8*4882a593Smuzhiyun * The only Atmel DMA Controller that is not covered by this driver is the one
9*4882a593Smuzhiyun * found on AT91SAM9263.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <dt-bindings/dma/at91.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/dmaengine.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/dmapool.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/of_dma.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "at_hdmac_regs.h"
26*4882a593Smuzhiyun #include "dmaengine.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * Glossary
30*4882a593Smuzhiyun * --------
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * at_hdmac : Name of the ATmel AHB DMA Controller
33*4882a593Smuzhiyun * at_dma_ / atdma : ATmel DMA controller entity related
34*4882a593Smuzhiyun * atc_ / atchan : ATmel DMA Channel entity related
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define ATC_DEFAULT_CFG (ATC_FIFOCFG_HALFFIFO)
38*4882a593Smuzhiyun #define ATC_DEFAULT_CTRLB (ATC_SIF(AT_DMA_MEM_IF) \
39*4882a593Smuzhiyun |ATC_DIF(AT_DMA_MEM_IF))
40*4882a593Smuzhiyun #define ATC_DMA_BUSWIDTHS\
41*4882a593Smuzhiyun (BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) |\
42*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |\
43*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |\
44*4882a593Smuzhiyun BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define ATC_MAX_DSCR_TRIALS 10
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * Initial number of descriptors to allocate for each channel. This could
50*4882a593Smuzhiyun * be increased during dma usage.
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun static unsigned int init_nr_desc_per_channel = 64;
53*4882a593Smuzhiyun module_param(init_nr_desc_per_channel, uint, 0644);
54*4882a593Smuzhiyun MODULE_PARM_DESC(init_nr_desc_per_channel,
55*4882a593Smuzhiyun "initial descriptors per channel (default: 64)");
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* prototypes */
59*4882a593Smuzhiyun static dma_cookie_t atc_tx_submit(struct dma_async_tx_descriptor *tx);
60*4882a593Smuzhiyun static void atc_issue_pending(struct dma_chan *chan);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
64*4882a593Smuzhiyun
atc_get_xfer_width(dma_addr_t src,dma_addr_t dst,size_t len)65*4882a593Smuzhiyun static inline unsigned int atc_get_xfer_width(dma_addr_t src, dma_addr_t dst,
66*4882a593Smuzhiyun size_t len)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun unsigned int width;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (!((src | dst | len) & 3))
71*4882a593Smuzhiyun width = 2;
72*4882a593Smuzhiyun else if (!((src | dst | len) & 1))
73*4882a593Smuzhiyun width = 1;
74*4882a593Smuzhiyun else
75*4882a593Smuzhiyun width = 0;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return width;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
atc_first_active(struct at_dma_chan * atchan)80*4882a593Smuzhiyun static struct at_desc *atc_first_active(struct at_dma_chan *atchan)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun return list_first_entry(&atchan->active_list,
83*4882a593Smuzhiyun struct at_desc, desc_node);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
atc_first_queued(struct at_dma_chan * atchan)86*4882a593Smuzhiyun static struct at_desc *atc_first_queued(struct at_dma_chan *atchan)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun return list_first_entry(&atchan->queue,
89*4882a593Smuzhiyun struct at_desc, desc_node);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /**
93*4882a593Smuzhiyun * atc_alloc_descriptor - allocate and return an initialized descriptor
94*4882a593Smuzhiyun * @chan: the channel to allocate descriptors for
95*4882a593Smuzhiyun * @gfp_flags: GFP allocation flags
96*4882a593Smuzhiyun *
97*4882a593Smuzhiyun * Note: The ack-bit is positioned in the descriptor flag at creation time
98*4882a593Smuzhiyun * to make initial allocation more convenient. This bit will be cleared
99*4882a593Smuzhiyun * and control will be given to client at usage time (during
100*4882a593Smuzhiyun * preparation functions).
101*4882a593Smuzhiyun */
atc_alloc_descriptor(struct dma_chan * chan,gfp_t gfp_flags)102*4882a593Smuzhiyun static struct at_desc *atc_alloc_descriptor(struct dma_chan *chan,
103*4882a593Smuzhiyun gfp_t gfp_flags)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct at_desc *desc = NULL;
106*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(chan->device);
107*4882a593Smuzhiyun dma_addr_t phys;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun desc = dma_pool_zalloc(atdma->dma_desc_pool, gfp_flags, &phys);
110*4882a593Smuzhiyun if (desc) {
111*4882a593Smuzhiyun INIT_LIST_HEAD(&desc->tx_list);
112*4882a593Smuzhiyun dma_async_tx_descriptor_init(&desc->txd, chan);
113*4882a593Smuzhiyun /* txd.flags will be overwritten in prep functions */
114*4882a593Smuzhiyun desc->txd.flags = DMA_CTRL_ACK;
115*4882a593Smuzhiyun desc->txd.tx_submit = atc_tx_submit;
116*4882a593Smuzhiyun desc->txd.phys = phys;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return desc;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /**
123*4882a593Smuzhiyun * atc_desc_get - get an unused descriptor from free_list
124*4882a593Smuzhiyun * @atchan: channel we want a new descriptor for
125*4882a593Smuzhiyun */
atc_desc_get(struct at_dma_chan * atchan)126*4882a593Smuzhiyun static struct at_desc *atc_desc_get(struct at_dma_chan *atchan)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct at_desc *desc, *_desc;
129*4882a593Smuzhiyun struct at_desc *ret = NULL;
130*4882a593Smuzhiyun unsigned long flags;
131*4882a593Smuzhiyun unsigned int i = 0;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
134*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, &atchan->free_list, desc_node) {
135*4882a593Smuzhiyun i++;
136*4882a593Smuzhiyun if (async_tx_test_ack(&desc->txd)) {
137*4882a593Smuzhiyun list_del(&desc->desc_node);
138*4882a593Smuzhiyun ret = desc;
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun dev_dbg(chan2dev(&atchan->chan_common),
142*4882a593Smuzhiyun "desc %p not ACKed\n", desc);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
145*4882a593Smuzhiyun dev_vdbg(chan2dev(&atchan->chan_common),
146*4882a593Smuzhiyun "scanned %u descriptors on freelist\n", i);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* no more descriptor available in initial pool: create one more */
149*4882a593Smuzhiyun if (!ret)
150*4882a593Smuzhiyun ret = atc_alloc_descriptor(&atchan->chan_common, GFP_NOWAIT);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return ret;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /**
156*4882a593Smuzhiyun * atc_desc_put - move a descriptor, including any children, to the free list
157*4882a593Smuzhiyun * @atchan: channel we work on
158*4882a593Smuzhiyun * @desc: descriptor, at the head of a chain, to move to free list
159*4882a593Smuzhiyun */
atc_desc_put(struct at_dma_chan * atchan,struct at_desc * desc)160*4882a593Smuzhiyun static void atc_desc_put(struct at_dma_chan *atchan, struct at_desc *desc)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun if (desc) {
163*4882a593Smuzhiyun struct at_desc *child;
164*4882a593Smuzhiyun unsigned long flags;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
167*4882a593Smuzhiyun list_for_each_entry(child, &desc->tx_list, desc_node)
168*4882a593Smuzhiyun dev_vdbg(chan2dev(&atchan->chan_common),
169*4882a593Smuzhiyun "moving child desc %p to freelist\n",
170*4882a593Smuzhiyun child);
171*4882a593Smuzhiyun list_splice_init(&desc->tx_list, &atchan->free_list);
172*4882a593Smuzhiyun dev_vdbg(chan2dev(&atchan->chan_common),
173*4882a593Smuzhiyun "moving desc %p to freelist\n", desc);
174*4882a593Smuzhiyun list_add(&desc->desc_node, &atchan->free_list);
175*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /**
180*4882a593Smuzhiyun * atc_desc_chain - build chain adding a descriptor
181*4882a593Smuzhiyun * @first: address of first descriptor of the chain
182*4882a593Smuzhiyun * @prev: address of previous descriptor of the chain
183*4882a593Smuzhiyun * @desc: descriptor to queue
184*4882a593Smuzhiyun *
185*4882a593Smuzhiyun * Called from prep_* functions
186*4882a593Smuzhiyun */
atc_desc_chain(struct at_desc ** first,struct at_desc ** prev,struct at_desc * desc)187*4882a593Smuzhiyun static void atc_desc_chain(struct at_desc **first, struct at_desc **prev,
188*4882a593Smuzhiyun struct at_desc *desc)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun if (!(*first)) {
191*4882a593Smuzhiyun *first = desc;
192*4882a593Smuzhiyun } else {
193*4882a593Smuzhiyun /* inform the HW lli about chaining */
194*4882a593Smuzhiyun (*prev)->lli.dscr = desc->txd.phys;
195*4882a593Smuzhiyun /* insert the link descriptor to the LD ring */
196*4882a593Smuzhiyun list_add_tail(&desc->desc_node,
197*4882a593Smuzhiyun &(*first)->tx_list);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun *prev = desc;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /**
203*4882a593Smuzhiyun * atc_dostart - starts the DMA engine for real
204*4882a593Smuzhiyun * @atchan: the channel we want to start
205*4882a593Smuzhiyun * @first: first descriptor in the list we want to begin with
206*4882a593Smuzhiyun *
207*4882a593Smuzhiyun * Called with atchan->lock held and bh disabled
208*4882a593Smuzhiyun */
atc_dostart(struct at_dma_chan * atchan,struct at_desc * first)209*4882a593Smuzhiyun static void atc_dostart(struct at_dma_chan *atchan, struct at_desc *first)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* ASSERT: channel is idle */
214*4882a593Smuzhiyun if (atc_chan_is_enabled(atchan)) {
215*4882a593Smuzhiyun dev_err(chan2dev(&atchan->chan_common),
216*4882a593Smuzhiyun "BUG: Attempted to start non-idle channel\n");
217*4882a593Smuzhiyun dev_err(chan2dev(&atchan->chan_common),
218*4882a593Smuzhiyun " channel: s0x%x d0x%x ctrl0x%x:0x%x l0x%x\n",
219*4882a593Smuzhiyun channel_readl(atchan, SADDR),
220*4882a593Smuzhiyun channel_readl(atchan, DADDR),
221*4882a593Smuzhiyun channel_readl(atchan, CTRLA),
222*4882a593Smuzhiyun channel_readl(atchan, CTRLB),
223*4882a593Smuzhiyun channel_readl(atchan, DSCR));
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* The tasklet will hopefully advance the queue... */
226*4882a593Smuzhiyun return;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun vdbg_dump_regs(atchan);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun channel_writel(atchan, SADDR, 0);
232*4882a593Smuzhiyun channel_writel(atchan, DADDR, 0);
233*4882a593Smuzhiyun channel_writel(atchan, CTRLA, 0);
234*4882a593Smuzhiyun channel_writel(atchan, CTRLB, 0);
235*4882a593Smuzhiyun channel_writel(atchan, DSCR, first->txd.phys);
236*4882a593Smuzhiyun channel_writel(atchan, SPIP, ATC_SPIP_HOLE(first->src_hole) |
237*4882a593Smuzhiyun ATC_SPIP_BOUNDARY(first->boundary));
238*4882a593Smuzhiyun channel_writel(atchan, DPIP, ATC_DPIP_HOLE(first->dst_hole) |
239*4882a593Smuzhiyun ATC_DPIP_BOUNDARY(first->boundary));
240*4882a593Smuzhiyun /* Don't allow CPU to reorder channel enable. */
241*4882a593Smuzhiyun wmb();
242*4882a593Smuzhiyun dma_writel(atdma, CHER, atchan->mask);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun vdbg_dump_regs(atchan);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * atc_get_desc_by_cookie - get the descriptor of a cookie
249*4882a593Smuzhiyun * @atchan: the DMA channel
250*4882a593Smuzhiyun * @cookie: the cookie to get the descriptor for
251*4882a593Smuzhiyun */
atc_get_desc_by_cookie(struct at_dma_chan * atchan,dma_cookie_t cookie)252*4882a593Smuzhiyun static struct at_desc *atc_get_desc_by_cookie(struct at_dma_chan *atchan,
253*4882a593Smuzhiyun dma_cookie_t cookie)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct at_desc *desc, *_desc;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, &atchan->queue, desc_node) {
258*4882a593Smuzhiyun if (desc->txd.cookie == cookie)
259*4882a593Smuzhiyun return desc;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, &atchan->active_list, desc_node) {
263*4882a593Smuzhiyun if (desc->txd.cookie == cookie)
264*4882a593Smuzhiyun return desc;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return NULL;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /**
271*4882a593Smuzhiyun * atc_calc_bytes_left - calculates the number of bytes left according to the
272*4882a593Smuzhiyun * value read from CTRLA.
273*4882a593Smuzhiyun *
274*4882a593Smuzhiyun * @current_len: the number of bytes left before reading CTRLA
275*4882a593Smuzhiyun * @ctrla: the value of CTRLA
276*4882a593Smuzhiyun */
atc_calc_bytes_left(int current_len,u32 ctrla)277*4882a593Smuzhiyun static inline int atc_calc_bytes_left(int current_len, u32 ctrla)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun u32 btsize = (ctrla & ATC_BTSIZE_MAX);
280*4882a593Smuzhiyun u32 src_width = ATC_REG_TO_SRC_WIDTH(ctrla);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /*
283*4882a593Smuzhiyun * According to the datasheet, when reading the Control A Register
284*4882a593Smuzhiyun * (ctrla), the Buffer Transfer Size (btsize) bitfield refers to the
285*4882a593Smuzhiyun * number of transfers completed on the Source Interface.
286*4882a593Smuzhiyun * So btsize is always a number of source width transfers.
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun return current_len - (btsize << src_width);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /**
292*4882a593Smuzhiyun * atc_get_bytes_left - get the number of bytes residue for a cookie
293*4882a593Smuzhiyun * @chan: DMA channel
294*4882a593Smuzhiyun * @cookie: transaction identifier to check status of
295*4882a593Smuzhiyun */
atc_get_bytes_left(struct dma_chan * chan,dma_cookie_t cookie)296*4882a593Smuzhiyun static int atc_get_bytes_left(struct dma_chan *chan, dma_cookie_t cookie)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
299*4882a593Smuzhiyun struct at_desc *desc_first = atc_first_active(atchan);
300*4882a593Smuzhiyun struct at_desc *desc;
301*4882a593Smuzhiyun int ret;
302*4882a593Smuzhiyun u32 ctrla, dscr;
303*4882a593Smuzhiyun unsigned int i;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /*
306*4882a593Smuzhiyun * If the cookie doesn't match to the currently running transfer then
307*4882a593Smuzhiyun * we can return the total length of the associated DMA transfer,
308*4882a593Smuzhiyun * because it is still queued.
309*4882a593Smuzhiyun */
310*4882a593Smuzhiyun desc = atc_get_desc_by_cookie(atchan, cookie);
311*4882a593Smuzhiyun if (desc == NULL)
312*4882a593Smuzhiyun return -EINVAL;
313*4882a593Smuzhiyun else if (desc != desc_first)
314*4882a593Smuzhiyun return desc->total_len;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* cookie matches to the currently running transfer */
317*4882a593Smuzhiyun ret = desc_first->total_len;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (desc_first->lli.dscr) {
320*4882a593Smuzhiyun /* hardware linked list transfer */
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /*
323*4882a593Smuzhiyun * Calculate the residue by removing the length of the child
324*4882a593Smuzhiyun * descriptors already transferred from the total length.
325*4882a593Smuzhiyun * To get the current child descriptor we can use the value of
326*4882a593Smuzhiyun * the channel's DSCR register and compare it against the value
327*4882a593Smuzhiyun * of the hardware linked list structure of each child
328*4882a593Smuzhiyun * descriptor.
329*4882a593Smuzhiyun *
330*4882a593Smuzhiyun * The CTRLA register provides us with the amount of data
331*4882a593Smuzhiyun * already read from the source for the current child
332*4882a593Smuzhiyun * descriptor. So we can compute a more accurate residue by also
333*4882a593Smuzhiyun * removing the number of bytes corresponding to this amount of
334*4882a593Smuzhiyun * data.
335*4882a593Smuzhiyun *
336*4882a593Smuzhiyun * However, the DSCR and CTRLA registers cannot be read both
337*4882a593Smuzhiyun * atomically. Hence a race condition may occur: the first read
338*4882a593Smuzhiyun * register may refer to one child descriptor whereas the second
339*4882a593Smuzhiyun * read may refer to a later child descriptor in the list
340*4882a593Smuzhiyun * because of the DMA transfer progression inbetween the two
341*4882a593Smuzhiyun * reads.
342*4882a593Smuzhiyun *
343*4882a593Smuzhiyun * One solution could have been to pause the DMA transfer, read
344*4882a593Smuzhiyun * the DSCR and CTRLA then resume the DMA transfer. Nonetheless,
345*4882a593Smuzhiyun * this approach presents some drawbacks:
346*4882a593Smuzhiyun * - If the DMA transfer is paused, RX overruns or TX underruns
347*4882a593Smuzhiyun * are more likey to occur depending on the system latency.
348*4882a593Smuzhiyun * Taking the USART driver as an example, it uses a cyclic DMA
349*4882a593Smuzhiyun * transfer to read data from the Receive Holding Register
350*4882a593Smuzhiyun * (RHR) to avoid RX overruns since the RHR is not protected
351*4882a593Smuzhiyun * by any FIFO on most Atmel SoCs. So pausing the DMA transfer
352*4882a593Smuzhiyun * to compute the residue would break the USART driver design.
353*4882a593Smuzhiyun * - The atc_pause() function masks interrupts but we'd rather
354*4882a593Smuzhiyun * avoid to do so for system latency purpose.
355*4882a593Smuzhiyun *
356*4882a593Smuzhiyun * Then we'd rather use another solution: the DSCR is read a
357*4882a593Smuzhiyun * first time, the CTRLA is read in turn, next the DSCR is read
358*4882a593Smuzhiyun * a second time. If the two consecutive read values of the DSCR
359*4882a593Smuzhiyun * are the same then we assume both refers to the very same
360*4882a593Smuzhiyun * child descriptor as well as the CTRLA value read inbetween
361*4882a593Smuzhiyun * does. For cyclic tranfers, the assumption is that a full loop
362*4882a593Smuzhiyun * is "not so fast".
363*4882a593Smuzhiyun * If the two DSCR values are different, we read again the CTRLA
364*4882a593Smuzhiyun * then the DSCR till two consecutive read values from DSCR are
365*4882a593Smuzhiyun * equal or till the maxium trials is reach.
366*4882a593Smuzhiyun * This algorithm is very unlikely not to find a stable value for
367*4882a593Smuzhiyun * DSCR.
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun dscr = channel_readl(atchan, DSCR);
371*4882a593Smuzhiyun rmb(); /* ensure DSCR is read before CTRLA */
372*4882a593Smuzhiyun ctrla = channel_readl(atchan, CTRLA);
373*4882a593Smuzhiyun for (i = 0; i < ATC_MAX_DSCR_TRIALS; ++i) {
374*4882a593Smuzhiyun u32 new_dscr;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun rmb(); /* ensure DSCR is read after CTRLA */
377*4882a593Smuzhiyun new_dscr = channel_readl(atchan, DSCR);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /*
380*4882a593Smuzhiyun * If the DSCR register value has not changed inside the
381*4882a593Smuzhiyun * DMA controller since the previous read, we assume
382*4882a593Smuzhiyun * that both the dscr and ctrla values refers to the
383*4882a593Smuzhiyun * very same descriptor.
384*4882a593Smuzhiyun */
385*4882a593Smuzhiyun if (likely(new_dscr == dscr))
386*4882a593Smuzhiyun break;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun * DSCR has changed inside the DMA controller, so the
390*4882a593Smuzhiyun * previouly read value of CTRLA may refer to an already
391*4882a593Smuzhiyun * processed descriptor hence could be outdated.
392*4882a593Smuzhiyun * We need to update ctrla to match the current
393*4882a593Smuzhiyun * descriptor.
394*4882a593Smuzhiyun */
395*4882a593Smuzhiyun dscr = new_dscr;
396*4882a593Smuzhiyun rmb(); /* ensure DSCR is read before CTRLA */
397*4882a593Smuzhiyun ctrla = channel_readl(atchan, CTRLA);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun if (unlikely(i == ATC_MAX_DSCR_TRIALS))
400*4882a593Smuzhiyun return -ETIMEDOUT;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* for the first descriptor we can be more accurate */
403*4882a593Smuzhiyun if (desc_first->lli.dscr == dscr)
404*4882a593Smuzhiyun return atc_calc_bytes_left(ret, ctrla);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun ret -= desc_first->len;
407*4882a593Smuzhiyun list_for_each_entry(desc, &desc_first->tx_list, desc_node) {
408*4882a593Smuzhiyun if (desc->lli.dscr == dscr)
409*4882a593Smuzhiyun break;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun ret -= desc->len;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /*
415*4882a593Smuzhiyun * For the current descriptor in the chain we can calculate
416*4882a593Smuzhiyun * the remaining bytes using the channel's register.
417*4882a593Smuzhiyun */
418*4882a593Smuzhiyun ret = atc_calc_bytes_left(ret, ctrla);
419*4882a593Smuzhiyun } else {
420*4882a593Smuzhiyun /* single transfer */
421*4882a593Smuzhiyun ctrla = channel_readl(atchan, CTRLA);
422*4882a593Smuzhiyun ret = atc_calc_bytes_left(ret, ctrla);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return ret;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /**
429*4882a593Smuzhiyun * atc_chain_complete - finish work for one transaction chain
430*4882a593Smuzhiyun * @atchan: channel we work on
431*4882a593Smuzhiyun * @desc: descriptor at the head of the chain we want do complete
432*4882a593Smuzhiyun */
433*4882a593Smuzhiyun static void
atc_chain_complete(struct at_dma_chan * atchan,struct at_desc * desc)434*4882a593Smuzhiyun atc_chain_complete(struct at_dma_chan *atchan, struct at_desc *desc)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun struct dma_async_tx_descriptor *txd = &desc->txd;
437*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
438*4882a593Smuzhiyun unsigned long flags;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun dev_vdbg(chan2dev(&atchan->chan_common),
441*4882a593Smuzhiyun "descriptor %u complete\n", txd->cookie);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* mark the descriptor as complete for non cyclic cases only */
446*4882a593Smuzhiyun if (!atc_chan_is_cyclic(atchan))
447*4882a593Smuzhiyun dma_cookie_complete(txd);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun dma_descriptor_unmap(txd);
452*4882a593Smuzhiyun /* for cyclic transfers,
453*4882a593Smuzhiyun * no need to replay callback function while stopping */
454*4882a593Smuzhiyun if (!atc_chan_is_cyclic(atchan))
455*4882a593Smuzhiyun dmaengine_desc_get_callback_invoke(txd, NULL);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun dma_run_dependencies(txd);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
460*4882a593Smuzhiyun /* move children to free_list */
461*4882a593Smuzhiyun list_splice_init(&desc->tx_list, &atchan->free_list);
462*4882a593Smuzhiyun /* add myself to free_list */
463*4882a593Smuzhiyun list_add(&desc->desc_node, &atchan->free_list);
464*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* If the transfer was a memset, free our temporary buffer */
467*4882a593Smuzhiyun if (desc->memset_buffer) {
468*4882a593Smuzhiyun dma_pool_free(atdma->memset_pool, desc->memset_vaddr,
469*4882a593Smuzhiyun desc->memset_paddr);
470*4882a593Smuzhiyun desc->memset_buffer = false;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /**
475*4882a593Smuzhiyun * atc_advance_work - at the end of a transaction, move forward
476*4882a593Smuzhiyun * @atchan: channel where the transaction ended
477*4882a593Smuzhiyun */
atc_advance_work(struct at_dma_chan * atchan)478*4882a593Smuzhiyun static void atc_advance_work(struct at_dma_chan *atchan)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct at_desc *desc;
481*4882a593Smuzhiyun unsigned long flags;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun dev_vdbg(chan2dev(&atchan->chan_common), "advance_work\n");
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
486*4882a593Smuzhiyun if (atc_chan_is_enabled(atchan) || list_empty(&atchan->active_list))
487*4882a593Smuzhiyun return spin_unlock_irqrestore(&atchan->lock, flags);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun desc = atc_first_active(atchan);
490*4882a593Smuzhiyun /* Remove the transfer node from the active list. */
491*4882a593Smuzhiyun list_del_init(&desc->desc_node);
492*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
493*4882a593Smuzhiyun atc_chain_complete(atchan, desc);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* advance work */
496*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
497*4882a593Smuzhiyun if (!list_empty(&atchan->active_list)) {
498*4882a593Smuzhiyun desc = atc_first_queued(atchan);
499*4882a593Smuzhiyun list_move_tail(&desc->desc_node, &atchan->active_list);
500*4882a593Smuzhiyun atc_dostart(atchan, desc);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /**
507*4882a593Smuzhiyun * atc_handle_error - handle errors reported by DMA controller
508*4882a593Smuzhiyun * @atchan: channel where error occurs
509*4882a593Smuzhiyun */
atc_handle_error(struct at_dma_chan * atchan)510*4882a593Smuzhiyun static void atc_handle_error(struct at_dma_chan *atchan)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun struct at_desc *bad_desc;
513*4882a593Smuzhiyun struct at_desc *desc;
514*4882a593Smuzhiyun struct at_desc *child;
515*4882a593Smuzhiyun unsigned long flags;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
518*4882a593Smuzhiyun /*
519*4882a593Smuzhiyun * The descriptor currently at the head of the active list is
520*4882a593Smuzhiyun * broked. Since we don't have any way to report errors, we'll
521*4882a593Smuzhiyun * just have to scream loudly and try to carry on.
522*4882a593Smuzhiyun */
523*4882a593Smuzhiyun bad_desc = atc_first_active(atchan);
524*4882a593Smuzhiyun list_del_init(&bad_desc->desc_node);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* Try to restart the controller */
527*4882a593Smuzhiyun if (!list_empty(&atchan->active_list)) {
528*4882a593Smuzhiyun desc = atc_first_queued(atchan);
529*4882a593Smuzhiyun list_move_tail(&desc->desc_node, &atchan->active_list);
530*4882a593Smuzhiyun atc_dostart(atchan, desc);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /*
534*4882a593Smuzhiyun * KERN_CRITICAL may seem harsh, but since this only happens
535*4882a593Smuzhiyun * when someone submits a bad physical address in a
536*4882a593Smuzhiyun * descriptor, we should consider ourselves lucky that the
537*4882a593Smuzhiyun * controller flagged an error instead of scribbling over
538*4882a593Smuzhiyun * random memory locations.
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun dev_crit(chan2dev(&atchan->chan_common),
541*4882a593Smuzhiyun "Bad descriptor submitted for DMA!\n");
542*4882a593Smuzhiyun dev_crit(chan2dev(&atchan->chan_common),
543*4882a593Smuzhiyun " cookie: %d\n", bad_desc->txd.cookie);
544*4882a593Smuzhiyun atc_dump_lli(atchan, &bad_desc->lli);
545*4882a593Smuzhiyun list_for_each_entry(child, &bad_desc->tx_list, desc_node)
546*4882a593Smuzhiyun atc_dump_lli(atchan, &child->lli);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* Pretend the descriptor completed successfully */
551*4882a593Smuzhiyun atc_chain_complete(atchan, bad_desc);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /**
555*4882a593Smuzhiyun * atc_handle_cyclic - at the end of a period, run callback function
556*4882a593Smuzhiyun * @atchan: channel used for cyclic operations
557*4882a593Smuzhiyun */
atc_handle_cyclic(struct at_dma_chan * atchan)558*4882a593Smuzhiyun static void atc_handle_cyclic(struct at_dma_chan *atchan)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct at_desc *first = atc_first_active(atchan);
561*4882a593Smuzhiyun struct dma_async_tx_descriptor *txd = &first->txd;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun dev_vdbg(chan2dev(&atchan->chan_common),
564*4882a593Smuzhiyun "new cyclic period llp 0x%08x\n",
565*4882a593Smuzhiyun channel_readl(atchan, DSCR));
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun dmaengine_desc_get_callback_invoke(txd, NULL);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /*-- IRQ & Tasklet ---------------------------------------------------*/
571*4882a593Smuzhiyun
atc_tasklet(struct tasklet_struct * t)572*4882a593Smuzhiyun static void atc_tasklet(struct tasklet_struct *t)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun struct at_dma_chan *atchan = from_tasklet(atchan, t, tasklet);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (test_and_clear_bit(ATC_IS_ERROR, &atchan->status))
577*4882a593Smuzhiyun return atc_handle_error(atchan);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun if (atc_chan_is_cyclic(atchan))
580*4882a593Smuzhiyun return atc_handle_cyclic(atchan);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun atc_advance_work(atchan);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
at_dma_interrupt(int irq,void * dev_id)585*4882a593Smuzhiyun static irqreturn_t at_dma_interrupt(int irq, void *dev_id)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct at_dma *atdma = (struct at_dma *)dev_id;
588*4882a593Smuzhiyun struct at_dma_chan *atchan;
589*4882a593Smuzhiyun int i;
590*4882a593Smuzhiyun u32 status, pending, imr;
591*4882a593Smuzhiyun int ret = IRQ_NONE;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun do {
594*4882a593Smuzhiyun imr = dma_readl(atdma, EBCIMR);
595*4882a593Smuzhiyun status = dma_readl(atdma, EBCISR);
596*4882a593Smuzhiyun pending = status & imr;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (!pending)
599*4882a593Smuzhiyun break;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun dev_vdbg(atdma->dma_common.dev,
602*4882a593Smuzhiyun "interrupt: status = 0x%08x, 0x%08x, 0x%08x\n",
603*4882a593Smuzhiyun status, imr, pending);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun for (i = 0; i < atdma->dma_common.chancnt; i++) {
606*4882a593Smuzhiyun atchan = &atdma->chan[i];
607*4882a593Smuzhiyun if (pending & (AT_DMA_BTC(i) | AT_DMA_ERR(i))) {
608*4882a593Smuzhiyun if (pending & AT_DMA_ERR(i)) {
609*4882a593Smuzhiyun /* Disable channel on AHB error */
610*4882a593Smuzhiyun dma_writel(atdma, CHDR,
611*4882a593Smuzhiyun AT_DMA_RES(i) | atchan->mask);
612*4882a593Smuzhiyun /* Give information to tasklet */
613*4882a593Smuzhiyun set_bit(ATC_IS_ERROR, &atchan->status);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun tasklet_schedule(&atchan->tasklet);
616*4882a593Smuzhiyun ret = IRQ_HANDLED;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun } while (pending);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return ret;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /*-- DMA Engine API --------------------------------------------------*/
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /**
629*4882a593Smuzhiyun * atc_tx_submit - set the prepared descriptor(s) to be executed by the engine
630*4882a593Smuzhiyun * @tx: descriptor at the head of the transaction chain
631*4882a593Smuzhiyun *
632*4882a593Smuzhiyun * Queue chain if DMA engine is working already
633*4882a593Smuzhiyun *
634*4882a593Smuzhiyun * Cookie increment and adding to active_list or queue must be atomic
635*4882a593Smuzhiyun */
atc_tx_submit(struct dma_async_tx_descriptor * tx)636*4882a593Smuzhiyun static dma_cookie_t atc_tx_submit(struct dma_async_tx_descriptor *tx)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct at_desc *desc = txd_to_at_desc(tx);
639*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(tx->chan);
640*4882a593Smuzhiyun dma_cookie_t cookie;
641*4882a593Smuzhiyun unsigned long flags;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
644*4882a593Smuzhiyun cookie = dma_cookie_assign(tx);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun list_add_tail(&desc->desc_node, &atchan->queue);
647*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun dev_vdbg(chan2dev(tx->chan), "tx_submit: queued %u\n",
650*4882a593Smuzhiyun desc->txd.cookie);
651*4882a593Smuzhiyun return cookie;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /**
655*4882a593Smuzhiyun * atc_prep_dma_interleaved - prepare memory to memory interleaved operation
656*4882a593Smuzhiyun * @chan: the channel to prepare operation on
657*4882a593Smuzhiyun * @xt: Interleaved transfer template
658*4882a593Smuzhiyun * @flags: tx descriptor status flags
659*4882a593Smuzhiyun */
660*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
atc_prep_dma_interleaved(struct dma_chan * chan,struct dma_interleaved_template * xt,unsigned long flags)661*4882a593Smuzhiyun atc_prep_dma_interleaved(struct dma_chan *chan,
662*4882a593Smuzhiyun struct dma_interleaved_template *xt,
663*4882a593Smuzhiyun unsigned long flags)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
666*4882a593Smuzhiyun struct data_chunk *first;
667*4882a593Smuzhiyun struct at_desc *desc = NULL;
668*4882a593Smuzhiyun size_t xfer_count;
669*4882a593Smuzhiyun unsigned int dwidth;
670*4882a593Smuzhiyun u32 ctrla;
671*4882a593Smuzhiyun u32 ctrlb;
672*4882a593Smuzhiyun size_t len = 0;
673*4882a593Smuzhiyun int i;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (unlikely(!xt || xt->numf != 1 || !xt->frame_size))
676*4882a593Smuzhiyun return NULL;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun first = xt->sgl;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun dev_info(chan2dev(chan),
681*4882a593Smuzhiyun "%s: src=%pad, dest=%pad, numf=%d, frame_size=%d, flags=0x%lx\n",
682*4882a593Smuzhiyun __func__, &xt->src_start, &xt->dst_start, xt->numf,
683*4882a593Smuzhiyun xt->frame_size, flags);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /*
686*4882a593Smuzhiyun * The controller can only "skip" X bytes every Y bytes, so we
687*4882a593Smuzhiyun * need to make sure we are given a template that fit that
688*4882a593Smuzhiyun * description, ie a template with chunks that always have the
689*4882a593Smuzhiyun * same size, with the same ICGs.
690*4882a593Smuzhiyun */
691*4882a593Smuzhiyun for (i = 0; i < xt->frame_size; i++) {
692*4882a593Smuzhiyun struct data_chunk *chunk = xt->sgl + i;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun if ((chunk->size != xt->sgl->size) ||
695*4882a593Smuzhiyun (dmaengine_get_dst_icg(xt, chunk) != dmaengine_get_dst_icg(xt, first)) ||
696*4882a593Smuzhiyun (dmaengine_get_src_icg(xt, chunk) != dmaengine_get_src_icg(xt, first))) {
697*4882a593Smuzhiyun dev_err(chan2dev(chan),
698*4882a593Smuzhiyun "%s: the controller can transfer only identical chunks\n",
699*4882a593Smuzhiyun __func__);
700*4882a593Smuzhiyun return NULL;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun len += chunk->size;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun dwidth = atc_get_xfer_width(xt->src_start,
707*4882a593Smuzhiyun xt->dst_start, len);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun xfer_count = len >> dwidth;
710*4882a593Smuzhiyun if (xfer_count > ATC_BTSIZE_MAX) {
711*4882a593Smuzhiyun dev_err(chan2dev(chan), "%s: buffer is too big\n", __func__);
712*4882a593Smuzhiyun return NULL;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun ctrla = ATC_SRC_WIDTH(dwidth) |
716*4882a593Smuzhiyun ATC_DST_WIDTH(dwidth);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun ctrlb = ATC_DEFAULT_CTRLB | ATC_IEN
719*4882a593Smuzhiyun | ATC_SRC_ADDR_MODE_INCR
720*4882a593Smuzhiyun | ATC_DST_ADDR_MODE_INCR
721*4882a593Smuzhiyun | ATC_SRC_PIP
722*4882a593Smuzhiyun | ATC_DST_PIP
723*4882a593Smuzhiyun | ATC_FC_MEM2MEM;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /* create the transfer */
726*4882a593Smuzhiyun desc = atc_desc_get(atchan);
727*4882a593Smuzhiyun if (!desc) {
728*4882a593Smuzhiyun dev_err(chan2dev(chan),
729*4882a593Smuzhiyun "%s: couldn't allocate our descriptor\n", __func__);
730*4882a593Smuzhiyun return NULL;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun desc->lli.saddr = xt->src_start;
734*4882a593Smuzhiyun desc->lli.daddr = xt->dst_start;
735*4882a593Smuzhiyun desc->lli.ctrla = ctrla | xfer_count;
736*4882a593Smuzhiyun desc->lli.ctrlb = ctrlb;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun desc->boundary = first->size >> dwidth;
739*4882a593Smuzhiyun desc->dst_hole = (dmaengine_get_dst_icg(xt, first) >> dwidth) + 1;
740*4882a593Smuzhiyun desc->src_hole = (dmaengine_get_src_icg(xt, first) >> dwidth) + 1;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun desc->txd.cookie = -EBUSY;
743*4882a593Smuzhiyun desc->total_len = desc->len = len;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* set end-of-link to the last link descriptor of list*/
746*4882a593Smuzhiyun set_desc_eol(desc);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun desc->txd.flags = flags; /* client is in control of this ack */
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return &desc->txd;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /**
754*4882a593Smuzhiyun * atc_prep_dma_memcpy - prepare a memcpy operation
755*4882a593Smuzhiyun * @chan: the channel to prepare operation on
756*4882a593Smuzhiyun * @dest: operation virtual destination address
757*4882a593Smuzhiyun * @src: operation virtual source address
758*4882a593Smuzhiyun * @len: operation length
759*4882a593Smuzhiyun * @flags: tx descriptor status flags
760*4882a593Smuzhiyun */
761*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
atc_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)762*4882a593Smuzhiyun atc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
763*4882a593Smuzhiyun size_t len, unsigned long flags)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
766*4882a593Smuzhiyun struct at_desc *desc = NULL;
767*4882a593Smuzhiyun struct at_desc *first = NULL;
768*4882a593Smuzhiyun struct at_desc *prev = NULL;
769*4882a593Smuzhiyun size_t xfer_count;
770*4882a593Smuzhiyun size_t offset;
771*4882a593Smuzhiyun unsigned int src_width;
772*4882a593Smuzhiyun unsigned int dst_width;
773*4882a593Smuzhiyun u32 ctrla;
774*4882a593Smuzhiyun u32 ctrlb;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "prep_dma_memcpy: d%pad s%pad l0x%zx f0x%lx\n",
777*4882a593Smuzhiyun &dest, &src, len, flags);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun if (unlikely(!len)) {
780*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "prep_dma_memcpy: length is zero!\n");
781*4882a593Smuzhiyun return NULL;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun ctrlb = ATC_DEFAULT_CTRLB | ATC_IEN
785*4882a593Smuzhiyun | ATC_SRC_ADDR_MODE_INCR
786*4882a593Smuzhiyun | ATC_DST_ADDR_MODE_INCR
787*4882a593Smuzhiyun | ATC_FC_MEM2MEM;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /*
790*4882a593Smuzhiyun * We can be a lot more clever here, but this should take care
791*4882a593Smuzhiyun * of the most common optimization.
792*4882a593Smuzhiyun */
793*4882a593Smuzhiyun src_width = dst_width = atc_get_xfer_width(src, dest, len);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun ctrla = ATC_SRC_WIDTH(src_width) |
796*4882a593Smuzhiyun ATC_DST_WIDTH(dst_width);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun for (offset = 0; offset < len; offset += xfer_count << src_width) {
799*4882a593Smuzhiyun xfer_count = min_t(size_t, (len - offset) >> src_width,
800*4882a593Smuzhiyun ATC_BTSIZE_MAX);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun desc = atc_desc_get(atchan);
803*4882a593Smuzhiyun if (!desc)
804*4882a593Smuzhiyun goto err_desc_get;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun desc->lli.saddr = src + offset;
807*4882a593Smuzhiyun desc->lli.daddr = dest + offset;
808*4882a593Smuzhiyun desc->lli.ctrla = ctrla | xfer_count;
809*4882a593Smuzhiyun desc->lli.ctrlb = ctrlb;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun desc->txd.cookie = 0;
812*4882a593Smuzhiyun desc->len = xfer_count << src_width;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun atc_desc_chain(&first, &prev, desc);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun /* First descriptor of the chain embedds additional information */
818*4882a593Smuzhiyun first->txd.cookie = -EBUSY;
819*4882a593Smuzhiyun first->total_len = len;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* set end-of-link to the last link descriptor of list*/
822*4882a593Smuzhiyun set_desc_eol(desc);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun first->txd.flags = flags; /* client is in control of this ack */
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun return &first->txd;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun err_desc_get:
829*4882a593Smuzhiyun atc_desc_put(atchan, first);
830*4882a593Smuzhiyun return NULL;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
atc_create_memset_desc(struct dma_chan * chan,dma_addr_t psrc,dma_addr_t pdst,size_t len)833*4882a593Smuzhiyun static struct at_desc *atc_create_memset_desc(struct dma_chan *chan,
834*4882a593Smuzhiyun dma_addr_t psrc,
835*4882a593Smuzhiyun dma_addr_t pdst,
836*4882a593Smuzhiyun size_t len)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
839*4882a593Smuzhiyun struct at_desc *desc;
840*4882a593Smuzhiyun size_t xfer_count;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun u32 ctrla = ATC_SRC_WIDTH(2) | ATC_DST_WIDTH(2);
843*4882a593Smuzhiyun u32 ctrlb = ATC_DEFAULT_CTRLB | ATC_IEN |
844*4882a593Smuzhiyun ATC_SRC_ADDR_MODE_FIXED |
845*4882a593Smuzhiyun ATC_DST_ADDR_MODE_INCR |
846*4882a593Smuzhiyun ATC_FC_MEM2MEM;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun xfer_count = len >> 2;
849*4882a593Smuzhiyun if (xfer_count > ATC_BTSIZE_MAX) {
850*4882a593Smuzhiyun dev_err(chan2dev(chan), "%s: buffer is too big\n",
851*4882a593Smuzhiyun __func__);
852*4882a593Smuzhiyun return NULL;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun desc = atc_desc_get(atchan);
856*4882a593Smuzhiyun if (!desc) {
857*4882a593Smuzhiyun dev_err(chan2dev(chan), "%s: can't get a descriptor\n",
858*4882a593Smuzhiyun __func__);
859*4882a593Smuzhiyun return NULL;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun desc->lli.saddr = psrc;
863*4882a593Smuzhiyun desc->lli.daddr = pdst;
864*4882a593Smuzhiyun desc->lli.ctrla = ctrla | xfer_count;
865*4882a593Smuzhiyun desc->lli.ctrlb = ctrlb;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun desc->txd.cookie = 0;
868*4882a593Smuzhiyun desc->len = len;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun return desc;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /**
874*4882a593Smuzhiyun * atc_prep_dma_memset - prepare a memcpy operation
875*4882a593Smuzhiyun * @chan: the channel to prepare operation on
876*4882a593Smuzhiyun * @dest: operation virtual destination address
877*4882a593Smuzhiyun * @value: value to set memory buffer to
878*4882a593Smuzhiyun * @len: operation length
879*4882a593Smuzhiyun * @flags: tx descriptor status flags
880*4882a593Smuzhiyun */
881*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
atc_prep_dma_memset(struct dma_chan * chan,dma_addr_t dest,int value,size_t len,unsigned long flags)882*4882a593Smuzhiyun atc_prep_dma_memset(struct dma_chan *chan, dma_addr_t dest, int value,
883*4882a593Smuzhiyun size_t len, unsigned long flags)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(chan->device);
886*4882a593Smuzhiyun struct at_desc *desc;
887*4882a593Smuzhiyun void __iomem *vaddr;
888*4882a593Smuzhiyun dma_addr_t paddr;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "%s: d%pad v0x%x l0x%zx f0x%lx\n", __func__,
891*4882a593Smuzhiyun &dest, value, len, flags);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun if (unlikely(!len)) {
894*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
895*4882a593Smuzhiyun return NULL;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun if (!is_dma_fill_aligned(chan->device, dest, 0, len)) {
899*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "%s: buffer is not aligned\n",
900*4882a593Smuzhiyun __func__);
901*4882a593Smuzhiyun return NULL;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun vaddr = dma_pool_alloc(atdma->memset_pool, GFP_NOWAIT, &paddr);
905*4882a593Smuzhiyun if (!vaddr) {
906*4882a593Smuzhiyun dev_err(chan2dev(chan), "%s: couldn't allocate buffer\n",
907*4882a593Smuzhiyun __func__);
908*4882a593Smuzhiyun return NULL;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun *(u32*)vaddr = value;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun desc = atc_create_memset_desc(chan, paddr, dest, len);
913*4882a593Smuzhiyun if (!desc) {
914*4882a593Smuzhiyun dev_err(chan2dev(chan), "%s: couldn't get a descriptor\n",
915*4882a593Smuzhiyun __func__);
916*4882a593Smuzhiyun goto err_free_buffer;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun desc->memset_paddr = paddr;
920*4882a593Smuzhiyun desc->memset_vaddr = vaddr;
921*4882a593Smuzhiyun desc->memset_buffer = true;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun desc->txd.cookie = -EBUSY;
924*4882a593Smuzhiyun desc->total_len = len;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* set end-of-link on the descriptor */
927*4882a593Smuzhiyun set_desc_eol(desc);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun desc->txd.flags = flags;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun return &desc->txd;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun err_free_buffer:
934*4882a593Smuzhiyun dma_pool_free(atdma->memset_pool, vaddr, paddr);
935*4882a593Smuzhiyun return NULL;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
atc_prep_dma_memset_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,int value,unsigned long flags)939*4882a593Smuzhiyun atc_prep_dma_memset_sg(struct dma_chan *chan,
940*4882a593Smuzhiyun struct scatterlist *sgl,
941*4882a593Smuzhiyun unsigned int sg_len, int value,
942*4882a593Smuzhiyun unsigned long flags)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
945*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(chan->device);
946*4882a593Smuzhiyun struct at_desc *desc = NULL, *first = NULL, *prev = NULL;
947*4882a593Smuzhiyun struct scatterlist *sg;
948*4882a593Smuzhiyun void __iomem *vaddr;
949*4882a593Smuzhiyun dma_addr_t paddr;
950*4882a593Smuzhiyun size_t total_len = 0;
951*4882a593Smuzhiyun int i;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "%s: v0x%x l0x%zx f0x%lx\n", __func__,
954*4882a593Smuzhiyun value, sg_len, flags);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if (unlikely(!sgl || !sg_len)) {
957*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "%s: scatterlist is empty!\n",
958*4882a593Smuzhiyun __func__);
959*4882a593Smuzhiyun return NULL;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun vaddr = dma_pool_alloc(atdma->memset_pool, GFP_NOWAIT, &paddr);
963*4882a593Smuzhiyun if (!vaddr) {
964*4882a593Smuzhiyun dev_err(chan2dev(chan), "%s: couldn't allocate buffer\n",
965*4882a593Smuzhiyun __func__);
966*4882a593Smuzhiyun return NULL;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun *(u32*)vaddr = value;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
971*4882a593Smuzhiyun dma_addr_t dest = sg_dma_address(sg);
972*4882a593Smuzhiyun size_t len = sg_dma_len(sg);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "%s: d%pad, l0x%zx\n",
975*4882a593Smuzhiyun __func__, &dest, len);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun if (!is_dma_fill_aligned(chan->device, dest, 0, len)) {
978*4882a593Smuzhiyun dev_err(chan2dev(chan), "%s: buffer is not aligned\n",
979*4882a593Smuzhiyun __func__);
980*4882a593Smuzhiyun goto err_put_desc;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun desc = atc_create_memset_desc(chan, paddr, dest, len);
984*4882a593Smuzhiyun if (!desc)
985*4882a593Smuzhiyun goto err_put_desc;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun atc_desc_chain(&first, &prev, desc);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun total_len += len;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /*
993*4882a593Smuzhiyun * Only set the buffer pointers on the last descriptor to
994*4882a593Smuzhiyun * avoid free'ing while we have our transfer still going
995*4882a593Smuzhiyun */
996*4882a593Smuzhiyun desc->memset_paddr = paddr;
997*4882a593Smuzhiyun desc->memset_vaddr = vaddr;
998*4882a593Smuzhiyun desc->memset_buffer = true;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun first->txd.cookie = -EBUSY;
1001*4882a593Smuzhiyun first->total_len = total_len;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* set end-of-link on the descriptor */
1004*4882a593Smuzhiyun set_desc_eol(desc);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun first->txd.flags = flags;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun return &first->txd;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun err_put_desc:
1011*4882a593Smuzhiyun atc_desc_put(atchan, first);
1012*4882a593Smuzhiyun return NULL;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /**
1016*4882a593Smuzhiyun * atc_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
1017*4882a593Smuzhiyun * @chan: DMA channel
1018*4882a593Smuzhiyun * @sgl: scatterlist to transfer to/from
1019*4882a593Smuzhiyun * @sg_len: number of entries in @scatterlist
1020*4882a593Smuzhiyun * @direction: DMA direction
1021*4882a593Smuzhiyun * @flags: tx descriptor status flags
1022*4882a593Smuzhiyun * @context: transaction context (ignored)
1023*4882a593Smuzhiyun */
1024*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
atc_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)1025*4882a593Smuzhiyun atc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
1026*4882a593Smuzhiyun unsigned int sg_len, enum dma_transfer_direction direction,
1027*4882a593Smuzhiyun unsigned long flags, void *context)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1030*4882a593Smuzhiyun struct at_dma_slave *atslave = chan->private;
1031*4882a593Smuzhiyun struct dma_slave_config *sconfig = &atchan->dma_sconfig;
1032*4882a593Smuzhiyun struct at_desc *first = NULL;
1033*4882a593Smuzhiyun struct at_desc *prev = NULL;
1034*4882a593Smuzhiyun u32 ctrla;
1035*4882a593Smuzhiyun u32 ctrlb;
1036*4882a593Smuzhiyun dma_addr_t reg;
1037*4882a593Smuzhiyun unsigned int reg_width;
1038*4882a593Smuzhiyun unsigned int mem_width;
1039*4882a593Smuzhiyun unsigned int i;
1040*4882a593Smuzhiyun struct scatterlist *sg;
1041*4882a593Smuzhiyun size_t total_len = 0;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "prep_slave_sg (%d): %s f0x%lx\n",
1044*4882a593Smuzhiyun sg_len,
1045*4882a593Smuzhiyun direction == DMA_MEM_TO_DEV ? "TO DEVICE" : "FROM DEVICE",
1046*4882a593Smuzhiyun flags);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (unlikely(!atslave || !sg_len)) {
1049*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "prep_slave_sg: sg length is zero!\n");
1050*4882a593Smuzhiyun return NULL;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun ctrla = ATC_SCSIZE(sconfig->src_maxburst)
1054*4882a593Smuzhiyun | ATC_DCSIZE(sconfig->dst_maxburst);
1055*4882a593Smuzhiyun ctrlb = ATC_IEN;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun switch (direction) {
1058*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
1059*4882a593Smuzhiyun reg_width = convert_buswidth(sconfig->dst_addr_width);
1060*4882a593Smuzhiyun ctrla |= ATC_DST_WIDTH(reg_width);
1061*4882a593Smuzhiyun ctrlb |= ATC_DST_ADDR_MODE_FIXED
1062*4882a593Smuzhiyun | ATC_SRC_ADDR_MODE_INCR
1063*4882a593Smuzhiyun | ATC_FC_MEM2PER
1064*4882a593Smuzhiyun | ATC_SIF(atchan->mem_if) | ATC_DIF(atchan->per_if);
1065*4882a593Smuzhiyun reg = sconfig->dst_addr;
1066*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
1067*4882a593Smuzhiyun struct at_desc *desc;
1068*4882a593Smuzhiyun u32 len;
1069*4882a593Smuzhiyun u32 mem;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun desc = atc_desc_get(atchan);
1072*4882a593Smuzhiyun if (!desc)
1073*4882a593Smuzhiyun goto err_desc_get;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun mem = sg_dma_address(sg);
1076*4882a593Smuzhiyun len = sg_dma_len(sg);
1077*4882a593Smuzhiyun if (unlikely(!len)) {
1078*4882a593Smuzhiyun dev_dbg(chan2dev(chan),
1079*4882a593Smuzhiyun "prep_slave_sg: sg(%d) data length is zero\n", i);
1080*4882a593Smuzhiyun goto err;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun mem_width = 2;
1083*4882a593Smuzhiyun if (unlikely(mem & 3 || len & 3))
1084*4882a593Smuzhiyun mem_width = 0;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun desc->lli.saddr = mem;
1087*4882a593Smuzhiyun desc->lli.daddr = reg;
1088*4882a593Smuzhiyun desc->lli.ctrla = ctrla
1089*4882a593Smuzhiyun | ATC_SRC_WIDTH(mem_width)
1090*4882a593Smuzhiyun | len >> mem_width;
1091*4882a593Smuzhiyun desc->lli.ctrlb = ctrlb;
1092*4882a593Smuzhiyun desc->len = len;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun atc_desc_chain(&first, &prev, desc);
1095*4882a593Smuzhiyun total_len += len;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun break;
1098*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
1099*4882a593Smuzhiyun reg_width = convert_buswidth(sconfig->src_addr_width);
1100*4882a593Smuzhiyun ctrla |= ATC_SRC_WIDTH(reg_width);
1101*4882a593Smuzhiyun ctrlb |= ATC_DST_ADDR_MODE_INCR
1102*4882a593Smuzhiyun | ATC_SRC_ADDR_MODE_FIXED
1103*4882a593Smuzhiyun | ATC_FC_PER2MEM
1104*4882a593Smuzhiyun | ATC_SIF(atchan->per_if) | ATC_DIF(atchan->mem_if);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun reg = sconfig->src_addr;
1107*4882a593Smuzhiyun for_each_sg(sgl, sg, sg_len, i) {
1108*4882a593Smuzhiyun struct at_desc *desc;
1109*4882a593Smuzhiyun u32 len;
1110*4882a593Smuzhiyun u32 mem;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun desc = atc_desc_get(atchan);
1113*4882a593Smuzhiyun if (!desc)
1114*4882a593Smuzhiyun goto err_desc_get;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun mem = sg_dma_address(sg);
1117*4882a593Smuzhiyun len = sg_dma_len(sg);
1118*4882a593Smuzhiyun if (unlikely(!len)) {
1119*4882a593Smuzhiyun dev_dbg(chan2dev(chan),
1120*4882a593Smuzhiyun "prep_slave_sg: sg(%d) data length is zero\n", i);
1121*4882a593Smuzhiyun goto err;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun mem_width = 2;
1124*4882a593Smuzhiyun if (unlikely(mem & 3 || len & 3))
1125*4882a593Smuzhiyun mem_width = 0;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun desc->lli.saddr = reg;
1128*4882a593Smuzhiyun desc->lli.daddr = mem;
1129*4882a593Smuzhiyun desc->lli.ctrla = ctrla
1130*4882a593Smuzhiyun | ATC_DST_WIDTH(mem_width)
1131*4882a593Smuzhiyun | len >> reg_width;
1132*4882a593Smuzhiyun desc->lli.ctrlb = ctrlb;
1133*4882a593Smuzhiyun desc->len = len;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun atc_desc_chain(&first, &prev, desc);
1136*4882a593Smuzhiyun total_len += len;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun break;
1139*4882a593Smuzhiyun default:
1140*4882a593Smuzhiyun return NULL;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* set end-of-link to the last link descriptor of list*/
1144*4882a593Smuzhiyun set_desc_eol(prev);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* First descriptor of the chain embedds additional information */
1147*4882a593Smuzhiyun first->txd.cookie = -EBUSY;
1148*4882a593Smuzhiyun first->total_len = total_len;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun /* first link descriptor of list is responsible of flags */
1151*4882a593Smuzhiyun first->txd.flags = flags; /* client is in control of this ack */
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun return &first->txd;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun err_desc_get:
1156*4882a593Smuzhiyun dev_err(chan2dev(chan), "not enough descriptors available\n");
1157*4882a593Smuzhiyun err:
1158*4882a593Smuzhiyun atc_desc_put(atchan, first);
1159*4882a593Smuzhiyun return NULL;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /*
1163*4882a593Smuzhiyun * atc_dma_cyclic_check_values
1164*4882a593Smuzhiyun * Check for too big/unaligned periods and unaligned DMA buffer
1165*4882a593Smuzhiyun */
1166*4882a593Smuzhiyun static int
atc_dma_cyclic_check_values(unsigned int reg_width,dma_addr_t buf_addr,size_t period_len)1167*4882a593Smuzhiyun atc_dma_cyclic_check_values(unsigned int reg_width, dma_addr_t buf_addr,
1168*4882a593Smuzhiyun size_t period_len)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun if (period_len > (ATC_BTSIZE_MAX << reg_width))
1171*4882a593Smuzhiyun goto err_out;
1172*4882a593Smuzhiyun if (unlikely(period_len & ((1 << reg_width) - 1)))
1173*4882a593Smuzhiyun goto err_out;
1174*4882a593Smuzhiyun if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1175*4882a593Smuzhiyun goto err_out;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun return 0;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun err_out:
1180*4882a593Smuzhiyun return -EINVAL;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /*
1184*4882a593Smuzhiyun * atc_dma_cyclic_fill_desc - Fill one period descriptor
1185*4882a593Smuzhiyun */
1186*4882a593Smuzhiyun static int
atc_dma_cyclic_fill_desc(struct dma_chan * chan,struct at_desc * desc,unsigned int period_index,dma_addr_t buf_addr,unsigned int reg_width,size_t period_len,enum dma_transfer_direction direction)1187*4882a593Smuzhiyun atc_dma_cyclic_fill_desc(struct dma_chan *chan, struct at_desc *desc,
1188*4882a593Smuzhiyun unsigned int period_index, dma_addr_t buf_addr,
1189*4882a593Smuzhiyun unsigned int reg_width, size_t period_len,
1190*4882a593Smuzhiyun enum dma_transfer_direction direction)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1193*4882a593Smuzhiyun struct dma_slave_config *sconfig = &atchan->dma_sconfig;
1194*4882a593Smuzhiyun u32 ctrla;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /* prepare common CRTLA value */
1197*4882a593Smuzhiyun ctrla = ATC_SCSIZE(sconfig->src_maxburst)
1198*4882a593Smuzhiyun | ATC_DCSIZE(sconfig->dst_maxburst)
1199*4882a593Smuzhiyun | ATC_DST_WIDTH(reg_width)
1200*4882a593Smuzhiyun | ATC_SRC_WIDTH(reg_width)
1201*4882a593Smuzhiyun | period_len >> reg_width;
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun switch (direction) {
1204*4882a593Smuzhiyun case DMA_MEM_TO_DEV:
1205*4882a593Smuzhiyun desc->lli.saddr = buf_addr + (period_len * period_index);
1206*4882a593Smuzhiyun desc->lli.daddr = sconfig->dst_addr;
1207*4882a593Smuzhiyun desc->lli.ctrla = ctrla;
1208*4882a593Smuzhiyun desc->lli.ctrlb = ATC_DST_ADDR_MODE_FIXED
1209*4882a593Smuzhiyun | ATC_SRC_ADDR_MODE_INCR
1210*4882a593Smuzhiyun | ATC_FC_MEM2PER
1211*4882a593Smuzhiyun | ATC_SIF(atchan->mem_if)
1212*4882a593Smuzhiyun | ATC_DIF(atchan->per_if);
1213*4882a593Smuzhiyun desc->len = period_len;
1214*4882a593Smuzhiyun break;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun case DMA_DEV_TO_MEM:
1217*4882a593Smuzhiyun desc->lli.saddr = sconfig->src_addr;
1218*4882a593Smuzhiyun desc->lli.daddr = buf_addr + (period_len * period_index);
1219*4882a593Smuzhiyun desc->lli.ctrla = ctrla;
1220*4882a593Smuzhiyun desc->lli.ctrlb = ATC_DST_ADDR_MODE_INCR
1221*4882a593Smuzhiyun | ATC_SRC_ADDR_MODE_FIXED
1222*4882a593Smuzhiyun | ATC_FC_PER2MEM
1223*4882a593Smuzhiyun | ATC_SIF(atchan->per_if)
1224*4882a593Smuzhiyun | ATC_DIF(atchan->mem_if);
1225*4882a593Smuzhiyun desc->len = period_len;
1226*4882a593Smuzhiyun break;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun default:
1229*4882a593Smuzhiyun return -EINVAL;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun return 0;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /**
1236*4882a593Smuzhiyun * atc_prep_dma_cyclic - prepare the cyclic DMA transfer
1237*4882a593Smuzhiyun * @chan: the DMA channel to prepare
1238*4882a593Smuzhiyun * @buf_addr: physical DMA address where the buffer starts
1239*4882a593Smuzhiyun * @buf_len: total number of bytes for the entire buffer
1240*4882a593Smuzhiyun * @period_len: number of bytes for each period
1241*4882a593Smuzhiyun * @direction: transfer direction, to or from device
1242*4882a593Smuzhiyun * @flags: tx descriptor status flags
1243*4882a593Smuzhiyun */
1244*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
atc_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)1245*4882a593Smuzhiyun atc_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
1246*4882a593Smuzhiyun size_t period_len, enum dma_transfer_direction direction,
1247*4882a593Smuzhiyun unsigned long flags)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1250*4882a593Smuzhiyun struct at_dma_slave *atslave = chan->private;
1251*4882a593Smuzhiyun struct dma_slave_config *sconfig = &atchan->dma_sconfig;
1252*4882a593Smuzhiyun struct at_desc *first = NULL;
1253*4882a593Smuzhiyun struct at_desc *prev = NULL;
1254*4882a593Smuzhiyun unsigned long was_cyclic;
1255*4882a593Smuzhiyun unsigned int reg_width;
1256*4882a593Smuzhiyun unsigned int periods = buf_len / period_len;
1257*4882a593Smuzhiyun unsigned int i;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "prep_dma_cyclic: %s buf@%pad - %d (%d/%d)\n",
1260*4882a593Smuzhiyun direction == DMA_MEM_TO_DEV ? "TO DEVICE" : "FROM DEVICE",
1261*4882a593Smuzhiyun &buf_addr,
1262*4882a593Smuzhiyun periods, buf_len, period_len);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun if (unlikely(!atslave || !buf_len || !period_len)) {
1265*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "prep_dma_cyclic: length is zero!\n");
1266*4882a593Smuzhiyun return NULL;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun was_cyclic = test_and_set_bit(ATC_IS_CYCLIC, &atchan->status);
1270*4882a593Smuzhiyun if (was_cyclic) {
1271*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "prep_dma_cyclic: channel in use!\n");
1272*4882a593Smuzhiyun return NULL;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun if (unlikely(!is_slave_direction(direction)))
1276*4882a593Smuzhiyun goto err_out;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun if (direction == DMA_MEM_TO_DEV)
1279*4882a593Smuzhiyun reg_width = convert_buswidth(sconfig->dst_addr_width);
1280*4882a593Smuzhiyun else
1281*4882a593Smuzhiyun reg_width = convert_buswidth(sconfig->src_addr_width);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun /* Check for too big/unaligned periods and unaligned DMA buffer */
1284*4882a593Smuzhiyun if (atc_dma_cyclic_check_values(reg_width, buf_addr, period_len))
1285*4882a593Smuzhiyun goto err_out;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /* build cyclic linked list */
1288*4882a593Smuzhiyun for (i = 0; i < periods; i++) {
1289*4882a593Smuzhiyun struct at_desc *desc;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun desc = atc_desc_get(atchan);
1292*4882a593Smuzhiyun if (!desc)
1293*4882a593Smuzhiyun goto err_desc_get;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun if (atc_dma_cyclic_fill_desc(chan, desc, i, buf_addr,
1296*4882a593Smuzhiyun reg_width, period_len, direction))
1297*4882a593Smuzhiyun goto err_desc_get;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun atc_desc_chain(&first, &prev, desc);
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun /* lets make a cyclic list */
1303*4882a593Smuzhiyun prev->lli.dscr = first->txd.phys;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /* First descriptor of the chain embedds additional information */
1306*4882a593Smuzhiyun first->txd.cookie = -EBUSY;
1307*4882a593Smuzhiyun first->total_len = buf_len;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun return &first->txd;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun err_desc_get:
1312*4882a593Smuzhiyun dev_err(chan2dev(chan), "not enough descriptors available\n");
1313*4882a593Smuzhiyun atc_desc_put(atchan, first);
1314*4882a593Smuzhiyun err_out:
1315*4882a593Smuzhiyun clear_bit(ATC_IS_CYCLIC, &atchan->status);
1316*4882a593Smuzhiyun return NULL;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
atc_config(struct dma_chan * chan,struct dma_slave_config * sconfig)1319*4882a593Smuzhiyun static int atc_config(struct dma_chan *chan,
1320*4882a593Smuzhiyun struct dma_slave_config *sconfig)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "%s\n", __func__);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /* Check if it is chan is configured for slave transfers */
1327*4882a593Smuzhiyun if (!chan->private)
1328*4882a593Smuzhiyun return -EINVAL;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun memcpy(&atchan->dma_sconfig, sconfig, sizeof(*sconfig));
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun convert_burst(&atchan->dma_sconfig.src_maxburst);
1333*4882a593Smuzhiyun convert_burst(&atchan->dma_sconfig.dst_maxburst);
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun return 0;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
atc_pause(struct dma_chan * chan)1338*4882a593Smuzhiyun static int atc_pause(struct dma_chan *chan)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1341*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(chan->device);
1342*4882a593Smuzhiyun int chan_id = atchan->chan_common.chan_id;
1343*4882a593Smuzhiyun unsigned long flags;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "%s\n", __func__);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun dma_writel(atdma, CHER, AT_DMA_SUSP(chan_id));
1350*4882a593Smuzhiyun set_bit(ATC_IS_PAUSED, &atchan->status);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun return 0;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun
atc_resume(struct dma_chan * chan)1357*4882a593Smuzhiyun static int atc_resume(struct dma_chan *chan)
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1360*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(chan->device);
1361*4882a593Smuzhiyun int chan_id = atchan->chan_common.chan_id;
1362*4882a593Smuzhiyun unsigned long flags;
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "%s\n", __func__);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun if (!atc_chan_is_paused(atchan))
1367*4882a593Smuzhiyun return 0;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun dma_writel(atdma, CHDR, AT_DMA_RES(chan_id));
1372*4882a593Smuzhiyun clear_bit(ATC_IS_PAUSED, &atchan->status);
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun return 0;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun
atc_terminate_all(struct dma_chan * chan)1379*4882a593Smuzhiyun static int atc_terminate_all(struct dma_chan *chan)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1382*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(chan->device);
1383*4882a593Smuzhiyun int chan_id = atchan->chan_common.chan_id;
1384*4882a593Smuzhiyun unsigned long flags;
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "%s\n", __func__);
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /*
1389*4882a593Smuzhiyun * This is only called when something went wrong elsewhere, so
1390*4882a593Smuzhiyun * we don't really care about the data. Just disable the
1391*4882a593Smuzhiyun * channel. We still have to poll the channel enable bit due
1392*4882a593Smuzhiyun * to AHB/HSB limitations.
1393*4882a593Smuzhiyun */
1394*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /* disabling channel: must also remove suspend state */
1397*4882a593Smuzhiyun dma_writel(atdma, CHDR, AT_DMA_RES(chan_id) | atchan->mask);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /* confirm that this channel is disabled */
1400*4882a593Smuzhiyun while (dma_readl(atdma, CHSR) & atchan->mask)
1401*4882a593Smuzhiyun cpu_relax();
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun /* active_list entries will end up before queued entries */
1404*4882a593Smuzhiyun list_splice_tail_init(&atchan->queue, &atchan->free_list);
1405*4882a593Smuzhiyun list_splice_tail_init(&atchan->active_list, &atchan->free_list);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun clear_bit(ATC_IS_PAUSED, &atchan->status);
1408*4882a593Smuzhiyun /* if channel dedicated to cyclic operations, free it */
1409*4882a593Smuzhiyun clear_bit(ATC_IS_CYCLIC, &atchan->status);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun return 0;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun /**
1417*4882a593Smuzhiyun * atc_tx_status - poll for transaction completion
1418*4882a593Smuzhiyun * @chan: DMA channel
1419*4882a593Smuzhiyun * @cookie: transaction identifier to check status of
1420*4882a593Smuzhiyun * @txstate: if not %NULL updated with transaction state
1421*4882a593Smuzhiyun *
1422*4882a593Smuzhiyun * If @txstate is passed in, upon return it reflect the driver
1423*4882a593Smuzhiyun * internal state and can be used with dma_async_is_complete() to check
1424*4882a593Smuzhiyun * the status of multiple cookies without re-checking hardware state.
1425*4882a593Smuzhiyun */
1426*4882a593Smuzhiyun static enum dma_status
atc_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)1427*4882a593Smuzhiyun atc_tx_status(struct dma_chan *chan,
1428*4882a593Smuzhiyun dma_cookie_t cookie,
1429*4882a593Smuzhiyun struct dma_tx_state *txstate)
1430*4882a593Smuzhiyun {
1431*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1432*4882a593Smuzhiyun unsigned long flags;
1433*4882a593Smuzhiyun enum dma_status ret;
1434*4882a593Smuzhiyun int bytes = 0;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun ret = dma_cookie_status(chan, cookie, txstate);
1437*4882a593Smuzhiyun if (ret == DMA_COMPLETE)
1438*4882a593Smuzhiyun return ret;
1439*4882a593Smuzhiyun /*
1440*4882a593Smuzhiyun * There's no point calculating the residue if there's
1441*4882a593Smuzhiyun * no txstate to store the value.
1442*4882a593Smuzhiyun */
1443*4882a593Smuzhiyun if (!txstate)
1444*4882a593Smuzhiyun return DMA_ERROR;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /* Get number of bytes left in the active transactions */
1449*4882a593Smuzhiyun bytes = atc_get_bytes_left(chan, cookie);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun if (unlikely(bytes < 0)) {
1454*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "get residual bytes error\n");
1455*4882a593Smuzhiyun return DMA_ERROR;
1456*4882a593Smuzhiyun } else {
1457*4882a593Smuzhiyun dma_set_residue(txstate, bytes);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "tx_status %d: cookie = %d residue = %d\n",
1461*4882a593Smuzhiyun ret, cookie, bytes);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun return ret;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun /**
1467*4882a593Smuzhiyun * atc_issue_pending - takes the first transaction descriptor in the pending
1468*4882a593Smuzhiyun * queue and starts the transfer.
1469*4882a593Smuzhiyun * @chan: target DMA channel
1470*4882a593Smuzhiyun */
atc_issue_pending(struct dma_chan * chan)1471*4882a593Smuzhiyun static void atc_issue_pending(struct dma_chan *chan)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1474*4882a593Smuzhiyun struct at_desc *desc;
1475*4882a593Smuzhiyun unsigned long flags;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "issue_pending\n");
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun spin_lock_irqsave(&atchan->lock, flags);
1480*4882a593Smuzhiyun if (atc_chan_is_enabled(atchan) || list_empty(&atchan->queue))
1481*4882a593Smuzhiyun return spin_unlock_irqrestore(&atchan->lock, flags);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun desc = atc_first_queued(atchan);
1484*4882a593Smuzhiyun list_move_tail(&desc->desc_node, &atchan->active_list);
1485*4882a593Smuzhiyun atc_dostart(atchan, desc);
1486*4882a593Smuzhiyun spin_unlock_irqrestore(&atchan->lock, flags);
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /**
1490*4882a593Smuzhiyun * atc_alloc_chan_resources - allocate resources for DMA channel
1491*4882a593Smuzhiyun * @chan: allocate descriptor resources for this channel
1492*4882a593Smuzhiyun *
1493*4882a593Smuzhiyun * return - the number of allocated descriptors
1494*4882a593Smuzhiyun */
atc_alloc_chan_resources(struct dma_chan * chan)1495*4882a593Smuzhiyun static int atc_alloc_chan_resources(struct dma_chan *chan)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1498*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(chan->device);
1499*4882a593Smuzhiyun struct at_desc *desc;
1500*4882a593Smuzhiyun struct at_dma_slave *atslave;
1501*4882a593Smuzhiyun int i;
1502*4882a593Smuzhiyun u32 cfg;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "alloc_chan_resources\n");
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun /* ASSERT: channel is idle */
1507*4882a593Smuzhiyun if (atc_chan_is_enabled(atchan)) {
1508*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "DMA channel not idle ?\n");
1509*4882a593Smuzhiyun return -EIO;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun if (!list_empty(&atchan->free_list)) {
1513*4882a593Smuzhiyun dev_dbg(chan2dev(chan), "can't allocate channel resources (channel not freed from a previous use)\n");
1514*4882a593Smuzhiyun return -EIO;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun cfg = ATC_DEFAULT_CFG;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun atslave = chan->private;
1520*4882a593Smuzhiyun if (atslave) {
1521*4882a593Smuzhiyun /*
1522*4882a593Smuzhiyun * We need controller-specific data to set up slave
1523*4882a593Smuzhiyun * transfers.
1524*4882a593Smuzhiyun */
1525*4882a593Smuzhiyun BUG_ON(!atslave->dma_dev || atslave->dma_dev != atdma->dma_common.dev);
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /* if cfg configuration specified take it instead of default */
1528*4882a593Smuzhiyun if (atslave->cfg)
1529*4882a593Smuzhiyun cfg = atslave->cfg;
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun /* Allocate initial pool of descriptors */
1533*4882a593Smuzhiyun for (i = 0; i < init_nr_desc_per_channel; i++) {
1534*4882a593Smuzhiyun desc = atc_alloc_descriptor(chan, GFP_KERNEL);
1535*4882a593Smuzhiyun if (!desc) {
1536*4882a593Smuzhiyun dev_err(atdma->dma_common.dev,
1537*4882a593Smuzhiyun "Only %d initial descriptors\n", i);
1538*4882a593Smuzhiyun break;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun list_add_tail(&desc->desc_node, &atchan->free_list);
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun dma_cookie_init(chan);
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun /* channel parameters */
1546*4882a593Smuzhiyun channel_writel(atchan, CFG, cfg);
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun dev_dbg(chan2dev(chan),
1549*4882a593Smuzhiyun "alloc_chan_resources: allocated %d descriptors\n", i);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun return i;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /**
1555*4882a593Smuzhiyun * atc_free_chan_resources - free all channel resources
1556*4882a593Smuzhiyun * @chan: DMA channel
1557*4882a593Smuzhiyun */
atc_free_chan_resources(struct dma_chan * chan)1558*4882a593Smuzhiyun static void atc_free_chan_resources(struct dma_chan *chan)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1561*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(chan->device);
1562*4882a593Smuzhiyun struct at_desc *desc, *_desc;
1563*4882a593Smuzhiyun LIST_HEAD(list);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun /* ASSERT: channel is idle */
1566*4882a593Smuzhiyun BUG_ON(!list_empty(&atchan->active_list));
1567*4882a593Smuzhiyun BUG_ON(!list_empty(&atchan->queue));
1568*4882a593Smuzhiyun BUG_ON(atc_chan_is_enabled(atchan));
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, &atchan->free_list, desc_node) {
1571*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1572*4882a593Smuzhiyun list_del(&desc->desc_node);
1573*4882a593Smuzhiyun /* free link descriptor */
1574*4882a593Smuzhiyun dma_pool_free(atdma->dma_desc_pool, desc, desc->txd.phys);
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun list_splice_init(&atchan->free_list, &list);
1577*4882a593Smuzhiyun atchan->status = 0;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun /*
1580*4882a593Smuzhiyun * Free atslave allocated in at_dma_xlate()
1581*4882a593Smuzhiyun */
1582*4882a593Smuzhiyun kfree(chan->private);
1583*4882a593Smuzhiyun chan->private = NULL;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun dev_vdbg(chan2dev(chan), "free_chan_resources: done\n");
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun #ifdef CONFIG_OF
at_dma_filter(struct dma_chan * chan,void * slave)1589*4882a593Smuzhiyun static bool at_dma_filter(struct dma_chan *chan, void *slave)
1590*4882a593Smuzhiyun {
1591*4882a593Smuzhiyun struct at_dma_slave *atslave = slave;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun if (atslave->dma_dev == chan->device->dev) {
1594*4882a593Smuzhiyun chan->private = atslave;
1595*4882a593Smuzhiyun return true;
1596*4882a593Smuzhiyun } else {
1597*4882a593Smuzhiyun return false;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
at_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * of_dma)1601*4882a593Smuzhiyun static struct dma_chan *at_dma_xlate(struct of_phandle_args *dma_spec,
1602*4882a593Smuzhiyun struct of_dma *of_dma)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun struct dma_chan *chan;
1605*4882a593Smuzhiyun struct at_dma_chan *atchan;
1606*4882a593Smuzhiyun struct at_dma_slave *atslave;
1607*4882a593Smuzhiyun dma_cap_mask_t mask;
1608*4882a593Smuzhiyun unsigned int per_id;
1609*4882a593Smuzhiyun struct platform_device *dmac_pdev;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun if (dma_spec->args_count != 2)
1612*4882a593Smuzhiyun return NULL;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun dmac_pdev = of_find_device_by_node(dma_spec->np);
1615*4882a593Smuzhiyun if (!dmac_pdev)
1616*4882a593Smuzhiyun return NULL;
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun dma_cap_zero(mask);
1619*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, mask);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun atslave = kmalloc(sizeof(*atslave), GFP_KERNEL);
1622*4882a593Smuzhiyun if (!atslave) {
1623*4882a593Smuzhiyun put_device(&dmac_pdev->dev);
1624*4882a593Smuzhiyun return NULL;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun atslave->cfg = ATC_DST_H2SEL_HW | ATC_SRC_H2SEL_HW;
1628*4882a593Smuzhiyun /*
1629*4882a593Smuzhiyun * We can fill both SRC_PER and DST_PER, one of these fields will be
1630*4882a593Smuzhiyun * ignored depending on DMA transfer direction.
1631*4882a593Smuzhiyun */
1632*4882a593Smuzhiyun per_id = dma_spec->args[1] & AT91_DMA_CFG_PER_ID_MASK;
1633*4882a593Smuzhiyun atslave->cfg |= ATC_DST_PER_MSB(per_id) | ATC_DST_PER(per_id)
1634*4882a593Smuzhiyun | ATC_SRC_PER_MSB(per_id) | ATC_SRC_PER(per_id);
1635*4882a593Smuzhiyun /*
1636*4882a593Smuzhiyun * We have to translate the value we get from the device tree since
1637*4882a593Smuzhiyun * the half FIFO configuration value had to be 0 to keep backward
1638*4882a593Smuzhiyun * compatibility.
1639*4882a593Smuzhiyun */
1640*4882a593Smuzhiyun switch (dma_spec->args[1] & AT91_DMA_CFG_FIFOCFG_MASK) {
1641*4882a593Smuzhiyun case AT91_DMA_CFG_FIFOCFG_ALAP:
1642*4882a593Smuzhiyun atslave->cfg |= ATC_FIFOCFG_LARGESTBURST;
1643*4882a593Smuzhiyun break;
1644*4882a593Smuzhiyun case AT91_DMA_CFG_FIFOCFG_ASAP:
1645*4882a593Smuzhiyun atslave->cfg |= ATC_FIFOCFG_ENOUGHSPACE;
1646*4882a593Smuzhiyun break;
1647*4882a593Smuzhiyun case AT91_DMA_CFG_FIFOCFG_HALF:
1648*4882a593Smuzhiyun default:
1649*4882a593Smuzhiyun atslave->cfg |= ATC_FIFOCFG_HALFFIFO;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun atslave->dma_dev = &dmac_pdev->dev;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun chan = dma_request_channel(mask, at_dma_filter, atslave);
1654*4882a593Smuzhiyun if (!chan) {
1655*4882a593Smuzhiyun put_device(&dmac_pdev->dev);
1656*4882a593Smuzhiyun kfree(atslave);
1657*4882a593Smuzhiyun return NULL;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun atchan = to_at_dma_chan(chan);
1661*4882a593Smuzhiyun atchan->per_if = dma_spec->args[0] & 0xff;
1662*4882a593Smuzhiyun atchan->mem_if = (dma_spec->args[0] >> 16) & 0xff;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun return chan;
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun #else
at_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * of_dma)1667*4882a593Smuzhiyun static struct dma_chan *at_dma_xlate(struct of_phandle_args *dma_spec,
1668*4882a593Smuzhiyun struct of_dma *of_dma)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun return NULL;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun #endif
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun /*-- Module Management -----------------------------------------------*/
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun /* cap_mask is a multi-u32 bitfield, fill it with proper C code. */
1677*4882a593Smuzhiyun static struct at_dma_platform_data at91sam9rl_config = {
1678*4882a593Smuzhiyun .nr_channels = 2,
1679*4882a593Smuzhiyun };
1680*4882a593Smuzhiyun static struct at_dma_platform_data at91sam9g45_config = {
1681*4882a593Smuzhiyun .nr_channels = 8,
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun #if defined(CONFIG_OF)
1685*4882a593Smuzhiyun static const struct of_device_id atmel_dma_dt_ids[] = {
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun .compatible = "atmel,at91sam9rl-dma",
1688*4882a593Smuzhiyun .data = &at91sam9rl_config,
1689*4882a593Smuzhiyun }, {
1690*4882a593Smuzhiyun .compatible = "atmel,at91sam9g45-dma",
1691*4882a593Smuzhiyun .data = &at91sam9g45_config,
1692*4882a593Smuzhiyun }, {
1693*4882a593Smuzhiyun /* sentinel */
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun };
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, atmel_dma_dt_ids);
1698*4882a593Smuzhiyun #endif
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun static const struct platform_device_id atdma_devtypes[] = {
1701*4882a593Smuzhiyun {
1702*4882a593Smuzhiyun .name = "at91sam9rl_dma",
1703*4882a593Smuzhiyun .driver_data = (unsigned long) &at91sam9rl_config,
1704*4882a593Smuzhiyun }, {
1705*4882a593Smuzhiyun .name = "at91sam9g45_dma",
1706*4882a593Smuzhiyun .driver_data = (unsigned long) &at91sam9g45_config,
1707*4882a593Smuzhiyun }, {
1708*4882a593Smuzhiyun /* sentinel */
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun
at_dma_get_driver_data(struct platform_device * pdev)1712*4882a593Smuzhiyun static inline const struct at_dma_platform_data * __init at_dma_get_driver_data(
1713*4882a593Smuzhiyun struct platform_device *pdev)
1714*4882a593Smuzhiyun {
1715*4882a593Smuzhiyun if (pdev->dev.of_node) {
1716*4882a593Smuzhiyun const struct of_device_id *match;
1717*4882a593Smuzhiyun match = of_match_node(atmel_dma_dt_ids, pdev->dev.of_node);
1718*4882a593Smuzhiyun if (match == NULL)
1719*4882a593Smuzhiyun return NULL;
1720*4882a593Smuzhiyun return match->data;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun return (struct at_dma_platform_data *)
1723*4882a593Smuzhiyun platform_get_device_id(pdev)->driver_data;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun /**
1727*4882a593Smuzhiyun * at_dma_off - disable DMA controller
1728*4882a593Smuzhiyun * @atdma: the Atmel HDAMC device
1729*4882a593Smuzhiyun */
at_dma_off(struct at_dma * atdma)1730*4882a593Smuzhiyun static void at_dma_off(struct at_dma *atdma)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun dma_writel(atdma, EN, 0);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun /* disable all interrupts */
1735*4882a593Smuzhiyun dma_writel(atdma, EBCIDR, -1L);
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun /* confirm that all channels are disabled */
1738*4882a593Smuzhiyun while (dma_readl(atdma, CHSR) & atdma->all_chan_mask)
1739*4882a593Smuzhiyun cpu_relax();
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
at_dma_probe(struct platform_device * pdev)1742*4882a593Smuzhiyun static int __init at_dma_probe(struct platform_device *pdev)
1743*4882a593Smuzhiyun {
1744*4882a593Smuzhiyun struct resource *io;
1745*4882a593Smuzhiyun struct at_dma *atdma;
1746*4882a593Smuzhiyun size_t size;
1747*4882a593Smuzhiyun int irq;
1748*4882a593Smuzhiyun int err;
1749*4882a593Smuzhiyun int i;
1750*4882a593Smuzhiyun const struct at_dma_platform_data *plat_dat;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun /* setup platform data for each SoC */
1753*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, at91sam9rl_config.cap_mask);
1754*4882a593Smuzhiyun dma_cap_set(DMA_INTERLEAVE, at91sam9g45_config.cap_mask);
1755*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, at91sam9g45_config.cap_mask);
1756*4882a593Smuzhiyun dma_cap_set(DMA_MEMSET, at91sam9g45_config.cap_mask);
1757*4882a593Smuzhiyun dma_cap_set(DMA_MEMSET_SG, at91sam9g45_config.cap_mask);
1758*4882a593Smuzhiyun dma_cap_set(DMA_PRIVATE, at91sam9g45_config.cap_mask);
1759*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, at91sam9g45_config.cap_mask);
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun /* get DMA parameters from controller type */
1762*4882a593Smuzhiyun plat_dat = at_dma_get_driver_data(pdev);
1763*4882a593Smuzhiyun if (!plat_dat)
1764*4882a593Smuzhiyun return -ENODEV;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1767*4882a593Smuzhiyun if (!io)
1768*4882a593Smuzhiyun return -EINVAL;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1771*4882a593Smuzhiyun if (irq < 0)
1772*4882a593Smuzhiyun return irq;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun size = sizeof(struct at_dma);
1775*4882a593Smuzhiyun size += plat_dat->nr_channels * sizeof(struct at_dma_chan);
1776*4882a593Smuzhiyun atdma = kzalloc(size, GFP_KERNEL);
1777*4882a593Smuzhiyun if (!atdma)
1778*4882a593Smuzhiyun return -ENOMEM;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun /* discover transaction capabilities */
1781*4882a593Smuzhiyun atdma->dma_common.cap_mask = plat_dat->cap_mask;
1782*4882a593Smuzhiyun atdma->all_chan_mask = (1 << plat_dat->nr_channels) - 1;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun size = resource_size(io);
1785*4882a593Smuzhiyun if (!request_mem_region(io->start, size, pdev->dev.driver->name)) {
1786*4882a593Smuzhiyun err = -EBUSY;
1787*4882a593Smuzhiyun goto err_kfree;
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun atdma->regs = ioremap(io->start, size);
1791*4882a593Smuzhiyun if (!atdma->regs) {
1792*4882a593Smuzhiyun err = -ENOMEM;
1793*4882a593Smuzhiyun goto err_release_r;
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun atdma->clk = clk_get(&pdev->dev, "dma_clk");
1797*4882a593Smuzhiyun if (IS_ERR(atdma->clk)) {
1798*4882a593Smuzhiyun err = PTR_ERR(atdma->clk);
1799*4882a593Smuzhiyun goto err_clk;
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun err = clk_prepare_enable(atdma->clk);
1802*4882a593Smuzhiyun if (err)
1803*4882a593Smuzhiyun goto err_clk_prepare;
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* force dma off, just in case */
1806*4882a593Smuzhiyun at_dma_off(atdma);
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun err = request_irq(irq, at_dma_interrupt, 0, "at_hdmac", atdma);
1809*4882a593Smuzhiyun if (err)
1810*4882a593Smuzhiyun goto err_irq;
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun platform_set_drvdata(pdev, atdma);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun /* create a pool of consistent memory blocks for hardware descriptors */
1815*4882a593Smuzhiyun atdma->dma_desc_pool = dma_pool_create("at_hdmac_desc_pool",
1816*4882a593Smuzhiyun &pdev->dev, sizeof(struct at_desc),
1817*4882a593Smuzhiyun 4 /* word alignment */, 0);
1818*4882a593Smuzhiyun if (!atdma->dma_desc_pool) {
1819*4882a593Smuzhiyun dev_err(&pdev->dev, "No memory for descriptors dma pool\n");
1820*4882a593Smuzhiyun err = -ENOMEM;
1821*4882a593Smuzhiyun goto err_desc_pool_create;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun /* create a pool of consistent memory blocks for memset blocks */
1825*4882a593Smuzhiyun atdma->memset_pool = dma_pool_create("at_hdmac_memset_pool",
1826*4882a593Smuzhiyun &pdev->dev, sizeof(int), 4, 0);
1827*4882a593Smuzhiyun if (!atdma->memset_pool) {
1828*4882a593Smuzhiyun dev_err(&pdev->dev, "No memory for memset dma pool\n");
1829*4882a593Smuzhiyun err = -ENOMEM;
1830*4882a593Smuzhiyun goto err_memset_pool_create;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun /* clear any pending interrupt */
1834*4882a593Smuzhiyun while (dma_readl(atdma, EBCISR))
1835*4882a593Smuzhiyun cpu_relax();
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun /* initialize channels related values */
1838*4882a593Smuzhiyun INIT_LIST_HEAD(&atdma->dma_common.channels);
1839*4882a593Smuzhiyun for (i = 0; i < plat_dat->nr_channels; i++) {
1840*4882a593Smuzhiyun struct at_dma_chan *atchan = &atdma->chan[i];
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun atchan->mem_if = AT_DMA_MEM_IF;
1843*4882a593Smuzhiyun atchan->per_if = AT_DMA_PER_IF;
1844*4882a593Smuzhiyun atchan->chan_common.device = &atdma->dma_common;
1845*4882a593Smuzhiyun dma_cookie_init(&atchan->chan_common);
1846*4882a593Smuzhiyun list_add_tail(&atchan->chan_common.device_node,
1847*4882a593Smuzhiyun &atdma->dma_common.channels);
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun atchan->ch_regs = atdma->regs + ch_regs(i);
1850*4882a593Smuzhiyun spin_lock_init(&atchan->lock);
1851*4882a593Smuzhiyun atchan->mask = 1 << i;
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun INIT_LIST_HEAD(&atchan->active_list);
1854*4882a593Smuzhiyun INIT_LIST_HEAD(&atchan->queue);
1855*4882a593Smuzhiyun INIT_LIST_HEAD(&atchan->free_list);
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun tasklet_setup(&atchan->tasklet, atc_tasklet);
1858*4882a593Smuzhiyun atc_enable_chan_irq(atdma, i);
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun /* set base routines */
1862*4882a593Smuzhiyun atdma->dma_common.device_alloc_chan_resources = atc_alloc_chan_resources;
1863*4882a593Smuzhiyun atdma->dma_common.device_free_chan_resources = atc_free_chan_resources;
1864*4882a593Smuzhiyun atdma->dma_common.device_tx_status = atc_tx_status;
1865*4882a593Smuzhiyun atdma->dma_common.device_issue_pending = atc_issue_pending;
1866*4882a593Smuzhiyun atdma->dma_common.dev = &pdev->dev;
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun /* set prep routines based on capability */
1869*4882a593Smuzhiyun if (dma_has_cap(DMA_INTERLEAVE, atdma->dma_common.cap_mask))
1870*4882a593Smuzhiyun atdma->dma_common.device_prep_interleaved_dma = atc_prep_dma_interleaved;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun if (dma_has_cap(DMA_MEMCPY, atdma->dma_common.cap_mask))
1873*4882a593Smuzhiyun atdma->dma_common.device_prep_dma_memcpy = atc_prep_dma_memcpy;
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun if (dma_has_cap(DMA_MEMSET, atdma->dma_common.cap_mask)) {
1876*4882a593Smuzhiyun atdma->dma_common.device_prep_dma_memset = atc_prep_dma_memset;
1877*4882a593Smuzhiyun atdma->dma_common.device_prep_dma_memset_sg = atc_prep_dma_memset_sg;
1878*4882a593Smuzhiyun atdma->dma_common.fill_align = DMAENGINE_ALIGN_4_BYTES;
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun if (dma_has_cap(DMA_SLAVE, atdma->dma_common.cap_mask)) {
1882*4882a593Smuzhiyun atdma->dma_common.device_prep_slave_sg = atc_prep_slave_sg;
1883*4882a593Smuzhiyun /* controller can do slave DMA: can trigger cyclic transfers */
1884*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, atdma->dma_common.cap_mask);
1885*4882a593Smuzhiyun atdma->dma_common.device_prep_dma_cyclic = atc_prep_dma_cyclic;
1886*4882a593Smuzhiyun atdma->dma_common.device_config = atc_config;
1887*4882a593Smuzhiyun atdma->dma_common.device_pause = atc_pause;
1888*4882a593Smuzhiyun atdma->dma_common.device_resume = atc_resume;
1889*4882a593Smuzhiyun atdma->dma_common.device_terminate_all = atc_terminate_all;
1890*4882a593Smuzhiyun atdma->dma_common.src_addr_widths = ATC_DMA_BUSWIDTHS;
1891*4882a593Smuzhiyun atdma->dma_common.dst_addr_widths = ATC_DMA_BUSWIDTHS;
1892*4882a593Smuzhiyun atdma->dma_common.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1893*4882a593Smuzhiyun atdma->dma_common.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1894*4882a593Smuzhiyun }
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun dma_writel(atdma, EN, AT_DMA_ENABLE);
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun dev_info(&pdev->dev, "Atmel AHB DMA Controller ( %s%s%s), %d channels\n",
1899*4882a593Smuzhiyun dma_has_cap(DMA_MEMCPY, atdma->dma_common.cap_mask) ? "cpy " : "",
1900*4882a593Smuzhiyun dma_has_cap(DMA_MEMSET, atdma->dma_common.cap_mask) ? "set " : "",
1901*4882a593Smuzhiyun dma_has_cap(DMA_SLAVE, atdma->dma_common.cap_mask) ? "slave " : "",
1902*4882a593Smuzhiyun plat_dat->nr_channels);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun err = dma_async_device_register(&atdma->dma_common);
1905*4882a593Smuzhiyun if (err) {
1906*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to register: %d.\n", err);
1907*4882a593Smuzhiyun goto err_dma_async_device_register;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun /*
1911*4882a593Smuzhiyun * Do not return an error if the dmac node is not present in order to
1912*4882a593Smuzhiyun * not break the existing way of requesting channel with
1913*4882a593Smuzhiyun * dma_request_channel().
1914*4882a593Smuzhiyun */
1915*4882a593Smuzhiyun if (pdev->dev.of_node) {
1916*4882a593Smuzhiyun err = of_dma_controller_register(pdev->dev.of_node,
1917*4882a593Smuzhiyun at_dma_xlate, atdma);
1918*4882a593Smuzhiyun if (err) {
1919*4882a593Smuzhiyun dev_err(&pdev->dev, "could not register of_dma_controller\n");
1920*4882a593Smuzhiyun goto err_of_dma_controller_register;
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun return 0;
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun err_of_dma_controller_register:
1927*4882a593Smuzhiyun dma_async_device_unregister(&atdma->dma_common);
1928*4882a593Smuzhiyun err_dma_async_device_register:
1929*4882a593Smuzhiyun dma_pool_destroy(atdma->memset_pool);
1930*4882a593Smuzhiyun err_memset_pool_create:
1931*4882a593Smuzhiyun dma_pool_destroy(atdma->dma_desc_pool);
1932*4882a593Smuzhiyun err_desc_pool_create:
1933*4882a593Smuzhiyun free_irq(platform_get_irq(pdev, 0), atdma);
1934*4882a593Smuzhiyun err_irq:
1935*4882a593Smuzhiyun clk_disable_unprepare(atdma->clk);
1936*4882a593Smuzhiyun err_clk_prepare:
1937*4882a593Smuzhiyun clk_put(atdma->clk);
1938*4882a593Smuzhiyun err_clk:
1939*4882a593Smuzhiyun iounmap(atdma->regs);
1940*4882a593Smuzhiyun atdma->regs = NULL;
1941*4882a593Smuzhiyun err_release_r:
1942*4882a593Smuzhiyun release_mem_region(io->start, size);
1943*4882a593Smuzhiyun err_kfree:
1944*4882a593Smuzhiyun kfree(atdma);
1945*4882a593Smuzhiyun return err;
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun
at_dma_remove(struct platform_device * pdev)1948*4882a593Smuzhiyun static int at_dma_remove(struct platform_device *pdev)
1949*4882a593Smuzhiyun {
1950*4882a593Smuzhiyun struct at_dma *atdma = platform_get_drvdata(pdev);
1951*4882a593Smuzhiyun struct dma_chan *chan, *_chan;
1952*4882a593Smuzhiyun struct resource *io;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun at_dma_off(atdma);
1955*4882a593Smuzhiyun if (pdev->dev.of_node)
1956*4882a593Smuzhiyun of_dma_controller_free(pdev->dev.of_node);
1957*4882a593Smuzhiyun dma_async_device_unregister(&atdma->dma_common);
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun dma_pool_destroy(atdma->memset_pool);
1960*4882a593Smuzhiyun dma_pool_destroy(atdma->dma_desc_pool);
1961*4882a593Smuzhiyun free_irq(platform_get_irq(pdev, 0), atdma);
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun list_for_each_entry_safe(chan, _chan, &atdma->dma_common.channels,
1964*4882a593Smuzhiyun device_node) {
1965*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun /* Disable interrupts */
1968*4882a593Smuzhiyun atc_disable_chan_irq(atdma, chan->chan_id);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun tasklet_kill(&atchan->tasklet);
1971*4882a593Smuzhiyun list_del(&chan->device_node);
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun clk_disable_unprepare(atdma->clk);
1975*4882a593Smuzhiyun clk_put(atdma->clk);
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun iounmap(atdma->regs);
1978*4882a593Smuzhiyun atdma->regs = NULL;
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1981*4882a593Smuzhiyun release_mem_region(io->start, resource_size(io));
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun kfree(atdma);
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun return 0;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
at_dma_shutdown(struct platform_device * pdev)1988*4882a593Smuzhiyun static void at_dma_shutdown(struct platform_device *pdev)
1989*4882a593Smuzhiyun {
1990*4882a593Smuzhiyun struct at_dma *atdma = platform_get_drvdata(pdev);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun at_dma_off(platform_get_drvdata(pdev));
1993*4882a593Smuzhiyun clk_disable_unprepare(atdma->clk);
1994*4882a593Smuzhiyun }
1995*4882a593Smuzhiyun
at_dma_prepare(struct device * dev)1996*4882a593Smuzhiyun static int at_dma_prepare(struct device *dev)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun struct at_dma *atdma = dev_get_drvdata(dev);
1999*4882a593Smuzhiyun struct dma_chan *chan, *_chan;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun list_for_each_entry_safe(chan, _chan, &atdma->dma_common.channels,
2002*4882a593Smuzhiyun device_node) {
2003*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
2004*4882a593Smuzhiyun /* wait for transaction completion (except in cyclic case) */
2005*4882a593Smuzhiyun if (atc_chan_is_enabled(atchan) && !atc_chan_is_cyclic(atchan))
2006*4882a593Smuzhiyun return -EAGAIN;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun return 0;
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun
atc_suspend_cyclic(struct at_dma_chan * atchan)2011*4882a593Smuzhiyun static void atc_suspend_cyclic(struct at_dma_chan *atchan)
2012*4882a593Smuzhiyun {
2013*4882a593Smuzhiyun struct dma_chan *chan = &atchan->chan_common;
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun /* Channel should be paused by user
2016*4882a593Smuzhiyun * do it anyway even if it is not done already */
2017*4882a593Smuzhiyun if (!atc_chan_is_paused(atchan)) {
2018*4882a593Smuzhiyun dev_warn(chan2dev(chan),
2019*4882a593Smuzhiyun "cyclic channel not paused, should be done by channel user\n");
2020*4882a593Smuzhiyun atc_pause(chan);
2021*4882a593Smuzhiyun }
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun /* now preserve additional data for cyclic operations */
2024*4882a593Smuzhiyun /* next descriptor address in the cyclic list */
2025*4882a593Smuzhiyun atchan->save_dscr = channel_readl(atchan, DSCR);
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun vdbg_dump_regs(atchan);
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
at_dma_suspend_noirq(struct device * dev)2030*4882a593Smuzhiyun static int at_dma_suspend_noirq(struct device *dev)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun struct at_dma *atdma = dev_get_drvdata(dev);
2033*4882a593Smuzhiyun struct dma_chan *chan, *_chan;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun /* preserve data */
2036*4882a593Smuzhiyun list_for_each_entry_safe(chan, _chan, &atdma->dma_common.channels,
2037*4882a593Smuzhiyun device_node) {
2038*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun if (atc_chan_is_cyclic(atchan))
2041*4882a593Smuzhiyun atc_suspend_cyclic(atchan);
2042*4882a593Smuzhiyun atchan->save_cfg = channel_readl(atchan, CFG);
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun atdma->save_imr = dma_readl(atdma, EBCIMR);
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun /* disable DMA controller */
2047*4882a593Smuzhiyun at_dma_off(atdma);
2048*4882a593Smuzhiyun clk_disable_unprepare(atdma->clk);
2049*4882a593Smuzhiyun return 0;
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun
atc_resume_cyclic(struct at_dma_chan * atchan)2052*4882a593Smuzhiyun static void atc_resume_cyclic(struct at_dma_chan *atchan)
2053*4882a593Smuzhiyun {
2054*4882a593Smuzhiyun struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun /* restore channel status for cyclic descriptors list:
2057*4882a593Smuzhiyun * next descriptor in the cyclic list at the time of suspend */
2058*4882a593Smuzhiyun channel_writel(atchan, SADDR, 0);
2059*4882a593Smuzhiyun channel_writel(atchan, DADDR, 0);
2060*4882a593Smuzhiyun channel_writel(atchan, CTRLA, 0);
2061*4882a593Smuzhiyun channel_writel(atchan, CTRLB, 0);
2062*4882a593Smuzhiyun channel_writel(atchan, DSCR, atchan->save_dscr);
2063*4882a593Smuzhiyun dma_writel(atdma, CHER, atchan->mask);
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun /* channel pause status should be removed by channel user
2066*4882a593Smuzhiyun * We cannot take the initiative to do it here */
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun vdbg_dump_regs(atchan);
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
at_dma_resume_noirq(struct device * dev)2071*4882a593Smuzhiyun static int at_dma_resume_noirq(struct device *dev)
2072*4882a593Smuzhiyun {
2073*4882a593Smuzhiyun struct at_dma *atdma = dev_get_drvdata(dev);
2074*4882a593Smuzhiyun struct dma_chan *chan, *_chan;
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun /* bring back DMA controller */
2077*4882a593Smuzhiyun clk_prepare_enable(atdma->clk);
2078*4882a593Smuzhiyun dma_writel(atdma, EN, AT_DMA_ENABLE);
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun /* clear any pending interrupt */
2081*4882a593Smuzhiyun while (dma_readl(atdma, EBCISR))
2082*4882a593Smuzhiyun cpu_relax();
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun /* restore saved data */
2085*4882a593Smuzhiyun dma_writel(atdma, EBCIER, atdma->save_imr);
2086*4882a593Smuzhiyun list_for_each_entry_safe(chan, _chan, &atdma->dma_common.channels,
2087*4882a593Smuzhiyun device_node) {
2088*4882a593Smuzhiyun struct at_dma_chan *atchan = to_at_dma_chan(chan);
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun channel_writel(atchan, CFG, atchan->save_cfg);
2091*4882a593Smuzhiyun if (atc_chan_is_cyclic(atchan))
2092*4882a593Smuzhiyun atc_resume_cyclic(atchan);
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun return 0;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun static const struct dev_pm_ops at_dma_dev_pm_ops = {
2098*4882a593Smuzhiyun .prepare = at_dma_prepare,
2099*4882a593Smuzhiyun .suspend_noirq = at_dma_suspend_noirq,
2100*4882a593Smuzhiyun .resume_noirq = at_dma_resume_noirq,
2101*4882a593Smuzhiyun };
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun static struct platform_driver at_dma_driver = {
2104*4882a593Smuzhiyun .remove = at_dma_remove,
2105*4882a593Smuzhiyun .shutdown = at_dma_shutdown,
2106*4882a593Smuzhiyun .id_table = atdma_devtypes,
2107*4882a593Smuzhiyun .driver = {
2108*4882a593Smuzhiyun .name = "at_hdmac",
2109*4882a593Smuzhiyun .pm = &at_dma_dev_pm_ops,
2110*4882a593Smuzhiyun .of_match_table = of_match_ptr(atmel_dma_dt_ids),
2111*4882a593Smuzhiyun },
2112*4882a593Smuzhiyun };
2113*4882a593Smuzhiyun
at_dma_init(void)2114*4882a593Smuzhiyun static int __init at_dma_init(void)
2115*4882a593Smuzhiyun {
2116*4882a593Smuzhiyun return platform_driver_probe(&at_dma_driver, at_dma_probe);
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun subsys_initcall(at_dma_init);
2119*4882a593Smuzhiyun
at_dma_exit(void)2120*4882a593Smuzhiyun static void __exit at_dma_exit(void)
2121*4882a593Smuzhiyun {
2122*4882a593Smuzhiyun platform_driver_unregister(&at_dma_driver);
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun module_exit(at_dma_exit);
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun MODULE_DESCRIPTION("Atmel AHB DMA Controller driver");
2127*4882a593Smuzhiyun MODULE_AUTHOR("Nicolas Ferre <nicolas.ferre@atmel.com>");
2128*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2129*4882a593Smuzhiyun MODULE_ALIAS("platform:at_hdmac");
2130