1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016, Fuzhou Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun * Author: Lin Huang <hl@rock-chips.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/arm-smccc.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/devfreq.h>
11*4882a593Smuzhiyun #include <linux/devfreq-event.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm_opp.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/rwsem.h>
21*4882a593Smuzhiyun #include <linux/suspend.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <soc/rockchip/rk3399_grf.h>
24*4882a593Smuzhiyun #include <soc/rockchip/rockchip_sip.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct dram_timing {
27*4882a593Smuzhiyun unsigned int ddr3_speed_bin;
28*4882a593Smuzhiyun unsigned int pd_idle;
29*4882a593Smuzhiyun unsigned int sr_idle;
30*4882a593Smuzhiyun unsigned int sr_mc_gate_idle;
31*4882a593Smuzhiyun unsigned int srpd_lite_idle;
32*4882a593Smuzhiyun unsigned int standby_idle;
33*4882a593Smuzhiyun unsigned int auto_pd_dis_freq;
34*4882a593Smuzhiyun unsigned int dram_dll_dis_freq;
35*4882a593Smuzhiyun unsigned int phy_dll_dis_freq;
36*4882a593Smuzhiyun unsigned int ddr3_odt_dis_freq;
37*4882a593Smuzhiyun unsigned int ddr3_drv;
38*4882a593Smuzhiyun unsigned int ddr3_odt;
39*4882a593Smuzhiyun unsigned int phy_ddr3_ca_drv;
40*4882a593Smuzhiyun unsigned int phy_ddr3_dq_drv;
41*4882a593Smuzhiyun unsigned int phy_ddr3_odt;
42*4882a593Smuzhiyun unsigned int lpddr3_odt_dis_freq;
43*4882a593Smuzhiyun unsigned int lpddr3_drv;
44*4882a593Smuzhiyun unsigned int lpddr3_odt;
45*4882a593Smuzhiyun unsigned int phy_lpddr3_ca_drv;
46*4882a593Smuzhiyun unsigned int phy_lpddr3_dq_drv;
47*4882a593Smuzhiyun unsigned int phy_lpddr3_odt;
48*4882a593Smuzhiyun unsigned int lpddr4_odt_dis_freq;
49*4882a593Smuzhiyun unsigned int lpddr4_drv;
50*4882a593Smuzhiyun unsigned int lpddr4_dq_odt;
51*4882a593Smuzhiyun unsigned int lpddr4_ca_odt;
52*4882a593Smuzhiyun unsigned int phy_lpddr4_ca_drv;
53*4882a593Smuzhiyun unsigned int phy_lpddr4_ck_cs_drv;
54*4882a593Smuzhiyun unsigned int phy_lpddr4_dq_drv;
55*4882a593Smuzhiyun unsigned int phy_lpddr4_odt;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun struct rk3399_dmcfreq {
59*4882a593Smuzhiyun struct device *dev;
60*4882a593Smuzhiyun struct devfreq *devfreq;
61*4882a593Smuzhiyun struct devfreq_simple_ondemand_data ondemand_data;
62*4882a593Smuzhiyun struct clk *dmc_clk;
63*4882a593Smuzhiyun struct devfreq_event_dev *edev;
64*4882a593Smuzhiyun struct mutex lock;
65*4882a593Smuzhiyun struct dram_timing timing;
66*4882a593Smuzhiyun struct regulator *vdd_center;
67*4882a593Smuzhiyun struct regmap *regmap_pmu;
68*4882a593Smuzhiyun unsigned long rate, target_rate;
69*4882a593Smuzhiyun unsigned long volt, target_volt;
70*4882a593Smuzhiyun unsigned int odt_dis_freq;
71*4882a593Smuzhiyun int odt_pd_arg0, odt_pd_arg1;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
rk3399_dmcfreq_target(struct device * dev,unsigned long * freq,u32 flags)74*4882a593Smuzhiyun static int rk3399_dmcfreq_target(struct device *dev, unsigned long *freq,
75*4882a593Smuzhiyun u32 flags)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
78*4882a593Smuzhiyun struct dev_pm_opp *opp;
79*4882a593Smuzhiyun unsigned long old_clk_rate = dmcfreq->rate;
80*4882a593Smuzhiyun unsigned long target_volt, target_rate;
81*4882a593Smuzhiyun struct arm_smccc_res res;
82*4882a593Smuzhiyun bool odt_enable = false;
83*4882a593Smuzhiyun int err;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun opp = devfreq_recommended_opp(dev, freq, flags);
86*4882a593Smuzhiyun if (IS_ERR(opp))
87*4882a593Smuzhiyun return PTR_ERR(opp);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun target_rate = dev_pm_opp_get_freq(opp);
90*4882a593Smuzhiyun target_volt = dev_pm_opp_get_voltage(opp);
91*4882a593Smuzhiyun dev_pm_opp_put(opp);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (dmcfreq->rate == target_rate)
94*4882a593Smuzhiyun return 0;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun mutex_lock(&dmcfreq->lock);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (dmcfreq->regmap_pmu) {
99*4882a593Smuzhiyun if (target_rate >= dmcfreq->odt_dis_freq)
100*4882a593Smuzhiyun odt_enable = true;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * This makes a SMC call to the TF-A to set the DDR PD
104*4882a593Smuzhiyun * (power-down) timings and to enable or disable the
105*4882a593Smuzhiyun * ODT (on-die termination) resistors.
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, dmcfreq->odt_pd_arg0,
108*4882a593Smuzhiyun dmcfreq->odt_pd_arg1,
109*4882a593Smuzhiyun ROCKCHIP_SIP_CONFIG_DRAM_SET_ODT_PD,
110*4882a593Smuzhiyun odt_enable, 0, 0, 0, &res);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun * If frequency scaling from low to high, adjust voltage first.
115*4882a593Smuzhiyun * If frequency scaling from high to low, adjust frequency first.
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun if (old_clk_rate < target_rate) {
118*4882a593Smuzhiyun err = regulator_set_voltage(dmcfreq->vdd_center, target_volt,
119*4882a593Smuzhiyun target_volt);
120*4882a593Smuzhiyun if (err) {
121*4882a593Smuzhiyun dev_err(dev, "Cannot set voltage %lu uV\n",
122*4882a593Smuzhiyun target_volt);
123*4882a593Smuzhiyun goto out;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun err = clk_set_rate(dmcfreq->dmc_clk, target_rate);
128*4882a593Smuzhiyun if (err) {
129*4882a593Smuzhiyun dev_err(dev, "Cannot set frequency %lu (%d)\n", target_rate,
130*4882a593Smuzhiyun err);
131*4882a593Smuzhiyun regulator_set_voltage(dmcfreq->vdd_center, dmcfreq->volt,
132*4882a593Smuzhiyun dmcfreq->volt);
133*4882a593Smuzhiyun goto out;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun * Check the dpll rate,
138*4882a593Smuzhiyun * There only two result we will get,
139*4882a593Smuzhiyun * 1. Ddr frequency scaling fail, we still get the old rate.
140*4882a593Smuzhiyun * 2. Ddr frequency scaling sucessful, we get the rate we set.
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun dmcfreq->rate = clk_get_rate(dmcfreq->dmc_clk);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* If get the incorrect rate, set voltage to old value. */
145*4882a593Smuzhiyun if (dmcfreq->rate != target_rate) {
146*4882a593Smuzhiyun dev_err(dev, "Got wrong frequency, Request %lu, Current %lu\n",
147*4882a593Smuzhiyun target_rate, dmcfreq->rate);
148*4882a593Smuzhiyun regulator_set_voltage(dmcfreq->vdd_center, dmcfreq->volt,
149*4882a593Smuzhiyun dmcfreq->volt);
150*4882a593Smuzhiyun goto out;
151*4882a593Smuzhiyun } else if (old_clk_rate > target_rate)
152*4882a593Smuzhiyun err = regulator_set_voltage(dmcfreq->vdd_center, target_volt,
153*4882a593Smuzhiyun target_volt);
154*4882a593Smuzhiyun if (err)
155*4882a593Smuzhiyun dev_err(dev, "Cannot set voltage %lu uV\n", target_volt);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun dmcfreq->rate = target_rate;
158*4882a593Smuzhiyun dmcfreq->volt = target_volt;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun out:
161*4882a593Smuzhiyun mutex_unlock(&dmcfreq->lock);
162*4882a593Smuzhiyun return err;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
rk3399_dmcfreq_get_dev_status(struct device * dev,struct devfreq_dev_status * stat)165*4882a593Smuzhiyun static int rk3399_dmcfreq_get_dev_status(struct device *dev,
166*4882a593Smuzhiyun struct devfreq_dev_status *stat)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
169*4882a593Smuzhiyun struct devfreq_event_data edata;
170*4882a593Smuzhiyun int ret = 0;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun ret = devfreq_event_get_event(dmcfreq->edev, &edata);
173*4882a593Smuzhiyun if (ret < 0)
174*4882a593Smuzhiyun return ret;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun stat->current_frequency = dmcfreq->rate;
177*4882a593Smuzhiyun stat->busy_time = edata.load_count;
178*4882a593Smuzhiyun stat->total_time = edata.total_count;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
rk3399_dmcfreq_get_cur_freq(struct device * dev,unsigned long * freq)183*4882a593Smuzhiyun static int rk3399_dmcfreq_get_cur_freq(struct device *dev, unsigned long *freq)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun *freq = dmcfreq->rate;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static struct devfreq_dev_profile rk3399_devfreq_dmc_profile = {
193*4882a593Smuzhiyun .polling_ms = 200,
194*4882a593Smuzhiyun .target = rk3399_dmcfreq_target,
195*4882a593Smuzhiyun .get_dev_status = rk3399_dmcfreq_get_dev_status,
196*4882a593Smuzhiyun .get_cur_freq = rk3399_dmcfreq_get_cur_freq,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
rk3399_dmcfreq_suspend(struct device * dev)199*4882a593Smuzhiyun static __maybe_unused int rk3399_dmcfreq_suspend(struct device *dev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
202*4882a593Smuzhiyun int ret = 0;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun ret = devfreq_event_disable_edev(dmcfreq->edev);
205*4882a593Smuzhiyun if (ret < 0) {
206*4882a593Smuzhiyun dev_err(dev, "failed to disable the devfreq-event devices\n");
207*4882a593Smuzhiyun return ret;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun ret = devfreq_suspend_device(dmcfreq->devfreq);
211*4882a593Smuzhiyun if (ret < 0) {
212*4882a593Smuzhiyun dev_err(dev, "failed to suspend the devfreq devices\n");
213*4882a593Smuzhiyun return ret;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
rk3399_dmcfreq_resume(struct device * dev)219*4882a593Smuzhiyun static __maybe_unused int rk3399_dmcfreq_resume(struct device *dev)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
222*4882a593Smuzhiyun int ret = 0;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun ret = devfreq_event_enable_edev(dmcfreq->edev);
225*4882a593Smuzhiyun if (ret < 0) {
226*4882a593Smuzhiyun dev_err(dev, "failed to enable the devfreq-event devices\n");
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun ret = devfreq_resume_device(dmcfreq->devfreq);
231*4882a593Smuzhiyun if (ret < 0) {
232*4882a593Smuzhiyun dev_err(dev, "failed to resume the devfreq devices\n");
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun return ret;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rk3399_dmcfreq_pm, rk3399_dmcfreq_suspend,
239*4882a593Smuzhiyun rk3399_dmcfreq_resume);
240*4882a593Smuzhiyun
of_get_ddr_timings(struct dram_timing * timing,struct device_node * np)241*4882a593Smuzhiyun static int of_get_ddr_timings(struct dram_timing *timing,
242*4882a593Smuzhiyun struct device_node *np)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun int ret = 0;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun ret = of_property_read_u32(np, "rockchip,ddr3_speed_bin",
247*4882a593Smuzhiyun &timing->ddr3_speed_bin);
248*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,pd_idle",
249*4882a593Smuzhiyun &timing->pd_idle);
250*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,sr_idle",
251*4882a593Smuzhiyun &timing->sr_idle);
252*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,sr_mc_gate_idle",
253*4882a593Smuzhiyun &timing->sr_mc_gate_idle);
254*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,srpd_lite_idle",
255*4882a593Smuzhiyun &timing->srpd_lite_idle);
256*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,standby_idle",
257*4882a593Smuzhiyun &timing->standby_idle);
258*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,auto_pd_dis_freq",
259*4882a593Smuzhiyun &timing->auto_pd_dis_freq);
260*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,dram_dll_dis_freq",
261*4882a593Smuzhiyun &timing->dram_dll_dis_freq);
262*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_dll_dis_freq",
263*4882a593Smuzhiyun &timing->phy_dll_dis_freq);
264*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,ddr3_odt_dis_freq",
265*4882a593Smuzhiyun &timing->ddr3_odt_dis_freq);
266*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,ddr3_drv",
267*4882a593Smuzhiyun &timing->ddr3_drv);
268*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,ddr3_odt",
269*4882a593Smuzhiyun &timing->ddr3_odt);
270*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_ddr3_ca_drv",
271*4882a593Smuzhiyun &timing->phy_ddr3_ca_drv);
272*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_ddr3_dq_drv",
273*4882a593Smuzhiyun &timing->phy_ddr3_dq_drv);
274*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_ddr3_odt",
275*4882a593Smuzhiyun &timing->phy_ddr3_odt);
276*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,lpddr3_odt_dis_freq",
277*4882a593Smuzhiyun &timing->lpddr3_odt_dis_freq);
278*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,lpddr3_drv",
279*4882a593Smuzhiyun &timing->lpddr3_drv);
280*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,lpddr3_odt",
281*4882a593Smuzhiyun &timing->lpddr3_odt);
282*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_ca_drv",
283*4882a593Smuzhiyun &timing->phy_lpddr3_ca_drv);
284*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_dq_drv",
285*4882a593Smuzhiyun &timing->phy_lpddr3_dq_drv);
286*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_odt",
287*4882a593Smuzhiyun &timing->phy_lpddr3_odt);
288*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,lpddr4_odt_dis_freq",
289*4882a593Smuzhiyun &timing->lpddr4_odt_dis_freq);
290*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,lpddr4_drv",
291*4882a593Smuzhiyun &timing->lpddr4_drv);
292*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,lpddr4_dq_odt",
293*4882a593Smuzhiyun &timing->lpddr4_dq_odt);
294*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,lpddr4_ca_odt",
295*4882a593Smuzhiyun &timing->lpddr4_ca_odt);
296*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_ca_drv",
297*4882a593Smuzhiyun &timing->phy_lpddr4_ca_drv);
298*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_ck_cs_drv",
299*4882a593Smuzhiyun &timing->phy_lpddr4_ck_cs_drv);
300*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_dq_drv",
301*4882a593Smuzhiyun &timing->phy_lpddr4_dq_drv);
302*4882a593Smuzhiyun ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_odt",
303*4882a593Smuzhiyun &timing->phy_lpddr4_odt);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return ret;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
rk3399_dmcfreq_probe(struct platform_device * pdev)308*4882a593Smuzhiyun static int rk3399_dmcfreq_probe(struct platform_device *pdev)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct arm_smccc_res res;
311*4882a593Smuzhiyun struct device *dev = &pdev->dev;
312*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node, *node;
313*4882a593Smuzhiyun struct rk3399_dmcfreq *data;
314*4882a593Smuzhiyun int ret, index, size;
315*4882a593Smuzhiyun uint32_t *timing;
316*4882a593Smuzhiyun struct dev_pm_opp *opp;
317*4882a593Smuzhiyun u32 ddr_type;
318*4882a593Smuzhiyun u32 val;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun data = devm_kzalloc(dev, sizeof(struct rk3399_dmcfreq), GFP_KERNEL);
321*4882a593Smuzhiyun if (!data)
322*4882a593Smuzhiyun return -ENOMEM;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun mutex_init(&data->lock);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun data->vdd_center = devm_regulator_get(dev, "center");
327*4882a593Smuzhiyun if (IS_ERR(data->vdd_center)) {
328*4882a593Smuzhiyun if (PTR_ERR(data->vdd_center) == -EPROBE_DEFER)
329*4882a593Smuzhiyun return -EPROBE_DEFER;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun dev_err(dev, "Cannot get the regulator \"center\"\n");
332*4882a593Smuzhiyun return PTR_ERR(data->vdd_center);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun data->dmc_clk = devm_clk_get(dev, "dmc_clk");
336*4882a593Smuzhiyun if (IS_ERR(data->dmc_clk)) {
337*4882a593Smuzhiyun if (PTR_ERR(data->dmc_clk) == -EPROBE_DEFER)
338*4882a593Smuzhiyun return -EPROBE_DEFER;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun dev_err(dev, "Cannot get the clk dmc_clk\n");
341*4882a593Smuzhiyun return PTR_ERR(data->dmc_clk);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun data->edev = devfreq_event_get_edev_by_phandle(dev, "devfreq-events", 0);
345*4882a593Smuzhiyun if (IS_ERR(data->edev))
346*4882a593Smuzhiyun return -EPROBE_DEFER;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun ret = devfreq_event_enable_edev(data->edev);
349*4882a593Smuzhiyun if (ret < 0) {
350*4882a593Smuzhiyun dev_err(dev, "failed to enable devfreq-event devices\n");
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun * Get dram timing and pass it to arm trust firmware,
356*4882a593Smuzhiyun * the dram driver in arm trust firmware will get these
357*4882a593Smuzhiyun * timing and to do dram initial.
358*4882a593Smuzhiyun */
359*4882a593Smuzhiyun if (!of_get_ddr_timings(&data->timing, np)) {
360*4882a593Smuzhiyun timing = &data->timing.ddr3_speed_bin;
361*4882a593Smuzhiyun size = sizeof(struct dram_timing) / 4;
362*4882a593Smuzhiyun for (index = 0; index < size; index++) {
363*4882a593Smuzhiyun arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, *timing++, index,
364*4882a593Smuzhiyun ROCKCHIP_SIP_CONFIG_DRAM_SET_PARAM,
365*4882a593Smuzhiyun 0, 0, 0, 0, &res);
366*4882a593Smuzhiyun if (res.a0) {
367*4882a593Smuzhiyun dev_err(dev, "Failed to set dram param: %ld\n",
368*4882a593Smuzhiyun res.a0);
369*4882a593Smuzhiyun ret = -EINVAL;
370*4882a593Smuzhiyun goto err_edev;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun node = of_parse_phandle(np, "rockchip,pmu", 0);
376*4882a593Smuzhiyun if (!node)
377*4882a593Smuzhiyun goto no_pmu;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun data->regmap_pmu = syscon_node_to_regmap(node);
380*4882a593Smuzhiyun of_node_put(node);
381*4882a593Smuzhiyun if (IS_ERR(data->regmap_pmu)) {
382*4882a593Smuzhiyun ret = PTR_ERR(data->regmap_pmu);
383*4882a593Smuzhiyun goto err_edev;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun regmap_read(data->regmap_pmu, RK3399_PMUGRF_OS_REG2, &val);
387*4882a593Smuzhiyun ddr_type = (val >> RK3399_PMUGRF_DDRTYPE_SHIFT) &
388*4882a593Smuzhiyun RK3399_PMUGRF_DDRTYPE_MASK;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun switch (ddr_type) {
391*4882a593Smuzhiyun case RK3399_PMUGRF_DDRTYPE_DDR3:
392*4882a593Smuzhiyun data->odt_dis_freq = data->timing.ddr3_odt_dis_freq;
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun case RK3399_PMUGRF_DDRTYPE_LPDDR3:
395*4882a593Smuzhiyun data->odt_dis_freq = data->timing.lpddr3_odt_dis_freq;
396*4882a593Smuzhiyun break;
397*4882a593Smuzhiyun case RK3399_PMUGRF_DDRTYPE_LPDDR4:
398*4882a593Smuzhiyun data->odt_dis_freq = data->timing.lpddr4_odt_dis_freq;
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun default:
401*4882a593Smuzhiyun ret = -EINVAL;
402*4882a593Smuzhiyun goto err_edev;
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun no_pmu:
406*4882a593Smuzhiyun arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, 0, 0,
407*4882a593Smuzhiyun ROCKCHIP_SIP_CONFIG_DRAM_INIT,
408*4882a593Smuzhiyun 0, 0, 0, 0, &res);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /*
411*4882a593Smuzhiyun * In TF-A there is a platform SIP call to set the PD (power-down)
412*4882a593Smuzhiyun * timings and to enable or disable the ODT (on-die termination).
413*4882a593Smuzhiyun * This call needs three arguments as follows:
414*4882a593Smuzhiyun *
415*4882a593Smuzhiyun * arg0:
416*4882a593Smuzhiyun * bit[0-7] : sr_idle
417*4882a593Smuzhiyun * bit[8-15] : sr_mc_gate_idle
418*4882a593Smuzhiyun * bit[16-31] : standby idle
419*4882a593Smuzhiyun * arg1:
420*4882a593Smuzhiyun * bit[0-11] : pd_idle
421*4882a593Smuzhiyun * bit[16-27] : srpd_lite_idle
422*4882a593Smuzhiyun * arg2:
423*4882a593Smuzhiyun * bit[0] : odt enable
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun data->odt_pd_arg0 = (data->timing.sr_idle & 0xff) |
426*4882a593Smuzhiyun ((data->timing.sr_mc_gate_idle & 0xff) << 8) |
427*4882a593Smuzhiyun ((data->timing.standby_idle & 0xffff) << 16);
428*4882a593Smuzhiyun data->odt_pd_arg1 = (data->timing.pd_idle & 0xfff) |
429*4882a593Smuzhiyun ((data->timing.srpd_lite_idle & 0xfff) << 16);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /*
432*4882a593Smuzhiyun * We add a devfreq driver to our parent since it has a device tree node
433*4882a593Smuzhiyun * with operating points.
434*4882a593Smuzhiyun */
435*4882a593Smuzhiyun if (dev_pm_opp_of_add_table(dev)) {
436*4882a593Smuzhiyun dev_err(dev, "Invalid operating-points in device tree.\n");
437*4882a593Smuzhiyun ret = -EINVAL;
438*4882a593Smuzhiyun goto err_edev;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun of_property_read_u32(np, "upthreshold",
442*4882a593Smuzhiyun &data->ondemand_data.upthreshold);
443*4882a593Smuzhiyun of_property_read_u32(np, "downdifferential",
444*4882a593Smuzhiyun &data->ondemand_data.downdifferential);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun data->rate = clk_get_rate(data->dmc_clk);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun opp = devfreq_recommended_opp(dev, &data->rate, 0);
449*4882a593Smuzhiyun if (IS_ERR(opp)) {
450*4882a593Smuzhiyun ret = PTR_ERR(opp);
451*4882a593Smuzhiyun goto err_free_opp;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun data->rate = dev_pm_opp_get_freq(opp);
455*4882a593Smuzhiyun data->volt = dev_pm_opp_get_voltage(opp);
456*4882a593Smuzhiyun dev_pm_opp_put(opp);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun rk3399_devfreq_dmc_profile.initial_freq = data->rate;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun data->devfreq = devm_devfreq_add_device(dev,
461*4882a593Smuzhiyun &rk3399_devfreq_dmc_profile,
462*4882a593Smuzhiyun DEVFREQ_GOV_SIMPLE_ONDEMAND,
463*4882a593Smuzhiyun &data->ondemand_data);
464*4882a593Smuzhiyun if (IS_ERR(data->devfreq)) {
465*4882a593Smuzhiyun ret = PTR_ERR(data->devfreq);
466*4882a593Smuzhiyun goto err_free_opp;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun devm_devfreq_register_opp_notifier(dev, data->devfreq);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun data->dev = dev;
472*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return 0;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun err_free_opp:
477*4882a593Smuzhiyun dev_pm_opp_of_remove_table(&pdev->dev);
478*4882a593Smuzhiyun err_edev:
479*4882a593Smuzhiyun devfreq_event_disable_edev(data->edev);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return ret;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
rk3399_dmcfreq_remove(struct platform_device * pdev)484*4882a593Smuzhiyun static int rk3399_dmcfreq_remove(struct platform_device *pdev)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(&pdev->dev);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun devfreq_event_disable_edev(dmcfreq->edev);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /*
491*4882a593Smuzhiyun * Before remove the opp table we need to unregister the opp notifier.
492*4882a593Smuzhiyun */
493*4882a593Smuzhiyun devm_devfreq_unregister_opp_notifier(dmcfreq->dev, dmcfreq->devfreq);
494*4882a593Smuzhiyun dev_pm_opp_of_remove_table(dmcfreq->dev);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return 0;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun static const struct of_device_id rk3399dmc_devfreq_of_match[] = {
500*4882a593Smuzhiyun { .compatible = "rockchip,rk3399-dmc" },
501*4882a593Smuzhiyun { },
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rk3399dmc_devfreq_of_match);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static struct platform_driver rk3399_dmcfreq_driver = {
506*4882a593Smuzhiyun .probe = rk3399_dmcfreq_probe,
507*4882a593Smuzhiyun .remove = rk3399_dmcfreq_remove,
508*4882a593Smuzhiyun .driver = {
509*4882a593Smuzhiyun .name = "rk3399-dmc-freq",
510*4882a593Smuzhiyun .pm = &rk3399_dmcfreq_pm,
511*4882a593Smuzhiyun .of_match_table = rk3399dmc_devfreq_of_match,
512*4882a593Smuzhiyun },
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun module_platform_driver(rk3399_dmcfreq_driver);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
517*4882a593Smuzhiyun MODULE_AUTHOR("Lin Huang <hl@rock-chips.com>");
518*4882a593Smuzhiyun MODULE_DESCRIPTION("RK3399 dmcfreq driver with devfreq framework");
519