1*4882a593Smuzhiyun /* SPDX-License-Identifier: BSD-3-Clause */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale SEC (talitos) device register and descriptor header defines
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2006-2011 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #define TALITOS_TIMEOUT 100000
9*4882a593Smuzhiyun #define TALITOS1_MAX_DATA_LEN 32768
10*4882a593Smuzhiyun #define TALITOS2_MAX_DATA_LEN 65535
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
13*4882a593Smuzhiyun #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
14*4882a593Smuzhiyun #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* descriptor pointer entry */
17*4882a593Smuzhiyun struct talitos_ptr {
18*4882a593Smuzhiyun union {
19*4882a593Smuzhiyun struct { /* SEC2 format */
20*4882a593Smuzhiyun __be16 len; /* length */
21*4882a593Smuzhiyun u8 j_extent; /* jump to sg link table and/or extent*/
22*4882a593Smuzhiyun u8 eptr; /* extended address */
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun struct { /* SEC1 format */
25*4882a593Smuzhiyun __be16 res;
26*4882a593Smuzhiyun __be16 len1; /* length */
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun __be32 ptr; /* address */
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* descriptor */
33*4882a593Smuzhiyun struct talitos_desc {
34*4882a593Smuzhiyun __be32 hdr; /* header high bits */
35*4882a593Smuzhiyun union {
36*4882a593Smuzhiyun __be32 hdr_lo; /* header low bits */
37*4882a593Smuzhiyun __be32 hdr1; /* header for SEC1 */
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun struct talitos_ptr ptr[7]; /* ptr/len pair array */
40*4882a593Smuzhiyun __be32 next_desc; /* next descriptor (SEC1) */
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define TALITOS_DESC_SIZE (sizeof(struct talitos_desc) - sizeof(__be32))
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * talitos_edesc - s/w-extended descriptor
47*4882a593Smuzhiyun * @src_nents: number of segments in input scatterlist
48*4882a593Smuzhiyun * @dst_nents: number of segments in output scatterlist
49*4882a593Smuzhiyun * @iv_dma: dma address of iv for checking continuity and link table
50*4882a593Smuzhiyun * @dma_len: length of dma mapped link_tbl space
51*4882a593Smuzhiyun * @dma_link_tbl: bus physical address of link_tbl/buf
52*4882a593Smuzhiyun * @desc: h/w descriptor
53*4882a593Smuzhiyun * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1) (SEC2)
54*4882a593Smuzhiyun * @buf: input and output buffeur (if {src,dst}_nents > 1) (SEC1)
55*4882a593Smuzhiyun *
56*4882a593Smuzhiyun * if decrypting (with authcheck), or either one of src_nents or dst_nents
57*4882a593Smuzhiyun * is greater than 1, an integrity check value is concatenated to the end
58*4882a593Smuzhiyun * of link_tbl data
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun struct talitos_edesc {
61*4882a593Smuzhiyun int src_nents;
62*4882a593Smuzhiyun int dst_nents;
63*4882a593Smuzhiyun dma_addr_t iv_dma;
64*4882a593Smuzhiyun int dma_len;
65*4882a593Smuzhiyun dma_addr_t dma_link_tbl;
66*4882a593Smuzhiyun struct talitos_desc desc;
67*4882a593Smuzhiyun union {
68*4882a593Smuzhiyun struct talitos_ptr link_tbl[0];
69*4882a593Smuzhiyun u8 buf[0];
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /**
74*4882a593Smuzhiyun * talitos_request - descriptor submission request
75*4882a593Smuzhiyun * @desc: descriptor pointer (kernel virtual)
76*4882a593Smuzhiyun * @dma_desc: descriptor's physical bus address
77*4882a593Smuzhiyun * @callback: whom to call when descriptor processing is done
78*4882a593Smuzhiyun * @context: caller context (optional)
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun struct talitos_request {
81*4882a593Smuzhiyun struct talitos_desc *desc;
82*4882a593Smuzhiyun dma_addr_t dma_desc;
83*4882a593Smuzhiyun void (*callback) (struct device *dev, struct talitos_desc *desc,
84*4882a593Smuzhiyun void *context, int error);
85*4882a593Smuzhiyun void *context;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* per-channel fifo management */
89*4882a593Smuzhiyun struct talitos_channel {
90*4882a593Smuzhiyun void __iomem *reg;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* request fifo */
93*4882a593Smuzhiyun struct talitos_request *fifo;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* number of requests pending in channel h/w fifo */
96*4882a593Smuzhiyun atomic_t submit_count ____cacheline_aligned;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* request submission (head) lock */
99*4882a593Smuzhiyun spinlock_t head_lock ____cacheline_aligned;
100*4882a593Smuzhiyun /* index to next free descriptor request */
101*4882a593Smuzhiyun int head;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* request release (tail) lock */
104*4882a593Smuzhiyun spinlock_t tail_lock ____cacheline_aligned;
105*4882a593Smuzhiyun /* index to next in-progress/done descriptor request */
106*4882a593Smuzhiyun int tail;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct talitos_private {
110*4882a593Smuzhiyun struct device *dev;
111*4882a593Smuzhiyun struct platform_device *ofdev;
112*4882a593Smuzhiyun void __iomem *reg;
113*4882a593Smuzhiyun void __iomem *reg_deu;
114*4882a593Smuzhiyun void __iomem *reg_aesu;
115*4882a593Smuzhiyun void __iomem *reg_mdeu;
116*4882a593Smuzhiyun void __iomem *reg_afeu;
117*4882a593Smuzhiyun void __iomem *reg_rngu;
118*4882a593Smuzhiyun void __iomem *reg_pkeu;
119*4882a593Smuzhiyun void __iomem *reg_keu;
120*4882a593Smuzhiyun void __iomem *reg_crcu;
121*4882a593Smuzhiyun int irq[2];
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* SEC global registers lock */
124*4882a593Smuzhiyun spinlock_t reg_lock ____cacheline_aligned;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* SEC version geometry (from device tree node) */
127*4882a593Smuzhiyun unsigned int num_channels;
128*4882a593Smuzhiyun unsigned int chfifo_len;
129*4882a593Smuzhiyun unsigned int exec_units;
130*4882a593Smuzhiyun unsigned int desc_types;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* SEC Compatibility info */
133*4882a593Smuzhiyun unsigned long features;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun * length of the request fifo
137*4882a593Smuzhiyun * fifo_len is chfifo_len rounded up to next power of 2
138*4882a593Smuzhiyun * so we can use bitwise ops to wrap
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun unsigned int fifo_len;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun struct talitos_channel *chan;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* next channel to be assigned next incoming descriptor */
145*4882a593Smuzhiyun atomic_t last_chan ____cacheline_aligned;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* request callback tasklet */
148*4882a593Smuzhiyun struct tasklet_struct done_task[2];
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* list of registered algorithms */
151*4882a593Smuzhiyun struct list_head alg_list;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* hwrng device */
154*4882a593Smuzhiyun struct hwrng rng;
155*4882a593Smuzhiyun bool rng_registered;
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* .features flag */
159*4882a593Smuzhiyun #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
160*4882a593Smuzhiyun #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
161*4882a593Smuzhiyun #define TALITOS_FTR_SHA224_HWINIT 0x00000004
162*4882a593Smuzhiyun #define TALITOS_FTR_HMAC_OK 0x00000008
163*4882a593Smuzhiyun #define TALITOS_FTR_SEC1 0x00000010
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * If both CONFIG_CRYPTO_DEV_TALITOS1 and CONFIG_CRYPTO_DEV_TALITOS2 are
167*4882a593Smuzhiyun * defined, we check the features which are set according to the device tree.
168*4882a593Smuzhiyun * Otherwise, we answer true or false directly
169*4882a593Smuzhiyun */
has_ftr_sec1(struct talitos_private * priv)170*4882a593Smuzhiyun static inline bool has_ftr_sec1(struct talitos_private *priv)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_CRYPTO_DEV_TALITOS1) &&
173*4882a593Smuzhiyun IS_ENABLED(CONFIG_CRYPTO_DEV_TALITOS2))
174*4882a593Smuzhiyun return priv->features & TALITOS_FTR_SEC1;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return IS_ENABLED(CONFIG_CRYPTO_DEV_TALITOS1);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun * TALITOS_xxx_LO addresses point to the low data bits (32-63) of the register
181*4882a593Smuzhiyun */
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define ISR1_FORMAT(x) (((x) << 28) | ((x) << 16))
184*4882a593Smuzhiyun #define ISR2_FORMAT(x) (((x) << 4) | (x))
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* global register offset addresses */
187*4882a593Smuzhiyun #define TALITOS_MCR 0x1030 /* master control register */
188*4882a593Smuzhiyun #define TALITOS_MCR_RCA0 (1 << 15) /* remap channel 0 */
189*4882a593Smuzhiyun #define TALITOS_MCR_RCA1 (1 << 14) /* remap channel 1 */
190*4882a593Smuzhiyun #define TALITOS_MCR_RCA2 (1 << 13) /* remap channel 2 */
191*4882a593Smuzhiyun #define TALITOS_MCR_RCA3 (1 << 12) /* remap channel 3 */
192*4882a593Smuzhiyun #define TALITOS1_MCR_SWR 0x1000000 /* s/w reset */
193*4882a593Smuzhiyun #define TALITOS2_MCR_SWR 0x1 /* s/w reset */
194*4882a593Smuzhiyun #define TALITOS_MCR_LO 0x1034
195*4882a593Smuzhiyun #define TALITOS_IMR 0x1008 /* interrupt mask register */
196*4882a593Smuzhiyun /* enable channel IRQs */
197*4882a593Smuzhiyun #define TALITOS1_IMR_INIT ISR1_FORMAT(0xf)
198*4882a593Smuzhiyun #define TALITOS1_IMR_DONE ISR1_FORMAT(0x5) /* done IRQs */
199*4882a593Smuzhiyun /* enable channel IRQs */
200*4882a593Smuzhiyun #define TALITOS2_IMR_INIT (ISR2_FORMAT(0xf) | 0x10000)
201*4882a593Smuzhiyun #define TALITOS2_IMR_DONE ISR1_FORMAT(0x5) /* done IRQs */
202*4882a593Smuzhiyun #define TALITOS_IMR_LO 0x100C
203*4882a593Smuzhiyun #define TALITOS1_IMR_LO_INIT 0x2000000 /* allow RNGU error IRQs */
204*4882a593Smuzhiyun #define TALITOS2_IMR_LO_INIT 0x20000 /* allow RNGU error IRQs */
205*4882a593Smuzhiyun #define TALITOS_ISR 0x1010 /* interrupt status register */
206*4882a593Smuzhiyun #define TALITOS1_ISR_4CHERR ISR1_FORMAT(0xa) /* 4 ch errors mask */
207*4882a593Smuzhiyun #define TALITOS1_ISR_4CHDONE ISR1_FORMAT(0x5) /* 4 ch done mask */
208*4882a593Smuzhiyun #define TALITOS1_ISR_CH_0_ERR (2 << 28) /* ch 0 errors mask */
209*4882a593Smuzhiyun #define TALITOS1_ISR_CH_0_DONE (1 << 28) /* ch 0 done mask */
210*4882a593Smuzhiyun #define TALITOS1_ISR_TEA_ERR 0x00000040
211*4882a593Smuzhiyun #define TALITOS2_ISR_4CHERR ISR2_FORMAT(0xa) /* 4 ch errors mask */
212*4882a593Smuzhiyun #define TALITOS2_ISR_4CHDONE ISR2_FORMAT(0x5) /* 4 ch done mask */
213*4882a593Smuzhiyun #define TALITOS2_ISR_CH_0_ERR 2 /* ch 0 errors mask */
214*4882a593Smuzhiyun #define TALITOS2_ISR_CH_0_DONE 1 /* ch 0 done mask */
215*4882a593Smuzhiyun #define TALITOS2_ISR_CH_0_2_ERR ISR2_FORMAT(0x2) /* ch 0, 2 err mask */
216*4882a593Smuzhiyun #define TALITOS2_ISR_CH_0_2_DONE ISR2_FORMAT(0x1) /* ch 0, 2 done mask */
217*4882a593Smuzhiyun #define TALITOS2_ISR_CH_1_3_ERR ISR2_FORMAT(0x8) /* ch 1, 3 err mask */
218*4882a593Smuzhiyun #define TALITOS2_ISR_CH_1_3_DONE ISR2_FORMAT(0x4) /* ch 1, 3 done mask */
219*4882a593Smuzhiyun #define TALITOS_ISR_LO 0x1014
220*4882a593Smuzhiyun #define TALITOS_ICR 0x1018 /* interrupt clear register */
221*4882a593Smuzhiyun #define TALITOS_ICR_LO 0x101C
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* channel register address stride */
224*4882a593Smuzhiyun #define TALITOS_CH_BASE_OFFSET 0x1000 /* default channel map base */
225*4882a593Smuzhiyun #define TALITOS1_CH_STRIDE 0x1000
226*4882a593Smuzhiyun #define TALITOS2_CH_STRIDE 0x100
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* channel configuration register */
229*4882a593Smuzhiyun #define TALITOS_CCCR 0x8
230*4882a593Smuzhiyun #define TALITOS2_CCCR_CONT 0x2 /* channel continue on SEC2 */
231*4882a593Smuzhiyun #define TALITOS2_CCCR_RESET 0x1 /* channel reset on SEC2 */
232*4882a593Smuzhiyun #define TALITOS_CCCR_LO 0xc
233*4882a593Smuzhiyun #define TALITOS_CCCR_LO_IWSE 0x80 /* chan. ICCR writeback enab. */
234*4882a593Smuzhiyun #define TALITOS_CCCR_LO_EAE 0x20 /* extended address enable */
235*4882a593Smuzhiyun #define TALITOS_CCCR_LO_CDWE 0x10 /* chan. done writeback enab. */
236*4882a593Smuzhiyun #define TALITOS_CCCR_LO_NE 0x8 /* fetch next descriptor enab. */
237*4882a593Smuzhiyun #define TALITOS_CCCR_LO_NT 0x4 /* notification type */
238*4882a593Smuzhiyun #define TALITOS_CCCR_LO_CDIE 0x2 /* channel done IRQ enable */
239*4882a593Smuzhiyun #define TALITOS1_CCCR_LO_RESET 0x1 /* channel reset on SEC1 */
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* CCPSR: channel pointer status register */
242*4882a593Smuzhiyun #define TALITOS_CCPSR 0x10
243*4882a593Smuzhiyun #define TALITOS_CCPSR_LO 0x14
244*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_DOF 0x8000 /* double FF write oflow error */
245*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_SOF 0x4000 /* single FF write oflow error */
246*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_MDTE 0x2000 /* master data transfer error */
247*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_SGDLZ 0x1000 /* s/g data len zero error */
248*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_FPZ 0x0800 /* fetch ptr zero error */
249*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_IDH 0x0400 /* illegal desc hdr error */
250*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_IEU 0x0200 /* invalid EU error */
251*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_EU 0x0100 /* EU error detected */
252*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_GB 0x0080 /* gather boundary error */
253*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_GRL 0x0040 /* gather return/length error */
254*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_SB 0x0020 /* scatter boundary error */
255*4882a593Smuzhiyun #define TALITOS_CCPSR_LO_SRL 0x0010 /* scatter return/length error */
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* channel fetch fifo register */
258*4882a593Smuzhiyun #define TALITOS_FF 0x48
259*4882a593Smuzhiyun #define TALITOS_FF_LO 0x4c
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* current descriptor pointer register */
262*4882a593Smuzhiyun #define TALITOS_CDPR 0x40
263*4882a593Smuzhiyun #define TALITOS_CDPR_LO 0x44
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* descriptor buffer register */
266*4882a593Smuzhiyun #define TALITOS_DESCBUF 0x80
267*4882a593Smuzhiyun #define TALITOS_DESCBUF_LO 0x84
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* gather link table */
270*4882a593Smuzhiyun #define TALITOS_GATHER 0xc0
271*4882a593Smuzhiyun #define TALITOS_GATHER_LO 0xc4
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* scatter link table */
274*4882a593Smuzhiyun #define TALITOS_SCATTER 0xe0
275*4882a593Smuzhiyun #define TALITOS_SCATTER_LO 0xe4
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* execution unit registers base */
278*4882a593Smuzhiyun #define TALITOS2_DEU 0x2000
279*4882a593Smuzhiyun #define TALITOS2_AESU 0x4000
280*4882a593Smuzhiyun #define TALITOS2_MDEU 0x6000
281*4882a593Smuzhiyun #define TALITOS2_AFEU 0x8000
282*4882a593Smuzhiyun #define TALITOS2_RNGU 0xa000
283*4882a593Smuzhiyun #define TALITOS2_PKEU 0xc000
284*4882a593Smuzhiyun #define TALITOS2_KEU 0xe000
285*4882a593Smuzhiyun #define TALITOS2_CRCU 0xf000
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun #define TALITOS12_AESU 0x4000
288*4882a593Smuzhiyun #define TALITOS12_DEU 0x5000
289*4882a593Smuzhiyun #define TALITOS12_MDEU 0x6000
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun #define TALITOS10_AFEU 0x8000
292*4882a593Smuzhiyun #define TALITOS10_DEU 0xa000
293*4882a593Smuzhiyun #define TALITOS10_MDEU 0xc000
294*4882a593Smuzhiyun #define TALITOS10_RNGU 0xe000
295*4882a593Smuzhiyun #define TALITOS10_PKEU 0x10000
296*4882a593Smuzhiyun #define TALITOS10_AESU 0x12000
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* execution unit interrupt status registers */
299*4882a593Smuzhiyun #define TALITOS_EUDSR 0x10 /* data size */
300*4882a593Smuzhiyun #define TALITOS_EUDSR_LO 0x14
301*4882a593Smuzhiyun #define TALITOS_EURCR 0x18 /* reset control*/
302*4882a593Smuzhiyun #define TALITOS_EURCR_LO 0x1c
303*4882a593Smuzhiyun #define TALITOS_EUSR 0x28 /* rng status */
304*4882a593Smuzhiyun #define TALITOS_EUSR_LO 0x2c
305*4882a593Smuzhiyun #define TALITOS_EUISR 0x30
306*4882a593Smuzhiyun #define TALITOS_EUISR_LO 0x34
307*4882a593Smuzhiyun #define TALITOS_EUICR 0x38 /* int. control */
308*4882a593Smuzhiyun #define TALITOS_EUICR_LO 0x3c
309*4882a593Smuzhiyun #define TALITOS_EU_FIFO 0x800 /* output FIFO */
310*4882a593Smuzhiyun #define TALITOS_EU_FIFO_LO 0x804 /* output FIFO */
311*4882a593Smuzhiyun /* DES unit */
312*4882a593Smuzhiyun #define TALITOS1_DEUICR_KPE 0x00200000 /* Key Parity Error */
313*4882a593Smuzhiyun /* message digest unit */
314*4882a593Smuzhiyun #define TALITOS_MDEUICR_LO_ICE 0x4000 /* integrity check IRQ enable */
315*4882a593Smuzhiyun /* random number unit */
316*4882a593Smuzhiyun #define TALITOS_RNGUSR_LO_RD 0x1 /* reset done */
317*4882a593Smuzhiyun #define TALITOS_RNGUSR_LO_OFL 0xff0000/* output FIFO length */
318*4882a593Smuzhiyun #define TALITOS_RNGURCR_LO_SR 0x1 /* software reset */
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun #define TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256 0x28
321*4882a593Smuzhiyun #define TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512 0x48
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /*
324*4882a593Smuzhiyun * talitos descriptor header (hdr) bits
325*4882a593Smuzhiyun */
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* written back when done */
328*4882a593Smuzhiyun #define DESC_HDR_DONE cpu_to_be32(0xff000000)
329*4882a593Smuzhiyun #define DESC_HDR_LO_ICCR1_MASK cpu_to_be32(0x00180000)
330*4882a593Smuzhiyun #define DESC_HDR_LO_ICCR1_PASS cpu_to_be32(0x00080000)
331*4882a593Smuzhiyun #define DESC_HDR_LO_ICCR1_FAIL cpu_to_be32(0x00100000)
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* primary execution unit select */
334*4882a593Smuzhiyun #define DESC_HDR_SEL0_MASK cpu_to_be32(0xf0000000)
335*4882a593Smuzhiyun #define DESC_HDR_SEL0_AFEU cpu_to_be32(0x10000000)
336*4882a593Smuzhiyun #define DESC_HDR_SEL0_DEU cpu_to_be32(0x20000000)
337*4882a593Smuzhiyun #define DESC_HDR_SEL0_MDEUA cpu_to_be32(0x30000000)
338*4882a593Smuzhiyun #define DESC_HDR_SEL0_MDEUB cpu_to_be32(0xb0000000)
339*4882a593Smuzhiyun #define DESC_HDR_SEL0_RNG cpu_to_be32(0x40000000)
340*4882a593Smuzhiyun #define DESC_HDR_SEL0_PKEU cpu_to_be32(0x50000000)
341*4882a593Smuzhiyun #define DESC_HDR_SEL0_AESU cpu_to_be32(0x60000000)
342*4882a593Smuzhiyun #define DESC_HDR_SEL0_KEU cpu_to_be32(0x70000000)
343*4882a593Smuzhiyun #define DESC_HDR_SEL0_CRCU cpu_to_be32(0x80000000)
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* primary execution unit mode (MODE0) and derivatives */
346*4882a593Smuzhiyun #define DESC_HDR_MODE0_ENCRYPT cpu_to_be32(0x00100000)
347*4882a593Smuzhiyun #define DESC_HDR_MODE0_AESU_MASK cpu_to_be32(0x00600000)
348*4882a593Smuzhiyun #define DESC_HDR_MODE0_AESU_CBC cpu_to_be32(0x00200000)
349*4882a593Smuzhiyun #define DESC_HDR_MODE0_AESU_CTR cpu_to_be32(0x00600000)
350*4882a593Smuzhiyun #define DESC_HDR_MODE0_DEU_CBC cpu_to_be32(0x00400000)
351*4882a593Smuzhiyun #define DESC_HDR_MODE0_DEU_3DES cpu_to_be32(0x00200000)
352*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_CONT cpu_to_be32(0x08000000)
353*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_INIT cpu_to_be32(0x01000000)
354*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_HMAC cpu_to_be32(0x00800000)
355*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_PAD cpu_to_be32(0x00400000)
356*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_SHA224 cpu_to_be32(0x00300000)
357*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_MD5 cpu_to_be32(0x00200000)
358*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_SHA256 cpu_to_be32(0x00100000)
359*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_SHA1 cpu_to_be32(0x00000000)
360*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEUB_SHA384 cpu_to_be32(0x00000000)
361*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEUB_SHA512 cpu_to_be32(0x00200000)
362*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_MD5_HMAC (DESC_HDR_MODE0_MDEU_MD5 | \
363*4882a593Smuzhiyun DESC_HDR_MODE0_MDEU_HMAC)
364*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_SHA256_HMAC (DESC_HDR_MODE0_MDEU_SHA256 | \
365*4882a593Smuzhiyun DESC_HDR_MODE0_MDEU_HMAC)
366*4882a593Smuzhiyun #define DESC_HDR_MODE0_MDEU_SHA1_HMAC (DESC_HDR_MODE0_MDEU_SHA1 | \
367*4882a593Smuzhiyun DESC_HDR_MODE0_MDEU_HMAC)
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* secondary execution unit select (SEL1) */
370*4882a593Smuzhiyun #define DESC_HDR_SEL1_MASK cpu_to_be32(0x000f0000)
371*4882a593Smuzhiyun #define DESC_HDR_SEL1_MDEUA cpu_to_be32(0x00030000)
372*4882a593Smuzhiyun #define DESC_HDR_SEL1_MDEUB cpu_to_be32(0x000b0000)
373*4882a593Smuzhiyun #define DESC_HDR_SEL1_CRCU cpu_to_be32(0x00080000)
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* secondary execution unit mode (MODE1) and derivatives */
376*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_CICV cpu_to_be32(0x00004000)
377*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_INIT cpu_to_be32(0x00001000)
378*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_HMAC cpu_to_be32(0x00000800)
379*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_PAD cpu_to_be32(0x00000400)
380*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_SHA224 cpu_to_be32(0x00000300)
381*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_MD5 cpu_to_be32(0x00000200)
382*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_SHA256 cpu_to_be32(0x00000100)
383*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_SHA1 cpu_to_be32(0x00000000)
384*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEUB_SHA384 cpu_to_be32(0x00000000)
385*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEUB_SHA512 cpu_to_be32(0x00000200)
386*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_MD5_HMAC (DESC_HDR_MODE1_MDEU_MD5 | \
387*4882a593Smuzhiyun DESC_HDR_MODE1_MDEU_HMAC)
388*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_SHA256_HMAC (DESC_HDR_MODE1_MDEU_SHA256 | \
389*4882a593Smuzhiyun DESC_HDR_MODE1_MDEU_HMAC)
390*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_SHA1_HMAC (DESC_HDR_MODE1_MDEU_SHA1 | \
391*4882a593Smuzhiyun DESC_HDR_MODE1_MDEU_HMAC)
392*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEU_SHA224_HMAC (DESC_HDR_MODE1_MDEU_SHA224 | \
393*4882a593Smuzhiyun DESC_HDR_MODE1_MDEU_HMAC)
394*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEUB_SHA384_HMAC (DESC_HDR_MODE1_MDEUB_SHA384 | \
395*4882a593Smuzhiyun DESC_HDR_MODE1_MDEU_HMAC)
396*4882a593Smuzhiyun #define DESC_HDR_MODE1_MDEUB_SHA512_HMAC (DESC_HDR_MODE1_MDEUB_SHA512 | \
397*4882a593Smuzhiyun DESC_HDR_MODE1_MDEU_HMAC)
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* direction of overall data flow (DIR) */
400*4882a593Smuzhiyun #define DESC_HDR_DIR_INBOUND cpu_to_be32(0x00000002)
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* request done notification (DN) */
403*4882a593Smuzhiyun #define DESC_HDR_DONE_NOTIFY cpu_to_be32(0x00000001)
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* descriptor types */
406*4882a593Smuzhiyun #define DESC_HDR_TYPE_AESU_CTR_NONSNOOP cpu_to_be32(0 << 3)
407*4882a593Smuzhiyun #define DESC_HDR_TYPE_IPSEC_ESP cpu_to_be32(1 << 3)
408*4882a593Smuzhiyun #define DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU cpu_to_be32(2 << 3)
409*4882a593Smuzhiyun #define DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU cpu_to_be32(4 << 3)
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* link table extent field bits */
412*4882a593Smuzhiyun #define DESC_PTR_LNKTBL_JUMP 0x80
413*4882a593Smuzhiyun #define DESC_PTR_LNKTBL_RET 0x02
414*4882a593Smuzhiyun #define DESC_PTR_LNKTBL_NEXT 0x01
415