xref: /OK3568_Linux_fs/kernel/drivers/crypto/stm32/stm32-cryp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2017
4*4882a593Smuzhiyun  * Author: Fabien Dessenne <fabien.dessenne@st.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/reset.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <crypto/aes.h>
18*4882a593Smuzhiyun #include <crypto/internal/des.h>
19*4882a593Smuzhiyun #include <crypto/engine.h>
20*4882a593Smuzhiyun #include <crypto/scatterwalk.h>
21*4882a593Smuzhiyun #include <crypto/internal/aead.h>
22*4882a593Smuzhiyun #include <crypto/internal/skcipher.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define DRIVER_NAME             "stm32-cryp"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Bit [0] encrypt / decrypt */
27*4882a593Smuzhiyun #define FLG_ENCRYPT             BIT(0)
28*4882a593Smuzhiyun /* Bit [8..1] algo & operation mode */
29*4882a593Smuzhiyun #define FLG_AES                 BIT(1)
30*4882a593Smuzhiyun #define FLG_DES                 BIT(2)
31*4882a593Smuzhiyun #define FLG_TDES                BIT(3)
32*4882a593Smuzhiyun #define FLG_ECB                 BIT(4)
33*4882a593Smuzhiyun #define FLG_CBC                 BIT(5)
34*4882a593Smuzhiyun #define FLG_CTR                 BIT(6)
35*4882a593Smuzhiyun #define FLG_GCM                 BIT(7)
36*4882a593Smuzhiyun #define FLG_CCM                 BIT(8)
37*4882a593Smuzhiyun /* Mode mask = bits [15..0] */
38*4882a593Smuzhiyun #define FLG_MODE_MASK           GENMASK(15, 0)
39*4882a593Smuzhiyun /* Bit [31..16] status  */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Registers */
42*4882a593Smuzhiyun #define CRYP_CR                 0x00000000
43*4882a593Smuzhiyun #define CRYP_SR                 0x00000004
44*4882a593Smuzhiyun #define CRYP_DIN                0x00000008
45*4882a593Smuzhiyun #define CRYP_DOUT               0x0000000C
46*4882a593Smuzhiyun #define CRYP_DMACR              0x00000010
47*4882a593Smuzhiyun #define CRYP_IMSCR              0x00000014
48*4882a593Smuzhiyun #define CRYP_RISR               0x00000018
49*4882a593Smuzhiyun #define CRYP_MISR               0x0000001C
50*4882a593Smuzhiyun #define CRYP_K0LR               0x00000020
51*4882a593Smuzhiyun #define CRYP_K0RR               0x00000024
52*4882a593Smuzhiyun #define CRYP_K1LR               0x00000028
53*4882a593Smuzhiyun #define CRYP_K1RR               0x0000002C
54*4882a593Smuzhiyun #define CRYP_K2LR               0x00000030
55*4882a593Smuzhiyun #define CRYP_K2RR               0x00000034
56*4882a593Smuzhiyun #define CRYP_K3LR               0x00000038
57*4882a593Smuzhiyun #define CRYP_K3RR               0x0000003C
58*4882a593Smuzhiyun #define CRYP_IV0LR              0x00000040
59*4882a593Smuzhiyun #define CRYP_IV0RR              0x00000044
60*4882a593Smuzhiyun #define CRYP_IV1LR              0x00000048
61*4882a593Smuzhiyun #define CRYP_IV1RR              0x0000004C
62*4882a593Smuzhiyun #define CRYP_CSGCMCCM0R         0x00000050
63*4882a593Smuzhiyun #define CRYP_CSGCM0R            0x00000070
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Registers values */
66*4882a593Smuzhiyun #define CR_DEC_NOT_ENC          0x00000004
67*4882a593Smuzhiyun #define CR_TDES_ECB             0x00000000
68*4882a593Smuzhiyun #define CR_TDES_CBC             0x00000008
69*4882a593Smuzhiyun #define CR_DES_ECB              0x00000010
70*4882a593Smuzhiyun #define CR_DES_CBC              0x00000018
71*4882a593Smuzhiyun #define CR_AES_ECB              0x00000020
72*4882a593Smuzhiyun #define CR_AES_CBC              0x00000028
73*4882a593Smuzhiyun #define CR_AES_CTR              0x00000030
74*4882a593Smuzhiyun #define CR_AES_KP               0x00000038
75*4882a593Smuzhiyun #define CR_AES_GCM              0x00080000
76*4882a593Smuzhiyun #define CR_AES_CCM              0x00080008
77*4882a593Smuzhiyun #define CR_AES_UNKNOWN          0xFFFFFFFF
78*4882a593Smuzhiyun #define CR_ALGO_MASK            0x00080038
79*4882a593Smuzhiyun #define CR_DATA32               0x00000000
80*4882a593Smuzhiyun #define CR_DATA16               0x00000040
81*4882a593Smuzhiyun #define CR_DATA8                0x00000080
82*4882a593Smuzhiyun #define CR_DATA1                0x000000C0
83*4882a593Smuzhiyun #define CR_KEY128               0x00000000
84*4882a593Smuzhiyun #define CR_KEY192               0x00000100
85*4882a593Smuzhiyun #define CR_KEY256               0x00000200
86*4882a593Smuzhiyun #define CR_FFLUSH               0x00004000
87*4882a593Smuzhiyun #define CR_CRYPEN               0x00008000
88*4882a593Smuzhiyun #define CR_PH_INIT              0x00000000
89*4882a593Smuzhiyun #define CR_PH_HEADER            0x00010000
90*4882a593Smuzhiyun #define CR_PH_PAYLOAD           0x00020000
91*4882a593Smuzhiyun #define CR_PH_FINAL             0x00030000
92*4882a593Smuzhiyun #define CR_PH_MASK              0x00030000
93*4882a593Smuzhiyun #define CR_NBPBL_SHIFT          20
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define SR_BUSY                 0x00000010
96*4882a593Smuzhiyun #define SR_OFNE                 0x00000004
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define IMSCR_IN                BIT(0)
99*4882a593Smuzhiyun #define IMSCR_OUT               BIT(1)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define MISR_IN                 BIT(0)
102*4882a593Smuzhiyun #define MISR_OUT                BIT(1)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Misc */
105*4882a593Smuzhiyun #define AES_BLOCK_32            (AES_BLOCK_SIZE / sizeof(u32))
106*4882a593Smuzhiyun #define GCM_CTR_INIT            2
107*4882a593Smuzhiyun #define CRYP_AUTOSUSPEND_DELAY	50
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun struct stm32_cryp_caps {
110*4882a593Smuzhiyun 	bool                    swap_final;
111*4882a593Smuzhiyun 	bool                    padding_wa;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun struct stm32_cryp_ctx {
115*4882a593Smuzhiyun 	struct crypto_engine_ctx enginectx;
116*4882a593Smuzhiyun 	struct stm32_cryp       *cryp;
117*4882a593Smuzhiyun 	int                     keylen;
118*4882a593Smuzhiyun 	__be32                  key[AES_KEYSIZE_256 / sizeof(u32)];
119*4882a593Smuzhiyun 	unsigned long           flags;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun struct stm32_cryp_reqctx {
123*4882a593Smuzhiyun 	unsigned long mode;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun struct stm32_cryp {
127*4882a593Smuzhiyun 	struct list_head        list;
128*4882a593Smuzhiyun 	struct device           *dev;
129*4882a593Smuzhiyun 	void __iomem            *regs;
130*4882a593Smuzhiyun 	struct clk              *clk;
131*4882a593Smuzhiyun 	unsigned long           flags;
132*4882a593Smuzhiyun 	u32                     irq_status;
133*4882a593Smuzhiyun 	const struct stm32_cryp_caps *caps;
134*4882a593Smuzhiyun 	struct stm32_cryp_ctx   *ctx;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	struct crypto_engine    *engine;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	struct skcipher_request *req;
139*4882a593Smuzhiyun 	struct aead_request     *areq;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	size_t                  authsize;
142*4882a593Smuzhiyun 	size_t                  hw_blocksize;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	size_t                  payload_in;
145*4882a593Smuzhiyun 	size_t                  header_in;
146*4882a593Smuzhiyun 	size_t                  payload_out;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	struct scatterlist      *out_sg;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	struct scatter_walk     in_walk;
151*4882a593Smuzhiyun 	struct scatter_walk     out_walk;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	__be32                  last_ctr[4];
154*4882a593Smuzhiyun 	u32                     gcm_ctr;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun struct stm32_cryp_list {
158*4882a593Smuzhiyun 	struct list_head        dev_list;
159*4882a593Smuzhiyun 	spinlock_t              lock; /* protect dev_list */
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static struct stm32_cryp_list cryp_list = {
163*4882a593Smuzhiyun 	.dev_list = LIST_HEAD_INIT(cryp_list.dev_list),
164*4882a593Smuzhiyun 	.lock     = __SPIN_LOCK_UNLOCKED(cryp_list.lock),
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
is_aes(struct stm32_cryp * cryp)167*4882a593Smuzhiyun static inline bool is_aes(struct stm32_cryp *cryp)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	return cryp->flags & FLG_AES;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
is_des(struct stm32_cryp * cryp)172*4882a593Smuzhiyun static inline bool is_des(struct stm32_cryp *cryp)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	return cryp->flags & FLG_DES;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
is_tdes(struct stm32_cryp * cryp)177*4882a593Smuzhiyun static inline bool is_tdes(struct stm32_cryp *cryp)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	return cryp->flags & FLG_TDES;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
is_ecb(struct stm32_cryp * cryp)182*4882a593Smuzhiyun static inline bool is_ecb(struct stm32_cryp *cryp)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	return cryp->flags & FLG_ECB;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
is_cbc(struct stm32_cryp * cryp)187*4882a593Smuzhiyun static inline bool is_cbc(struct stm32_cryp *cryp)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	return cryp->flags & FLG_CBC;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
is_ctr(struct stm32_cryp * cryp)192*4882a593Smuzhiyun static inline bool is_ctr(struct stm32_cryp *cryp)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	return cryp->flags & FLG_CTR;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
is_gcm(struct stm32_cryp * cryp)197*4882a593Smuzhiyun static inline bool is_gcm(struct stm32_cryp *cryp)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	return cryp->flags & FLG_GCM;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
is_ccm(struct stm32_cryp * cryp)202*4882a593Smuzhiyun static inline bool is_ccm(struct stm32_cryp *cryp)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	return cryp->flags & FLG_CCM;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
is_encrypt(struct stm32_cryp * cryp)207*4882a593Smuzhiyun static inline bool is_encrypt(struct stm32_cryp *cryp)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	return cryp->flags & FLG_ENCRYPT;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
is_decrypt(struct stm32_cryp * cryp)212*4882a593Smuzhiyun static inline bool is_decrypt(struct stm32_cryp *cryp)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	return !is_encrypt(cryp);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
stm32_cryp_read(struct stm32_cryp * cryp,u32 ofst)217*4882a593Smuzhiyun static inline u32 stm32_cryp_read(struct stm32_cryp *cryp, u32 ofst)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	return readl_relaxed(cryp->regs + ofst);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
stm32_cryp_write(struct stm32_cryp * cryp,u32 ofst,u32 val)222*4882a593Smuzhiyun static inline void stm32_cryp_write(struct stm32_cryp *cryp, u32 ofst, u32 val)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	writel_relaxed(val, cryp->regs + ofst);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
stm32_cryp_wait_busy(struct stm32_cryp * cryp)227*4882a593Smuzhiyun static inline int stm32_cryp_wait_busy(struct stm32_cryp *cryp)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	u32 status;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return readl_relaxed_poll_timeout(cryp->regs + CRYP_SR, status,
232*4882a593Smuzhiyun 			!(status & SR_BUSY), 10, 100000);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
stm32_cryp_wait_enable(struct stm32_cryp * cryp)235*4882a593Smuzhiyun static inline int stm32_cryp_wait_enable(struct stm32_cryp *cryp)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	u32 status;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return readl_relaxed_poll_timeout(cryp->regs + CRYP_CR, status,
240*4882a593Smuzhiyun 			!(status & CR_CRYPEN), 10, 100000);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
stm32_cryp_wait_output(struct stm32_cryp * cryp)243*4882a593Smuzhiyun static inline int stm32_cryp_wait_output(struct stm32_cryp *cryp)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	u32 status;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return readl_relaxed_poll_timeout(cryp->regs + CRYP_SR, status,
248*4882a593Smuzhiyun 			status & SR_OFNE, 10, 100000);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static int stm32_cryp_read_auth_tag(struct stm32_cryp *cryp);
252*4882a593Smuzhiyun static void stm32_cryp_finish_req(struct stm32_cryp *cryp, int err);
253*4882a593Smuzhiyun 
stm32_cryp_find_dev(struct stm32_cryp_ctx * ctx)254*4882a593Smuzhiyun static struct stm32_cryp *stm32_cryp_find_dev(struct stm32_cryp_ctx *ctx)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct stm32_cryp *tmp, *cryp = NULL;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	spin_lock_bh(&cryp_list.lock);
259*4882a593Smuzhiyun 	if (!ctx->cryp) {
260*4882a593Smuzhiyun 		list_for_each_entry(tmp, &cryp_list.dev_list, list) {
261*4882a593Smuzhiyun 			cryp = tmp;
262*4882a593Smuzhiyun 			break;
263*4882a593Smuzhiyun 		}
264*4882a593Smuzhiyun 		ctx->cryp = cryp;
265*4882a593Smuzhiyun 	} else {
266*4882a593Smuzhiyun 		cryp = ctx->cryp;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	spin_unlock_bh(&cryp_list.lock);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return cryp;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
stm32_cryp_hw_write_iv(struct stm32_cryp * cryp,__be32 * iv)274*4882a593Smuzhiyun static void stm32_cryp_hw_write_iv(struct stm32_cryp *cryp, __be32 *iv)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	if (!iv)
277*4882a593Smuzhiyun 		return;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_IV0LR, be32_to_cpu(*iv++));
280*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_IV0RR, be32_to_cpu(*iv++));
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (is_aes(cryp)) {
283*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_IV1LR, be32_to_cpu(*iv++));
284*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_IV1RR, be32_to_cpu(*iv++));
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
stm32_cryp_get_iv(struct stm32_cryp * cryp)288*4882a593Smuzhiyun static void stm32_cryp_get_iv(struct stm32_cryp *cryp)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct skcipher_request *req = cryp->req;
291*4882a593Smuzhiyun 	__be32 *tmp = (void *)req->iv;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (!tmp)
294*4882a593Smuzhiyun 		return;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	*tmp++ = cpu_to_be32(stm32_cryp_read(cryp, CRYP_IV0LR));
297*4882a593Smuzhiyun 	*tmp++ = cpu_to_be32(stm32_cryp_read(cryp, CRYP_IV0RR));
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (is_aes(cryp)) {
300*4882a593Smuzhiyun 		*tmp++ = cpu_to_be32(stm32_cryp_read(cryp, CRYP_IV1LR));
301*4882a593Smuzhiyun 		*tmp++ = cpu_to_be32(stm32_cryp_read(cryp, CRYP_IV1RR));
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
stm32_cryp_hw_write_key(struct stm32_cryp * c)305*4882a593Smuzhiyun static void stm32_cryp_hw_write_key(struct stm32_cryp *c)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	unsigned int i;
308*4882a593Smuzhiyun 	int r_id;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (is_des(c)) {
311*4882a593Smuzhiyun 		stm32_cryp_write(c, CRYP_K1LR, be32_to_cpu(c->ctx->key[0]));
312*4882a593Smuzhiyun 		stm32_cryp_write(c, CRYP_K1RR, be32_to_cpu(c->ctx->key[1]));
313*4882a593Smuzhiyun 	} else {
314*4882a593Smuzhiyun 		r_id = CRYP_K3RR;
315*4882a593Smuzhiyun 		for (i = c->ctx->keylen / sizeof(u32); i > 0; i--, r_id -= 4)
316*4882a593Smuzhiyun 			stm32_cryp_write(c, r_id,
317*4882a593Smuzhiyun 					 be32_to_cpu(c->ctx->key[i - 1]));
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
stm32_cryp_get_hw_mode(struct stm32_cryp * cryp)321*4882a593Smuzhiyun static u32 stm32_cryp_get_hw_mode(struct stm32_cryp *cryp)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	if (is_aes(cryp) && is_ecb(cryp))
324*4882a593Smuzhiyun 		return CR_AES_ECB;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (is_aes(cryp) && is_cbc(cryp))
327*4882a593Smuzhiyun 		return CR_AES_CBC;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (is_aes(cryp) && is_ctr(cryp))
330*4882a593Smuzhiyun 		return CR_AES_CTR;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	if (is_aes(cryp) && is_gcm(cryp))
333*4882a593Smuzhiyun 		return CR_AES_GCM;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (is_aes(cryp) && is_ccm(cryp))
336*4882a593Smuzhiyun 		return CR_AES_CCM;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (is_des(cryp) && is_ecb(cryp))
339*4882a593Smuzhiyun 		return CR_DES_ECB;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (is_des(cryp) && is_cbc(cryp))
342*4882a593Smuzhiyun 		return CR_DES_CBC;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (is_tdes(cryp) && is_ecb(cryp))
345*4882a593Smuzhiyun 		return CR_TDES_ECB;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (is_tdes(cryp) && is_cbc(cryp))
348*4882a593Smuzhiyun 		return CR_TDES_CBC;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	dev_err(cryp->dev, "Unknown mode\n");
351*4882a593Smuzhiyun 	return CR_AES_UNKNOWN;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
stm32_cryp_get_input_text_len(struct stm32_cryp * cryp)354*4882a593Smuzhiyun static unsigned int stm32_cryp_get_input_text_len(struct stm32_cryp *cryp)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	return is_encrypt(cryp) ? cryp->areq->cryptlen :
357*4882a593Smuzhiyun 				  cryp->areq->cryptlen - cryp->authsize;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
stm32_cryp_gcm_init(struct stm32_cryp * cryp,u32 cfg)360*4882a593Smuzhiyun static int stm32_cryp_gcm_init(struct stm32_cryp *cryp, u32 cfg)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	int ret;
363*4882a593Smuzhiyun 	__be32 iv[4];
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* Phase 1 : init */
366*4882a593Smuzhiyun 	memcpy(iv, cryp->areq->iv, 12);
367*4882a593Smuzhiyun 	iv[3] = cpu_to_be32(GCM_CTR_INIT);
368*4882a593Smuzhiyun 	cryp->gcm_ctr = GCM_CTR_INIT;
369*4882a593Smuzhiyun 	stm32_cryp_hw_write_iv(cryp, iv);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg | CR_PH_INIT | CR_CRYPEN);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Wait for end of processing */
374*4882a593Smuzhiyun 	ret = stm32_cryp_wait_enable(cryp);
375*4882a593Smuzhiyun 	if (ret) {
376*4882a593Smuzhiyun 		dev_err(cryp->dev, "Timeout (gcm init)\n");
377*4882a593Smuzhiyun 		return ret;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/* Prepare next phase */
381*4882a593Smuzhiyun 	if (cryp->areq->assoclen) {
382*4882a593Smuzhiyun 		cfg |= CR_PH_HEADER;
383*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_CR, cfg);
384*4882a593Smuzhiyun 	} else if (stm32_cryp_get_input_text_len(cryp)) {
385*4882a593Smuzhiyun 		cfg |= CR_PH_PAYLOAD;
386*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_CR, cfg);
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
stm32_crypt_gcmccm_end_header(struct stm32_cryp * cryp)392*4882a593Smuzhiyun static void stm32_crypt_gcmccm_end_header(struct stm32_cryp *cryp)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	u32 cfg;
395*4882a593Smuzhiyun 	int err;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* Check if whole header written */
398*4882a593Smuzhiyun 	if (!cryp->header_in) {
399*4882a593Smuzhiyun 		/* Wait for completion */
400*4882a593Smuzhiyun 		err = stm32_cryp_wait_busy(cryp);
401*4882a593Smuzhiyun 		if (err) {
402*4882a593Smuzhiyun 			dev_err(cryp->dev, "Timeout (gcm/ccm header)\n");
403*4882a593Smuzhiyun 			stm32_cryp_write(cryp, CRYP_IMSCR, 0);
404*4882a593Smuzhiyun 			stm32_cryp_finish_req(cryp, err);
405*4882a593Smuzhiyun 			return;
406*4882a593Smuzhiyun 		}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		if (stm32_cryp_get_input_text_len(cryp)) {
409*4882a593Smuzhiyun 			/* Phase 3 : payload */
410*4882a593Smuzhiyun 			cfg = stm32_cryp_read(cryp, CRYP_CR);
411*4882a593Smuzhiyun 			cfg &= ~CR_CRYPEN;
412*4882a593Smuzhiyun 			stm32_cryp_write(cryp, CRYP_CR, cfg);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 			cfg &= ~CR_PH_MASK;
415*4882a593Smuzhiyun 			cfg |= CR_PH_PAYLOAD | CR_CRYPEN;
416*4882a593Smuzhiyun 			stm32_cryp_write(cryp, CRYP_CR, cfg);
417*4882a593Smuzhiyun 		} else {
418*4882a593Smuzhiyun 			/*
419*4882a593Smuzhiyun 			 * Phase 4 : tag.
420*4882a593Smuzhiyun 			 * Nothing to read, nothing to write, caller have to
421*4882a593Smuzhiyun 			 * end request
422*4882a593Smuzhiyun 			 */
423*4882a593Smuzhiyun 		}
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
stm32_cryp_write_ccm_first_header(struct stm32_cryp * cryp)427*4882a593Smuzhiyun static void stm32_cryp_write_ccm_first_header(struct stm32_cryp *cryp)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	unsigned int i;
430*4882a593Smuzhiyun 	size_t written;
431*4882a593Smuzhiyun 	size_t len;
432*4882a593Smuzhiyun 	u32 alen = cryp->areq->assoclen;
433*4882a593Smuzhiyun 	u32 block[AES_BLOCK_32] = {0};
434*4882a593Smuzhiyun 	u8 *b8 = (u8 *)block;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	if (alen <= 65280) {
437*4882a593Smuzhiyun 		/* Write first u32 of B1 */
438*4882a593Smuzhiyun 		b8[0] = (alen >> 8) & 0xFF;
439*4882a593Smuzhiyun 		b8[1] = alen & 0xFF;
440*4882a593Smuzhiyun 		len = 2;
441*4882a593Smuzhiyun 	} else {
442*4882a593Smuzhiyun 		/* Build the two first u32 of B1 */
443*4882a593Smuzhiyun 		b8[0] = 0xFF;
444*4882a593Smuzhiyun 		b8[1] = 0xFE;
445*4882a593Smuzhiyun 		b8[2] = (alen & 0xFF000000) >> 24;
446*4882a593Smuzhiyun 		b8[3] = (alen & 0x00FF0000) >> 16;
447*4882a593Smuzhiyun 		b8[4] = (alen & 0x0000FF00) >> 8;
448*4882a593Smuzhiyun 		b8[5] = alen & 0x000000FF;
449*4882a593Smuzhiyun 		len = 6;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	written = min_t(size_t, AES_BLOCK_SIZE - len, alen);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	scatterwalk_copychunks((char *)block + len, &cryp->in_walk, written, 0);
455*4882a593Smuzhiyun 	for (i = 0; i < AES_BLOCK_32; i++)
456*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_DIN, block[i]);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	cryp->header_in -= written;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	stm32_crypt_gcmccm_end_header(cryp);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
stm32_cryp_ccm_init(struct stm32_cryp * cryp,u32 cfg)463*4882a593Smuzhiyun static int stm32_cryp_ccm_init(struct stm32_cryp *cryp, u32 cfg)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	int ret;
466*4882a593Smuzhiyun 	u32 iv_32[AES_BLOCK_32], b0_32[AES_BLOCK_32];
467*4882a593Smuzhiyun 	u8 *iv = (u8 *)iv_32, *b0 = (u8 *)b0_32;
468*4882a593Smuzhiyun 	__be32 *bd;
469*4882a593Smuzhiyun 	u32 *d;
470*4882a593Smuzhiyun 	unsigned int i, textlen;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* Phase 1 : init. Firstly set the CTR value to 1 (not 0) */
473*4882a593Smuzhiyun 	memcpy(iv, cryp->areq->iv, AES_BLOCK_SIZE);
474*4882a593Smuzhiyun 	memset(iv + AES_BLOCK_SIZE - 1 - iv[0], 0, iv[0] + 1);
475*4882a593Smuzhiyun 	iv[AES_BLOCK_SIZE - 1] = 1;
476*4882a593Smuzhiyun 	stm32_cryp_hw_write_iv(cryp, (__be32 *)iv);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* Build B0 */
479*4882a593Smuzhiyun 	memcpy(b0, iv, AES_BLOCK_SIZE);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	b0[0] |= (8 * ((cryp->authsize - 2) / 2));
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (cryp->areq->assoclen)
484*4882a593Smuzhiyun 		b0[0] |= 0x40;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	textlen = stm32_cryp_get_input_text_len(cryp);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	b0[AES_BLOCK_SIZE - 2] = textlen >> 8;
489*4882a593Smuzhiyun 	b0[AES_BLOCK_SIZE - 1] = textlen & 0xFF;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* Enable HW */
492*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg | CR_PH_INIT | CR_CRYPEN);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* Write B0 */
495*4882a593Smuzhiyun 	d = (u32 *)b0;
496*4882a593Smuzhiyun 	bd = (__be32 *)b0;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	for (i = 0; i < AES_BLOCK_32; i++) {
499*4882a593Smuzhiyun 		u32 xd = d[i];
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 		if (!cryp->caps->padding_wa)
502*4882a593Smuzhiyun 			xd = be32_to_cpu(bd[i]);
503*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_DIN, xd);
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	/* Wait for end of processing */
507*4882a593Smuzhiyun 	ret = stm32_cryp_wait_enable(cryp);
508*4882a593Smuzhiyun 	if (ret) {
509*4882a593Smuzhiyun 		dev_err(cryp->dev, "Timeout (ccm init)\n");
510*4882a593Smuzhiyun 		return ret;
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	/* Prepare next phase */
514*4882a593Smuzhiyun 	if (cryp->areq->assoclen) {
515*4882a593Smuzhiyun 		cfg |= CR_PH_HEADER | CR_CRYPEN;
516*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_CR, cfg);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		/* Write first (special) block (may move to next phase [payload]) */
519*4882a593Smuzhiyun 		stm32_cryp_write_ccm_first_header(cryp);
520*4882a593Smuzhiyun 	} else if (stm32_cryp_get_input_text_len(cryp)) {
521*4882a593Smuzhiyun 		cfg |= CR_PH_PAYLOAD;
522*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_CR, cfg);
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
stm32_cryp_hw_init(struct stm32_cryp * cryp)528*4882a593Smuzhiyun static int stm32_cryp_hw_init(struct stm32_cryp *cryp)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	int ret;
531*4882a593Smuzhiyun 	u32 cfg, hw_mode;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	pm_runtime_get_sync(cryp->dev);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* Disable interrupt */
536*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_IMSCR, 0);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* Set key */
539*4882a593Smuzhiyun 	stm32_cryp_hw_write_key(cryp);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* Set configuration */
542*4882a593Smuzhiyun 	cfg = CR_DATA8 | CR_FFLUSH;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	switch (cryp->ctx->keylen) {
545*4882a593Smuzhiyun 	case AES_KEYSIZE_128:
546*4882a593Smuzhiyun 		cfg |= CR_KEY128;
547*4882a593Smuzhiyun 		break;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	case AES_KEYSIZE_192:
550*4882a593Smuzhiyun 		cfg |= CR_KEY192;
551*4882a593Smuzhiyun 		break;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	default:
554*4882a593Smuzhiyun 	case AES_KEYSIZE_256:
555*4882a593Smuzhiyun 		cfg |= CR_KEY256;
556*4882a593Smuzhiyun 		break;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	hw_mode = stm32_cryp_get_hw_mode(cryp);
560*4882a593Smuzhiyun 	if (hw_mode == CR_AES_UNKNOWN)
561*4882a593Smuzhiyun 		return -EINVAL;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* AES ECB/CBC decrypt: run key preparation first */
564*4882a593Smuzhiyun 	if (is_decrypt(cryp) &&
565*4882a593Smuzhiyun 	    ((hw_mode == CR_AES_ECB) || (hw_mode == CR_AES_CBC))) {
566*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_CR, cfg | CR_AES_KP | CR_CRYPEN);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		/* Wait for end of processing */
569*4882a593Smuzhiyun 		ret = stm32_cryp_wait_busy(cryp);
570*4882a593Smuzhiyun 		if (ret) {
571*4882a593Smuzhiyun 			dev_err(cryp->dev, "Timeout (key preparation)\n");
572*4882a593Smuzhiyun 			return ret;
573*4882a593Smuzhiyun 		}
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	cfg |= hw_mode;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (is_decrypt(cryp))
579*4882a593Smuzhiyun 		cfg |= CR_DEC_NOT_ENC;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* Apply config and flush (valid when CRYPEN = 0) */
582*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	switch (hw_mode) {
585*4882a593Smuzhiyun 	case CR_AES_GCM:
586*4882a593Smuzhiyun 	case CR_AES_CCM:
587*4882a593Smuzhiyun 		/* Phase 1 : init */
588*4882a593Smuzhiyun 		if (hw_mode == CR_AES_CCM)
589*4882a593Smuzhiyun 			ret = stm32_cryp_ccm_init(cryp, cfg);
590*4882a593Smuzhiyun 		else
591*4882a593Smuzhiyun 			ret = stm32_cryp_gcm_init(cryp, cfg);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		if (ret)
594*4882a593Smuzhiyun 			return ret;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 		break;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	case CR_DES_CBC:
599*4882a593Smuzhiyun 	case CR_TDES_CBC:
600*4882a593Smuzhiyun 	case CR_AES_CBC:
601*4882a593Smuzhiyun 	case CR_AES_CTR:
602*4882a593Smuzhiyun 		stm32_cryp_hw_write_iv(cryp, (__be32 *)cryp->req->iv);
603*4882a593Smuzhiyun 		break;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	default:
606*4882a593Smuzhiyun 		break;
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	/* Enable now */
610*4882a593Smuzhiyun 	cfg |= CR_CRYPEN;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
stm32_cryp_finish_req(struct stm32_cryp * cryp,int err)617*4882a593Smuzhiyun static void stm32_cryp_finish_req(struct stm32_cryp *cryp, int err)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	if (!err && (is_gcm(cryp) || is_ccm(cryp)))
620*4882a593Smuzhiyun 		/* Phase 4 : output tag */
621*4882a593Smuzhiyun 		err = stm32_cryp_read_auth_tag(cryp);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	if (!err && (!(is_gcm(cryp) || is_ccm(cryp) || is_ecb(cryp))))
624*4882a593Smuzhiyun 		stm32_cryp_get_iv(cryp);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(cryp->dev);
627*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(cryp->dev);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	if (is_gcm(cryp) || is_ccm(cryp))
630*4882a593Smuzhiyun 		crypto_finalize_aead_request(cryp->engine, cryp->areq, err);
631*4882a593Smuzhiyun 	else
632*4882a593Smuzhiyun 		crypto_finalize_skcipher_request(cryp->engine, cryp->req,
633*4882a593Smuzhiyun 						   err);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
stm32_cryp_cpu_start(struct stm32_cryp * cryp)636*4882a593Smuzhiyun static int stm32_cryp_cpu_start(struct stm32_cryp *cryp)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	/* Enable interrupt and let the IRQ handler do everything */
639*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_IMSCR, IMSCR_IN | IMSCR_OUT);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun static int stm32_cryp_cipher_one_req(struct crypto_engine *engine, void *areq);
645*4882a593Smuzhiyun static int stm32_cryp_prepare_cipher_req(struct crypto_engine *engine,
646*4882a593Smuzhiyun 					 void *areq);
647*4882a593Smuzhiyun 
stm32_cryp_init_tfm(struct crypto_skcipher * tfm)648*4882a593Smuzhiyun static int stm32_cryp_init_tfm(struct crypto_skcipher *tfm)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	struct stm32_cryp_ctx *ctx = crypto_skcipher_ctx(tfm);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	crypto_skcipher_set_reqsize(tfm, sizeof(struct stm32_cryp_reqctx));
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	ctx->enginectx.op.do_one_request = stm32_cryp_cipher_one_req;
655*4882a593Smuzhiyun 	ctx->enginectx.op.prepare_request = stm32_cryp_prepare_cipher_req;
656*4882a593Smuzhiyun 	ctx->enginectx.op.unprepare_request = NULL;
657*4882a593Smuzhiyun 	return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static int stm32_cryp_aead_one_req(struct crypto_engine *engine, void *areq);
661*4882a593Smuzhiyun static int stm32_cryp_prepare_aead_req(struct crypto_engine *engine,
662*4882a593Smuzhiyun 				       void *areq);
663*4882a593Smuzhiyun 
stm32_cryp_aes_aead_init(struct crypto_aead * tfm)664*4882a593Smuzhiyun static int stm32_cryp_aes_aead_init(struct crypto_aead *tfm)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	struct stm32_cryp_ctx *ctx = crypto_aead_ctx(tfm);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	tfm->reqsize = sizeof(struct stm32_cryp_reqctx);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	ctx->enginectx.op.do_one_request = stm32_cryp_aead_one_req;
671*4882a593Smuzhiyun 	ctx->enginectx.op.prepare_request = stm32_cryp_prepare_aead_req;
672*4882a593Smuzhiyun 	ctx->enginectx.op.unprepare_request = NULL;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
stm32_cryp_crypt(struct skcipher_request * req,unsigned long mode)677*4882a593Smuzhiyun static int stm32_cryp_crypt(struct skcipher_request *req, unsigned long mode)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	struct stm32_cryp_ctx *ctx = crypto_skcipher_ctx(
680*4882a593Smuzhiyun 			crypto_skcipher_reqtfm(req));
681*4882a593Smuzhiyun 	struct stm32_cryp_reqctx *rctx = skcipher_request_ctx(req);
682*4882a593Smuzhiyun 	struct stm32_cryp *cryp = stm32_cryp_find_dev(ctx);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	if (!cryp)
685*4882a593Smuzhiyun 		return -ENODEV;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	rctx->mode = mode;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return crypto_transfer_skcipher_request_to_engine(cryp->engine, req);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
stm32_cryp_aead_crypt(struct aead_request * req,unsigned long mode)692*4882a593Smuzhiyun static int stm32_cryp_aead_crypt(struct aead_request *req, unsigned long mode)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	struct stm32_cryp_ctx *ctx = crypto_aead_ctx(crypto_aead_reqtfm(req));
695*4882a593Smuzhiyun 	struct stm32_cryp_reqctx *rctx = aead_request_ctx(req);
696*4882a593Smuzhiyun 	struct stm32_cryp *cryp = stm32_cryp_find_dev(ctx);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	if (!cryp)
699*4882a593Smuzhiyun 		return -ENODEV;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	rctx->mode = mode;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	return crypto_transfer_aead_request_to_engine(cryp->engine, req);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
stm32_cryp_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int keylen)706*4882a593Smuzhiyun static int stm32_cryp_setkey(struct crypto_skcipher *tfm, const u8 *key,
707*4882a593Smuzhiyun 			     unsigned int keylen)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	struct stm32_cryp_ctx *ctx = crypto_skcipher_ctx(tfm);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
712*4882a593Smuzhiyun 	ctx->keylen = keylen;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
stm32_cryp_aes_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int keylen)717*4882a593Smuzhiyun static int stm32_cryp_aes_setkey(struct crypto_skcipher *tfm, const u8 *key,
718*4882a593Smuzhiyun 				 unsigned int keylen)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
721*4882a593Smuzhiyun 	    keylen != AES_KEYSIZE_256)
722*4882a593Smuzhiyun 		return -EINVAL;
723*4882a593Smuzhiyun 	else
724*4882a593Smuzhiyun 		return stm32_cryp_setkey(tfm, key, keylen);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
stm32_cryp_des_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int keylen)727*4882a593Smuzhiyun static int stm32_cryp_des_setkey(struct crypto_skcipher *tfm, const u8 *key,
728*4882a593Smuzhiyun 				 unsigned int keylen)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	return verify_skcipher_des_key(tfm, key) ?:
731*4882a593Smuzhiyun 	       stm32_cryp_setkey(tfm, key, keylen);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
stm32_cryp_tdes_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int keylen)734*4882a593Smuzhiyun static int stm32_cryp_tdes_setkey(struct crypto_skcipher *tfm, const u8 *key,
735*4882a593Smuzhiyun 				  unsigned int keylen)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	return verify_skcipher_des3_key(tfm, key) ?:
738*4882a593Smuzhiyun 	       stm32_cryp_setkey(tfm, key, keylen);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
stm32_cryp_aes_aead_setkey(struct crypto_aead * tfm,const u8 * key,unsigned int keylen)741*4882a593Smuzhiyun static int stm32_cryp_aes_aead_setkey(struct crypto_aead *tfm, const u8 *key,
742*4882a593Smuzhiyun 				      unsigned int keylen)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	struct stm32_cryp_ctx *ctx = crypto_aead_ctx(tfm);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
747*4882a593Smuzhiyun 	    keylen != AES_KEYSIZE_256)
748*4882a593Smuzhiyun 		return -EINVAL;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
751*4882a593Smuzhiyun 	ctx->keylen = keylen;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	return 0;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
stm32_cryp_aes_gcm_setauthsize(struct crypto_aead * tfm,unsigned int authsize)756*4882a593Smuzhiyun static int stm32_cryp_aes_gcm_setauthsize(struct crypto_aead *tfm,
757*4882a593Smuzhiyun 					  unsigned int authsize)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	switch (authsize) {
760*4882a593Smuzhiyun 	case 4:
761*4882a593Smuzhiyun 	case 8:
762*4882a593Smuzhiyun 	case 12:
763*4882a593Smuzhiyun 	case 13:
764*4882a593Smuzhiyun 	case 14:
765*4882a593Smuzhiyun 	case 15:
766*4882a593Smuzhiyun 	case 16:
767*4882a593Smuzhiyun 		break;
768*4882a593Smuzhiyun 	default:
769*4882a593Smuzhiyun 		return -EINVAL;
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun 
stm32_cryp_aes_ccm_setauthsize(struct crypto_aead * tfm,unsigned int authsize)775*4882a593Smuzhiyun static int stm32_cryp_aes_ccm_setauthsize(struct crypto_aead *tfm,
776*4882a593Smuzhiyun 					  unsigned int authsize)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	switch (authsize) {
779*4882a593Smuzhiyun 	case 4:
780*4882a593Smuzhiyun 	case 6:
781*4882a593Smuzhiyun 	case 8:
782*4882a593Smuzhiyun 	case 10:
783*4882a593Smuzhiyun 	case 12:
784*4882a593Smuzhiyun 	case 14:
785*4882a593Smuzhiyun 	case 16:
786*4882a593Smuzhiyun 		break;
787*4882a593Smuzhiyun 	default:
788*4882a593Smuzhiyun 		return -EINVAL;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
stm32_cryp_aes_ecb_encrypt(struct skcipher_request * req)794*4882a593Smuzhiyun static int stm32_cryp_aes_ecb_encrypt(struct skcipher_request *req)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	if (req->cryptlen % AES_BLOCK_SIZE)
797*4882a593Smuzhiyun 		return -EINVAL;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	if (req->cryptlen == 0)
800*4882a593Smuzhiyun 		return 0;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_AES | FLG_ECB | FLG_ENCRYPT);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
stm32_cryp_aes_ecb_decrypt(struct skcipher_request * req)805*4882a593Smuzhiyun static int stm32_cryp_aes_ecb_decrypt(struct skcipher_request *req)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	if (req->cryptlen % AES_BLOCK_SIZE)
808*4882a593Smuzhiyun 		return -EINVAL;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	if (req->cryptlen == 0)
811*4882a593Smuzhiyun 		return 0;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_AES | FLG_ECB);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
stm32_cryp_aes_cbc_encrypt(struct skcipher_request * req)816*4882a593Smuzhiyun static int stm32_cryp_aes_cbc_encrypt(struct skcipher_request *req)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	if (req->cryptlen % AES_BLOCK_SIZE)
819*4882a593Smuzhiyun 		return -EINVAL;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	if (req->cryptlen == 0)
822*4882a593Smuzhiyun 		return 0;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_AES | FLG_CBC | FLG_ENCRYPT);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
stm32_cryp_aes_cbc_decrypt(struct skcipher_request * req)827*4882a593Smuzhiyun static int stm32_cryp_aes_cbc_decrypt(struct skcipher_request *req)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	if (req->cryptlen % AES_BLOCK_SIZE)
830*4882a593Smuzhiyun 		return -EINVAL;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	if (req->cryptlen == 0)
833*4882a593Smuzhiyun 		return 0;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_AES | FLG_CBC);
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun 
stm32_cryp_aes_ctr_encrypt(struct skcipher_request * req)838*4882a593Smuzhiyun static int stm32_cryp_aes_ctr_encrypt(struct skcipher_request *req)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	if (req->cryptlen == 0)
841*4882a593Smuzhiyun 		return 0;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_AES | FLG_CTR | FLG_ENCRYPT);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
stm32_cryp_aes_ctr_decrypt(struct skcipher_request * req)846*4882a593Smuzhiyun static int stm32_cryp_aes_ctr_decrypt(struct skcipher_request *req)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	if (req->cryptlen == 0)
849*4882a593Smuzhiyun 		return 0;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_AES | FLG_CTR);
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
stm32_cryp_aes_gcm_encrypt(struct aead_request * req)854*4882a593Smuzhiyun static int stm32_cryp_aes_gcm_encrypt(struct aead_request *req)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	return stm32_cryp_aead_crypt(req, FLG_AES | FLG_GCM | FLG_ENCRYPT);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
stm32_cryp_aes_gcm_decrypt(struct aead_request * req)859*4882a593Smuzhiyun static int stm32_cryp_aes_gcm_decrypt(struct aead_request *req)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	return stm32_cryp_aead_crypt(req, FLG_AES | FLG_GCM);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
crypto_ccm_check_iv(const u8 * iv)864*4882a593Smuzhiyun static inline int crypto_ccm_check_iv(const u8 *iv)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	/* 2 <= L <= 8, so 1 <= L' <= 7. */
867*4882a593Smuzhiyun 	if (iv[0] < 1 || iv[0] > 7)
868*4882a593Smuzhiyun 		return -EINVAL;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	return 0;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun 
stm32_cryp_aes_ccm_encrypt(struct aead_request * req)873*4882a593Smuzhiyun static int stm32_cryp_aes_ccm_encrypt(struct aead_request *req)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	int err;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	err = crypto_ccm_check_iv(req->iv);
878*4882a593Smuzhiyun 	if (err)
879*4882a593Smuzhiyun 		return err;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	return stm32_cryp_aead_crypt(req, FLG_AES | FLG_CCM | FLG_ENCRYPT);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
stm32_cryp_aes_ccm_decrypt(struct aead_request * req)884*4882a593Smuzhiyun static int stm32_cryp_aes_ccm_decrypt(struct aead_request *req)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	int err;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	err = crypto_ccm_check_iv(req->iv);
889*4882a593Smuzhiyun 	if (err)
890*4882a593Smuzhiyun 		return err;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	return stm32_cryp_aead_crypt(req, FLG_AES | FLG_CCM);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
stm32_cryp_des_ecb_encrypt(struct skcipher_request * req)895*4882a593Smuzhiyun static int stm32_cryp_des_ecb_encrypt(struct skcipher_request *req)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	if (req->cryptlen % DES_BLOCK_SIZE)
898*4882a593Smuzhiyun 		return -EINVAL;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	if (req->cryptlen == 0)
901*4882a593Smuzhiyun 		return 0;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_DES | FLG_ECB | FLG_ENCRYPT);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
stm32_cryp_des_ecb_decrypt(struct skcipher_request * req)906*4882a593Smuzhiyun static int stm32_cryp_des_ecb_decrypt(struct skcipher_request *req)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	if (req->cryptlen % DES_BLOCK_SIZE)
909*4882a593Smuzhiyun 		return -EINVAL;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	if (req->cryptlen == 0)
912*4882a593Smuzhiyun 		return 0;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_DES | FLG_ECB);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun 
stm32_cryp_des_cbc_encrypt(struct skcipher_request * req)917*4882a593Smuzhiyun static int stm32_cryp_des_cbc_encrypt(struct skcipher_request *req)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	if (req->cryptlen % DES_BLOCK_SIZE)
920*4882a593Smuzhiyun 		return -EINVAL;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (req->cryptlen == 0)
923*4882a593Smuzhiyun 		return 0;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_DES | FLG_CBC | FLG_ENCRYPT);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun 
stm32_cryp_des_cbc_decrypt(struct skcipher_request * req)928*4882a593Smuzhiyun static int stm32_cryp_des_cbc_decrypt(struct skcipher_request *req)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun 	if (req->cryptlen % DES_BLOCK_SIZE)
931*4882a593Smuzhiyun 		return -EINVAL;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	if (req->cryptlen == 0)
934*4882a593Smuzhiyun 		return 0;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_DES | FLG_CBC);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
stm32_cryp_tdes_ecb_encrypt(struct skcipher_request * req)939*4882a593Smuzhiyun static int stm32_cryp_tdes_ecb_encrypt(struct skcipher_request *req)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	if (req->cryptlen % DES_BLOCK_SIZE)
942*4882a593Smuzhiyun 		return -EINVAL;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	if (req->cryptlen == 0)
945*4882a593Smuzhiyun 		return 0;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_TDES | FLG_ECB | FLG_ENCRYPT);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
stm32_cryp_tdes_ecb_decrypt(struct skcipher_request * req)950*4882a593Smuzhiyun static int stm32_cryp_tdes_ecb_decrypt(struct skcipher_request *req)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	if (req->cryptlen % DES_BLOCK_SIZE)
953*4882a593Smuzhiyun 		return -EINVAL;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	if (req->cryptlen == 0)
956*4882a593Smuzhiyun 		return 0;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_TDES | FLG_ECB);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
stm32_cryp_tdes_cbc_encrypt(struct skcipher_request * req)961*4882a593Smuzhiyun static int stm32_cryp_tdes_cbc_encrypt(struct skcipher_request *req)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	if (req->cryptlen % DES_BLOCK_SIZE)
964*4882a593Smuzhiyun 		return -EINVAL;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	if (req->cryptlen == 0)
967*4882a593Smuzhiyun 		return 0;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_TDES | FLG_CBC | FLG_ENCRYPT);
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
stm32_cryp_tdes_cbc_decrypt(struct skcipher_request * req)972*4882a593Smuzhiyun static int stm32_cryp_tdes_cbc_decrypt(struct skcipher_request *req)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun 	if (req->cryptlen % DES_BLOCK_SIZE)
975*4882a593Smuzhiyun 		return -EINVAL;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	if (req->cryptlen == 0)
978*4882a593Smuzhiyun 		return 0;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	return stm32_cryp_crypt(req, FLG_TDES | FLG_CBC);
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
stm32_cryp_prepare_req(struct skcipher_request * req,struct aead_request * areq)983*4882a593Smuzhiyun static int stm32_cryp_prepare_req(struct skcipher_request *req,
984*4882a593Smuzhiyun 				  struct aead_request *areq)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	struct stm32_cryp_ctx *ctx;
987*4882a593Smuzhiyun 	struct stm32_cryp *cryp;
988*4882a593Smuzhiyun 	struct stm32_cryp_reqctx *rctx;
989*4882a593Smuzhiyun 	struct scatterlist *in_sg;
990*4882a593Smuzhiyun 	int ret;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (!req && !areq)
993*4882a593Smuzhiyun 		return -EINVAL;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	ctx = req ? crypto_skcipher_ctx(crypto_skcipher_reqtfm(req)) :
996*4882a593Smuzhiyun 		    crypto_aead_ctx(crypto_aead_reqtfm(areq));
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	cryp = ctx->cryp;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	if (!cryp)
1001*4882a593Smuzhiyun 		return -ENODEV;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	rctx = req ? skcipher_request_ctx(req) : aead_request_ctx(areq);
1004*4882a593Smuzhiyun 	rctx->mode &= FLG_MODE_MASK;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	ctx->cryp = cryp;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	cryp->flags = (cryp->flags & ~FLG_MODE_MASK) | rctx->mode;
1009*4882a593Smuzhiyun 	cryp->hw_blocksize = is_aes(cryp) ? AES_BLOCK_SIZE : DES_BLOCK_SIZE;
1010*4882a593Smuzhiyun 	cryp->ctx = ctx;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (req) {
1013*4882a593Smuzhiyun 		cryp->req = req;
1014*4882a593Smuzhiyun 		cryp->areq = NULL;
1015*4882a593Smuzhiyun 		cryp->header_in = 0;
1016*4882a593Smuzhiyun 		cryp->payload_in = req->cryptlen;
1017*4882a593Smuzhiyun 		cryp->payload_out = req->cryptlen;
1018*4882a593Smuzhiyun 		cryp->authsize = 0;
1019*4882a593Smuzhiyun 	} else {
1020*4882a593Smuzhiyun 		/*
1021*4882a593Smuzhiyun 		 * Length of input and output data:
1022*4882a593Smuzhiyun 		 * Encryption case:
1023*4882a593Smuzhiyun 		 *  INPUT  = AssocData   ||     PlainText
1024*4882a593Smuzhiyun 		 *          <- assoclen ->  <- cryptlen ->
1025*4882a593Smuzhiyun 		 *
1026*4882a593Smuzhiyun 		 *  OUTPUT = AssocData    ||   CipherText   ||      AuthTag
1027*4882a593Smuzhiyun 		 *          <- assoclen ->  <-- cryptlen -->  <- authsize ->
1028*4882a593Smuzhiyun 		 *
1029*4882a593Smuzhiyun 		 * Decryption case:
1030*4882a593Smuzhiyun 		 *  INPUT  =  AssocData     ||    CipherTex   ||       AuthTag
1031*4882a593Smuzhiyun 		 *          <- assoclen --->  <---------- cryptlen ---------->
1032*4882a593Smuzhiyun 		 *
1033*4882a593Smuzhiyun 		 *  OUTPUT = AssocData    ||               PlainText
1034*4882a593Smuzhiyun 		 *          <- assoclen ->  <- cryptlen - authsize ->
1035*4882a593Smuzhiyun 		 */
1036*4882a593Smuzhiyun 		cryp->areq = areq;
1037*4882a593Smuzhiyun 		cryp->req = NULL;
1038*4882a593Smuzhiyun 		cryp->authsize = crypto_aead_authsize(crypto_aead_reqtfm(areq));
1039*4882a593Smuzhiyun 		if (is_encrypt(cryp)) {
1040*4882a593Smuzhiyun 			cryp->payload_in = areq->cryptlen;
1041*4882a593Smuzhiyun 			cryp->header_in = areq->assoclen;
1042*4882a593Smuzhiyun 			cryp->payload_out = areq->cryptlen;
1043*4882a593Smuzhiyun 		} else {
1044*4882a593Smuzhiyun 			cryp->payload_in = areq->cryptlen - cryp->authsize;
1045*4882a593Smuzhiyun 			cryp->header_in = areq->assoclen;
1046*4882a593Smuzhiyun 			cryp->payload_out = cryp->payload_in;
1047*4882a593Smuzhiyun 		}
1048*4882a593Smuzhiyun 	}
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	in_sg = req ? req->src : areq->src;
1051*4882a593Smuzhiyun 	scatterwalk_start(&cryp->in_walk, in_sg);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	cryp->out_sg = req ? req->dst : areq->dst;
1054*4882a593Smuzhiyun 	scatterwalk_start(&cryp->out_walk, cryp->out_sg);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	if (is_gcm(cryp) || is_ccm(cryp)) {
1057*4882a593Smuzhiyun 		/* In output, jump after assoc data */
1058*4882a593Smuzhiyun 		scatterwalk_copychunks(NULL, &cryp->out_walk, cryp->areq->assoclen, 2);
1059*4882a593Smuzhiyun 	}
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (is_ctr(cryp))
1062*4882a593Smuzhiyun 		memset(cryp->last_ctr, 0, sizeof(cryp->last_ctr));
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	ret = stm32_cryp_hw_init(cryp);
1065*4882a593Smuzhiyun 	return ret;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun 
stm32_cryp_prepare_cipher_req(struct crypto_engine * engine,void * areq)1068*4882a593Smuzhiyun static int stm32_cryp_prepare_cipher_req(struct crypto_engine *engine,
1069*4882a593Smuzhiyun 					 void *areq)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	struct skcipher_request *req = container_of(areq,
1072*4882a593Smuzhiyun 						      struct skcipher_request,
1073*4882a593Smuzhiyun 						      base);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	return stm32_cryp_prepare_req(req, NULL);
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun 
stm32_cryp_cipher_one_req(struct crypto_engine * engine,void * areq)1078*4882a593Smuzhiyun static int stm32_cryp_cipher_one_req(struct crypto_engine *engine, void *areq)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	struct skcipher_request *req = container_of(areq,
1081*4882a593Smuzhiyun 						      struct skcipher_request,
1082*4882a593Smuzhiyun 						      base);
1083*4882a593Smuzhiyun 	struct stm32_cryp_ctx *ctx = crypto_skcipher_ctx(
1084*4882a593Smuzhiyun 			crypto_skcipher_reqtfm(req));
1085*4882a593Smuzhiyun 	struct stm32_cryp *cryp = ctx->cryp;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	if (!cryp)
1088*4882a593Smuzhiyun 		return -ENODEV;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	return stm32_cryp_cpu_start(cryp);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
stm32_cryp_prepare_aead_req(struct crypto_engine * engine,void * areq)1093*4882a593Smuzhiyun static int stm32_cryp_prepare_aead_req(struct crypto_engine *engine, void *areq)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun 	struct aead_request *req = container_of(areq, struct aead_request,
1096*4882a593Smuzhiyun 						base);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	return stm32_cryp_prepare_req(NULL, req);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
stm32_cryp_aead_one_req(struct crypto_engine * engine,void * areq)1101*4882a593Smuzhiyun static int stm32_cryp_aead_one_req(struct crypto_engine *engine, void *areq)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun 	struct aead_request *req = container_of(areq, struct aead_request,
1104*4882a593Smuzhiyun 						base);
1105*4882a593Smuzhiyun 	struct stm32_cryp_ctx *ctx = crypto_aead_ctx(crypto_aead_reqtfm(req));
1106*4882a593Smuzhiyun 	struct stm32_cryp *cryp = ctx->cryp;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	if (!cryp)
1109*4882a593Smuzhiyun 		return -ENODEV;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	if (unlikely(!cryp->payload_in && !cryp->header_in)) {
1112*4882a593Smuzhiyun 		/* No input data to process: get tag and finish */
1113*4882a593Smuzhiyun 		stm32_cryp_finish_req(cryp, 0);
1114*4882a593Smuzhiyun 		return 0;
1115*4882a593Smuzhiyun 	}
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	return stm32_cryp_cpu_start(cryp);
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun 
stm32_cryp_read_auth_tag(struct stm32_cryp * cryp)1120*4882a593Smuzhiyun static int stm32_cryp_read_auth_tag(struct stm32_cryp *cryp)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	u32 cfg, size_bit;
1123*4882a593Smuzhiyun 	unsigned int i;
1124*4882a593Smuzhiyun 	int ret = 0;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	/* Update Config */
1127*4882a593Smuzhiyun 	cfg = stm32_cryp_read(cryp, CRYP_CR);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	cfg &= ~CR_PH_MASK;
1130*4882a593Smuzhiyun 	cfg |= CR_PH_FINAL;
1131*4882a593Smuzhiyun 	cfg &= ~CR_DEC_NOT_ENC;
1132*4882a593Smuzhiyun 	cfg |= CR_CRYPEN;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	if (is_gcm(cryp)) {
1137*4882a593Smuzhiyun 		/* GCM: write aad and payload size (in bits) */
1138*4882a593Smuzhiyun 		size_bit = cryp->areq->assoclen * 8;
1139*4882a593Smuzhiyun 		if (cryp->caps->swap_final)
1140*4882a593Smuzhiyun 			size_bit = (__force u32)cpu_to_be32(size_bit);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_DIN, 0);
1143*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_DIN, size_bit);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 		size_bit = is_encrypt(cryp) ? cryp->areq->cryptlen :
1146*4882a593Smuzhiyun 				cryp->areq->cryptlen - cryp->authsize;
1147*4882a593Smuzhiyun 		size_bit *= 8;
1148*4882a593Smuzhiyun 		if (cryp->caps->swap_final)
1149*4882a593Smuzhiyun 			size_bit = (__force u32)cpu_to_be32(size_bit);
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_DIN, 0);
1152*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_DIN, size_bit);
1153*4882a593Smuzhiyun 	} else {
1154*4882a593Smuzhiyun 		/* CCM: write CTR0 */
1155*4882a593Smuzhiyun 		u32 iv32[AES_BLOCK_32];
1156*4882a593Smuzhiyun 		u8 *iv = (u8 *)iv32;
1157*4882a593Smuzhiyun 		__be32 *biv = (__be32 *)iv32;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 		memcpy(iv, cryp->areq->iv, AES_BLOCK_SIZE);
1160*4882a593Smuzhiyun 		memset(iv + AES_BLOCK_SIZE - 1 - iv[0], 0, iv[0] + 1);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 		for (i = 0; i < AES_BLOCK_32; i++) {
1163*4882a593Smuzhiyun 			u32 xiv = iv32[i];
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 			if (!cryp->caps->padding_wa)
1166*4882a593Smuzhiyun 				xiv = be32_to_cpu(biv[i]);
1167*4882a593Smuzhiyun 			stm32_cryp_write(cryp, CRYP_DIN, xiv);
1168*4882a593Smuzhiyun 		}
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	/* Wait for output data */
1172*4882a593Smuzhiyun 	ret = stm32_cryp_wait_output(cryp);
1173*4882a593Smuzhiyun 	if (ret) {
1174*4882a593Smuzhiyun 		dev_err(cryp->dev, "Timeout (read tag)\n");
1175*4882a593Smuzhiyun 		return ret;
1176*4882a593Smuzhiyun 	}
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	if (is_encrypt(cryp)) {
1179*4882a593Smuzhiyun 		u32 out_tag[AES_BLOCK_32];
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 		/* Get and write tag */
1182*4882a593Smuzhiyun 		for (i = 0; i < AES_BLOCK_32; i++)
1183*4882a593Smuzhiyun 			out_tag[i] = stm32_cryp_read(cryp, CRYP_DOUT);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 		scatterwalk_copychunks(out_tag, &cryp->out_walk, cryp->authsize, 1);
1186*4882a593Smuzhiyun 	} else {
1187*4882a593Smuzhiyun 		/* Get and check tag */
1188*4882a593Smuzhiyun 		u32 in_tag[AES_BLOCK_32], out_tag[AES_BLOCK_32];
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 		scatterwalk_copychunks(in_tag, &cryp->in_walk, cryp->authsize, 0);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 		for (i = 0; i < AES_BLOCK_32; i++)
1193*4882a593Smuzhiyun 			out_tag[i] = stm32_cryp_read(cryp, CRYP_DOUT);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 		if (crypto_memneq(in_tag, out_tag, cryp->authsize))
1196*4882a593Smuzhiyun 			ret = -EBADMSG;
1197*4882a593Smuzhiyun 	}
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	/* Disable cryp */
1200*4882a593Smuzhiyun 	cfg &= ~CR_CRYPEN;
1201*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	return ret;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
stm32_cryp_check_ctr_counter(struct stm32_cryp * cryp)1206*4882a593Smuzhiyun static void stm32_cryp_check_ctr_counter(struct stm32_cryp *cryp)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun 	u32 cr;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	if (unlikely(cryp->last_ctr[3] == cpu_to_be32(0xFFFFFFFF))) {
1211*4882a593Smuzhiyun 		/*
1212*4882a593Smuzhiyun 		 * In this case, we need to increment manually the ctr counter,
1213*4882a593Smuzhiyun 		 * as HW doesn't handle the U32 carry.
1214*4882a593Smuzhiyun 		 */
1215*4882a593Smuzhiyun 		crypto_inc((u8 *)cryp->last_ctr, sizeof(cryp->last_ctr));
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 		cr = stm32_cryp_read(cryp, CRYP_CR);
1218*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_CR, cr & ~CR_CRYPEN);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 		stm32_cryp_hw_write_iv(cryp, cryp->last_ctr);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_CR, cr);
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	/* The IV registers are BE  */
1226*4882a593Smuzhiyun 	cryp->last_ctr[0] = cpu_to_be32(stm32_cryp_read(cryp, CRYP_IV0LR));
1227*4882a593Smuzhiyun 	cryp->last_ctr[1] = cpu_to_be32(stm32_cryp_read(cryp, CRYP_IV0RR));
1228*4882a593Smuzhiyun 	cryp->last_ctr[2] = cpu_to_be32(stm32_cryp_read(cryp, CRYP_IV1LR));
1229*4882a593Smuzhiyun 	cryp->last_ctr[3] = cpu_to_be32(stm32_cryp_read(cryp, CRYP_IV1RR));
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
stm32_cryp_irq_read_data(struct stm32_cryp * cryp)1232*4882a593Smuzhiyun static void stm32_cryp_irq_read_data(struct stm32_cryp *cryp)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	unsigned int i;
1235*4882a593Smuzhiyun 	u32 block[AES_BLOCK_32];
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	for (i = 0; i < cryp->hw_blocksize / sizeof(u32); i++)
1238*4882a593Smuzhiyun 		block[i] = stm32_cryp_read(cryp, CRYP_DOUT);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	scatterwalk_copychunks(block, &cryp->out_walk, min_t(size_t, cryp->hw_blocksize,
1241*4882a593Smuzhiyun 							     cryp->payload_out), 1);
1242*4882a593Smuzhiyun 	cryp->payload_out -= min_t(size_t, cryp->hw_blocksize,
1243*4882a593Smuzhiyun 				   cryp->payload_out);
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun 
stm32_cryp_irq_write_block(struct stm32_cryp * cryp)1246*4882a593Smuzhiyun static void stm32_cryp_irq_write_block(struct stm32_cryp *cryp)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun 	unsigned int i;
1249*4882a593Smuzhiyun 	u32 block[AES_BLOCK_32] = {0};
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	scatterwalk_copychunks(block, &cryp->in_walk, min_t(size_t, cryp->hw_blocksize,
1252*4882a593Smuzhiyun 							    cryp->payload_in), 0);
1253*4882a593Smuzhiyun 	for (i = 0; i < cryp->hw_blocksize / sizeof(u32); i++)
1254*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_DIN, block[i]);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	cryp->payload_in -= min_t(size_t, cryp->hw_blocksize, cryp->payload_in);
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun 
stm32_cryp_irq_write_gcm_padded_data(struct stm32_cryp * cryp)1259*4882a593Smuzhiyun static void stm32_cryp_irq_write_gcm_padded_data(struct stm32_cryp *cryp)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun 	int err;
1262*4882a593Smuzhiyun 	u32 cfg, block[AES_BLOCK_32] = {0};
1263*4882a593Smuzhiyun 	unsigned int i;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	/* 'Special workaround' procedure described in the datasheet */
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	/* a) disable ip */
1268*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_IMSCR, 0);
1269*4882a593Smuzhiyun 	cfg = stm32_cryp_read(cryp, CRYP_CR);
1270*4882a593Smuzhiyun 	cfg &= ~CR_CRYPEN;
1271*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	/* b) Update IV1R */
1274*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_IV1RR, cryp->gcm_ctr - 2);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	/* c) change mode to CTR */
1277*4882a593Smuzhiyun 	cfg &= ~CR_ALGO_MASK;
1278*4882a593Smuzhiyun 	cfg |= CR_AES_CTR;
1279*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	/* a) enable IP */
1282*4882a593Smuzhiyun 	cfg |= CR_CRYPEN;
1283*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	/* b) pad and write the last block */
1286*4882a593Smuzhiyun 	stm32_cryp_irq_write_block(cryp);
1287*4882a593Smuzhiyun 	/* wait end of process */
1288*4882a593Smuzhiyun 	err = stm32_cryp_wait_output(cryp);
1289*4882a593Smuzhiyun 	if (err) {
1290*4882a593Smuzhiyun 		dev_err(cryp->dev, "Timeout (write gcm last data)\n");
1291*4882a593Smuzhiyun 		return stm32_cryp_finish_req(cryp, err);
1292*4882a593Smuzhiyun 	}
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	/* c) get and store encrypted data */
1295*4882a593Smuzhiyun 	/*
1296*4882a593Smuzhiyun 	 * Same code as stm32_cryp_irq_read_data(), but we want to store
1297*4882a593Smuzhiyun 	 * block value
1298*4882a593Smuzhiyun 	 */
1299*4882a593Smuzhiyun 	for (i = 0; i < cryp->hw_blocksize / sizeof(u32); i++)
1300*4882a593Smuzhiyun 		block[i] = stm32_cryp_read(cryp, CRYP_DOUT);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	scatterwalk_copychunks(block, &cryp->out_walk, min_t(size_t, cryp->hw_blocksize,
1303*4882a593Smuzhiyun 							     cryp->payload_out), 1);
1304*4882a593Smuzhiyun 	cryp->payload_out -= min_t(size_t, cryp->hw_blocksize,
1305*4882a593Smuzhiyun 				   cryp->payload_out);
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	/* d) change mode back to AES GCM */
1308*4882a593Smuzhiyun 	cfg &= ~CR_ALGO_MASK;
1309*4882a593Smuzhiyun 	cfg |= CR_AES_GCM;
1310*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	/* e) change phase to Final */
1313*4882a593Smuzhiyun 	cfg &= ~CR_PH_MASK;
1314*4882a593Smuzhiyun 	cfg |= CR_PH_FINAL;
1315*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	/* f) write padded data */
1318*4882a593Smuzhiyun 	for (i = 0; i < AES_BLOCK_32; i++)
1319*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_DIN, block[i]);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	/* g) Empty fifo out */
1322*4882a593Smuzhiyun 	err = stm32_cryp_wait_output(cryp);
1323*4882a593Smuzhiyun 	if (err) {
1324*4882a593Smuzhiyun 		dev_err(cryp->dev, "Timeout (write gcm padded data)\n");
1325*4882a593Smuzhiyun 		return stm32_cryp_finish_req(cryp, err);
1326*4882a593Smuzhiyun 	}
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	for (i = 0; i < AES_BLOCK_32; i++)
1329*4882a593Smuzhiyun 		stm32_cryp_read(cryp, CRYP_DOUT);
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	/* h) run the he normal Final phase */
1332*4882a593Smuzhiyun 	stm32_cryp_finish_req(cryp, 0);
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun 
stm32_cryp_irq_set_npblb(struct stm32_cryp * cryp)1335*4882a593Smuzhiyun static void stm32_cryp_irq_set_npblb(struct stm32_cryp *cryp)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	u32 cfg;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	/* disable ip, set NPBLB and reneable ip */
1340*4882a593Smuzhiyun 	cfg = stm32_cryp_read(cryp, CRYP_CR);
1341*4882a593Smuzhiyun 	cfg &= ~CR_CRYPEN;
1342*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	cfg |= (cryp->hw_blocksize - cryp->payload_in) << CR_NBPBL_SHIFT;
1345*4882a593Smuzhiyun 	cfg |= CR_CRYPEN;
1346*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun 
stm32_cryp_irq_write_ccm_padded_data(struct stm32_cryp * cryp)1349*4882a593Smuzhiyun static void stm32_cryp_irq_write_ccm_padded_data(struct stm32_cryp *cryp)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun 	int err = 0;
1352*4882a593Smuzhiyun 	u32 cfg, iv1tmp;
1353*4882a593Smuzhiyun 	u32 cstmp1[AES_BLOCK_32], cstmp2[AES_BLOCK_32];
1354*4882a593Smuzhiyun 	u32 block[AES_BLOCK_32] = {0};
1355*4882a593Smuzhiyun 	unsigned int i;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	/* 'Special workaround' procedure described in the datasheet */
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	/* a) disable ip */
1360*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_IMSCR, 0);
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	cfg = stm32_cryp_read(cryp, CRYP_CR);
1363*4882a593Smuzhiyun 	cfg &= ~CR_CRYPEN;
1364*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	/* b) get IV1 from CRYP_CSGCMCCM7 */
1367*4882a593Smuzhiyun 	iv1tmp = stm32_cryp_read(cryp, CRYP_CSGCMCCM0R + 7 * 4);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	/* c) Load CRYP_CSGCMCCMxR */
1370*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cstmp1); i++)
1371*4882a593Smuzhiyun 		cstmp1[i] = stm32_cryp_read(cryp, CRYP_CSGCMCCM0R + i * 4);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	/* d) Write IV1R */
1374*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_IV1RR, iv1tmp);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	/* e) change mode to CTR */
1377*4882a593Smuzhiyun 	cfg &= ~CR_ALGO_MASK;
1378*4882a593Smuzhiyun 	cfg |= CR_AES_CTR;
1379*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	/* a) enable IP */
1382*4882a593Smuzhiyun 	cfg |= CR_CRYPEN;
1383*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	/* b) pad and write the last block */
1386*4882a593Smuzhiyun 	stm32_cryp_irq_write_block(cryp);
1387*4882a593Smuzhiyun 	/* wait end of process */
1388*4882a593Smuzhiyun 	err = stm32_cryp_wait_output(cryp);
1389*4882a593Smuzhiyun 	if (err) {
1390*4882a593Smuzhiyun 		dev_err(cryp->dev, "Timeout (wite ccm padded data)\n");
1391*4882a593Smuzhiyun 		return stm32_cryp_finish_req(cryp, err);
1392*4882a593Smuzhiyun 	}
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	/* c) get and store decrypted data */
1395*4882a593Smuzhiyun 	/*
1396*4882a593Smuzhiyun 	 * Same code as stm32_cryp_irq_read_data(), but we want to store
1397*4882a593Smuzhiyun 	 * block value
1398*4882a593Smuzhiyun 	 */
1399*4882a593Smuzhiyun 	for (i = 0; i < cryp->hw_blocksize / sizeof(u32); i++)
1400*4882a593Smuzhiyun 		block[i] = stm32_cryp_read(cryp, CRYP_DOUT);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	scatterwalk_copychunks(block, &cryp->out_walk, min_t(size_t, cryp->hw_blocksize,
1403*4882a593Smuzhiyun 							     cryp->payload_out), 1);
1404*4882a593Smuzhiyun 	cryp->payload_out -= min_t(size_t, cryp->hw_blocksize, cryp->payload_out);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	/* d) Load again CRYP_CSGCMCCMxR */
1407*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cstmp2); i++)
1408*4882a593Smuzhiyun 		cstmp2[i] = stm32_cryp_read(cryp, CRYP_CSGCMCCM0R + i * 4);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	/* e) change mode back to AES CCM */
1411*4882a593Smuzhiyun 	cfg &= ~CR_ALGO_MASK;
1412*4882a593Smuzhiyun 	cfg |= CR_AES_CCM;
1413*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	/* f) change phase to header */
1416*4882a593Smuzhiyun 	cfg &= ~CR_PH_MASK;
1417*4882a593Smuzhiyun 	cfg |= CR_PH_HEADER;
1418*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_CR, cfg);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	/* g) XOR and write padded data */
1421*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(block); i++) {
1422*4882a593Smuzhiyun 		block[i] ^= cstmp1[i];
1423*4882a593Smuzhiyun 		block[i] ^= cstmp2[i];
1424*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_DIN, block[i]);
1425*4882a593Smuzhiyun 	}
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	/* h) wait for completion */
1428*4882a593Smuzhiyun 	err = stm32_cryp_wait_busy(cryp);
1429*4882a593Smuzhiyun 	if (err)
1430*4882a593Smuzhiyun 		dev_err(cryp->dev, "Timeout (wite ccm padded data)\n");
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	/* i) run the he normal Final phase */
1433*4882a593Smuzhiyun 	stm32_cryp_finish_req(cryp, err);
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun 
stm32_cryp_irq_write_data(struct stm32_cryp * cryp)1436*4882a593Smuzhiyun static void stm32_cryp_irq_write_data(struct stm32_cryp *cryp)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun 	if (unlikely(!cryp->payload_in)) {
1439*4882a593Smuzhiyun 		dev_warn(cryp->dev, "No more data to process\n");
1440*4882a593Smuzhiyun 		return;
1441*4882a593Smuzhiyun 	}
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	if (unlikely(cryp->payload_in < AES_BLOCK_SIZE &&
1444*4882a593Smuzhiyun 		     (stm32_cryp_get_hw_mode(cryp) == CR_AES_GCM) &&
1445*4882a593Smuzhiyun 		     is_encrypt(cryp))) {
1446*4882a593Smuzhiyun 		/* Padding for AES GCM encryption */
1447*4882a593Smuzhiyun 		if (cryp->caps->padding_wa) {
1448*4882a593Smuzhiyun 			/* Special case 1 */
1449*4882a593Smuzhiyun 			stm32_cryp_irq_write_gcm_padded_data(cryp);
1450*4882a593Smuzhiyun 			return;
1451*4882a593Smuzhiyun 		}
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 		/* Setting padding bytes (NBBLB) */
1454*4882a593Smuzhiyun 		stm32_cryp_irq_set_npblb(cryp);
1455*4882a593Smuzhiyun 	}
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	if (unlikely((cryp->payload_in < AES_BLOCK_SIZE) &&
1458*4882a593Smuzhiyun 		     (stm32_cryp_get_hw_mode(cryp) == CR_AES_CCM) &&
1459*4882a593Smuzhiyun 		     is_decrypt(cryp))) {
1460*4882a593Smuzhiyun 		/* Padding for AES CCM decryption */
1461*4882a593Smuzhiyun 		if (cryp->caps->padding_wa) {
1462*4882a593Smuzhiyun 			/* Special case 2 */
1463*4882a593Smuzhiyun 			stm32_cryp_irq_write_ccm_padded_data(cryp);
1464*4882a593Smuzhiyun 			return;
1465*4882a593Smuzhiyun 		}
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 		/* Setting padding bytes (NBBLB) */
1468*4882a593Smuzhiyun 		stm32_cryp_irq_set_npblb(cryp);
1469*4882a593Smuzhiyun 	}
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	if (is_aes(cryp) && is_ctr(cryp))
1472*4882a593Smuzhiyun 		stm32_cryp_check_ctr_counter(cryp);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	stm32_cryp_irq_write_block(cryp);
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun 
stm32_cryp_irq_write_gcmccm_header(struct stm32_cryp * cryp)1477*4882a593Smuzhiyun static void stm32_cryp_irq_write_gcmccm_header(struct stm32_cryp *cryp)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun 	unsigned int i;
1480*4882a593Smuzhiyun 	u32 block[AES_BLOCK_32] = {0};
1481*4882a593Smuzhiyun 	size_t written;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	written = min_t(size_t, AES_BLOCK_SIZE, cryp->header_in);
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	scatterwalk_copychunks(block, &cryp->in_walk, written, 0);
1486*4882a593Smuzhiyun 	for (i = 0; i < AES_BLOCK_32; i++)
1487*4882a593Smuzhiyun 		stm32_cryp_write(cryp, CRYP_DIN, block[i]);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	cryp->header_in -= written;
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	stm32_crypt_gcmccm_end_header(cryp);
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun 
stm32_cryp_irq_thread(int irq,void * arg)1494*4882a593Smuzhiyun static irqreturn_t stm32_cryp_irq_thread(int irq, void *arg)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun 	struct stm32_cryp *cryp = arg;
1497*4882a593Smuzhiyun 	u32 ph;
1498*4882a593Smuzhiyun 	u32 it_mask = stm32_cryp_read(cryp, CRYP_IMSCR);
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	if (cryp->irq_status & MISR_OUT)
1501*4882a593Smuzhiyun 		/* Output FIFO IRQ: read data */
1502*4882a593Smuzhiyun 		stm32_cryp_irq_read_data(cryp);
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	if (cryp->irq_status & MISR_IN) {
1505*4882a593Smuzhiyun 		if (is_gcm(cryp) || is_ccm(cryp)) {
1506*4882a593Smuzhiyun 			ph = stm32_cryp_read(cryp, CRYP_CR) & CR_PH_MASK;
1507*4882a593Smuzhiyun 			if (unlikely(ph == CR_PH_HEADER))
1508*4882a593Smuzhiyun 				/* Write Header */
1509*4882a593Smuzhiyun 				stm32_cryp_irq_write_gcmccm_header(cryp);
1510*4882a593Smuzhiyun 			else
1511*4882a593Smuzhiyun 				/* Input FIFO IRQ: write data */
1512*4882a593Smuzhiyun 				stm32_cryp_irq_write_data(cryp);
1513*4882a593Smuzhiyun 			if (is_gcm(cryp))
1514*4882a593Smuzhiyun 				cryp->gcm_ctr++;
1515*4882a593Smuzhiyun 		} else {
1516*4882a593Smuzhiyun 			/* Input FIFO IRQ: write data */
1517*4882a593Smuzhiyun 			stm32_cryp_irq_write_data(cryp);
1518*4882a593Smuzhiyun 		}
1519*4882a593Smuzhiyun 	}
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	/* Mask useless interrupts */
1522*4882a593Smuzhiyun 	if (!cryp->payload_in && !cryp->header_in)
1523*4882a593Smuzhiyun 		it_mask &= ~IMSCR_IN;
1524*4882a593Smuzhiyun 	if (!cryp->payload_out)
1525*4882a593Smuzhiyun 		it_mask &= ~IMSCR_OUT;
1526*4882a593Smuzhiyun 	stm32_cryp_write(cryp, CRYP_IMSCR, it_mask);
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	if (!cryp->payload_in && !cryp->header_in && !cryp->payload_out)
1529*4882a593Smuzhiyun 		stm32_cryp_finish_req(cryp, 0);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	return IRQ_HANDLED;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun 
stm32_cryp_irq(int irq,void * arg)1534*4882a593Smuzhiyun static irqreturn_t stm32_cryp_irq(int irq, void *arg)
1535*4882a593Smuzhiyun {
1536*4882a593Smuzhiyun 	struct stm32_cryp *cryp = arg;
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	cryp->irq_status = stm32_cryp_read(cryp, CRYP_MISR);
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun static struct skcipher_alg crypto_algs[] = {
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	.base.cra_name		= "ecb(aes)",
1546*4882a593Smuzhiyun 	.base.cra_driver_name	= "stm32-ecb-aes",
1547*4882a593Smuzhiyun 	.base.cra_priority	= 200,
1548*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_ASYNC,
1549*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
1550*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct stm32_cryp_ctx),
1551*4882a593Smuzhiyun 	.base.cra_alignmask	= 0,
1552*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	.init			= stm32_cryp_init_tfm,
1555*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1556*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1557*4882a593Smuzhiyun 	.setkey			= stm32_cryp_aes_setkey,
1558*4882a593Smuzhiyun 	.encrypt		= stm32_cryp_aes_ecb_encrypt,
1559*4882a593Smuzhiyun 	.decrypt		= stm32_cryp_aes_ecb_decrypt,
1560*4882a593Smuzhiyun },
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun 	.base.cra_name		= "cbc(aes)",
1563*4882a593Smuzhiyun 	.base.cra_driver_name	= "stm32-cbc-aes",
1564*4882a593Smuzhiyun 	.base.cra_priority	= 200,
1565*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_ASYNC,
1566*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
1567*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct stm32_cryp_ctx),
1568*4882a593Smuzhiyun 	.base.cra_alignmask	= 0,
1569*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	.init			= stm32_cryp_init_tfm,
1572*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1573*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1574*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1575*4882a593Smuzhiyun 	.setkey			= stm32_cryp_aes_setkey,
1576*4882a593Smuzhiyun 	.encrypt		= stm32_cryp_aes_cbc_encrypt,
1577*4882a593Smuzhiyun 	.decrypt		= stm32_cryp_aes_cbc_decrypt,
1578*4882a593Smuzhiyun },
1579*4882a593Smuzhiyun {
1580*4882a593Smuzhiyun 	.base.cra_name		= "ctr(aes)",
1581*4882a593Smuzhiyun 	.base.cra_driver_name	= "stm32-ctr-aes",
1582*4882a593Smuzhiyun 	.base.cra_priority	= 200,
1583*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_ASYNC,
1584*4882a593Smuzhiyun 	.base.cra_blocksize	= 1,
1585*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct stm32_cryp_ctx),
1586*4882a593Smuzhiyun 	.base.cra_alignmask	= 0,
1587*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	.init			= stm32_cryp_init_tfm,
1590*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1591*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1592*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1593*4882a593Smuzhiyun 	.setkey			= stm32_cryp_aes_setkey,
1594*4882a593Smuzhiyun 	.encrypt		= stm32_cryp_aes_ctr_encrypt,
1595*4882a593Smuzhiyun 	.decrypt		= stm32_cryp_aes_ctr_decrypt,
1596*4882a593Smuzhiyun },
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun 	.base.cra_name		= "ecb(des)",
1599*4882a593Smuzhiyun 	.base.cra_driver_name	= "stm32-ecb-des",
1600*4882a593Smuzhiyun 	.base.cra_priority	= 200,
1601*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_ASYNC,
1602*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
1603*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct stm32_cryp_ctx),
1604*4882a593Smuzhiyun 	.base.cra_alignmask	= 0,
1605*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	.init			= stm32_cryp_init_tfm,
1608*4882a593Smuzhiyun 	.min_keysize		= DES_BLOCK_SIZE,
1609*4882a593Smuzhiyun 	.max_keysize		= DES_BLOCK_SIZE,
1610*4882a593Smuzhiyun 	.setkey			= stm32_cryp_des_setkey,
1611*4882a593Smuzhiyun 	.encrypt		= stm32_cryp_des_ecb_encrypt,
1612*4882a593Smuzhiyun 	.decrypt		= stm32_cryp_des_ecb_decrypt,
1613*4882a593Smuzhiyun },
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun 	.base.cra_name		= "cbc(des)",
1616*4882a593Smuzhiyun 	.base.cra_driver_name	= "stm32-cbc-des",
1617*4882a593Smuzhiyun 	.base.cra_priority	= 200,
1618*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_ASYNC,
1619*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
1620*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct stm32_cryp_ctx),
1621*4882a593Smuzhiyun 	.base.cra_alignmask	= 0,
1622*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	.init			= stm32_cryp_init_tfm,
1625*4882a593Smuzhiyun 	.min_keysize		= DES_BLOCK_SIZE,
1626*4882a593Smuzhiyun 	.max_keysize		= DES_BLOCK_SIZE,
1627*4882a593Smuzhiyun 	.ivsize			= DES_BLOCK_SIZE,
1628*4882a593Smuzhiyun 	.setkey			= stm32_cryp_des_setkey,
1629*4882a593Smuzhiyun 	.encrypt		= stm32_cryp_des_cbc_encrypt,
1630*4882a593Smuzhiyun 	.decrypt		= stm32_cryp_des_cbc_decrypt,
1631*4882a593Smuzhiyun },
1632*4882a593Smuzhiyun {
1633*4882a593Smuzhiyun 	.base.cra_name		= "ecb(des3_ede)",
1634*4882a593Smuzhiyun 	.base.cra_driver_name	= "stm32-ecb-des3",
1635*4882a593Smuzhiyun 	.base.cra_priority	= 200,
1636*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_ASYNC,
1637*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
1638*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct stm32_cryp_ctx),
1639*4882a593Smuzhiyun 	.base.cra_alignmask	= 0,
1640*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	.init			= stm32_cryp_init_tfm,
1643*4882a593Smuzhiyun 	.min_keysize		= 3 * DES_BLOCK_SIZE,
1644*4882a593Smuzhiyun 	.max_keysize		= 3 * DES_BLOCK_SIZE,
1645*4882a593Smuzhiyun 	.setkey			= stm32_cryp_tdes_setkey,
1646*4882a593Smuzhiyun 	.encrypt		= stm32_cryp_tdes_ecb_encrypt,
1647*4882a593Smuzhiyun 	.decrypt		= stm32_cryp_tdes_ecb_decrypt,
1648*4882a593Smuzhiyun },
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun 	.base.cra_name		= "cbc(des3_ede)",
1651*4882a593Smuzhiyun 	.base.cra_driver_name	= "stm32-cbc-des3",
1652*4882a593Smuzhiyun 	.base.cra_priority	= 200,
1653*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_ASYNC,
1654*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
1655*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct stm32_cryp_ctx),
1656*4882a593Smuzhiyun 	.base.cra_alignmask	= 0,
1657*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	.init			= stm32_cryp_init_tfm,
1660*4882a593Smuzhiyun 	.min_keysize		= 3 * DES_BLOCK_SIZE,
1661*4882a593Smuzhiyun 	.max_keysize		= 3 * DES_BLOCK_SIZE,
1662*4882a593Smuzhiyun 	.ivsize			= DES_BLOCK_SIZE,
1663*4882a593Smuzhiyun 	.setkey			= stm32_cryp_tdes_setkey,
1664*4882a593Smuzhiyun 	.encrypt		= stm32_cryp_tdes_cbc_encrypt,
1665*4882a593Smuzhiyun 	.decrypt		= stm32_cryp_tdes_cbc_decrypt,
1666*4882a593Smuzhiyun },
1667*4882a593Smuzhiyun };
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun static struct aead_alg aead_algs[] = {
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun 	.setkey		= stm32_cryp_aes_aead_setkey,
1672*4882a593Smuzhiyun 	.setauthsize	= stm32_cryp_aes_gcm_setauthsize,
1673*4882a593Smuzhiyun 	.encrypt	= stm32_cryp_aes_gcm_encrypt,
1674*4882a593Smuzhiyun 	.decrypt	= stm32_cryp_aes_gcm_decrypt,
1675*4882a593Smuzhiyun 	.init		= stm32_cryp_aes_aead_init,
1676*4882a593Smuzhiyun 	.ivsize		= 12,
1677*4882a593Smuzhiyun 	.maxauthsize	= AES_BLOCK_SIZE,
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	.base = {
1680*4882a593Smuzhiyun 		.cra_name		= "gcm(aes)",
1681*4882a593Smuzhiyun 		.cra_driver_name	= "stm32-gcm-aes",
1682*4882a593Smuzhiyun 		.cra_priority		= 200,
1683*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_ASYNC,
1684*4882a593Smuzhiyun 		.cra_blocksize		= 1,
1685*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct stm32_cryp_ctx),
1686*4882a593Smuzhiyun 		.cra_alignmask		= 0,
1687*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1688*4882a593Smuzhiyun 	},
1689*4882a593Smuzhiyun },
1690*4882a593Smuzhiyun {
1691*4882a593Smuzhiyun 	.setkey		= stm32_cryp_aes_aead_setkey,
1692*4882a593Smuzhiyun 	.setauthsize	= stm32_cryp_aes_ccm_setauthsize,
1693*4882a593Smuzhiyun 	.encrypt	= stm32_cryp_aes_ccm_encrypt,
1694*4882a593Smuzhiyun 	.decrypt	= stm32_cryp_aes_ccm_decrypt,
1695*4882a593Smuzhiyun 	.init		= stm32_cryp_aes_aead_init,
1696*4882a593Smuzhiyun 	.ivsize		= AES_BLOCK_SIZE,
1697*4882a593Smuzhiyun 	.maxauthsize	= AES_BLOCK_SIZE,
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	.base = {
1700*4882a593Smuzhiyun 		.cra_name		= "ccm(aes)",
1701*4882a593Smuzhiyun 		.cra_driver_name	= "stm32-ccm-aes",
1702*4882a593Smuzhiyun 		.cra_priority		= 200,
1703*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_ASYNC,
1704*4882a593Smuzhiyun 		.cra_blocksize		= 1,
1705*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct stm32_cryp_ctx),
1706*4882a593Smuzhiyun 		.cra_alignmask		= 0,
1707*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1708*4882a593Smuzhiyun 	},
1709*4882a593Smuzhiyun },
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun static const struct stm32_cryp_caps f7_data = {
1713*4882a593Smuzhiyun 	.swap_final = true,
1714*4882a593Smuzhiyun 	.padding_wa = true,
1715*4882a593Smuzhiyun };
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun static const struct stm32_cryp_caps mp1_data = {
1718*4882a593Smuzhiyun 	.swap_final = false,
1719*4882a593Smuzhiyun 	.padding_wa = false,
1720*4882a593Smuzhiyun };
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun static const struct of_device_id stm32_dt_ids[] = {
1723*4882a593Smuzhiyun 	{ .compatible = "st,stm32f756-cryp", .data = &f7_data},
1724*4882a593Smuzhiyun 	{ .compatible = "st,stm32mp1-cryp", .data = &mp1_data},
1725*4882a593Smuzhiyun 	{},
1726*4882a593Smuzhiyun };
1727*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_dt_ids);
1728*4882a593Smuzhiyun 
stm32_cryp_probe(struct platform_device * pdev)1729*4882a593Smuzhiyun static int stm32_cryp_probe(struct platform_device *pdev)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1732*4882a593Smuzhiyun 	struct stm32_cryp *cryp;
1733*4882a593Smuzhiyun 	struct reset_control *rst;
1734*4882a593Smuzhiyun 	int irq, ret;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	cryp = devm_kzalloc(dev, sizeof(*cryp), GFP_KERNEL);
1737*4882a593Smuzhiyun 	if (!cryp)
1738*4882a593Smuzhiyun 		return -ENOMEM;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	cryp->caps = of_device_get_match_data(dev);
1741*4882a593Smuzhiyun 	if (!cryp->caps)
1742*4882a593Smuzhiyun 		return -ENODEV;
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	cryp->dev = dev;
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	cryp->regs = devm_platform_ioremap_resource(pdev, 0);
1747*4882a593Smuzhiyun 	if (IS_ERR(cryp->regs))
1748*4882a593Smuzhiyun 		return PTR_ERR(cryp->regs);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1751*4882a593Smuzhiyun 	if (irq < 0)
1752*4882a593Smuzhiyun 		return irq;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, irq, stm32_cryp_irq,
1755*4882a593Smuzhiyun 					stm32_cryp_irq_thread, IRQF_ONESHOT,
1756*4882a593Smuzhiyun 					dev_name(dev), cryp);
1757*4882a593Smuzhiyun 	if (ret) {
1758*4882a593Smuzhiyun 		dev_err(dev, "Cannot grab IRQ\n");
1759*4882a593Smuzhiyun 		return ret;
1760*4882a593Smuzhiyun 	}
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	cryp->clk = devm_clk_get(dev, NULL);
1763*4882a593Smuzhiyun 	if (IS_ERR(cryp->clk)) {
1764*4882a593Smuzhiyun 		dev_err(dev, "Could not get clock\n");
1765*4882a593Smuzhiyun 		return PTR_ERR(cryp->clk);
1766*4882a593Smuzhiyun 	}
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	ret = clk_prepare_enable(cryp->clk);
1769*4882a593Smuzhiyun 	if (ret) {
1770*4882a593Smuzhiyun 		dev_err(cryp->dev, "Failed to enable clock\n");
1771*4882a593Smuzhiyun 		return ret;
1772*4882a593Smuzhiyun 	}
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(dev, CRYP_AUTOSUSPEND_DELAY);
1775*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(dev);
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	pm_runtime_get_noresume(dev);
1778*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
1779*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	rst = devm_reset_control_get(dev, NULL);
1782*4882a593Smuzhiyun 	if (!IS_ERR(rst)) {
1783*4882a593Smuzhiyun 		reset_control_assert(rst);
1784*4882a593Smuzhiyun 		udelay(2);
1785*4882a593Smuzhiyun 		reset_control_deassert(rst);
1786*4882a593Smuzhiyun 	}
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	platform_set_drvdata(pdev, cryp);
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	spin_lock(&cryp_list.lock);
1791*4882a593Smuzhiyun 	list_add(&cryp->list, &cryp_list.dev_list);
1792*4882a593Smuzhiyun 	spin_unlock(&cryp_list.lock);
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	/* Initialize crypto engine */
1795*4882a593Smuzhiyun 	cryp->engine = crypto_engine_alloc_init(dev, 1);
1796*4882a593Smuzhiyun 	if (!cryp->engine) {
1797*4882a593Smuzhiyun 		dev_err(dev, "Could not init crypto engine\n");
1798*4882a593Smuzhiyun 		ret = -ENOMEM;
1799*4882a593Smuzhiyun 		goto err_engine1;
1800*4882a593Smuzhiyun 	}
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	ret = crypto_engine_start(cryp->engine);
1803*4882a593Smuzhiyun 	if (ret) {
1804*4882a593Smuzhiyun 		dev_err(dev, "Could not start crypto engine\n");
1805*4882a593Smuzhiyun 		goto err_engine2;
1806*4882a593Smuzhiyun 	}
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	ret = crypto_register_skciphers(crypto_algs, ARRAY_SIZE(crypto_algs));
1809*4882a593Smuzhiyun 	if (ret) {
1810*4882a593Smuzhiyun 		dev_err(dev, "Could not register algs\n");
1811*4882a593Smuzhiyun 		goto err_algs;
1812*4882a593Smuzhiyun 	}
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	ret = crypto_register_aeads(aead_algs, ARRAY_SIZE(aead_algs));
1815*4882a593Smuzhiyun 	if (ret)
1816*4882a593Smuzhiyun 		goto err_aead_algs;
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	dev_info(dev, "Initialized\n");
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	return 0;
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun err_aead_algs:
1825*4882a593Smuzhiyun 	crypto_unregister_skciphers(crypto_algs, ARRAY_SIZE(crypto_algs));
1826*4882a593Smuzhiyun err_algs:
1827*4882a593Smuzhiyun err_engine2:
1828*4882a593Smuzhiyun 	crypto_engine_exit(cryp->engine);
1829*4882a593Smuzhiyun err_engine1:
1830*4882a593Smuzhiyun 	spin_lock(&cryp_list.lock);
1831*4882a593Smuzhiyun 	list_del(&cryp->list);
1832*4882a593Smuzhiyun 	spin_unlock(&cryp_list.lock);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1835*4882a593Smuzhiyun 	pm_runtime_put_noidle(dev);
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	clk_disable_unprepare(cryp->clk);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	return ret;
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun 
stm32_cryp_remove(struct platform_device * pdev)1842*4882a593Smuzhiyun static int stm32_cryp_remove(struct platform_device *pdev)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun 	struct stm32_cryp *cryp = platform_get_drvdata(pdev);
1845*4882a593Smuzhiyun 	int ret;
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	if (!cryp)
1848*4882a593Smuzhiyun 		return -ENODEV;
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	ret = pm_runtime_resume_and_get(cryp->dev);
1851*4882a593Smuzhiyun 	if (ret < 0)
1852*4882a593Smuzhiyun 		return ret;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	crypto_unregister_aeads(aead_algs, ARRAY_SIZE(aead_algs));
1855*4882a593Smuzhiyun 	crypto_unregister_skciphers(crypto_algs, ARRAY_SIZE(crypto_algs));
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	crypto_engine_exit(cryp->engine);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	spin_lock(&cryp_list.lock);
1860*4882a593Smuzhiyun 	list_del(&cryp->list);
1861*4882a593Smuzhiyun 	spin_unlock(&cryp_list.lock);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	pm_runtime_disable(cryp->dev);
1864*4882a593Smuzhiyun 	pm_runtime_put_noidle(cryp->dev);
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	clk_disable_unprepare(cryp->clk);
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	return 0;
1869*4882a593Smuzhiyun }
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun #ifdef CONFIG_PM
stm32_cryp_runtime_suspend(struct device * dev)1872*4882a593Smuzhiyun static int stm32_cryp_runtime_suspend(struct device *dev)
1873*4882a593Smuzhiyun {
1874*4882a593Smuzhiyun 	struct stm32_cryp *cryp = dev_get_drvdata(dev);
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	clk_disable_unprepare(cryp->clk);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	return 0;
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun 
stm32_cryp_runtime_resume(struct device * dev)1881*4882a593Smuzhiyun static int stm32_cryp_runtime_resume(struct device *dev)
1882*4882a593Smuzhiyun {
1883*4882a593Smuzhiyun 	struct stm32_cryp *cryp = dev_get_drvdata(dev);
1884*4882a593Smuzhiyun 	int ret;
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	ret = clk_prepare_enable(cryp->clk);
1887*4882a593Smuzhiyun 	if (ret) {
1888*4882a593Smuzhiyun 		dev_err(cryp->dev, "Failed to prepare_enable clock\n");
1889*4882a593Smuzhiyun 		return ret;
1890*4882a593Smuzhiyun 	}
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	return 0;
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun #endif
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun static const struct dev_pm_ops stm32_cryp_pm_ops = {
1897*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1898*4882a593Smuzhiyun 				pm_runtime_force_resume)
1899*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(stm32_cryp_runtime_suspend,
1900*4882a593Smuzhiyun 			   stm32_cryp_runtime_resume, NULL)
1901*4882a593Smuzhiyun };
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun static struct platform_driver stm32_cryp_driver = {
1904*4882a593Smuzhiyun 	.probe  = stm32_cryp_probe,
1905*4882a593Smuzhiyun 	.remove = stm32_cryp_remove,
1906*4882a593Smuzhiyun 	.driver = {
1907*4882a593Smuzhiyun 		.name           = DRIVER_NAME,
1908*4882a593Smuzhiyun 		.pm		= &stm32_cryp_pm_ops,
1909*4882a593Smuzhiyun 		.of_match_table = stm32_dt_ids,
1910*4882a593Smuzhiyun 	},
1911*4882a593Smuzhiyun };
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun module_platform_driver(stm32_cryp_driver);
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun MODULE_AUTHOR("Fabien Dessenne <fabien.dessenne@st.com>");
1916*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicrolectronics STM32 CRYP hardware driver");
1917*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1918