xref: /OK3568_Linux_fs/kernel/drivers/crypto/sahara.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Cryptographic API.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Support for SAHARA cryptographic accelerator.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2014 Steffen Trumtrar <s.trumtrar@pengutronix.de>
8*4882a593Smuzhiyun  * Copyright (c) 2013 Vista Silicon S.L.
9*4882a593Smuzhiyun  * Author: Javier Martin <javier.martin@vista-silicon.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Based on omap-aes.c and tegra-aes.c
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <crypto/aes.h>
15*4882a593Smuzhiyun #include <crypto/internal/hash.h>
16*4882a593Smuzhiyun #include <crypto/internal/skcipher.h>
17*4882a593Smuzhiyun #include <crypto/scatterwalk.h>
18*4882a593Smuzhiyun #include <crypto/sha.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/clk.h>
21*4882a593Smuzhiyun #include <linux/dma-mapping.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/io.h>
24*4882a593Smuzhiyun #include <linux/irq.h>
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/kthread.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/of.h>
29*4882a593Smuzhiyun #include <linux/of_device.h>
30*4882a593Smuzhiyun #include <linux/platform_device.h>
31*4882a593Smuzhiyun #include <linux/spinlock.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define SHA_BUFFER_LEN		PAGE_SIZE
34*4882a593Smuzhiyun #define SAHARA_MAX_SHA_BLOCK_SIZE	SHA256_BLOCK_SIZE
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define SAHARA_NAME "sahara"
37*4882a593Smuzhiyun #define SAHARA_VERSION_3	3
38*4882a593Smuzhiyun #define SAHARA_VERSION_4	4
39*4882a593Smuzhiyun #define SAHARA_TIMEOUT_MS	1000
40*4882a593Smuzhiyun #define SAHARA_MAX_HW_DESC	2
41*4882a593Smuzhiyun #define SAHARA_MAX_HW_LINK	20
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define FLAGS_MODE_MASK		0x000f
44*4882a593Smuzhiyun #define FLAGS_ENCRYPT		BIT(0)
45*4882a593Smuzhiyun #define FLAGS_CBC		BIT(1)
46*4882a593Smuzhiyun #define FLAGS_NEW_KEY		BIT(3)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define SAHARA_HDR_BASE			0x00800000
49*4882a593Smuzhiyun #define SAHARA_HDR_SKHA_ALG_AES	0
50*4882a593Smuzhiyun #define SAHARA_HDR_SKHA_OP_ENC		(1 << 2)
51*4882a593Smuzhiyun #define SAHARA_HDR_SKHA_MODE_ECB	(0 << 3)
52*4882a593Smuzhiyun #define SAHARA_HDR_SKHA_MODE_CBC	(1 << 3)
53*4882a593Smuzhiyun #define SAHARA_HDR_FORM_DATA		(5 << 16)
54*4882a593Smuzhiyun #define SAHARA_HDR_FORM_KEY		(8 << 16)
55*4882a593Smuzhiyun #define SAHARA_HDR_LLO			(1 << 24)
56*4882a593Smuzhiyun #define SAHARA_HDR_CHA_SKHA		(1 << 28)
57*4882a593Smuzhiyun #define SAHARA_HDR_CHA_MDHA		(2 << 28)
58*4882a593Smuzhiyun #define SAHARA_HDR_PARITY_BIT		(1 << 31)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_SET_MODE_MD_KEY	0x20880000
61*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_SET_MODE_HASH	0x208D0000
62*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_HASH		0xA0850000
63*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_STORE_DIGEST	0x20820000
64*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_ALG_SHA1	0
65*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_ALG_MD5		1
66*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_ALG_SHA256	2
67*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_ALG_SHA224	3
68*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_PDATA		(1 << 2)
69*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_HMAC		(1 << 3)
70*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_INIT		(1 << 5)
71*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_IPAD		(1 << 6)
72*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_OPAD		(1 << 7)
73*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_SWAP		(1 << 8)
74*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_MAC_FULL	(1 << 9)
75*4882a593Smuzhiyun #define SAHARA_HDR_MDHA_SSL		(1 << 10)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* SAHARA can only process one request at a time */
78*4882a593Smuzhiyun #define SAHARA_QUEUE_LENGTH	1
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define SAHARA_REG_VERSION	0x00
81*4882a593Smuzhiyun #define SAHARA_REG_DAR		0x04
82*4882a593Smuzhiyun #define SAHARA_REG_CONTROL	0x08
83*4882a593Smuzhiyun #define		SAHARA_CONTROL_SET_THROTTLE(x)	(((x) & 0xff) << 24)
84*4882a593Smuzhiyun #define		SAHARA_CONTROL_SET_MAXBURST(x)	(((x) & 0xff) << 16)
85*4882a593Smuzhiyun #define		SAHARA_CONTROL_RNG_AUTORSD	(1 << 7)
86*4882a593Smuzhiyun #define		SAHARA_CONTROL_ENABLE_INT	(1 << 4)
87*4882a593Smuzhiyun #define SAHARA_REG_CMD		0x0C
88*4882a593Smuzhiyun #define		SAHARA_CMD_RESET		(1 << 0)
89*4882a593Smuzhiyun #define		SAHARA_CMD_CLEAR_INT		(1 << 8)
90*4882a593Smuzhiyun #define		SAHARA_CMD_CLEAR_ERR		(1 << 9)
91*4882a593Smuzhiyun #define		SAHARA_CMD_SINGLE_STEP		(1 << 10)
92*4882a593Smuzhiyun #define		SAHARA_CMD_MODE_BATCH		(1 << 16)
93*4882a593Smuzhiyun #define		SAHARA_CMD_MODE_DEBUG		(1 << 18)
94*4882a593Smuzhiyun #define	SAHARA_REG_STATUS	0x10
95*4882a593Smuzhiyun #define		SAHARA_STATUS_GET_STATE(x)	((x) & 0x7)
96*4882a593Smuzhiyun #define			SAHARA_STATE_IDLE	0
97*4882a593Smuzhiyun #define			SAHARA_STATE_BUSY	1
98*4882a593Smuzhiyun #define			SAHARA_STATE_ERR	2
99*4882a593Smuzhiyun #define			SAHARA_STATE_FAULT	3
100*4882a593Smuzhiyun #define			SAHARA_STATE_COMPLETE	4
101*4882a593Smuzhiyun #define			SAHARA_STATE_COMP_FLAG	(1 << 2)
102*4882a593Smuzhiyun #define		SAHARA_STATUS_DAR_FULL		(1 << 3)
103*4882a593Smuzhiyun #define		SAHARA_STATUS_ERROR		(1 << 4)
104*4882a593Smuzhiyun #define		SAHARA_STATUS_SECURE		(1 << 5)
105*4882a593Smuzhiyun #define		SAHARA_STATUS_FAIL		(1 << 6)
106*4882a593Smuzhiyun #define		SAHARA_STATUS_INIT		(1 << 7)
107*4882a593Smuzhiyun #define		SAHARA_STATUS_RNG_RESEED	(1 << 8)
108*4882a593Smuzhiyun #define		SAHARA_STATUS_ACTIVE_RNG	(1 << 9)
109*4882a593Smuzhiyun #define		SAHARA_STATUS_ACTIVE_MDHA	(1 << 10)
110*4882a593Smuzhiyun #define		SAHARA_STATUS_ACTIVE_SKHA	(1 << 11)
111*4882a593Smuzhiyun #define		SAHARA_STATUS_MODE_BATCH	(1 << 16)
112*4882a593Smuzhiyun #define		SAHARA_STATUS_MODE_DEDICATED	(1 << 17)
113*4882a593Smuzhiyun #define		SAHARA_STATUS_MODE_DEBUG	(1 << 18)
114*4882a593Smuzhiyun #define		SAHARA_STATUS_GET_ISTATE(x)	(((x) >> 24) & 0xff)
115*4882a593Smuzhiyun #define SAHARA_REG_ERRSTATUS	0x14
116*4882a593Smuzhiyun #define		SAHARA_ERRSTATUS_GET_SOURCE(x)	((x) & 0xf)
117*4882a593Smuzhiyun #define			SAHARA_ERRSOURCE_CHA	14
118*4882a593Smuzhiyun #define			SAHARA_ERRSOURCE_DMA	15
119*4882a593Smuzhiyun #define		SAHARA_ERRSTATUS_DMA_DIR	(1 << 8)
120*4882a593Smuzhiyun #define		SAHARA_ERRSTATUS_GET_DMASZ(x)(((x) >> 9) & 0x3)
121*4882a593Smuzhiyun #define		SAHARA_ERRSTATUS_GET_DMASRC(x) (((x) >> 13) & 0x7)
122*4882a593Smuzhiyun #define		SAHARA_ERRSTATUS_GET_CHASRC(x)	(((x) >> 16) & 0xfff)
123*4882a593Smuzhiyun #define		SAHARA_ERRSTATUS_GET_CHAERR(x)	(((x) >> 28) & 0x3)
124*4882a593Smuzhiyun #define SAHARA_REG_FADDR	0x18
125*4882a593Smuzhiyun #define SAHARA_REG_CDAR		0x1C
126*4882a593Smuzhiyun #define SAHARA_REG_IDAR		0x20
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun struct sahara_hw_desc {
129*4882a593Smuzhiyun 	u32	hdr;
130*4882a593Smuzhiyun 	u32	len1;
131*4882a593Smuzhiyun 	u32	p1;
132*4882a593Smuzhiyun 	u32	len2;
133*4882a593Smuzhiyun 	u32	p2;
134*4882a593Smuzhiyun 	u32	next;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun struct sahara_hw_link {
138*4882a593Smuzhiyun 	u32	len;
139*4882a593Smuzhiyun 	u32	p;
140*4882a593Smuzhiyun 	u32	next;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun struct sahara_ctx {
144*4882a593Smuzhiyun 	unsigned long flags;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* AES-specific context */
147*4882a593Smuzhiyun 	int keylen;
148*4882a593Smuzhiyun 	u8 key[AES_KEYSIZE_128];
149*4882a593Smuzhiyun 	struct crypto_skcipher *fallback;
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun struct sahara_aes_reqctx {
153*4882a593Smuzhiyun 	unsigned long mode;
154*4882a593Smuzhiyun 	struct skcipher_request fallback_req;	// keep at the end
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun  * struct sahara_sha_reqctx - private data per request
159*4882a593Smuzhiyun  * @buf: holds data for requests smaller than block_size
160*4882a593Smuzhiyun  * @rembuf: used to prepare one block_size-aligned request
161*4882a593Smuzhiyun  * @context: hw-specific context for request. Digest is extracted from this
162*4882a593Smuzhiyun  * @mode: specifies what type of hw-descriptor needs to be built
163*4882a593Smuzhiyun  * @digest_size: length of digest for this request
164*4882a593Smuzhiyun  * @context_size: length of hw-context for this request.
165*4882a593Smuzhiyun  *                Always digest_size + 4
166*4882a593Smuzhiyun  * @buf_cnt: number of bytes saved in buf
167*4882a593Smuzhiyun  * @sg_in_idx: number of hw links
168*4882a593Smuzhiyun  * @in_sg: scatterlist for input data
169*4882a593Smuzhiyun  * @in_sg_chain: scatterlists for chained input data
170*4882a593Smuzhiyun  * @total: total number of bytes for transfer
171*4882a593Smuzhiyun  * @last: is this the last block
172*4882a593Smuzhiyun  * @first: is this the first block
173*4882a593Smuzhiyun  * @active: inside a transfer
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun struct sahara_sha_reqctx {
176*4882a593Smuzhiyun 	u8			buf[SAHARA_MAX_SHA_BLOCK_SIZE];
177*4882a593Smuzhiyun 	u8			rembuf[SAHARA_MAX_SHA_BLOCK_SIZE];
178*4882a593Smuzhiyun 	u8			context[SHA256_DIGEST_SIZE + 4];
179*4882a593Smuzhiyun 	unsigned int		mode;
180*4882a593Smuzhiyun 	unsigned int		digest_size;
181*4882a593Smuzhiyun 	unsigned int		context_size;
182*4882a593Smuzhiyun 	unsigned int		buf_cnt;
183*4882a593Smuzhiyun 	unsigned int		sg_in_idx;
184*4882a593Smuzhiyun 	struct scatterlist	*in_sg;
185*4882a593Smuzhiyun 	struct scatterlist	in_sg_chain[2];
186*4882a593Smuzhiyun 	size_t			total;
187*4882a593Smuzhiyun 	unsigned int		last;
188*4882a593Smuzhiyun 	unsigned int		first;
189*4882a593Smuzhiyun 	unsigned int		active;
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun struct sahara_dev {
193*4882a593Smuzhiyun 	struct device		*device;
194*4882a593Smuzhiyun 	unsigned int		version;
195*4882a593Smuzhiyun 	void __iomem		*regs_base;
196*4882a593Smuzhiyun 	struct clk		*clk_ipg;
197*4882a593Smuzhiyun 	struct clk		*clk_ahb;
198*4882a593Smuzhiyun 	spinlock_t		queue_spinlock;
199*4882a593Smuzhiyun 	struct task_struct	*kthread;
200*4882a593Smuzhiyun 	struct completion	dma_completion;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	struct sahara_ctx	*ctx;
203*4882a593Smuzhiyun 	struct crypto_queue	queue;
204*4882a593Smuzhiyun 	unsigned long		flags;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	struct sahara_hw_desc	*hw_desc[SAHARA_MAX_HW_DESC];
207*4882a593Smuzhiyun 	dma_addr_t		hw_phys_desc[SAHARA_MAX_HW_DESC];
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	u8			*key_base;
210*4882a593Smuzhiyun 	dma_addr_t		key_phys_base;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	u8			*iv_base;
213*4882a593Smuzhiyun 	dma_addr_t		iv_phys_base;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	u8			*context_base;
216*4882a593Smuzhiyun 	dma_addr_t		context_phys_base;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	struct sahara_hw_link	*hw_link[SAHARA_MAX_HW_LINK];
219*4882a593Smuzhiyun 	dma_addr_t		hw_phys_link[SAHARA_MAX_HW_LINK];
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	size_t			total;
222*4882a593Smuzhiyun 	struct scatterlist	*in_sg;
223*4882a593Smuzhiyun 	int		nb_in_sg;
224*4882a593Smuzhiyun 	struct scatterlist	*out_sg;
225*4882a593Smuzhiyun 	int		nb_out_sg;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	u32			error;
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static struct sahara_dev *dev_ptr;
231*4882a593Smuzhiyun 
sahara_write(struct sahara_dev * dev,u32 data,u32 reg)232*4882a593Smuzhiyun static inline void sahara_write(struct sahara_dev *dev, u32 data, u32 reg)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	writel(data, dev->regs_base + reg);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
sahara_read(struct sahara_dev * dev,u32 reg)237*4882a593Smuzhiyun static inline unsigned int sahara_read(struct sahara_dev *dev, u32 reg)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	return readl(dev->regs_base + reg);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
sahara_aes_key_hdr(struct sahara_dev * dev)242*4882a593Smuzhiyun static u32 sahara_aes_key_hdr(struct sahara_dev *dev)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	u32 hdr = SAHARA_HDR_BASE | SAHARA_HDR_SKHA_ALG_AES |
245*4882a593Smuzhiyun 			SAHARA_HDR_FORM_KEY | SAHARA_HDR_LLO |
246*4882a593Smuzhiyun 			SAHARA_HDR_CHA_SKHA | SAHARA_HDR_PARITY_BIT;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (dev->flags & FLAGS_CBC) {
249*4882a593Smuzhiyun 		hdr |= SAHARA_HDR_SKHA_MODE_CBC;
250*4882a593Smuzhiyun 		hdr ^= SAHARA_HDR_PARITY_BIT;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (dev->flags & FLAGS_ENCRYPT) {
254*4882a593Smuzhiyun 		hdr |= SAHARA_HDR_SKHA_OP_ENC;
255*4882a593Smuzhiyun 		hdr ^= SAHARA_HDR_PARITY_BIT;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return hdr;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
sahara_aes_data_link_hdr(struct sahara_dev * dev)261*4882a593Smuzhiyun static u32 sahara_aes_data_link_hdr(struct sahara_dev *dev)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	return SAHARA_HDR_BASE | SAHARA_HDR_FORM_DATA |
264*4882a593Smuzhiyun 			SAHARA_HDR_CHA_SKHA | SAHARA_HDR_PARITY_BIT;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static const char *sahara_err_src[16] = {
268*4882a593Smuzhiyun 	"No error",
269*4882a593Smuzhiyun 	"Header error",
270*4882a593Smuzhiyun 	"Descriptor length error",
271*4882a593Smuzhiyun 	"Descriptor length or pointer error",
272*4882a593Smuzhiyun 	"Link length error",
273*4882a593Smuzhiyun 	"Link pointer error",
274*4882a593Smuzhiyun 	"Input buffer error",
275*4882a593Smuzhiyun 	"Output buffer error",
276*4882a593Smuzhiyun 	"Output buffer starvation",
277*4882a593Smuzhiyun 	"Internal state fault",
278*4882a593Smuzhiyun 	"General descriptor problem",
279*4882a593Smuzhiyun 	"Reserved",
280*4882a593Smuzhiyun 	"Descriptor address error",
281*4882a593Smuzhiyun 	"Link address error",
282*4882a593Smuzhiyun 	"CHA error",
283*4882a593Smuzhiyun 	"DMA error"
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const char *sahara_err_dmasize[4] = {
287*4882a593Smuzhiyun 	"Byte transfer",
288*4882a593Smuzhiyun 	"Half-word transfer",
289*4882a593Smuzhiyun 	"Word transfer",
290*4882a593Smuzhiyun 	"Reserved"
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const char *sahara_err_dmasrc[8] = {
294*4882a593Smuzhiyun 	"No error",
295*4882a593Smuzhiyun 	"AHB bus error",
296*4882a593Smuzhiyun 	"Internal IP bus error",
297*4882a593Smuzhiyun 	"Parity error",
298*4882a593Smuzhiyun 	"DMA crosses 256 byte boundary",
299*4882a593Smuzhiyun 	"DMA is busy",
300*4882a593Smuzhiyun 	"Reserved",
301*4882a593Smuzhiyun 	"DMA HW error"
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static const char *sahara_cha_errsrc[12] = {
305*4882a593Smuzhiyun 	"Input buffer non-empty",
306*4882a593Smuzhiyun 	"Illegal address",
307*4882a593Smuzhiyun 	"Illegal mode",
308*4882a593Smuzhiyun 	"Illegal data size",
309*4882a593Smuzhiyun 	"Illegal key size",
310*4882a593Smuzhiyun 	"Write during processing",
311*4882a593Smuzhiyun 	"CTX read during processing",
312*4882a593Smuzhiyun 	"HW error",
313*4882a593Smuzhiyun 	"Input buffer disabled/underflow",
314*4882a593Smuzhiyun 	"Output buffer disabled/overflow",
315*4882a593Smuzhiyun 	"DES key parity error",
316*4882a593Smuzhiyun 	"Reserved"
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static const char *sahara_cha_err[4] = { "No error", "SKHA", "MDHA", "RNG" };
320*4882a593Smuzhiyun 
sahara_decode_error(struct sahara_dev * dev,unsigned int error)321*4882a593Smuzhiyun static void sahara_decode_error(struct sahara_dev *dev, unsigned int error)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	u8 source = SAHARA_ERRSTATUS_GET_SOURCE(error);
324*4882a593Smuzhiyun 	u16 chasrc = ffs(SAHARA_ERRSTATUS_GET_CHASRC(error));
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	dev_err(dev->device, "%s: Error Register = 0x%08x\n", __func__, error);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	dev_err(dev->device, "	- %s.\n", sahara_err_src[source]);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (source == SAHARA_ERRSOURCE_DMA) {
331*4882a593Smuzhiyun 		if (error & SAHARA_ERRSTATUS_DMA_DIR)
332*4882a593Smuzhiyun 			dev_err(dev->device, "		* DMA read.\n");
333*4882a593Smuzhiyun 		else
334*4882a593Smuzhiyun 			dev_err(dev->device, "		* DMA write.\n");
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 		dev_err(dev->device, "		* %s.\n",
337*4882a593Smuzhiyun 		       sahara_err_dmasize[SAHARA_ERRSTATUS_GET_DMASZ(error)]);
338*4882a593Smuzhiyun 		dev_err(dev->device, "		* %s.\n",
339*4882a593Smuzhiyun 		       sahara_err_dmasrc[SAHARA_ERRSTATUS_GET_DMASRC(error)]);
340*4882a593Smuzhiyun 	} else if (source == SAHARA_ERRSOURCE_CHA) {
341*4882a593Smuzhiyun 		dev_err(dev->device, "		* %s.\n",
342*4882a593Smuzhiyun 			sahara_cha_errsrc[chasrc]);
343*4882a593Smuzhiyun 		dev_err(dev->device, "		* %s.\n",
344*4882a593Smuzhiyun 		       sahara_cha_err[SAHARA_ERRSTATUS_GET_CHAERR(error)]);
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 	dev_err(dev->device, "\n");
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const char *sahara_state[4] = { "Idle", "Busy", "Error", "HW Fault" };
350*4882a593Smuzhiyun 
sahara_decode_status(struct sahara_dev * dev,unsigned int status)351*4882a593Smuzhiyun static void sahara_decode_status(struct sahara_dev *dev, unsigned int status)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	u8 state;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (!__is_defined(DEBUG))
356*4882a593Smuzhiyun 		return;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	state = SAHARA_STATUS_GET_STATE(status);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	dev_dbg(dev->device, "%s: Status Register = 0x%08x\n",
361*4882a593Smuzhiyun 		__func__, status);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	dev_dbg(dev->device, "	- State = %d:\n", state);
364*4882a593Smuzhiyun 	if (state & SAHARA_STATE_COMP_FLAG)
365*4882a593Smuzhiyun 		dev_dbg(dev->device, "		* Descriptor completed. IRQ pending.\n");
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	dev_dbg(dev->device, "		* %s.\n",
368*4882a593Smuzhiyun 	       sahara_state[state & ~SAHARA_STATE_COMP_FLAG]);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (status & SAHARA_STATUS_DAR_FULL)
371*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- DAR Full.\n");
372*4882a593Smuzhiyun 	if (status & SAHARA_STATUS_ERROR)
373*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- Error.\n");
374*4882a593Smuzhiyun 	if (status & SAHARA_STATUS_SECURE)
375*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- Secure.\n");
376*4882a593Smuzhiyun 	if (status & SAHARA_STATUS_FAIL)
377*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- Fail.\n");
378*4882a593Smuzhiyun 	if (status & SAHARA_STATUS_RNG_RESEED)
379*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- RNG Reseed Request.\n");
380*4882a593Smuzhiyun 	if (status & SAHARA_STATUS_ACTIVE_RNG)
381*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- RNG Active.\n");
382*4882a593Smuzhiyun 	if (status & SAHARA_STATUS_ACTIVE_MDHA)
383*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- MDHA Active.\n");
384*4882a593Smuzhiyun 	if (status & SAHARA_STATUS_ACTIVE_SKHA)
385*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- SKHA Active.\n");
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (status & SAHARA_STATUS_MODE_BATCH)
388*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- Batch Mode.\n");
389*4882a593Smuzhiyun 	else if (status & SAHARA_STATUS_MODE_DEDICATED)
390*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- Dedicated Mode.\n");
391*4882a593Smuzhiyun 	else if (status & SAHARA_STATUS_MODE_DEBUG)
392*4882a593Smuzhiyun 		dev_dbg(dev->device, "	- Debug Mode.\n");
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	dev_dbg(dev->device, "	- Internal state = 0x%02x\n",
395*4882a593Smuzhiyun 	       SAHARA_STATUS_GET_ISTATE(status));
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	dev_dbg(dev->device, "Current DAR: 0x%08x\n",
398*4882a593Smuzhiyun 		sahara_read(dev, SAHARA_REG_CDAR));
399*4882a593Smuzhiyun 	dev_dbg(dev->device, "Initial DAR: 0x%08x\n\n",
400*4882a593Smuzhiyun 		sahara_read(dev, SAHARA_REG_IDAR));
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
sahara_dump_descriptors(struct sahara_dev * dev)403*4882a593Smuzhiyun static void sahara_dump_descriptors(struct sahara_dev *dev)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	int i;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (!__is_defined(DEBUG))
408*4882a593Smuzhiyun 		return;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	for (i = 0; i < SAHARA_MAX_HW_DESC; i++) {
411*4882a593Smuzhiyun 		dev_dbg(dev->device, "Descriptor (%d) (%pad):\n",
412*4882a593Smuzhiyun 			i, &dev->hw_phys_desc[i]);
413*4882a593Smuzhiyun 		dev_dbg(dev->device, "\thdr = 0x%08x\n", dev->hw_desc[i]->hdr);
414*4882a593Smuzhiyun 		dev_dbg(dev->device, "\tlen1 = %u\n", dev->hw_desc[i]->len1);
415*4882a593Smuzhiyun 		dev_dbg(dev->device, "\tp1 = 0x%08x\n", dev->hw_desc[i]->p1);
416*4882a593Smuzhiyun 		dev_dbg(dev->device, "\tlen2 = %u\n", dev->hw_desc[i]->len2);
417*4882a593Smuzhiyun 		dev_dbg(dev->device, "\tp2 = 0x%08x\n", dev->hw_desc[i]->p2);
418*4882a593Smuzhiyun 		dev_dbg(dev->device, "\tnext = 0x%08x\n",
419*4882a593Smuzhiyun 			dev->hw_desc[i]->next);
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 	dev_dbg(dev->device, "\n");
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
sahara_dump_links(struct sahara_dev * dev)424*4882a593Smuzhiyun static void sahara_dump_links(struct sahara_dev *dev)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	int i;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if (!__is_defined(DEBUG))
429*4882a593Smuzhiyun 		return;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	for (i = 0; i < SAHARA_MAX_HW_LINK; i++) {
432*4882a593Smuzhiyun 		dev_dbg(dev->device, "Link (%d) (%pad):\n",
433*4882a593Smuzhiyun 			i, &dev->hw_phys_link[i]);
434*4882a593Smuzhiyun 		dev_dbg(dev->device, "\tlen = %u\n", dev->hw_link[i]->len);
435*4882a593Smuzhiyun 		dev_dbg(dev->device, "\tp = 0x%08x\n", dev->hw_link[i]->p);
436*4882a593Smuzhiyun 		dev_dbg(dev->device, "\tnext = 0x%08x\n",
437*4882a593Smuzhiyun 			dev->hw_link[i]->next);
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 	dev_dbg(dev->device, "\n");
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
sahara_hw_descriptor_create(struct sahara_dev * dev)442*4882a593Smuzhiyun static int sahara_hw_descriptor_create(struct sahara_dev *dev)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	struct sahara_ctx *ctx = dev->ctx;
445*4882a593Smuzhiyun 	struct scatterlist *sg;
446*4882a593Smuzhiyun 	int ret;
447*4882a593Smuzhiyun 	int i, j;
448*4882a593Smuzhiyun 	int idx = 0;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	/* Copy new key if necessary */
451*4882a593Smuzhiyun 	if (ctx->flags & FLAGS_NEW_KEY) {
452*4882a593Smuzhiyun 		memcpy(dev->key_base, ctx->key, ctx->keylen);
453*4882a593Smuzhiyun 		ctx->flags &= ~FLAGS_NEW_KEY;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 		if (dev->flags & FLAGS_CBC) {
456*4882a593Smuzhiyun 			dev->hw_desc[idx]->len1 = AES_BLOCK_SIZE;
457*4882a593Smuzhiyun 			dev->hw_desc[idx]->p1 = dev->iv_phys_base;
458*4882a593Smuzhiyun 		} else {
459*4882a593Smuzhiyun 			dev->hw_desc[idx]->len1 = 0;
460*4882a593Smuzhiyun 			dev->hw_desc[idx]->p1 = 0;
461*4882a593Smuzhiyun 		}
462*4882a593Smuzhiyun 		dev->hw_desc[idx]->len2 = ctx->keylen;
463*4882a593Smuzhiyun 		dev->hw_desc[idx]->p2 = dev->key_phys_base;
464*4882a593Smuzhiyun 		dev->hw_desc[idx]->next = dev->hw_phys_desc[1];
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		dev->hw_desc[idx]->hdr = sahara_aes_key_hdr(dev);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 		idx++;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	dev->nb_in_sg = sg_nents_for_len(dev->in_sg, dev->total);
472*4882a593Smuzhiyun 	if (dev->nb_in_sg < 0) {
473*4882a593Smuzhiyun 		dev_err(dev->device, "Invalid numbers of src SG.\n");
474*4882a593Smuzhiyun 		return dev->nb_in_sg;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 	dev->nb_out_sg = sg_nents_for_len(dev->out_sg, dev->total);
477*4882a593Smuzhiyun 	if (dev->nb_out_sg < 0) {
478*4882a593Smuzhiyun 		dev_err(dev->device, "Invalid numbers of dst SG.\n");
479*4882a593Smuzhiyun 		return dev->nb_out_sg;
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 	if ((dev->nb_in_sg + dev->nb_out_sg) > SAHARA_MAX_HW_LINK) {
482*4882a593Smuzhiyun 		dev_err(dev->device, "not enough hw links (%d)\n",
483*4882a593Smuzhiyun 			dev->nb_in_sg + dev->nb_out_sg);
484*4882a593Smuzhiyun 		return -EINVAL;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	ret = dma_map_sg(dev->device, dev->in_sg, dev->nb_in_sg,
488*4882a593Smuzhiyun 			 DMA_TO_DEVICE);
489*4882a593Smuzhiyun 	if (ret != dev->nb_in_sg) {
490*4882a593Smuzhiyun 		dev_err(dev->device, "couldn't map in sg\n");
491*4882a593Smuzhiyun 		goto unmap_in;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 	ret = dma_map_sg(dev->device, dev->out_sg, dev->nb_out_sg,
494*4882a593Smuzhiyun 			 DMA_FROM_DEVICE);
495*4882a593Smuzhiyun 	if (ret != dev->nb_out_sg) {
496*4882a593Smuzhiyun 		dev_err(dev->device, "couldn't map out sg\n");
497*4882a593Smuzhiyun 		goto unmap_out;
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* Create input links */
501*4882a593Smuzhiyun 	dev->hw_desc[idx]->p1 = dev->hw_phys_link[0];
502*4882a593Smuzhiyun 	sg = dev->in_sg;
503*4882a593Smuzhiyun 	for (i = 0; i < dev->nb_in_sg; i++) {
504*4882a593Smuzhiyun 		dev->hw_link[i]->len = sg->length;
505*4882a593Smuzhiyun 		dev->hw_link[i]->p = sg->dma_address;
506*4882a593Smuzhiyun 		if (i == (dev->nb_in_sg - 1)) {
507*4882a593Smuzhiyun 			dev->hw_link[i]->next = 0;
508*4882a593Smuzhiyun 		} else {
509*4882a593Smuzhiyun 			dev->hw_link[i]->next = dev->hw_phys_link[i + 1];
510*4882a593Smuzhiyun 			sg = sg_next(sg);
511*4882a593Smuzhiyun 		}
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* Create output links */
515*4882a593Smuzhiyun 	dev->hw_desc[idx]->p2 = dev->hw_phys_link[i];
516*4882a593Smuzhiyun 	sg = dev->out_sg;
517*4882a593Smuzhiyun 	for (j = i; j < dev->nb_out_sg + i; j++) {
518*4882a593Smuzhiyun 		dev->hw_link[j]->len = sg->length;
519*4882a593Smuzhiyun 		dev->hw_link[j]->p = sg->dma_address;
520*4882a593Smuzhiyun 		if (j == (dev->nb_out_sg + i - 1)) {
521*4882a593Smuzhiyun 			dev->hw_link[j]->next = 0;
522*4882a593Smuzhiyun 		} else {
523*4882a593Smuzhiyun 			dev->hw_link[j]->next = dev->hw_phys_link[j + 1];
524*4882a593Smuzhiyun 			sg = sg_next(sg);
525*4882a593Smuzhiyun 		}
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/* Fill remaining fields of hw_desc[1] */
529*4882a593Smuzhiyun 	dev->hw_desc[idx]->hdr = sahara_aes_data_link_hdr(dev);
530*4882a593Smuzhiyun 	dev->hw_desc[idx]->len1 = dev->total;
531*4882a593Smuzhiyun 	dev->hw_desc[idx]->len2 = dev->total;
532*4882a593Smuzhiyun 	dev->hw_desc[idx]->next = 0;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	sahara_dump_descriptors(dev);
535*4882a593Smuzhiyun 	sahara_dump_links(dev);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	sahara_write(dev, dev->hw_phys_desc[0], SAHARA_REG_DAR);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return 0;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun unmap_out:
542*4882a593Smuzhiyun 	dma_unmap_sg(dev->device, dev->out_sg, dev->nb_out_sg,
543*4882a593Smuzhiyun 		DMA_FROM_DEVICE);
544*4882a593Smuzhiyun unmap_in:
545*4882a593Smuzhiyun 	dma_unmap_sg(dev->device, dev->in_sg, dev->nb_in_sg,
546*4882a593Smuzhiyun 		DMA_TO_DEVICE);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	return -EINVAL;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
sahara_aes_process(struct skcipher_request * req)551*4882a593Smuzhiyun static int sahara_aes_process(struct skcipher_request *req)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	struct sahara_dev *dev = dev_ptr;
554*4882a593Smuzhiyun 	struct sahara_ctx *ctx;
555*4882a593Smuzhiyun 	struct sahara_aes_reqctx *rctx;
556*4882a593Smuzhiyun 	int ret;
557*4882a593Smuzhiyun 	unsigned long timeout;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* Request is ready to be dispatched by the device */
560*4882a593Smuzhiyun 	dev_dbg(dev->device,
561*4882a593Smuzhiyun 		"dispatch request (nbytes=%d, src=%p, dst=%p)\n",
562*4882a593Smuzhiyun 		req->cryptlen, req->src, req->dst);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	/* assign new request to device */
565*4882a593Smuzhiyun 	dev->total = req->cryptlen;
566*4882a593Smuzhiyun 	dev->in_sg = req->src;
567*4882a593Smuzhiyun 	dev->out_sg = req->dst;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	rctx = skcipher_request_ctx(req);
570*4882a593Smuzhiyun 	ctx = crypto_skcipher_ctx(crypto_skcipher_reqtfm(req));
571*4882a593Smuzhiyun 	rctx->mode &= FLAGS_MODE_MASK;
572*4882a593Smuzhiyun 	dev->flags = (dev->flags & ~FLAGS_MODE_MASK) | rctx->mode;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if ((dev->flags & FLAGS_CBC) && req->iv)
575*4882a593Smuzhiyun 		memcpy(dev->iv_base, req->iv, AES_KEYSIZE_128);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* assign new context to device */
578*4882a593Smuzhiyun 	dev->ctx = ctx;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	reinit_completion(&dev->dma_completion);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	ret = sahara_hw_descriptor_create(dev);
583*4882a593Smuzhiyun 	if (ret)
584*4882a593Smuzhiyun 		return -EINVAL;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	timeout = wait_for_completion_timeout(&dev->dma_completion,
587*4882a593Smuzhiyun 				msecs_to_jiffies(SAHARA_TIMEOUT_MS));
588*4882a593Smuzhiyun 	if (!timeout) {
589*4882a593Smuzhiyun 		dev_err(dev->device, "AES timeout\n");
590*4882a593Smuzhiyun 		return -ETIMEDOUT;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	dma_unmap_sg(dev->device, dev->out_sg, dev->nb_out_sg,
594*4882a593Smuzhiyun 		DMA_FROM_DEVICE);
595*4882a593Smuzhiyun 	dma_unmap_sg(dev->device, dev->in_sg, dev->nb_in_sg,
596*4882a593Smuzhiyun 		DMA_TO_DEVICE);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return 0;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
sahara_aes_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int keylen)601*4882a593Smuzhiyun static int sahara_aes_setkey(struct crypto_skcipher *tfm, const u8 *key,
602*4882a593Smuzhiyun 			     unsigned int keylen)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct sahara_ctx *ctx = crypto_skcipher_ctx(tfm);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	ctx->keylen = keylen;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	/* SAHARA only supports 128bit keys */
609*4882a593Smuzhiyun 	if (keylen == AES_KEYSIZE_128) {
610*4882a593Smuzhiyun 		memcpy(ctx->key, key, keylen);
611*4882a593Smuzhiyun 		ctx->flags |= FLAGS_NEW_KEY;
612*4882a593Smuzhiyun 		return 0;
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (keylen != AES_KEYSIZE_192 && keylen != AES_KEYSIZE_256)
616*4882a593Smuzhiyun 		return -EINVAL;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	/*
619*4882a593Smuzhiyun 	 * The requested key size is not supported by HW, do a fallback.
620*4882a593Smuzhiyun 	 */
621*4882a593Smuzhiyun 	crypto_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK);
622*4882a593Smuzhiyun 	crypto_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags &
623*4882a593Smuzhiyun 						 CRYPTO_TFM_REQ_MASK);
624*4882a593Smuzhiyun 	return crypto_skcipher_setkey(ctx->fallback, key, keylen);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
sahara_aes_crypt(struct skcipher_request * req,unsigned long mode)627*4882a593Smuzhiyun static int sahara_aes_crypt(struct skcipher_request *req, unsigned long mode)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct sahara_aes_reqctx *rctx = skcipher_request_ctx(req);
630*4882a593Smuzhiyun 	struct sahara_dev *dev = dev_ptr;
631*4882a593Smuzhiyun 	int err = 0;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	dev_dbg(dev->device, "nbytes: %d, enc: %d, cbc: %d\n",
634*4882a593Smuzhiyun 		req->cryptlen, !!(mode & FLAGS_ENCRYPT), !!(mode & FLAGS_CBC));
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	if (!IS_ALIGNED(req->cryptlen, AES_BLOCK_SIZE)) {
637*4882a593Smuzhiyun 		dev_err(dev->device,
638*4882a593Smuzhiyun 			"request size is not exact amount of AES blocks\n");
639*4882a593Smuzhiyun 		return -EINVAL;
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	rctx->mode = mode;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	spin_lock_bh(&dev->queue_spinlock);
645*4882a593Smuzhiyun 	err = crypto_enqueue_request(&dev->queue, &req->base);
646*4882a593Smuzhiyun 	spin_unlock_bh(&dev->queue_spinlock);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	wake_up_process(dev->kthread);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	return err;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
sahara_aes_ecb_encrypt(struct skcipher_request * req)653*4882a593Smuzhiyun static int sahara_aes_ecb_encrypt(struct skcipher_request *req)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	struct sahara_aes_reqctx *rctx = skcipher_request_ctx(req);
656*4882a593Smuzhiyun 	struct sahara_ctx *ctx = crypto_skcipher_ctx(
657*4882a593Smuzhiyun 		crypto_skcipher_reqtfm(req));
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	if (unlikely(ctx->keylen != AES_KEYSIZE_128)) {
660*4882a593Smuzhiyun 		skcipher_request_set_tfm(&rctx->fallback_req, ctx->fallback);
661*4882a593Smuzhiyun 		skcipher_request_set_callback(&rctx->fallback_req,
662*4882a593Smuzhiyun 					      req->base.flags,
663*4882a593Smuzhiyun 					      req->base.complete,
664*4882a593Smuzhiyun 					      req->base.data);
665*4882a593Smuzhiyun 		skcipher_request_set_crypt(&rctx->fallback_req, req->src,
666*4882a593Smuzhiyun 					   req->dst, req->cryptlen, req->iv);
667*4882a593Smuzhiyun 		return crypto_skcipher_encrypt(&rctx->fallback_req);
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	return sahara_aes_crypt(req, FLAGS_ENCRYPT);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
sahara_aes_ecb_decrypt(struct skcipher_request * req)673*4882a593Smuzhiyun static int sahara_aes_ecb_decrypt(struct skcipher_request *req)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	struct sahara_aes_reqctx *rctx = skcipher_request_ctx(req);
676*4882a593Smuzhiyun 	struct sahara_ctx *ctx = crypto_skcipher_ctx(
677*4882a593Smuzhiyun 		crypto_skcipher_reqtfm(req));
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	if (unlikely(ctx->keylen != AES_KEYSIZE_128)) {
680*4882a593Smuzhiyun 		skcipher_request_set_tfm(&rctx->fallback_req, ctx->fallback);
681*4882a593Smuzhiyun 		skcipher_request_set_callback(&rctx->fallback_req,
682*4882a593Smuzhiyun 					      req->base.flags,
683*4882a593Smuzhiyun 					      req->base.complete,
684*4882a593Smuzhiyun 					      req->base.data);
685*4882a593Smuzhiyun 		skcipher_request_set_crypt(&rctx->fallback_req, req->src,
686*4882a593Smuzhiyun 					   req->dst, req->cryptlen, req->iv);
687*4882a593Smuzhiyun 		return crypto_skcipher_decrypt(&rctx->fallback_req);
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	return sahara_aes_crypt(req, 0);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
sahara_aes_cbc_encrypt(struct skcipher_request * req)693*4882a593Smuzhiyun static int sahara_aes_cbc_encrypt(struct skcipher_request *req)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	struct sahara_aes_reqctx *rctx = skcipher_request_ctx(req);
696*4882a593Smuzhiyun 	struct sahara_ctx *ctx = crypto_skcipher_ctx(
697*4882a593Smuzhiyun 		crypto_skcipher_reqtfm(req));
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	if (unlikely(ctx->keylen != AES_KEYSIZE_128)) {
700*4882a593Smuzhiyun 		skcipher_request_set_tfm(&rctx->fallback_req, ctx->fallback);
701*4882a593Smuzhiyun 		skcipher_request_set_callback(&rctx->fallback_req,
702*4882a593Smuzhiyun 					      req->base.flags,
703*4882a593Smuzhiyun 					      req->base.complete,
704*4882a593Smuzhiyun 					      req->base.data);
705*4882a593Smuzhiyun 		skcipher_request_set_crypt(&rctx->fallback_req, req->src,
706*4882a593Smuzhiyun 					   req->dst, req->cryptlen, req->iv);
707*4882a593Smuzhiyun 		return crypto_skcipher_encrypt(&rctx->fallback_req);
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	return sahara_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
sahara_aes_cbc_decrypt(struct skcipher_request * req)713*4882a593Smuzhiyun static int sahara_aes_cbc_decrypt(struct skcipher_request *req)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct sahara_aes_reqctx *rctx = skcipher_request_ctx(req);
716*4882a593Smuzhiyun 	struct sahara_ctx *ctx = crypto_skcipher_ctx(
717*4882a593Smuzhiyun 		crypto_skcipher_reqtfm(req));
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if (unlikely(ctx->keylen != AES_KEYSIZE_128)) {
720*4882a593Smuzhiyun 		skcipher_request_set_tfm(&rctx->fallback_req, ctx->fallback);
721*4882a593Smuzhiyun 		skcipher_request_set_callback(&rctx->fallback_req,
722*4882a593Smuzhiyun 					      req->base.flags,
723*4882a593Smuzhiyun 					      req->base.complete,
724*4882a593Smuzhiyun 					      req->base.data);
725*4882a593Smuzhiyun 		skcipher_request_set_crypt(&rctx->fallback_req, req->src,
726*4882a593Smuzhiyun 					   req->dst, req->cryptlen, req->iv);
727*4882a593Smuzhiyun 		return crypto_skcipher_decrypt(&rctx->fallback_req);
728*4882a593Smuzhiyun 	}
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	return sahara_aes_crypt(req, FLAGS_CBC);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
sahara_aes_init_tfm(struct crypto_skcipher * tfm)733*4882a593Smuzhiyun static int sahara_aes_init_tfm(struct crypto_skcipher *tfm)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	const char *name = crypto_tfm_alg_name(&tfm->base);
736*4882a593Smuzhiyun 	struct sahara_ctx *ctx = crypto_skcipher_ctx(tfm);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	ctx->fallback = crypto_alloc_skcipher(name, 0,
739*4882a593Smuzhiyun 					      CRYPTO_ALG_NEED_FALLBACK);
740*4882a593Smuzhiyun 	if (IS_ERR(ctx->fallback)) {
741*4882a593Smuzhiyun 		pr_err("Error allocating fallback algo %s\n", name);
742*4882a593Smuzhiyun 		return PTR_ERR(ctx->fallback);
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	crypto_skcipher_set_reqsize(tfm, sizeof(struct sahara_aes_reqctx) +
746*4882a593Smuzhiyun 					 crypto_skcipher_reqsize(ctx->fallback));
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return 0;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
sahara_aes_exit_tfm(struct crypto_skcipher * tfm)751*4882a593Smuzhiyun static void sahara_aes_exit_tfm(struct crypto_skcipher *tfm)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct sahara_ctx *ctx = crypto_skcipher_ctx(tfm);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	crypto_free_skcipher(ctx->fallback);
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
sahara_sha_init_hdr(struct sahara_dev * dev,struct sahara_sha_reqctx * rctx)758*4882a593Smuzhiyun static u32 sahara_sha_init_hdr(struct sahara_dev *dev,
759*4882a593Smuzhiyun 			      struct sahara_sha_reqctx *rctx)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	u32 hdr = 0;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	hdr = rctx->mode;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	if (rctx->first) {
766*4882a593Smuzhiyun 		hdr |= SAHARA_HDR_MDHA_SET_MODE_HASH;
767*4882a593Smuzhiyun 		hdr |= SAHARA_HDR_MDHA_INIT;
768*4882a593Smuzhiyun 	} else {
769*4882a593Smuzhiyun 		hdr |= SAHARA_HDR_MDHA_SET_MODE_MD_KEY;
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	if (rctx->last)
773*4882a593Smuzhiyun 		hdr |= SAHARA_HDR_MDHA_PDATA;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	if (hweight_long(hdr) % 2 == 0)
776*4882a593Smuzhiyun 		hdr |= SAHARA_HDR_PARITY_BIT;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	return hdr;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
sahara_sha_hw_links_create(struct sahara_dev * dev,struct sahara_sha_reqctx * rctx,int start)781*4882a593Smuzhiyun static int sahara_sha_hw_links_create(struct sahara_dev *dev,
782*4882a593Smuzhiyun 				       struct sahara_sha_reqctx *rctx,
783*4882a593Smuzhiyun 				       int start)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	struct scatterlist *sg;
786*4882a593Smuzhiyun 	unsigned int i;
787*4882a593Smuzhiyun 	int ret;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	dev->in_sg = rctx->in_sg;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	dev->nb_in_sg = sg_nents_for_len(dev->in_sg, rctx->total);
792*4882a593Smuzhiyun 	if (dev->nb_in_sg < 0) {
793*4882a593Smuzhiyun 		dev_err(dev->device, "Invalid numbers of src SG.\n");
794*4882a593Smuzhiyun 		return dev->nb_in_sg;
795*4882a593Smuzhiyun 	}
796*4882a593Smuzhiyun 	if ((dev->nb_in_sg) > SAHARA_MAX_HW_LINK) {
797*4882a593Smuzhiyun 		dev_err(dev->device, "not enough hw links (%d)\n",
798*4882a593Smuzhiyun 			dev->nb_in_sg + dev->nb_out_sg);
799*4882a593Smuzhiyun 		return -EINVAL;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	sg = dev->in_sg;
803*4882a593Smuzhiyun 	ret = dma_map_sg(dev->device, dev->in_sg, dev->nb_in_sg, DMA_TO_DEVICE);
804*4882a593Smuzhiyun 	if (!ret)
805*4882a593Smuzhiyun 		return -EFAULT;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	for (i = start; i < dev->nb_in_sg + start; i++) {
808*4882a593Smuzhiyun 		dev->hw_link[i]->len = sg->length;
809*4882a593Smuzhiyun 		dev->hw_link[i]->p = sg->dma_address;
810*4882a593Smuzhiyun 		if (i == (dev->nb_in_sg + start - 1)) {
811*4882a593Smuzhiyun 			dev->hw_link[i]->next = 0;
812*4882a593Smuzhiyun 		} else {
813*4882a593Smuzhiyun 			dev->hw_link[i]->next = dev->hw_phys_link[i + 1];
814*4882a593Smuzhiyun 			sg = sg_next(sg);
815*4882a593Smuzhiyun 		}
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	return i;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
sahara_sha_hw_data_descriptor_create(struct sahara_dev * dev,struct sahara_sha_reqctx * rctx,struct ahash_request * req,int index)821*4882a593Smuzhiyun static int sahara_sha_hw_data_descriptor_create(struct sahara_dev *dev,
822*4882a593Smuzhiyun 						struct sahara_sha_reqctx *rctx,
823*4882a593Smuzhiyun 						struct ahash_request *req,
824*4882a593Smuzhiyun 						int index)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun 	unsigned result_len;
827*4882a593Smuzhiyun 	int i = index;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	if (rctx->first)
830*4882a593Smuzhiyun 		/* Create initial descriptor: #8*/
831*4882a593Smuzhiyun 		dev->hw_desc[index]->hdr = sahara_sha_init_hdr(dev, rctx);
832*4882a593Smuzhiyun 	else
833*4882a593Smuzhiyun 		/* Create hash descriptor: #10. Must follow #6. */
834*4882a593Smuzhiyun 		dev->hw_desc[index]->hdr = SAHARA_HDR_MDHA_HASH;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	dev->hw_desc[index]->len1 = rctx->total;
837*4882a593Smuzhiyun 	if (dev->hw_desc[index]->len1 == 0) {
838*4882a593Smuzhiyun 		/* if len1 is 0, p1 must be 0, too */
839*4882a593Smuzhiyun 		dev->hw_desc[index]->p1 = 0;
840*4882a593Smuzhiyun 		rctx->sg_in_idx = 0;
841*4882a593Smuzhiyun 	} else {
842*4882a593Smuzhiyun 		/* Create input links */
843*4882a593Smuzhiyun 		dev->hw_desc[index]->p1 = dev->hw_phys_link[index];
844*4882a593Smuzhiyun 		i = sahara_sha_hw_links_create(dev, rctx, index);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 		rctx->sg_in_idx = index;
847*4882a593Smuzhiyun 		if (i < 0)
848*4882a593Smuzhiyun 			return i;
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	dev->hw_desc[index]->p2 = dev->hw_phys_link[i];
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	/* Save the context for the next operation */
854*4882a593Smuzhiyun 	result_len = rctx->context_size;
855*4882a593Smuzhiyun 	dev->hw_link[i]->p = dev->context_phys_base;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	dev->hw_link[i]->len = result_len;
858*4882a593Smuzhiyun 	dev->hw_desc[index]->len2 = result_len;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	dev->hw_link[i]->next = 0;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return 0;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun /*
866*4882a593Smuzhiyun  * Load descriptor aka #6
867*4882a593Smuzhiyun  *
868*4882a593Smuzhiyun  * To load a previously saved context back to the MDHA unit
869*4882a593Smuzhiyun  *
870*4882a593Smuzhiyun  * p1: Saved Context
871*4882a593Smuzhiyun  * p2: NULL
872*4882a593Smuzhiyun  *
873*4882a593Smuzhiyun  */
sahara_sha_hw_context_descriptor_create(struct sahara_dev * dev,struct sahara_sha_reqctx * rctx,struct ahash_request * req,int index)874*4882a593Smuzhiyun static int sahara_sha_hw_context_descriptor_create(struct sahara_dev *dev,
875*4882a593Smuzhiyun 						struct sahara_sha_reqctx *rctx,
876*4882a593Smuzhiyun 						struct ahash_request *req,
877*4882a593Smuzhiyun 						int index)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun 	dev->hw_desc[index]->hdr = sahara_sha_init_hdr(dev, rctx);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	dev->hw_desc[index]->len1 = rctx->context_size;
882*4882a593Smuzhiyun 	dev->hw_desc[index]->p1 = dev->hw_phys_link[index];
883*4882a593Smuzhiyun 	dev->hw_desc[index]->len2 = 0;
884*4882a593Smuzhiyun 	dev->hw_desc[index]->p2 = 0;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	dev->hw_link[index]->len = rctx->context_size;
887*4882a593Smuzhiyun 	dev->hw_link[index]->p = dev->context_phys_base;
888*4882a593Smuzhiyun 	dev->hw_link[index]->next = 0;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	return 0;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
sahara_walk_and_recalc(struct scatterlist * sg,unsigned int nbytes)893*4882a593Smuzhiyun static int sahara_walk_and_recalc(struct scatterlist *sg, unsigned int nbytes)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	if (!sg || !sg->length)
896*4882a593Smuzhiyun 		return nbytes;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	while (nbytes && sg) {
899*4882a593Smuzhiyun 		if (nbytes <= sg->length) {
900*4882a593Smuzhiyun 			sg->length = nbytes;
901*4882a593Smuzhiyun 			sg_mark_end(sg);
902*4882a593Smuzhiyun 			break;
903*4882a593Smuzhiyun 		}
904*4882a593Smuzhiyun 		nbytes -= sg->length;
905*4882a593Smuzhiyun 		sg = sg_next(sg);
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	return nbytes;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
sahara_sha_prepare_request(struct ahash_request * req)911*4882a593Smuzhiyun static int sahara_sha_prepare_request(struct ahash_request *req)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
914*4882a593Smuzhiyun 	struct sahara_sha_reqctx *rctx = ahash_request_ctx(req);
915*4882a593Smuzhiyun 	unsigned int hash_later;
916*4882a593Smuzhiyun 	unsigned int block_size;
917*4882a593Smuzhiyun 	unsigned int len;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	block_size = crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/* append bytes from previous operation */
922*4882a593Smuzhiyun 	len = rctx->buf_cnt + req->nbytes;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	/* only the last transfer can be padded in hardware */
925*4882a593Smuzhiyun 	if (!rctx->last && (len < block_size)) {
926*4882a593Smuzhiyun 		/* to few data, save for next operation */
927*4882a593Smuzhiyun 		scatterwalk_map_and_copy(rctx->buf + rctx->buf_cnt, req->src,
928*4882a593Smuzhiyun 					 0, req->nbytes, 0);
929*4882a593Smuzhiyun 		rctx->buf_cnt += req->nbytes;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 		return 0;
932*4882a593Smuzhiyun 	}
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	/* add data from previous operation first */
935*4882a593Smuzhiyun 	if (rctx->buf_cnt)
936*4882a593Smuzhiyun 		memcpy(rctx->rembuf, rctx->buf, rctx->buf_cnt);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* data must always be a multiple of block_size */
939*4882a593Smuzhiyun 	hash_later = rctx->last ? 0 : len & (block_size - 1);
940*4882a593Smuzhiyun 	if (hash_later) {
941*4882a593Smuzhiyun 		unsigned int offset = req->nbytes - hash_later;
942*4882a593Smuzhiyun 		/* Save remaining bytes for later use */
943*4882a593Smuzhiyun 		scatterwalk_map_and_copy(rctx->buf, req->src, offset,
944*4882a593Smuzhiyun 					hash_later, 0);
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/* nbytes should now be multiple of blocksize */
948*4882a593Smuzhiyun 	req->nbytes = req->nbytes - hash_later;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	sahara_walk_and_recalc(req->src, req->nbytes);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	/* have data from previous operation and current */
953*4882a593Smuzhiyun 	if (rctx->buf_cnt && req->nbytes) {
954*4882a593Smuzhiyun 		sg_init_table(rctx->in_sg_chain, 2);
955*4882a593Smuzhiyun 		sg_set_buf(rctx->in_sg_chain, rctx->rembuf, rctx->buf_cnt);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 		sg_chain(rctx->in_sg_chain, 2, req->src);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 		rctx->total = req->nbytes + rctx->buf_cnt;
960*4882a593Smuzhiyun 		rctx->in_sg = rctx->in_sg_chain;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		req->src = rctx->in_sg_chain;
963*4882a593Smuzhiyun 	/* only data from previous operation */
964*4882a593Smuzhiyun 	} else if (rctx->buf_cnt) {
965*4882a593Smuzhiyun 		if (req->src)
966*4882a593Smuzhiyun 			rctx->in_sg = req->src;
967*4882a593Smuzhiyun 		else
968*4882a593Smuzhiyun 			rctx->in_sg = rctx->in_sg_chain;
969*4882a593Smuzhiyun 		/* buf was copied into rembuf above */
970*4882a593Smuzhiyun 		sg_init_one(rctx->in_sg, rctx->rembuf, rctx->buf_cnt);
971*4882a593Smuzhiyun 		rctx->total = rctx->buf_cnt;
972*4882a593Smuzhiyun 	/* no data from previous operation */
973*4882a593Smuzhiyun 	} else {
974*4882a593Smuzhiyun 		rctx->in_sg = req->src;
975*4882a593Smuzhiyun 		rctx->total = req->nbytes;
976*4882a593Smuzhiyun 		req->src = rctx->in_sg;
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	/* on next call, we only have the remaining data in the buffer */
980*4882a593Smuzhiyun 	rctx->buf_cnt = hash_later;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	return -EINPROGRESS;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
sahara_sha_process(struct ahash_request * req)985*4882a593Smuzhiyun static int sahara_sha_process(struct ahash_request *req)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	struct sahara_dev *dev = dev_ptr;
988*4882a593Smuzhiyun 	struct sahara_sha_reqctx *rctx = ahash_request_ctx(req);
989*4882a593Smuzhiyun 	int ret;
990*4882a593Smuzhiyun 	unsigned long timeout;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	ret = sahara_sha_prepare_request(req);
993*4882a593Smuzhiyun 	if (!ret)
994*4882a593Smuzhiyun 		return ret;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if (rctx->first) {
997*4882a593Smuzhiyun 		sahara_sha_hw_data_descriptor_create(dev, rctx, req, 0);
998*4882a593Smuzhiyun 		dev->hw_desc[0]->next = 0;
999*4882a593Smuzhiyun 		rctx->first = 0;
1000*4882a593Smuzhiyun 	} else {
1001*4882a593Smuzhiyun 		memcpy(dev->context_base, rctx->context, rctx->context_size);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 		sahara_sha_hw_context_descriptor_create(dev, rctx, req, 0);
1004*4882a593Smuzhiyun 		dev->hw_desc[0]->next = dev->hw_phys_desc[1];
1005*4882a593Smuzhiyun 		sahara_sha_hw_data_descriptor_create(dev, rctx, req, 1);
1006*4882a593Smuzhiyun 		dev->hw_desc[1]->next = 0;
1007*4882a593Smuzhiyun 	}
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	sahara_dump_descriptors(dev);
1010*4882a593Smuzhiyun 	sahara_dump_links(dev);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	reinit_completion(&dev->dma_completion);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	sahara_write(dev, dev->hw_phys_desc[0], SAHARA_REG_DAR);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	timeout = wait_for_completion_timeout(&dev->dma_completion,
1017*4882a593Smuzhiyun 				msecs_to_jiffies(SAHARA_TIMEOUT_MS));
1018*4882a593Smuzhiyun 	if (!timeout) {
1019*4882a593Smuzhiyun 		dev_err(dev->device, "SHA timeout\n");
1020*4882a593Smuzhiyun 		return -ETIMEDOUT;
1021*4882a593Smuzhiyun 	}
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	if (rctx->sg_in_idx)
1024*4882a593Smuzhiyun 		dma_unmap_sg(dev->device, dev->in_sg, dev->nb_in_sg,
1025*4882a593Smuzhiyun 			     DMA_TO_DEVICE);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	memcpy(rctx->context, dev->context_base, rctx->context_size);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if (req->result)
1030*4882a593Smuzhiyun 		memcpy(req->result, rctx->context, rctx->digest_size);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	return 0;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
sahara_queue_manage(void * data)1035*4882a593Smuzhiyun static int sahara_queue_manage(void *data)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	struct sahara_dev *dev = (struct sahara_dev *)data;
1038*4882a593Smuzhiyun 	struct crypto_async_request *async_req;
1039*4882a593Smuzhiyun 	struct crypto_async_request *backlog;
1040*4882a593Smuzhiyun 	int ret = 0;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	do {
1043*4882a593Smuzhiyun 		__set_current_state(TASK_INTERRUPTIBLE);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 		spin_lock_bh(&dev->queue_spinlock);
1046*4882a593Smuzhiyun 		backlog = crypto_get_backlog(&dev->queue);
1047*4882a593Smuzhiyun 		async_req = crypto_dequeue_request(&dev->queue);
1048*4882a593Smuzhiyun 		spin_unlock_bh(&dev->queue_spinlock);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 		if (backlog)
1051*4882a593Smuzhiyun 			backlog->complete(backlog, -EINPROGRESS);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 		if (async_req) {
1054*4882a593Smuzhiyun 			if (crypto_tfm_alg_type(async_req->tfm) ==
1055*4882a593Smuzhiyun 			    CRYPTO_ALG_TYPE_AHASH) {
1056*4882a593Smuzhiyun 				struct ahash_request *req =
1057*4882a593Smuzhiyun 					ahash_request_cast(async_req);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 				ret = sahara_sha_process(req);
1060*4882a593Smuzhiyun 			} else {
1061*4882a593Smuzhiyun 				struct skcipher_request *req =
1062*4882a593Smuzhiyun 					skcipher_request_cast(async_req);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 				ret = sahara_aes_process(req);
1065*4882a593Smuzhiyun 			}
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 			async_req->complete(async_req, ret);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 			continue;
1070*4882a593Smuzhiyun 		}
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 		schedule();
1073*4882a593Smuzhiyun 	} while (!kthread_should_stop());
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	return 0;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun 
sahara_sha_enqueue(struct ahash_request * req,int last)1078*4882a593Smuzhiyun static int sahara_sha_enqueue(struct ahash_request *req, int last)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	struct sahara_sha_reqctx *rctx = ahash_request_ctx(req);
1081*4882a593Smuzhiyun 	struct sahara_dev *dev = dev_ptr;
1082*4882a593Smuzhiyun 	int ret;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	if (!req->nbytes && !last)
1085*4882a593Smuzhiyun 		return 0;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	rctx->last = last;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	if (!rctx->active) {
1090*4882a593Smuzhiyun 		rctx->active = 1;
1091*4882a593Smuzhiyun 		rctx->first = 1;
1092*4882a593Smuzhiyun 	}
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	spin_lock_bh(&dev->queue_spinlock);
1095*4882a593Smuzhiyun 	ret = crypto_enqueue_request(&dev->queue, &req->base);
1096*4882a593Smuzhiyun 	spin_unlock_bh(&dev->queue_spinlock);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	wake_up_process(dev->kthread);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	return ret;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun 
sahara_sha_init(struct ahash_request * req)1103*4882a593Smuzhiyun static int sahara_sha_init(struct ahash_request *req)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1106*4882a593Smuzhiyun 	struct sahara_sha_reqctx *rctx = ahash_request_ctx(req);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	memset(rctx, 0, sizeof(*rctx));
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	switch (crypto_ahash_digestsize(tfm)) {
1111*4882a593Smuzhiyun 	case SHA1_DIGEST_SIZE:
1112*4882a593Smuzhiyun 		rctx->mode |= SAHARA_HDR_MDHA_ALG_SHA1;
1113*4882a593Smuzhiyun 		rctx->digest_size = SHA1_DIGEST_SIZE;
1114*4882a593Smuzhiyun 		break;
1115*4882a593Smuzhiyun 	case SHA256_DIGEST_SIZE:
1116*4882a593Smuzhiyun 		rctx->mode |= SAHARA_HDR_MDHA_ALG_SHA256;
1117*4882a593Smuzhiyun 		rctx->digest_size = SHA256_DIGEST_SIZE;
1118*4882a593Smuzhiyun 		break;
1119*4882a593Smuzhiyun 	default:
1120*4882a593Smuzhiyun 		return -EINVAL;
1121*4882a593Smuzhiyun 	}
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	rctx->context_size = rctx->digest_size + 4;
1124*4882a593Smuzhiyun 	rctx->active = 0;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	return 0;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
sahara_sha_update(struct ahash_request * req)1129*4882a593Smuzhiyun static int sahara_sha_update(struct ahash_request *req)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	return sahara_sha_enqueue(req, 0);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
sahara_sha_final(struct ahash_request * req)1134*4882a593Smuzhiyun static int sahara_sha_final(struct ahash_request *req)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	req->nbytes = 0;
1137*4882a593Smuzhiyun 	return sahara_sha_enqueue(req, 1);
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun 
sahara_sha_finup(struct ahash_request * req)1140*4882a593Smuzhiyun static int sahara_sha_finup(struct ahash_request *req)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun 	return sahara_sha_enqueue(req, 1);
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun 
sahara_sha_digest(struct ahash_request * req)1145*4882a593Smuzhiyun static int sahara_sha_digest(struct ahash_request *req)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	sahara_sha_init(req);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	return sahara_sha_finup(req);
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun 
sahara_sha_export(struct ahash_request * req,void * out)1152*4882a593Smuzhiyun static int sahara_sha_export(struct ahash_request *req, void *out)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun 	struct sahara_sha_reqctx *rctx = ahash_request_ctx(req);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	memcpy(out, rctx, sizeof(struct sahara_sha_reqctx));
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	return 0;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun 
sahara_sha_import(struct ahash_request * req,const void * in)1161*4882a593Smuzhiyun static int sahara_sha_import(struct ahash_request *req, const void *in)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun 	struct sahara_sha_reqctx *rctx = ahash_request_ctx(req);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	memcpy(rctx, in, sizeof(struct sahara_sha_reqctx));
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	return 0;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun 
sahara_sha_cra_init(struct crypto_tfm * tfm)1170*4882a593Smuzhiyun static int sahara_sha_cra_init(struct crypto_tfm *tfm)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun 	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
1173*4882a593Smuzhiyun 				 sizeof(struct sahara_sha_reqctx) +
1174*4882a593Smuzhiyun 				 SHA_BUFFER_LEN + SHA256_BLOCK_SIZE);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	return 0;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun static struct skcipher_alg aes_algs[] = {
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	.base.cra_name		= "ecb(aes)",
1182*4882a593Smuzhiyun 	.base.cra_driver_name	= "sahara-ecb-aes",
1183*4882a593Smuzhiyun 	.base.cra_priority	= 300,
1184*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
1185*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
1186*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct sahara_ctx),
1187*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x0,
1188*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	.init			= sahara_aes_init_tfm,
1191*4882a593Smuzhiyun 	.exit			= sahara_aes_exit_tfm,
1192*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE ,
1193*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1194*4882a593Smuzhiyun 	.setkey			= sahara_aes_setkey,
1195*4882a593Smuzhiyun 	.encrypt		= sahara_aes_ecb_encrypt,
1196*4882a593Smuzhiyun 	.decrypt		= sahara_aes_ecb_decrypt,
1197*4882a593Smuzhiyun }, {
1198*4882a593Smuzhiyun 	.base.cra_name		= "cbc(aes)",
1199*4882a593Smuzhiyun 	.base.cra_driver_name	= "sahara-cbc-aes",
1200*4882a593Smuzhiyun 	.base.cra_priority	= 300,
1201*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
1202*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
1203*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct sahara_ctx),
1204*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x0,
1205*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	.init			= sahara_aes_init_tfm,
1208*4882a593Smuzhiyun 	.exit			= sahara_aes_exit_tfm,
1209*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE ,
1210*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1211*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1212*4882a593Smuzhiyun 	.setkey			= sahara_aes_setkey,
1213*4882a593Smuzhiyun 	.encrypt		= sahara_aes_cbc_encrypt,
1214*4882a593Smuzhiyun 	.decrypt		= sahara_aes_cbc_decrypt,
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun static struct ahash_alg sha_v3_algs[] = {
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun 	.init		= sahara_sha_init,
1221*4882a593Smuzhiyun 	.update		= sahara_sha_update,
1222*4882a593Smuzhiyun 	.final		= sahara_sha_final,
1223*4882a593Smuzhiyun 	.finup		= sahara_sha_finup,
1224*4882a593Smuzhiyun 	.digest		= sahara_sha_digest,
1225*4882a593Smuzhiyun 	.export		= sahara_sha_export,
1226*4882a593Smuzhiyun 	.import		= sahara_sha_import,
1227*4882a593Smuzhiyun 	.halg.digestsize	= SHA1_DIGEST_SIZE,
1228*4882a593Smuzhiyun 	.halg.statesize         = sizeof(struct sahara_sha_reqctx),
1229*4882a593Smuzhiyun 	.halg.base	= {
1230*4882a593Smuzhiyun 		.cra_name		= "sha1",
1231*4882a593Smuzhiyun 		.cra_driver_name	= "sahara-sha1",
1232*4882a593Smuzhiyun 		.cra_priority		= 300,
1233*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_ASYNC |
1234*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1235*4882a593Smuzhiyun 		.cra_blocksize		= SHA1_BLOCK_SIZE,
1236*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct sahara_ctx),
1237*4882a593Smuzhiyun 		.cra_alignmask		= 0,
1238*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1239*4882a593Smuzhiyun 		.cra_init		= sahara_sha_cra_init,
1240*4882a593Smuzhiyun 	}
1241*4882a593Smuzhiyun },
1242*4882a593Smuzhiyun };
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun static struct ahash_alg sha_v4_algs[] = {
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	.init		= sahara_sha_init,
1247*4882a593Smuzhiyun 	.update		= sahara_sha_update,
1248*4882a593Smuzhiyun 	.final		= sahara_sha_final,
1249*4882a593Smuzhiyun 	.finup		= sahara_sha_finup,
1250*4882a593Smuzhiyun 	.digest		= sahara_sha_digest,
1251*4882a593Smuzhiyun 	.export		= sahara_sha_export,
1252*4882a593Smuzhiyun 	.import		= sahara_sha_import,
1253*4882a593Smuzhiyun 	.halg.digestsize	= SHA256_DIGEST_SIZE,
1254*4882a593Smuzhiyun 	.halg.statesize         = sizeof(struct sahara_sha_reqctx),
1255*4882a593Smuzhiyun 	.halg.base	= {
1256*4882a593Smuzhiyun 		.cra_name		= "sha256",
1257*4882a593Smuzhiyun 		.cra_driver_name	= "sahara-sha256",
1258*4882a593Smuzhiyun 		.cra_priority		= 300,
1259*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_ASYNC |
1260*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1261*4882a593Smuzhiyun 		.cra_blocksize		= SHA256_BLOCK_SIZE,
1262*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct sahara_ctx),
1263*4882a593Smuzhiyun 		.cra_alignmask		= 0,
1264*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1265*4882a593Smuzhiyun 		.cra_init		= sahara_sha_cra_init,
1266*4882a593Smuzhiyun 	}
1267*4882a593Smuzhiyun },
1268*4882a593Smuzhiyun };
1269*4882a593Smuzhiyun 
sahara_irq_handler(int irq,void * data)1270*4882a593Smuzhiyun static irqreturn_t sahara_irq_handler(int irq, void *data)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun 	struct sahara_dev *dev = (struct sahara_dev *)data;
1273*4882a593Smuzhiyun 	unsigned int stat = sahara_read(dev, SAHARA_REG_STATUS);
1274*4882a593Smuzhiyun 	unsigned int err = sahara_read(dev, SAHARA_REG_ERRSTATUS);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	sahara_write(dev, SAHARA_CMD_CLEAR_INT | SAHARA_CMD_CLEAR_ERR,
1277*4882a593Smuzhiyun 		     SAHARA_REG_CMD);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	sahara_decode_status(dev, stat);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	if (SAHARA_STATUS_GET_STATE(stat) == SAHARA_STATE_BUSY) {
1282*4882a593Smuzhiyun 		return IRQ_NONE;
1283*4882a593Smuzhiyun 	} else if (SAHARA_STATUS_GET_STATE(stat) == SAHARA_STATE_COMPLETE) {
1284*4882a593Smuzhiyun 		dev->error = 0;
1285*4882a593Smuzhiyun 	} else {
1286*4882a593Smuzhiyun 		sahara_decode_error(dev, err);
1287*4882a593Smuzhiyun 		dev->error = -EINVAL;
1288*4882a593Smuzhiyun 	}
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	complete(&dev->dma_completion);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	return IRQ_HANDLED;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 
sahara_register_algs(struct sahara_dev * dev)1296*4882a593Smuzhiyun static int sahara_register_algs(struct sahara_dev *dev)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun 	int err;
1299*4882a593Smuzhiyun 	unsigned int i, j, k, l;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(aes_algs); i++) {
1302*4882a593Smuzhiyun 		err = crypto_register_skcipher(&aes_algs[i]);
1303*4882a593Smuzhiyun 		if (err)
1304*4882a593Smuzhiyun 			goto err_aes_algs;
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	for (k = 0; k < ARRAY_SIZE(sha_v3_algs); k++) {
1308*4882a593Smuzhiyun 		err = crypto_register_ahash(&sha_v3_algs[k]);
1309*4882a593Smuzhiyun 		if (err)
1310*4882a593Smuzhiyun 			goto err_sha_v3_algs;
1311*4882a593Smuzhiyun 	}
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	if (dev->version > SAHARA_VERSION_3)
1314*4882a593Smuzhiyun 		for (l = 0; l < ARRAY_SIZE(sha_v4_algs); l++) {
1315*4882a593Smuzhiyun 			err = crypto_register_ahash(&sha_v4_algs[l]);
1316*4882a593Smuzhiyun 			if (err)
1317*4882a593Smuzhiyun 				goto err_sha_v4_algs;
1318*4882a593Smuzhiyun 		}
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	return 0;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun err_sha_v4_algs:
1323*4882a593Smuzhiyun 	for (j = 0; j < l; j++)
1324*4882a593Smuzhiyun 		crypto_unregister_ahash(&sha_v4_algs[j]);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun err_sha_v3_algs:
1327*4882a593Smuzhiyun 	for (j = 0; j < k; j++)
1328*4882a593Smuzhiyun 		crypto_unregister_ahash(&sha_v3_algs[j]);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun err_aes_algs:
1331*4882a593Smuzhiyun 	for (j = 0; j < i; j++)
1332*4882a593Smuzhiyun 		crypto_unregister_skcipher(&aes_algs[j]);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	return err;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
sahara_unregister_algs(struct sahara_dev * dev)1337*4882a593Smuzhiyun static void sahara_unregister_algs(struct sahara_dev *dev)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun 	unsigned int i;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(aes_algs); i++)
1342*4882a593Smuzhiyun 		crypto_unregister_skcipher(&aes_algs[i]);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sha_v3_algs); i++)
1345*4882a593Smuzhiyun 		crypto_unregister_ahash(&sha_v3_algs[i]);
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	if (dev->version > SAHARA_VERSION_3)
1348*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(sha_v4_algs); i++)
1349*4882a593Smuzhiyun 			crypto_unregister_ahash(&sha_v4_algs[i]);
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun static const struct platform_device_id sahara_platform_ids[] = {
1353*4882a593Smuzhiyun 	{ .name = "sahara-imx27" },
1354*4882a593Smuzhiyun 	{ /* sentinel */ }
1355*4882a593Smuzhiyun };
1356*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, sahara_platform_ids);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun static const struct of_device_id sahara_dt_ids[] = {
1359*4882a593Smuzhiyun 	{ .compatible = "fsl,imx53-sahara" },
1360*4882a593Smuzhiyun 	{ .compatible = "fsl,imx27-sahara" },
1361*4882a593Smuzhiyun 	{ /* sentinel */ }
1362*4882a593Smuzhiyun };
1363*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sahara_dt_ids);
1364*4882a593Smuzhiyun 
sahara_probe(struct platform_device * pdev)1365*4882a593Smuzhiyun static int sahara_probe(struct platform_device *pdev)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun 	struct sahara_dev *dev;
1368*4882a593Smuzhiyun 	u32 version;
1369*4882a593Smuzhiyun 	int irq;
1370*4882a593Smuzhiyun 	int err;
1371*4882a593Smuzhiyun 	int i;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
1374*4882a593Smuzhiyun 	if (!dev)
1375*4882a593Smuzhiyun 		return -ENOMEM;
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	dev->device = &pdev->dev;
1378*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dev);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	/* Get the base address */
1381*4882a593Smuzhiyun 	dev->regs_base = devm_platform_ioremap_resource(pdev, 0);
1382*4882a593Smuzhiyun 	if (IS_ERR(dev->regs_base))
1383*4882a593Smuzhiyun 		return PTR_ERR(dev->regs_base);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	/* Get the IRQ */
1386*4882a593Smuzhiyun 	irq = platform_get_irq(pdev,  0);
1387*4882a593Smuzhiyun 	if (irq < 0)
1388*4882a593Smuzhiyun 		return irq;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, irq, sahara_irq_handler,
1391*4882a593Smuzhiyun 			       0, dev_name(&pdev->dev), dev);
1392*4882a593Smuzhiyun 	if (err) {
1393*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to request irq\n");
1394*4882a593Smuzhiyun 		return err;
1395*4882a593Smuzhiyun 	}
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	/* clocks */
1398*4882a593Smuzhiyun 	dev->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1399*4882a593Smuzhiyun 	if (IS_ERR(dev->clk_ipg)) {
1400*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not get ipg clock\n");
1401*4882a593Smuzhiyun 		return PTR_ERR(dev->clk_ipg);
1402*4882a593Smuzhiyun 	}
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	dev->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1405*4882a593Smuzhiyun 	if (IS_ERR(dev->clk_ahb)) {
1406*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not get ahb clock\n");
1407*4882a593Smuzhiyun 		return PTR_ERR(dev->clk_ahb);
1408*4882a593Smuzhiyun 	}
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	/* Allocate HW descriptors */
1411*4882a593Smuzhiyun 	dev->hw_desc[0] = dmam_alloc_coherent(&pdev->dev,
1412*4882a593Smuzhiyun 			SAHARA_MAX_HW_DESC * sizeof(struct sahara_hw_desc),
1413*4882a593Smuzhiyun 			&dev->hw_phys_desc[0], GFP_KERNEL);
1414*4882a593Smuzhiyun 	if (!dev->hw_desc[0]) {
1415*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not allocate hw descriptors\n");
1416*4882a593Smuzhiyun 		return -ENOMEM;
1417*4882a593Smuzhiyun 	}
1418*4882a593Smuzhiyun 	dev->hw_desc[1] = dev->hw_desc[0] + 1;
1419*4882a593Smuzhiyun 	dev->hw_phys_desc[1] = dev->hw_phys_desc[0] +
1420*4882a593Smuzhiyun 				sizeof(struct sahara_hw_desc);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	/* Allocate space for iv and key */
1423*4882a593Smuzhiyun 	dev->key_base = dmam_alloc_coherent(&pdev->dev, 2 * AES_KEYSIZE_128,
1424*4882a593Smuzhiyun 				&dev->key_phys_base, GFP_KERNEL);
1425*4882a593Smuzhiyun 	if (!dev->key_base) {
1426*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not allocate memory for key\n");
1427*4882a593Smuzhiyun 		return -ENOMEM;
1428*4882a593Smuzhiyun 	}
1429*4882a593Smuzhiyun 	dev->iv_base = dev->key_base + AES_KEYSIZE_128;
1430*4882a593Smuzhiyun 	dev->iv_phys_base = dev->key_phys_base + AES_KEYSIZE_128;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	/* Allocate space for context: largest digest + message length field */
1433*4882a593Smuzhiyun 	dev->context_base = dmam_alloc_coherent(&pdev->dev,
1434*4882a593Smuzhiyun 					SHA256_DIGEST_SIZE + 4,
1435*4882a593Smuzhiyun 					&dev->context_phys_base, GFP_KERNEL);
1436*4882a593Smuzhiyun 	if (!dev->context_base) {
1437*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not allocate memory for MDHA context\n");
1438*4882a593Smuzhiyun 		return -ENOMEM;
1439*4882a593Smuzhiyun 	}
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	/* Allocate space for HW links */
1442*4882a593Smuzhiyun 	dev->hw_link[0] = dmam_alloc_coherent(&pdev->dev,
1443*4882a593Smuzhiyun 			SAHARA_MAX_HW_LINK * sizeof(struct sahara_hw_link),
1444*4882a593Smuzhiyun 			&dev->hw_phys_link[0], GFP_KERNEL);
1445*4882a593Smuzhiyun 	if (!dev->hw_link[0]) {
1446*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not allocate hw links\n");
1447*4882a593Smuzhiyun 		return -ENOMEM;
1448*4882a593Smuzhiyun 	}
1449*4882a593Smuzhiyun 	for (i = 1; i < SAHARA_MAX_HW_LINK; i++) {
1450*4882a593Smuzhiyun 		dev->hw_phys_link[i] = dev->hw_phys_link[i - 1] +
1451*4882a593Smuzhiyun 					sizeof(struct sahara_hw_link);
1452*4882a593Smuzhiyun 		dev->hw_link[i] = dev->hw_link[i - 1] + 1;
1453*4882a593Smuzhiyun 	}
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	crypto_init_queue(&dev->queue, SAHARA_QUEUE_LENGTH);
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	spin_lock_init(&dev->queue_spinlock);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	dev_ptr = dev;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	dev->kthread = kthread_run(sahara_queue_manage, dev, "sahara_crypto");
1462*4882a593Smuzhiyun 	if (IS_ERR(dev->kthread)) {
1463*4882a593Smuzhiyun 		return PTR_ERR(dev->kthread);
1464*4882a593Smuzhiyun 	}
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	init_completion(&dev->dma_completion);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	err = clk_prepare_enable(dev->clk_ipg);
1469*4882a593Smuzhiyun 	if (err)
1470*4882a593Smuzhiyun 		return err;
1471*4882a593Smuzhiyun 	err = clk_prepare_enable(dev->clk_ahb);
1472*4882a593Smuzhiyun 	if (err)
1473*4882a593Smuzhiyun 		goto clk_ipg_disable;
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	version = sahara_read(dev, SAHARA_REG_VERSION);
1476*4882a593Smuzhiyun 	if (of_device_is_compatible(pdev->dev.of_node, "fsl,imx27-sahara")) {
1477*4882a593Smuzhiyun 		if (version != SAHARA_VERSION_3)
1478*4882a593Smuzhiyun 			err = -ENODEV;
1479*4882a593Smuzhiyun 	} else if (of_device_is_compatible(pdev->dev.of_node,
1480*4882a593Smuzhiyun 			"fsl,imx53-sahara")) {
1481*4882a593Smuzhiyun 		if (((version >> 8) & 0xff) != SAHARA_VERSION_4)
1482*4882a593Smuzhiyun 			err = -ENODEV;
1483*4882a593Smuzhiyun 		version = (version >> 8) & 0xff;
1484*4882a593Smuzhiyun 	}
1485*4882a593Smuzhiyun 	if (err == -ENODEV) {
1486*4882a593Smuzhiyun 		dev_err(&pdev->dev, "SAHARA version %d not supported\n",
1487*4882a593Smuzhiyun 				version);
1488*4882a593Smuzhiyun 		goto err_algs;
1489*4882a593Smuzhiyun 	}
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	dev->version = version;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	sahara_write(dev, SAHARA_CMD_RESET | SAHARA_CMD_MODE_BATCH,
1494*4882a593Smuzhiyun 		     SAHARA_REG_CMD);
1495*4882a593Smuzhiyun 	sahara_write(dev, SAHARA_CONTROL_SET_THROTTLE(0) |
1496*4882a593Smuzhiyun 			SAHARA_CONTROL_SET_MAXBURST(8) |
1497*4882a593Smuzhiyun 			SAHARA_CONTROL_RNG_AUTORSD |
1498*4882a593Smuzhiyun 			SAHARA_CONTROL_ENABLE_INT,
1499*4882a593Smuzhiyun 			SAHARA_REG_CONTROL);
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	err = sahara_register_algs(dev);
1502*4882a593Smuzhiyun 	if (err)
1503*4882a593Smuzhiyun 		goto err_algs;
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	dev_info(&pdev->dev, "SAHARA version %d initialized\n", version);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	return 0;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun err_algs:
1510*4882a593Smuzhiyun 	kthread_stop(dev->kthread);
1511*4882a593Smuzhiyun 	dev_ptr = NULL;
1512*4882a593Smuzhiyun 	clk_disable_unprepare(dev->clk_ahb);
1513*4882a593Smuzhiyun clk_ipg_disable:
1514*4882a593Smuzhiyun 	clk_disable_unprepare(dev->clk_ipg);
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	return err;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun 
sahara_remove(struct platform_device * pdev)1519*4882a593Smuzhiyun static int sahara_remove(struct platform_device *pdev)
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun 	struct sahara_dev *dev = platform_get_drvdata(pdev);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	kthread_stop(dev->kthread);
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	sahara_unregister_algs(dev);
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	clk_disable_unprepare(dev->clk_ipg);
1528*4882a593Smuzhiyun 	clk_disable_unprepare(dev->clk_ahb);
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	dev_ptr = NULL;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	return 0;
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun static struct platform_driver sahara_driver = {
1536*4882a593Smuzhiyun 	.probe		= sahara_probe,
1537*4882a593Smuzhiyun 	.remove		= sahara_remove,
1538*4882a593Smuzhiyun 	.driver		= {
1539*4882a593Smuzhiyun 		.name	= SAHARA_NAME,
1540*4882a593Smuzhiyun 		.of_match_table = sahara_dt_ids,
1541*4882a593Smuzhiyun 	},
1542*4882a593Smuzhiyun 	.id_table = sahara_platform_ids,
1543*4882a593Smuzhiyun };
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun module_platform_driver(sahara_driver);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1548*4882a593Smuzhiyun MODULE_AUTHOR("Javier Martin <javier.martin@vista-silicon.com>");
1549*4882a593Smuzhiyun MODULE_AUTHOR("Steffen Trumtrar <s.trumtrar@pengutronix.de>");
1550*4882a593Smuzhiyun MODULE_DESCRIPTION("SAHARA2 HW crypto accelerator");
1551