xref: /OK3568_Linux_fs/kernel/drivers/crypto/sa2ul.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * K3 SA2UL crypto accelerator driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2018-2020 Texas Instruments Incorporated - http://www.ti.com
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors:	Keerthy
8*4882a593Smuzhiyun  *		Vitaly Andrianov
9*4882a593Smuzhiyun  *		Tero Kristo
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef _K3_SA2UL_
13*4882a593Smuzhiyun #define _K3_SA2UL_
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/skbuff.h>
17*4882a593Smuzhiyun #include <linux/hw_random.h>
18*4882a593Smuzhiyun #include <crypto/aes.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define SA_ENGINE_ENABLE_CONTROL	0x1000
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct sa_tfm_ctx;
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun  * SA_ENGINE_ENABLE_CONTROL register bits
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun #define SA_EEC_ENCSS_EN			0x00000001
27*4882a593Smuzhiyun #define SA_EEC_AUTHSS_EN		0x00000002
28*4882a593Smuzhiyun #define SA_EEC_TRNG_EN			0x00000008
29*4882a593Smuzhiyun #define SA_EEC_PKA_EN			0x00000010
30*4882a593Smuzhiyun #define SA_EEC_CTXCACH_EN		0x00000080
31*4882a593Smuzhiyun #define SA_EEC_CPPI_PORT_IN_EN		0x00000200
32*4882a593Smuzhiyun #define SA_EEC_CPPI_PORT_OUT_EN		0x00000800
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * Encoding used to identify the typo of crypto operation
36*4882a593Smuzhiyun  * performed on the packet when the packet is returned
37*4882a593Smuzhiyun  * by SA
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun #define SA_REQ_SUBTYPE_ENC	0x0001
40*4882a593Smuzhiyun #define SA_REQ_SUBTYPE_DEC	0x0002
41*4882a593Smuzhiyun #define SA_REQ_SUBTYPE_SHIFT	16
42*4882a593Smuzhiyun #define SA_REQ_SUBTYPE_MASK	0xffff
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Number of 32 bit words in EPIB  */
45*4882a593Smuzhiyun #define SA_DMA_NUM_EPIB_WORDS   4
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* Number of 32 bit words in PS data  */
48*4882a593Smuzhiyun #define SA_DMA_NUM_PS_WORDS     16
49*4882a593Smuzhiyun #define NKEY_SZ			3
50*4882a593Smuzhiyun #define MCI_SZ			27
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun  * Maximum number of simultaeneous security contexts
54*4882a593Smuzhiyun  * supported by the driver
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun #define SA_MAX_NUM_CTX	512
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun  * Assumption: CTX size is multiple of 32
60*4882a593Smuzhiyun  */
61*4882a593Smuzhiyun #define SA_CTX_SIZE_TO_DMA_SIZE(ctx_sz) \
62*4882a593Smuzhiyun 		((ctx_sz) ? ((ctx_sz) / 32 - 1) : 0)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define SA_CTX_ENC_KEY_OFFSET   32
65*4882a593Smuzhiyun #define SA_CTX_ENC_AUX1_OFFSET  64
66*4882a593Smuzhiyun #define SA_CTX_ENC_AUX2_OFFSET  96
67*4882a593Smuzhiyun #define SA_CTX_ENC_AUX3_OFFSET  112
68*4882a593Smuzhiyun #define SA_CTX_ENC_AUX4_OFFSET  128
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* Next Engine Select code in CP_ACE */
71*4882a593Smuzhiyun #define SA_ENG_ID_EM1   2       /* Enc/Dec engine with AES/DEC core */
72*4882a593Smuzhiyun #define SA_ENG_ID_EM2   3       /* Encryption/Decryption enginefor pass 2 */
73*4882a593Smuzhiyun #define SA_ENG_ID_AM1   4       /* Auth. engine with SHA1/MD5/SHA2 core */
74*4882a593Smuzhiyun #define SA_ENG_ID_AM2   5       /*  Authentication engine for pass 2 */
75*4882a593Smuzhiyun #define SA_ENG_ID_OUTPORT2 20   /*  Egress module 2  */
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun  * Command Label Definitions
79*4882a593Smuzhiyun  */
80*4882a593Smuzhiyun #define SA_CMDL_OFFSET_NESC           0      /* Next Engine Select Code */
81*4882a593Smuzhiyun #define SA_CMDL_OFFSET_LABEL_LEN      1      /* Engine Command Label Length */
82*4882a593Smuzhiyun /* 16-bit Length of Data to be processed */
83*4882a593Smuzhiyun #define SA_CMDL_OFFSET_DATA_LEN       2
84*4882a593Smuzhiyun #define SA_CMDL_OFFSET_DATA_OFFSET    4      /* Stat Data Offset */
85*4882a593Smuzhiyun #define SA_CMDL_OFFSET_OPTION_CTRL1   5      /* Option Control Byte 1 */
86*4882a593Smuzhiyun #define SA_CMDL_OFFSET_OPTION_CTRL2   6      /* Option Control Byte 2 */
87*4882a593Smuzhiyun #define SA_CMDL_OFFSET_OPTION_CTRL3   7      /* Option Control Byte 3 */
88*4882a593Smuzhiyun #define SA_CMDL_OFFSET_OPTION_BYTE    8
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define SA_CMDL_HEADER_SIZE_BYTES	8
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define SA_CMDL_OPTION_BYTES_MAX_SIZE     72
93*4882a593Smuzhiyun #define SA_CMDL_MAX_SIZE_BYTES (SA_CMDL_HEADER_SIZE_BYTES + \
94*4882a593Smuzhiyun 				SA_CMDL_OPTION_BYTES_MAX_SIZE)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* SWINFO word-0 flags */
97*4882a593Smuzhiyun #define SA_SW_INFO_FLAG_EVICT   0x0001
98*4882a593Smuzhiyun #define SA_SW_INFO_FLAG_TEAR    0x0002
99*4882a593Smuzhiyun #define SA_SW_INFO_FLAG_NOPD    0x0004
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun  * This type represents the various packet types to be processed
103*4882a593Smuzhiyun  * by the PHP engine in SA.
104*4882a593Smuzhiyun  * It is used to identify the corresponding PHP processing function.
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun #define SA_CTX_PE_PKT_TYPE_3GPP_AIR    0    /* 3GPP Air Cipher */
107*4882a593Smuzhiyun #define SA_CTX_PE_PKT_TYPE_SRTP        1    /* SRTP */
108*4882a593Smuzhiyun #define SA_CTX_PE_PKT_TYPE_IPSEC_AH    2    /* IPSec Authentication Header */
109*4882a593Smuzhiyun /* IPSec Encapsulating Security Payload */
110*4882a593Smuzhiyun #define SA_CTX_PE_PKT_TYPE_IPSEC_ESP   3
111*4882a593Smuzhiyun /* Indicates that it is in data mode, It may not be used by PHP */
112*4882a593Smuzhiyun #define SA_CTX_PE_PKT_TYPE_NONE        4
113*4882a593Smuzhiyun #define SA_CTX_ENC_TYPE1_SZ     64      /* Encryption SC with Key only */
114*4882a593Smuzhiyun #define SA_CTX_ENC_TYPE2_SZ     96      /* Encryption SC with Key and Aux1 */
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define SA_CTX_AUTH_TYPE1_SZ    64      /* Auth SC with Key only */
117*4882a593Smuzhiyun #define SA_CTX_AUTH_TYPE2_SZ    96      /* Auth SC with Key and Aux1 */
118*4882a593Smuzhiyun /* Size of security context for PHP engine */
119*4882a593Smuzhiyun #define SA_CTX_PHP_PE_CTX_SZ    64
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define SA_CTX_MAX_SZ (64 + SA_CTX_ENC_TYPE2_SZ + SA_CTX_AUTH_TYPE2_SZ)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun  * Encoding of F/E control in SCCTL
125*4882a593Smuzhiyun  *  Bit 0-1: Fetch PHP Bytes
126*4882a593Smuzhiyun  *  Bit 2-3: Fetch Encryption/Air Ciphering Bytes
127*4882a593Smuzhiyun  *  Bit 4-5: Fetch Authentication Bytes or Encr pass 2
128*4882a593Smuzhiyun  *  Bit 6-7: Evict PHP Bytes
129*4882a593Smuzhiyun  *
130*4882a593Smuzhiyun  *  where   00 = 0 bytes
131*4882a593Smuzhiyun  *          01 = 64 bytes
132*4882a593Smuzhiyun  *          10 = 96 bytes
133*4882a593Smuzhiyun  *          11 = 128 bytes
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun #define SA_CTX_DMA_SIZE_0       0
136*4882a593Smuzhiyun #define SA_CTX_DMA_SIZE_64      1
137*4882a593Smuzhiyun #define SA_CTX_DMA_SIZE_96      2
138*4882a593Smuzhiyun #define SA_CTX_DMA_SIZE_128     3
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * Byte offset of the owner word in SCCTL
142*4882a593Smuzhiyun  * in the security context
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun #define SA_CTX_SCCTL_OWNER_OFFSET 0
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define SA_CTX_ENC_KEY_OFFSET   32
147*4882a593Smuzhiyun #define SA_CTX_ENC_AUX1_OFFSET  64
148*4882a593Smuzhiyun #define SA_CTX_ENC_AUX2_OFFSET  96
149*4882a593Smuzhiyun #define SA_CTX_ENC_AUX3_OFFSET  112
150*4882a593Smuzhiyun #define SA_CTX_ENC_AUX4_OFFSET  128
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define SA_SCCTL_FE_AUTH_ENC	0x65
153*4882a593Smuzhiyun #define SA_SCCTL_FE_ENC		0x8D
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define SA_ALIGN_MASK		(sizeof(u32) - 1)
156*4882a593Smuzhiyun #define SA_ALIGNED		__aligned(32)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define SA_AUTH_SW_CTRL_MD5	1
159*4882a593Smuzhiyun #define SA_AUTH_SW_CTRL_SHA1	2
160*4882a593Smuzhiyun #define SA_AUTH_SW_CTRL_SHA224	3
161*4882a593Smuzhiyun #define SA_AUTH_SW_CTRL_SHA256	4
162*4882a593Smuzhiyun #define SA_AUTH_SW_CTRL_SHA384	5
163*4882a593Smuzhiyun #define SA_AUTH_SW_CTRL_SHA512	6
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* SA2UL can only handle maximum data size of 64KB */
166*4882a593Smuzhiyun #define SA_MAX_DATA_SZ		U16_MAX
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun  * SA2UL can provide unpredictable results with packet sizes that fall
170*4882a593Smuzhiyun  * the following range, so avoid using it.
171*4882a593Smuzhiyun  */
172*4882a593Smuzhiyun #define SA_UNSAFE_DATA_SZ_MIN	240
173*4882a593Smuzhiyun #define SA_UNSAFE_DATA_SZ_MAX	256
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /**
176*4882a593Smuzhiyun  * struct sa_crypto_data - Crypto driver instance data
177*4882a593Smuzhiyun  * @base: Base address of the register space
178*4882a593Smuzhiyun  * @pdev: Platform device pointer
179*4882a593Smuzhiyun  * @sc_pool: security context pool
180*4882a593Smuzhiyun  * @dev: Device pointer
181*4882a593Smuzhiyun  * @scid_lock: secure context ID lock
182*4882a593Smuzhiyun  * @sc_id_start: starting index for SC ID
183*4882a593Smuzhiyun  * @sc_id_end: Ending index for SC ID
184*4882a593Smuzhiyun  * @sc_id: Security Context ID
185*4882a593Smuzhiyun  * @ctx_bm: Bitmap to keep track of Security context ID's
186*4882a593Smuzhiyun  * @ctx: SA tfm context pointer
187*4882a593Smuzhiyun  * @dma_rx1: Pointer to DMA rx channel for sizes < 256 Bytes
188*4882a593Smuzhiyun  * @dma_rx2: Pointer to DMA rx channel for sizes > 256 Bytes
189*4882a593Smuzhiyun  * @dma_tx: Pointer to DMA TX channel
190*4882a593Smuzhiyun  */
191*4882a593Smuzhiyun struct sa_crypto_data {
192*4882a593Smuzhiyun 	void __iomem *base;
193*4882a593Smuzhiyun 	struct platform_device	*pdev;
194*4882a593Smuzhiyun 	struct dma_pool		*sc_pool;
195*4882a593Smuzhiyun 	struct device *dev;
196*4882a593Smuzhiyun 	spinlock_t	scid_lock; /* lock for SC-ID allocation */
197*4882a593Smuzhiyun 	/* Security context data */
198*4882a593Smuzhiyun 	u16		sc_id_start;
199*4882a593Smuzhiyun 	u16		sc_id_end;
200*4882a593Smuzhiyun 	u16		sc_id;
201*4882a593Smuzhiyun 	unsigned long	ctx_bm[DIV_ROUND_UP(SA_MAX_NUM_CTX,
202*4882a593Smuzhiyun 				BITS_PER_LONG)];
203*4882a593Smuzhiyun 	struct sa_tfm_ctx	*ctx;
204*4882a593Smuzhiyun 	struct dma_chan		*dma_rx1;
205*4882a593Smuzhiyun 	struct dma_chan		*dma_rx2;
206*4882a593Smuzhiyun 	struct dma_chan		*dma_tx;
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /**
210*4882a593Smuzhiyun  * struct sa_cmdl_param_info: Command label parameters info
211*4882a593Smuzhiyun  * @index: Index of the parameter in the command label format
212*4882a593Smuzhiyun  * @offset: the offset of the parameter
213*4882a593Smuzhiyun  * @size: Size of the parameter
214*4882a593Smuzhiyun  */
215*4882a593Smuzhiyun struct sa_cmdl_param_info {
216*4882a593Smuzhiyun 	u16	index;
217*4882a593Smuzhiyun 	u16	offset;
218*4882a593Smuzhiyun 	u16	size;
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /* Maximum length of Auxiliary data in 32bit words */
222*4882a593Smuzhiyun #define SA_MAX_AUX_DATA_WORDS	8
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /**
225*4882a593Smuzhiyun  * struct sa_cmdl_upd_info: Command label updation info
226*4882a593Smuzhiyun  * @flags: flags in command label
227*4882a593Smuzhiyun  * @submode: Encryption submodes
228*4882a593Smuzhiyun  * @enc_size: Size of first pass encryption size
229*4882a593Smuzhiyun  * @enc_size2: Size of second pass encryption size
230*4882a593Smuzhiyun  * @enc_offset: Encryption payload offset in the packet
231*4882a593Smuzhiyun  * @enc_iv: Encryption initialization vector for pass2
232*4882a593Smuzhiyun  * @enc_iv2: Encryption initialization vector for pass2
233*4882a593Smuzhiyun  * @aad: Associated data
234*4882a593Smuzhiyun  * @payload: Payload info
235*4882a593Smuzhiyun  * @auth_size: Authentication size for pass 1
236*4882a593Smuzhiyun  * @auth_size2: Authentication size for pass 2
237*4882a593Smuzhiyun  * @auth_offset: Authentication payload offset
238*4882a593Smuzhiyun  * @auth_iv: Authentication initialization vector
239*4882a593Smuzhiyun  * @aux_key_info: Authentication aux key information
240*4882a593Smuzhiyun  * @aux_key: Aux key for authentication
241*4882a593Smuzhiyun  */
242*4882a593Smuzhiyun struct sa_cmdl_upd_info {
243*4882a593Smuzhiyun 	u16	flags;
244*4882a593Smuzhiyun 	u16	submode;
245*4882a593Smuzhiyun 	struct sa_cmdl_param_info	enc_size;
246*4882a593Smuzhiyun 	struct sa_cmdl_param_info	enc_size2;
247*4882a593Smuzhiyun 	struct sa_cmdl_param_info	enc_offset;
248*4882a593Smuzhiyun 	struct sa_cmdl_param_info	enc_iv;
249*4882a593Smuzhiyun 	struct sa_cmdl_param_info	enc_iv2;
250*4882a593Smuzhiyun 	struct sa_cmdl_param_info	aad;
251*4882a593Smuzhiyun 	struct sa_cmdl_param_info	payload;
252*4882a593Smuzhiyun 	struct sa_cmdl_param_info	auth_size;
253*4882a593Smuzhiyun 	struct sa_cmdl_param_info	auth_size2;
254*4882a593Smuzhiyun 	struct sa_cmdl_param_info	auth_offset;
255*4882a593Smuzhiyun 	struct sa_cmdl_param_info	auth_iv;
256*4882a593Smuzhiyun 	struct sa_cmdl_param_info	aux_key_info;
257*4882a593Smuzhiyun 	u32				aux_key[SA_MAX_AUX_DATA_WORDS];
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun  * Number of 32bit words appended after the command label
262*4882a593Smuzhiyun  * in PSDATA to identify the crypto request context.
263*4882a593Smuzhiyun  * word-0: Request type
264*4882a593Smuzhiyun  * word-1: pointer to request
265*4882a593Smuzhiyun  */
266*4882a593Smuzhiyun #define SA_PSDATA_CTX_WORDS 4
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /* Maximum size of Command label in 32 words */
269*4882a593Smuzhiyun #define SA_MAX_CMDL_WORDS (SA_DMA_NUM_PS_WORDS - SA_PSDATA_CTX_WORDS)
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /**
272*4882a593Smuzhiyun  * struct sa_ctx_info: SA context information
273*4882a593Smuzhiyun  * @sc: Pointer to security context
274*4882a593Smuzhiyun  * @sc_phys: Security context physical address that is passed on to SA2UL
275*4882a593Smuzhiyun  * @sc_id: Security context ID
276*4882a593Smuzhiyun  * @cmdl_size: Command label size
277*4882a593Smuzhiyun  * @cmdl: Command label for a particular iteration
278*4882a593Smuzhiyun  * @cmdl_upd_info: structure holding command label updation info
279*4882a593Smuzhiyun  * @epib: Extended protocol information block words
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun struct sa_ctx_info {
282*4882a593Smuzhiyun 	u8		*sc;
283*4882a593Smuzhiyun 	dma_addr_t	sc_phys;
284*4882a593Smuzhiyun 	u16		sc_id;
285*4882a593Smuzhiyun 	u16		cmdl_size;
286*4882a593Smuzhiyun 	u32		cmdl[SA_MAX_CMDL_WORDS];
287*4882a593Smuzhiyun 	struct sa_cmdl_upd_info cmdl_upd_info;
288*4882a593Smuzhiyun 	/* Store Auxiliary data such as K2/K3 subkeys in AES-XCBC */
289*4882a593Smuzhiyun 	u32		epib[SA_DMA_NUM_EPIB_WORDS];
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /**
293*4882a593Smuzhiyun  * struct sa_tfm_ctx: TFM context structure
294*4882a593Smuzhiyun  * @dev_data: struct sa_crypto_data pointer
295*4882a593Smuzhiyun  * @enc: struct sa_ctx_info for encryption
296*4882a593Smuzhiyun  * @dec: struct sa_ctx_info for decryption
297*4882a593Smuzhiyun  * @keylen: encrption/decryption keylength
298*4882a593Smuzhiyun  * @iv_idx: Initialization vector index
299*4882a593Smuzhiyun  * @key: encryption key
300*4882a593Smuzhiyun  * @fallback: SW fallback algorithm
301*4882a593Smuzhiyun  */
302*4882a593Smuzhiyun struct sa_tfm_ctx {
303*4882a593Smuzhiyun 	struct sa_crypto_data *dev_data;
304*4882a593Smuzhiyun 	struct sa_ctx_info enc;
305*4882a593Smuzhiyun 	struct sa_ctx_info dec;
306*4882a593Smuzhiyun 	struct sa_ctx_info auth;
307*4882a593Smuzhiyun 	int keylen;
308*4882a593Smuzhiyun 	int iv_idx;
309*4882a593Smuzhiyun 	u32 key[AES_KEYSIZE_256 / sizeof(u32)];
310*4882a593Smuzhiyun 	u8 authkey[SHA512_BLOCK_SIZE];
311*4882a593Smuzhiyun 	struct crypto_shash	*shash;
312*4882a593Smuzhiyun 	/* for fallback */
313*4882a593Smuzhiyun 	union {
314*4882a593Smuzhiyun 		struct crypto_sync_skcipher	*skcipher;
315*4882a593Smuzhiyun 		struct crypto_ahash		*ahash;
316*4882a593Smuzhiyun 		struct crypto_aead		*aead;
317*4882a593Smuzhiyun 	} fallback;
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /**
321*4882a593Smuzhiyun  * struct sa_sha_req_ctx: Structure used for sha request
322*4882a593Smuzhiyun  * @dev_data: struct sa_crypto_data pointer
323*4882a593Smuzhiyun  * @cmdl: Complete command label with psdata and epib included
324*4882a593Smuzhiyun  * @fallback_req: SW fallback request container
325*4882a593Smuzhiyun  */
326*4882a593Smuzhiyun struct sa_sha_req_ctx {
327*4882a593Smuzhiyun 	struct sa_crypto_data	*dev_data;
328*4882a593Smuzhiyun 	u32			cmdl[SA_MAX_CMDL_WORDS + SA_PSDATA_CTX_WORDS];
329*4882a593Smuzhiyun 	struct ahash_request	fallback_req;
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun enum sa_submode {
333*4882a593Smuzhiyun 	SA_MODE_GEN = 0,
334*4882a593Smuzhiyun 	SA_MODE_CCM,
335*4882a593Smuzhiyun 	SA_MODE_GCM,
336*4882a593Smuzhiyun 	SA_MODE_GMAC
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun /* Encryption algorithms */
340*4882a593Smuzhiyun enum sa_ealg_id {
341*4882a593Smuzhiyun 	SA_EALG_ID_NONE = 0,        /* No encryption */
342*4882a593Smuzhiyun 	SA_EALG_ID_NULL,            /* NULL encryption */
343*4882a593Smuzhiyun 	SA_EALG_ID_AES_CTR,         /* AES Counter mode */
344*4882a593Smuzhiyun 	SA_EALG_ID_AES_F8,          /* AES F8 mode */
345*4882a593Smuzhiyun 	SA_EALG_ID_AES_CBC,         /* AES CBC mode */
346*4882a593Smuzhiyun 	SA_EALG_ID_DES_CBC,         /* DES CBC mode */
347*4882a593Smuzhiyun 	SA_EALG_ID_3DES_CBC,        /* 3DES CBC mode */
348*4882a593Smuzhiyun 	SA_EALG_ID_CCM,             /* Counter with CBC-MAC mode */
349*4882a593Smuzhiyun 	SA_EALG_ID_GCM,             /* Galois Counter mode */
350*4882a593Smuzhiyun 	SA_EALG_ID_AES_ECB,
351*4882a593Smuzhiyun 	SA_EALG_ID_LAST
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /* Authentication algorithms */
355*4882a593Smuzhiyun enum sa_aalg_id {
356*4882a593Smuzhiyun 	SA_AALG_ID_NONE = 0,      /* No Authentication  */
357*4882a593Smuzhiyun 	SA_AALG_ID_NULL = SA_EALG_ID_LAST, /* NULL Authentication  */
358*4882a593Smuzhiyun 	SA_AALG_ID_MD5,           /* MD5 mode */
359*4882a593Smuzhiyun 	SA_AALG_ID_SHA1,          /* SHA1 mode */
360*4882a593Smuzhiyun 	SA_AALG_ID_SHA2_224,      /* 224-bit SHA2 mode */
361*4882a593Smuzhiyun 	SA_AALG_ID_SHA2_256,      /* 256-bit SHA2 mode */
362*4882a593Smuzhiyun 	SA_AALG_ID_SHA2_512,      /* 512-bit SHA2 mode */
363*4882a593Smuzhiyun 	SA_AALG_ID_HMAC_MD5,      /* HMAC with MD5 mode */
364*4882a593Smuzhiyun 	SA_AALG_ID_HMAC_SHA1,     /* HMAC with SHA1 mode */
365*4882a593Smuzhiyun 	SA_AALG_ID_HMAC_SHA2_224, /* HMAC with 224-bit SHA2 mode */
366*4882a593Smuzhiyun 	SA_AALG_ID_HMAC_SHA2_256, /* HMAC with 256-bit SHA2 mode */
367*4882a593Smuzhiyun 	SA_AALG_ID_GMAC,          /* Galois Message Auth. Code mode */
368*4882a593Smuzhiyun 	SA_AALG_ID_CMAC,          /* Cipher-based Mes. Auth. Code mode */
369*4882a593Smuzhiyun 	SA_AALG_ID_CBC_MAC,       /* Cipher Block Chaining */
370*4882a593Smuzhiyun 	SA_AALG_ID_AES_XCBC       /* AES Extended Cipher Block Chaining */
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /*
374*4882a593Smuzhiyun  * Mode control engine algorithms used to index the
375*4882a593Smuzhiyun  * mode control instruction tables
376*4882a593Smuzhiyun  */
377*4882a593Smuzhiyun enum sa_eng_algo_id {
378*4882a593Smuzhiyun 	SA_ENG_ALGO_ECB = 0,
379*4882a593Smuzhiyun 	SA_ENG_ALGO_CBC,
380*4882a593Smuzhiyun 	SA_ENG_ALGO_CFB,
381*4882a593Smuzhiyun 	SA_ENG_ALGO_OFB,
382*4882a593Smuzhiyun 	SA_ENG_ALGO_CTR,
383*4882a593Smuzhiyun 	SA_ENG_ALGO_F8,
384*4882a593Smuzhiyun 	SA_ENG_ALGO_F8F9,
385*4882a593Smuzhiyun 	SA_ENG_ALGO_GCM,
386*4882a593Smuzhiyun 	SA_ENG_ALGO_GMAC,
387*4882a593Smuzhiyun 	SA_ENG_ALGO_CCM,
388*4882a593Smuzhiyun 	SA_ENG_ALGO_CMAC,
389*4882a593Smuzhiyun 	SA_ENG_ALGO_CBCMAC,
390*4882a593Smuzhiyun 	SA_NUM_ENG_ALGOS
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun /**
394*4882a593Smuzhiyun  * struct sa_eng_info: Security accelerator engine info
395*4882a593Smuzhiyun  * @eng_id: Engine ID
396*4882a593Smuzhiyun  * @sc_size: security context size
397*4882a593Smuzhiyun  */
398*4882a593Smuzhiyun struct sa_eng_info {
399*4882a593Smuzhiyun 	u8	eng_id;
400*4882a593Smuzhiyun 	u16	sc_size;
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #endif /* _K3_SA2UL_ */
404