1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2017-18 Linaro Limited
3*4882a593Smuzhiyun //
4*4882a593Smuzhiyun // Based on msm-rng.c and downstream driver
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <crypto/internal/rng.h>
7*4882a593Smuzhiyun #include <linux/acpi.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/crypto.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* Device specific register offsets */
17*4882a593Smuzhiyun #define PRNG_DATA_OUT 0x0000
18*4882a593Smuzhiyun #define PRNG_STATUS 0x0004
19*4882a593Smuzhiyun #define PRNG_LFSR_CFG 0x0100
20*4882a593Smuzhiyun #define PRNG_CONFIG 0x0104
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Device specific register masks and config values */
23*4882a593Smuzhiyun #define PRNG_LFSR_CFG_MASK 0x0000ffff
24*4882a593Smuzhiyun #define PRNG_LFSR_CFG_CLOCKS 0x0000dddd
25*4882a593Smuzhiyun #define PRNG_CONFIG_HW_ENABLE BIT(1)
26*4882a593Smuzhiyun #define PRNG_STATUS_DATA_AVAIL BIT(0)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define WORD_SZ 4
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct qcom_rng {
31*4882a593Smuzhiyun struct mutex lock;
32*4882a593Smuzhiyun void __iomem *base;
33*4882a593Smuzhiyun struct clk *clk;
34*4882a593Smuzhiyun unsigned int skip_init;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct qcom_rng_ctx {
38*4882a593Smuzhiyun struct qcom_rng *rng;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static struct qcom_rng *qcom_rng_dev;
42*4882a593Smuzhiyun
qcom_rng_read(struct qcom_rng * rng,u8 * data,unsigned int max)43*4882a593Smuzhiyun static int qcom_rng_read(struct qcom_rng *rng, u8 *data, unsigned int max)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun unsigned int currsize = 0;
46*4882a593Smuzhiyun u32 val;
47*4882a593Smuzhiyun int ret;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* read random data from hardware */
50*4882a593Smuzhiyun do {
51*4882a593Smuzhiyun ret = readl_poll_timeout(rng->base + PRNG_STATUS, val,
52*4882a593Smuzhiyun val & PRNG_STATUS_DATA_AVAIL,
53*4882a593Smuzhiyun 200, 10000);
54*4882a593Smuzhiyun if (ret)
55*4882a593Smuzhiyun return ret;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun val = readl_relaxed(rng->base + PRNG_DATA_OUT);
58*4882a593Smuzhiyun if (!val)
59*4882a593Smuzhiyun return -EINVAL;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if ((max - currsize) >= WORD_SZ) {
62*4882a593Smuzhiyun memcpy(data, &val, WORD_SZ);
63*4882a593Smuzhiyun data += WORD_SZ;
64*4882a593Smuzhiyun currsize += WORD_SZ;
65*4882a593Smuzhiyun } else {
66*4882a593Smuzhiyun /* copy only remaining bytes */
67*4882a593Smuzhiyun memcpy(data, &val, max - currsize);
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun } while (currsize < max);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
qcom_rng_generate(struct crypto_rng * tfm,const u8 * src,unsigned int slen,u8 * dstn,unsigned int dlen)75*4882a593Smuzhiyun static int qcom_rng_generate(struct crypto_rng *tfm,
76*4882a593Smuzhiyun const u8 *src, unsigned int slen,
77*4882a593Smuzhiyun u8 *dstn, unsigned int dlen)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct qcom_rng_ctx *ctx = crypto_rng_ctx(tfm);
80*4882a593Smuzhiyun struct qcom_rng *rng = ctx->rng;
81*4882a593Smuzhiyun int ret;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun ret = clk_prepare_enable(rng->clk);
84*4882a593Smuzhiyun if (ret)
85*4882a593Smuzhiyun return ret;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun mutex_lock(&rng->lock);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun ret = qcom_rng_read(rng, dstn, dlen);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun mutex_unlock(&rng->lock);
92*4882a593Smuzhiyun clk_disable_unprepare(rng->clk);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return ret;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
qcom_rng_seed(struct crypto_rng * tfm,const u8 * seed,unsigned int slen)97*4882a593Smuzhiyun static int qcom_rng_seed(struct crypto_rng *tfm, const u8 *seed,
98*4882a593Smuzhiyun unsigned int slen)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
qcom_rng_enable(struct qcom_rng * rng)103*4882a593Smuzhiyun static int qcom_rng_enable(struct qcom_rng *rng)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun u32 val;
106*4882a593Smuzhiyun int ret;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun ret = clk_prepare_enable(rng->clk);
109*4882a593Smuzhiyun if (ret)
110*4882a593Smuzhiyun return ret;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Enable PRNG only if it is not already enabled */
113*4882a593Smuzhiyun val = readl_relaxed(rng->base + PRNG_CONFIG);
114*4882a593Smuzhiyun if (val & PRNG_CONFIG_HW_ENABLE)
115*4882a593Smuzhiyun goto already_enabled;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun val = readl_relaxed(rng->base + PRNG_LFSR_CFG);
118*4882a593Smuzhiyun val &= ~PRNG_LFSR_CFG_MASK;
119*4882a593Smuzhiyun val |= PRNG_LFSR_CFG_CLOCKS;
120*4882a593Smuzhiyun writel(val, rng->base + PRNG_LFSR_CFG);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun val = readl_relaxed(rng->base + PRNG_CONFIG);
123*4882a593Smuzhiyun val |= PRNG_CONFIG_HW_ENABLE;
124*4882a593Smuzhiyun writel(val, rng->base + PRNG_CONFIG);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun already_enabled:
127*4882a593Smuzhiyun clk_disable_unprepare(rng->clk);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
qcom_rng_init(struct crypto_tfm * tfm)132*4882a593Smuzhiyun static int qcom_rng_init(struct crypto_tfm *tfm)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct qcom_rng_ctx *ctx = crypto_tfm_ctx(tfm);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun ctx->rng = qcom_rng_dev;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (!ctx->rng->skip_init)
139*4882a593Smuzhiyun return qcom_rng_enable(ctx->rng);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static struct rng_alg qcom_rng_alg = {
145*4882a593Smuzhiyun .generate = qcom_rng_generate,
146*4882a593Smuzhiyun .seed = qcom_rng_seed,
147*4882a593Smuzhiyun .seedsize = 0,
148*4882a593Smuzhiyun .base = {
149*4882a593Smuzhiyun .cra_name = "stdrng",
150*4882a593Smuzhiyun .cra_driver_name = "qcom-rng",
151*4882a593Smuzhiyun .cra_flags = CRYPTO_ALG_TYPE_RNG,
152*4882a593Smuzhiyun .cra_priority = 300,
153*4882a593Smuzhiyun .cra_ctxsize = sizeof(struct qcom_rng_ctx),
154*4882a593Smuzhiyun .cra_module = THIS_MODULE,
155*4882a593Smuzhiyun .cra_init = qcom_rng_init,
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
qcom_rng_probe(struct platform_device * pdev)159*4882a593Smuzhiyun static int qcom_rng_probe(struct platform_device *pdev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct qcom_rng *rng;
162*4882a593Smuzhiyun int ret;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun rng = devm_kzalloc(&pdev->dev, sizeof(*rng), GFP_KERNEL);
165*4882a593Smuzhiyun if (!rng)
166*4882a593Smuzhiyun return -ENOMEM;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun platform_set_drvdata(pdev, rng);
169*4882a593Smuzhiyun mutex_init(&rng->lock);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun rng->base = devm_platform_ioremap_resource(pdev, 0);
172*4882a593Smuzhiyun if (IS_ERR(rng->base))
173*4882a593Smuzhiyun return PTR_ERR(rng->base);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* ACPI systems have clk already on, so skip clk_get */
176*4882a593Smuzhiyun if (!has_acpi_companion(&pdev->dev)) {
177*4882a593Smuzhiyun rng->clk = devm_clk_get(&pdev->dev, "core");
178*4882a593Smuzhiyun if (IS_ERR(rng->clk))
179*4882a593Smuzhiyun return PTR_ERR(rng->clk);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun rng->skip_init = (unsigned long)device_get_match_data(&pdev->dev);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun qcom_rng_dev = rng;
186*4882a593Smuzhiyun ret = crypto_register_rng(&qcom_rng_alg);
187*4882a593Smuzhiyun if (ret) {
188*4882a593Smuzhiyun dev_err(&pdev->dev, "Register crypto rng failed: %d\n", ret);
189*4882a593Smuzhiyun qcom_rng_dev = NULL;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return ret;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
qcom_rng_remove(struct platform_device * pdev)195*4882a593Smuzhiyun static int qcom_rng_remove(struct platform_device *pdev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun crypto_unregister_rng(&qcom_rng_alg);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun qcom_rng_dev = NULL;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_ACPI)
205*4882a593Smuzhiyun static const struct acpi_device_id qcom_rng_acpi_match[] = {
206*4882a593Smuzhiyun { .id = "QCOM8160", .driver_data = 1 },
207*4882a593Smuzhiyun {}
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, qcom_rng_acpi_match);
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static const struct of_device_id qcom_rng_of_match[] = {
213*4882a593Smuzhiyun { .compatible = "qcom,prng", .data = (void *)0},
214*4882a593Smuzhiyun { .compatible = "qcom,prng-ee", .data = (void *)1},
215*4882a593Smuzhiyun {}
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_rng_of_match);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static struct platform_driver qcom_rng_driver = {
220*4882a593Smuzhiyun .probe = qcom_rng_probe,
221*4882a593Smuzhiyun .remove = qcom_rng_remove,
222*4882a593Smuzhiyun .driver = {
223*4882a593Smuzhiyun .name = KBUILD_MODNAME,
224*4882a593Smuzhiyun .of_match_table = of_match_ptr(qcom_rng_of_match),
225*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(qcom_rng_acpi_match),
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun module_platform_driver(qcom_rng_driver);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun MODULE_ALIAS("platform:" KBUILD_MODNAME);
231*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm random number generator driver");
232*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
233