1*4882a593Smuzhiyun // SPDX-License-Identifier: (BSD-3-Clause OR GPL-2.0-only)
2*4882a593Smuzhiyun /* Copyright(c) 2014 - 2020 Intel Corporation */
3*4882a593Smuzhiyun #include <linux/slab.h>
4*4882a593Smuzhiyun #include <linux/delay.h>
5*4882a593Smuzhiyun #include <linux/pci_ids.h>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include "adf_accel_devices.h"
8*4882a593Smuzhiyun #include "adf_common_drv.h"
9*4882a593Smuzhiyun #include "icp_qat_hal.h"
10*4882a593Smuzhiyun #include "icp_qat_uclo.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define BAD_REGADDR 0xffff
13*4882a593Smuzhiyun #define MAX_RETRY_TIMES 10000
14*4882a593Smuzhiyun #define INIT_CTX_ARB_VALUE 0x0
15*4882a593Smuzhiyun #define INIT_CTX_ENABLE_VALUE 0x0
16*4882a593Smuzhiyun #define INIT_PC_VALUE 0x0
17*4882a593Smuzhiyun #define INIT_WAKEUP_EVENTS_VALUE 0x1
18*4882a593Smuzhiyun #define INIT_SIG_EVENTS_VALUE 0x1
19*4882a593Smuzhiyun #define INIT_CCENABLE_VALUE 0x2000
20*4882a593Smuzhiyun #define RST_CSR_QAT_LSB 20
21*4882a593Smuzhiyun #define RST_CSR_AE_LSB 0
22*4882a593Smuzhiyun #define MC_TIMESTAMP_ENABLE (0x1 << 7)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define IGNORE_W1C_MASK ((~(1 << CE_BREAKPOINT_BITPOS)) & \
25*4882a593Smuzhiyun (~(1 << CE_CNTL_STORE_PARITY_ERROR_BITPOS)) & \
26*4882a593Smuzhiyun (~(1 << CE_REG_PAR_ERR_BITPOS)))
27*4882a593Smuzhiyun #define INSERT_IMMED_GPRA_CONST(inst, const_val) \
28*4882a593Smuzhiyun (inst = ((inst & 0xFFFF00C03FFull) | \
29*4882a593Smuzhiyun ((((const_val) << 12) & 0x0FF00000ull) | \
30*4882a593Smuzhiyun (((const_val) << 10) & 0x0003FC00ull))))
31*4882a593Smuzhiyun #define INSERT_IMMED_GPRB_CONST(inst, const_val) \
32*4882a593Smuzhiyun (inst = ((inst & 0xFFFF00FFF00ull) | \
33*4882a593Smuzhiyun ((((const_val) << 12) & 0x0FF00000ull) | \
34*4882a593Smuzhiyun (((const_val) << 0) & 0x000000FFull))))
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define AE(handle, ae) handle->hal_handle->aes[ae]
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const u64 inst_4b[] = {
39*4882a593Smuzhiyun 0x0F0400C0000ull, 0x0F4400C0000ull, 0x0F040000300ull, 0x0F440000300ull,
40*4882a593Smuzhiyun 0x0FC066C0000ull, 0x0F0000C0300ull, 0x0F0000C0300ull, 0x0F0000C0300ull,
41*4882a593Smuzhiyun 0x0A021000000ull
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const u64 inst[] = {
45*4882a593Smuzhiyun 0x0F0000C0000ull, 0x0F000000380ull, 0x0D805000011ull, 0x0FC082C0300ull,
46*4882a593Smuzhiyun 0x0F0000C0300ull, 0x0F0000C0300ull, 0x0F0000C0300ull, 0x0F0000C0300ull,
47*4882a593Smuzhiyun 0x0A0643C0000ull, 0x0BAC0000301ull, 0x0D802000101ull, 0x0F0000C0001ull,
48*4882a593Smuzhiyun 0x0FC066C0001ull, 0x0F0000C0300ull, 0x0F0000C0300ull, 0x0F0000C0300ull,
49*4882a593Smuzhiyun 0x0F000400300ull, 0x0A0610C0000ull, 0x0BAC0000301ull, 0x0D804400101ull,
50*4882a593Smuzhiyun 0x0A0580C0000ull, 0x0A0581C0000ull, 0x0A0582C0000ull, 0x0A0583C0000ull,
51*4882a593Smuzhiyun 0x0A0584C0000ull, 0x0A0585C0000ull, 0x0A0586C0000ull, 0x0A0587C0000ull,
52*4882a593Smuzhiyun 0x0A0588C0000ull, 0x0A0589C0000ull, 0x0A058AC0000ull, 0x0A058BC0000ull,
53*4882a593Smuzhiyun 0x0A058CC0000ull, 0x0A058DC0000ull, 0x0A058EC0000ull, 0x0A058FC0000ull,
54*4882a593Smuzhiyun 0x0A05C0C0000ull, 0x0A05C1C0000ull, 0x0A05C2C0000ull, 0x0A05C3C0000ull,
55*4882a593Smuzhiyun 0x0A05C4C0000ull, 0x0A05C5C0000ull, 0x0A05C6C0000ull, 0x0A05C7C0000ull,
56*4882a593Smuzhiyun 0x0A05C8C0000ull, 0x0A05C9C0000ull, 0x0A05CAC0000ull, 0x0A05CBC0000ull,
57*4882a593Smuzhiyun 0x0A05CCC0000ull, 0x0A05CDC0000ull, 0x0A05CEC0000ull, 0x0A05CFC0000ull,
58*4882a593Smuzhiyun 0x0A0400C0000ull, 0x0B0400C0000ull, 0x0A0401C0000ull, 0x0B0401C0000ull,
59*4882a593Smuzhiyun 0x0A0402C0000ull, 0x0B0402C0000ull, 0x0A0403C0000ull, 0x0B0403C0000ull,
60*4882a593Smuzhiyun 0x0A0404C0000ull, 0x0B0404C0000ull, 0x0A0405C0000ull, 0x0B0405C0000ull,
61*4882a593Smuzhiyun 0x0A0406C0000ull, 0x0B0406C0000ull, 0x0A0407C0000ull, 0x0B0407C0000ull,
62*4882a593Smuzhiyun 0x0A0408C0000ull, 0x0B0408C0000ull, 0x0A0409C0000ull, 0x0B0409C0000ull,
63*4882a593Smuzhiyun 0x0A040AC0000ull, 0x0B040AC0000ull, 0x0A040BC0000ull, 0x0B040BC0000ull,
64*4882a593Smuzhiyun 0x0A040CC0000ull, 0x0B040CC0000ull, 0x0A040DC0000ull, 0x0B040DC0000ull,
65*4882a593Smuzhiyun 0x0A040EC0000ull, 0x0B040EC0000ull, 0x0A040FC0000ull, 0x0B040FC0000ull,
66*4882a593Smuzhiyun 0x0D81581C010ull, 0x0E000010000ull, 0x0E000010000ull,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
qat_hal_set_live_ctx(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int ctx_mask)69*4882a593Smuzhiyun void qat_hal_set_live_ctx(struct icp_qat_fw_loader_handle *handle,
70*4882a593Smuzhiyun unsigned char ae, unsigned int ctx_mask)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun AE(handle, ae).live_ctx_mask = ctx_mask;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define CSR_RETRY_TIMES 500
qat_hal_rd_ae_csr(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int csr)76*4882a593Smuzhiyun static int qat_hal_rd_ae_csr(struct icp_qat_fw_loader_handle *handle,
77*4882a593Smuzhiyun unsigned char ae, unsigned int csr)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun unsigned int iterations = CSR_RETRY_TIMES;
80*4882a593Smuzhiyun int value;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun do {
83*4882a593Smuzhiyun value = GET_AE_CSR(handle, ae, csr);
84*4882a593Smuzhiyun if (!(GET_AE_CSR(handle, ae, LOCAL_CSR_STATUS) & LCS_STATUS))
85*4882a593Smuzhiyun return value;
86*4882a593Smuzhiyun } while (iterations--);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun pr_err("QAT: Read CSR timeout\n");
89*4882a593Smuzhiyun return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
qat_hal_wr_ae_csr(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int csr,unsigned int value)92*4882a593Smuzhiyun static int qat_hal_wr_ae_csr(struct icp_qat_fw_loader_handle *handle,
93*4882a593Smuzhiyun unsigned char ae, unsigned int csr,
94*4882a593Smuzhiyun unsigned int value)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun unsigned int iterations = CSR_RETRY_TIMES;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun do {
99*4882a593Smuzhiyun SET_AE_CSR(handle, ae, csr, value);
100*4882a593Smuzhiyun if (!(GET_AE_CSR(handle, ae, LOCAL_CSR_STATUS) & LCS_STATUS))
101*4882a593Smuzhiyun return 0;
102*4882a593Smuzhiyun } while (iterations--);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun pr_err("QAT: Write CSR Timeout\n");
105*4882a593Smuzhiyun return -EFAULT;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
qat_hal_get_wakeup_event(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx,unsigned int * events)108*4882a593Smuzhiyun static void qat_hal_get_wakeup_event(struct icp_qat_fw_loader_handle *handle,
109*4882a593Smuzhiyun unsigned char ae, unsigned char ctx,
110*4882a593Smuzhiyun unsigned int *events)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun unsigned int cur_ctx;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun cur_ctx = qat_hal_rd_ae_csr(handle, ae, CSR_CTX_POINTER);
115*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CSR_CTX_POINTER, ctx);
116*4882a593Smuzhiyun *events = qat_hal_rd_ae_csr(handle, ae, CTX_WAKEUP_EVENTS_INDIRECT);
117*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CSR_CTX_POINTER, cur_ctx);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
qat_hal_wait_cycles(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int cycles,int chk_inactive)120*4882a593Smuzhiyun static int qat_hal_wait_cycles(struct icp_qat_fw_loader_handle *handle,
121*4882a593Smuzhiyun unsigned char ae, unsigned int cycles,
122*4882a593Smuzhiyun int chk_inactive)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun unsigned int base_cnt = 0, cur_cnt = 0;
125*4882a593Smuzhiyun unsigned int csr = (1 << ACS_ABO_BITPOS);
126*4882a593Smuzhiyun int times = MAX_RETRY_TIMES;
127*4882a593Smuzhiyun int elapsed_cycles = 0;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun base_cnt = qat_hal_rd_ae_csr(handle, ae, PROFILE_COUNT);
130*4882a593Smuzhiyun base_cnt &= 0xffff;
131*4882a593Smuzhiyun while ((int)cycles > elapsed_cycles && times--) {
132*4882a593Smuzhiyun if (chk_inactive)
133*4882a593Smuzhiyun csr = qat_hal_rd_ae_csr(handle, ae, ACTIVE_CTX_STATUS);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun cur_cnt = qat_hal_rd_ae_csr(handle, ae, PROFILE_COUNT);
136*4882a593Smuzhiyun cur_cnt &= 0xffff;
137*4882a593Smuzhiyun elapsed_cycles = cur_cnt - base_cnt;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (elapsed_cycles < 0)
140*4882a593Smuzhiyun elapsed_cycles += 0x10000;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* ensure at least 8 time cycles elapsed in wait_cycles */
143*4882a593Smuzhiyun if (elapsed_cycles >= 8 && !(csr & (1 << ACS_ABO_BITPOS)))
144*4882a593Smuzhiyun return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun if (times < 0) {
147*4882a593Smuzhiyun pr_err("QAT: wait_num_cycles time out\n");
148*4882a593Smuzhiyun return -EFAULT;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define CLR_BIT(wrd, bit) (wrd & ~(1 << bit))
154*4882a593Smuzhiyun #define SET_BIT(wrd, bit) (wrd | 1 << bit)
155*4882a593Smuzhiyun
qat_hal_set_ae_ctx_mode(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char mode)156*4882a593Smuzhiyun int qat_hal_set_ae_ctx_mode(struct icp_qat_fw_loader_handle *handle,
157*4882a593Smuzhiyun unsigned char ae, unsigned char mode)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun unsigned int csr, new_csr;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if ((mode != 4) && (mode != 8)) {
162*4882a593Smuzhiyun pr_err("QAT: bad ctx mode=%d\n", mode);
163*4882a593Smuzhiyun return -EINVAL;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Sets the accelaration engine context mode to either four or eight */
167*4882a593Smuzhiyun csr = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
168*4882a593Smuzhiyun csr = IGNORE_W1C_MASK & csr;
169*4882a593Smuzhiyun new_csr = (mode == 4) ?
170*4882a593Smuzhiyun SET_BIT(csr, CE_INUSE_CONTEXTS_BITPOS) :
171*4882a593Smuzhiyun CLR_BIT(csr, CE_INUSE_CONTEXTS_BITPOS);
172*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, new_csr);
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
qat_hal_set_ae_nn_mode(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char mode)176*4882a593Smuzhiyun int qat_hal_set_ae_nn_mode(struct icp_qat_fw_loader_handle *handle,
177*4882a593Smuzhiyun unsigned char ae, unsigned char mode)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun unsigned int csr, new_csr;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun csr = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
182*4882a593Smuzhiyun csr &= IGNORE_W1C_MASK;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun new_csr = (mode) ?
185*4882a593Smuzhiyun SET_BIT(csr, CE_NN_MODE_BITPOS) :
186*4882a593Smuzhiyun CLR_BIT(csr, CE_NN_MODE_BITPOS);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (new_csr != csr)
189*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, new_csr);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
qat_hal_set_ae_lm_mode(struct icp_qat_fw_loader_handle * handle,unsigned char ae,enum icp_qat_uof_regtype lm_type,unsigned char mode)194*4882a593Smuzhiyun int qat_hal_set_ae_lm_mode(struct icp_qat_fw_loader_handle *handle,
195*4882a593Smuzhiyun unsigned char ae, enum icp_qat_uof_regtype lm_type,
196*4882a593Smuzhiyun unsigned char mode)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun unsigned int csr, new_csr;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun csr = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
201*4882a593Smuzhiyun csr &= IGNORE_W1C_MASK;
202*4882a593Smuzhiyun switch (lm_type) {
203*4882a593Smuzhiyun case ICP_LMEM0:
204*4882a593Smuzhiyun new_csr = (mode) ?
205*4882a593Smuzhiyun SET_BIT(csr, CE_LMADDR_0_GLOBAL_BITPOS) :
206*4882a593Smuzhiyun CLR_BIT(csr, CE_LMADDR_0_GLOBAL_BITPOS);
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case ICP_LMEM1:
209*4882a593Smuzhiyun new_csr = (mode) ?
210*4882a593Smuzhiyun SET_BIT(csr, CE_LMADDR_1_GLOBAL_BITPOS) :
211*4882a593Smuzhiyun CLR_BIT(csr, CE_LMADDR_1_GLOBAL_BITPOS);
212*4882a593Smuzhiyun break;
213*4882a593Smuzhiyun default:
214*4882a593Smuzhiyun pr_err("QAT: lmType = 0x%x\n", lm_type);
215*4882a593Smuzhiyun return -EINVAL;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (new_csr != csr)
219*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, new_csr);
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
qat_hal_get_reg_addr(unsigned int type,unsigned short reg_num)223*4882a593Smuzhiyun static unsigned short qat_hal_get_reg_addr(unsigned int type,
224*4882a593Smuzhiyun unsigned short reg_num)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun unsigned short reg_addr;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun switch (type) {
229*4882a593Smuzhiyun case ICP_GPA_ABS:
230*4882a593Smuzhiyun case ICP_GPB_ABS:
231*4882a593Smuzhiyun reg_addr = 0x80 | (reg_num & 0x7f);
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun case ICP_GPA_REL:
234*4882a593Smuzhiyun case ICP_GPB_REL:
235*4882a593Smuzhiyun reg_addr = reg_num & 0x1f;
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun case ICP_SR_RD_REL:
238*4882a593Smuzhiyun case ICP_SR_WR_REL:
239*4882a593Smuzhiyun case ICP_SR_REL:
240*4882a593Smuzhiyun reg_addr = 0x180 | (reg_num & 0x1f);
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun case ICP_SR_ABS:
243*4882a593Smuzhiyun reg_addr = 0x140 | ((reg_num & 0x3) << 1);
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun case ICP_DR_RD_REL:
246*4882a593Smuzhiyun case ICP_DR_WR_REL:
247*4882a593Smuzhiyun case ICP_DR_REL:
248*4882a593Smuzhiyun reg_addr = 0x1c0 | (reg_num & 0x1f);
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun case ICP_DR_ABS:
251*4882a593Smuzhiyun reg_addr = 0x100 | ((reg_num & 0x3) << 1);
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun case ICP_NEIGH_REL:
254*4882a593Smuzhiyun reg_addr = 0x280 | (reg_num & 0x1f);
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun case ICP_LMEM0:
257*4882a593Smuzhiyun reg_addr = 0x200;
258*4882a593Smuzhiyun break;
259*4882a593Smuzhiyun case ICP_LMEM1:
260*4882a593Smuzhiyun reg_addr = 0x220;
261*4882a593Smuzhiyun break;
262*4882a593Smuzhiyun case ICP_NO_DEST:
263*4882a593Smuzhiyun reg_addr = 0x300 | (reg_num & 0xff);
264*4882a593Smuzhiyun break;
265*4882a593Smuzhiyun default:
266*4882a593Smuzhiyun reg_addr = BAD_REGADDR;
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun return reg_addr;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
qat_hal_reset(struct icp_qat_fw_loader_handle * handle)272*4882a593Smuzhiyun void qat_hal_reset(struct icp_qat_fw_loader_handle *handle)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun unsigned int ae_reset_csr;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ae_reset_csr = GET_GLB_CSR(handle, ICP_RESET);
277*4882a593Smuzhiyun ae_reset_csr |= handle->hal_handle->ae_mask << RST_CSR_AE_LSB;
278*4882a593Smuzhiyun ae_reset_csr |= handle->hal_handle->slice_mask << RST_CSR_QAT_LSB;
279*4882a593Smuzhiyun SET_GLB_CSR(handle, ICP_RESET, ae_reset_csr);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
qat_hal_wr_indr_csr(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int ctx_mask,unsigned int ae_csr,unsigned int csr_val)282*4882a593Smuzhiyun static void qat_hal_wr_indr_csr(struct icp_qat_fw_loader_handle *handle,
283*4882a593Smuzhiyun unsigned char ae, unsigned int ctx_mask,
284*4882a593Smuzhiyun unsigned int ae_csr, unsigned int csr_val)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun unsigned int ctx, cur_ctx;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun cur_ctx = qat_hal_rd_ae_csr(handle, ae, CSR_CTX_POINTER);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun for (ctx = 0; ctx < ICP_QAT_UCLO_MAX_CTX; ctx++) {
291*4882a593Smuzhiyun if (!(ctx_mask & (1 << ctx)))
292*4882a593Smuzhiyun continue;
293*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CSR_CTX_POINTER, ctx);
294*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, ae_csr, csr_val);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CSR_CTX_POINTER, cur_ctx);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
qat_hal_rd_indr_csr(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx,unsigned int ae_csr)300*4882a593Smuzhiyun static unsigned int qat_hal_rd_indr_csr(struct icp_qat_fw_loader_handle *handle,
301*4882a593Smuzhiyun unsigned char ae, unsigned char ctx,
302*4882a593Smuzhiyun unsigned int ae_csr)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun unsigned int cur_ctx, csr_val;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun cur_ctx = qat_hal_rd_ae_csr(handle, ae, CSR_CTX_POINTER);
307*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CSR_CTX_POINTER, ctx);
308*4882a593Smuzhiyun csr_val = qat_hal_rd_ae_csr(handle, ae, ae_csr);
309*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CSR_CTX_POINTER, cur_ctx);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return csr_val;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
qat_hal_put_sig_event(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int ctx_mask,unsigned int events)314*4882a593Smuzhiyun static void qat_hal_put_sig_event(struct icp_qat_fw_loader_handle *handle,
315*4882a593Smuzhiyun unsigned char ae, unsigned int ctx_mask,
316*4882a593Smuzhiyun unsigned int events)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun unsigned int ctx, cur_ctx;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun cur_ctx = qat_hal_rd_ae_csr(handle, ae, CSR_CTX_POINTER);
321*4882a593Smuzhiyun for (ctx = 0; ctx < ICP_QAT_UCLO_MAX_CTX; ctx++) {
322*4882a593Smuzhiyun if (!(ctx_mask & (1 << ctx)))
323*4882a593Smuzhiyun continue;
324*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CSR_CTX_POINTER, ctx);
325*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_SIG_EVENTS_INDIRECT, events);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CSR_CTX_POINTER, cur_ctx);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
qat_hal_put_wakeup_event(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int ctx_mask,unsigned int events)330*4882a593Smuzhiyun static void qat_hal_put_wakeup_event(struct icp_qat_fw_loader_handle *handle,
331*4882a593Smuzhiyun unsigned char ae, unsigned int ctx_mask,
332*4882a593Smuzhiyun unsigned int events)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun unsigned int ctx, cur_ctx;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun cur_ctx = qat_hal_rd_ae_csr(handle, ae, CSR_CTX_POINTER);
337*4882a593Smuzhiyun for (ctx = 0; ctx < ICP_QAT_UCLO_MAX_CTX; ctx++) {
338*4882a593Smuzhiyun if (!(ctx_mask & (1 << ctx)))
339*4882a593Smuzhiyun continue;
340*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CSR_CTX_POINTER, ctx);
341*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_WAKEUP_EVENTS_INDIRECT,
342*4882a593Smuzhiyun events);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CSR_CTX_POINTER, cur_ctx);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
qat_hal_check_ae_alive(struct icp_qat_fw_loader_handle * handle)347*4882a593Smuzhiyun static int qat_hal_check_ae_alive(struct icp_qat_fw_loader_handle *handle)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun unsigned int base_cnt, cur_cnt;
350*4882a593Smuzhiyun unsigned char ae;
351*4882a593Smuzhiyun int times = MAX_RETRY_TIMES;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun for (ae = 0; ae < handle->hal_handle->ae_max_num; ae++) {
354*4882a593Smuzhiyun base_cnt = qat_hal_rd_ae_csr(handle, ae, PROFILE_COUNT);
355*4882a593Smuzhiyun base_cnt &= 0xffff;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun do {
358*4882a593Smuzhiyun cur_cnt = qat_hal_rd_ae_csr(handle, ae, PROFILE_COUNT);
359*4882a593Smuzhiyun cur_cnt &= 0xffff;
360*4882a593Smuzhiyun } while (times-- && (cur_cnt == base_cnt));
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (times < 0) {
363*4882a593Smuzhiyun pr_err("QAT: AE%d is inactive!!\n", ae);
364*4882a593Smuzhiyun return -EFAULT;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
qat_hal_check_ae_active(struct icp_qat_fw_loader_handle * handle,unsigned int ae)371*4882a593Smuzhiyun int qat_hal_check_ae_active(struct icp_qat_fw_loader_handle *handle,
372*4882a593Smuzhiyun unsigned int ae)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun unsigned int enable = 0, active = 0;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun enable = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
377*4882a593Smuzhiyun active = qat_hal_rd_ae_csr(handle, ae, ACTIVE_CTX_STATUS);
378*4882a593Smuzhiyun if ((enable & (0xff << CE_ENABLE_BITPOS)) ||
379*4882a593Smuzhiyun (active & (1 << ACS_ABO_BITPOS)))
380*4882a593Smuzhiyun return 1;
381*4882a593Smuzhiyun else
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
qat_hal_reset_timestamp(struct icp_qat_fw_loader_handle * handle)385*4882a593Smuzhiyun static void qat_hal_reset_timestamp(struct icp_qat_fw_loader_handle *handle)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun unsigned int misc_ctl;
388*4882a593Smuzhiyun unsigned char ae;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* stop the timestamp timers */
391*4882a593Smuzhiyun misc_ctl = GET_GLB_CSR(handle, MISC_CONTROL);
392*4882a593Smuzhiyun if (misc_ctl & MC_TIMESTAMP_ENABLE)
393*4882a593Smuzhiyun SET_GLB_CSR(handle, MISC_CONTROL, misc_ctl &
394*4882a593Smuzhiyun (~MC_TIMESTAMP_ENABLE));
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun for (ae = 0; ae < handle->hal_handle->ae_max_num; ae++) {
397*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, TIMESTAMP_LOW, 0);
398*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, TIMESTAMP_HIGH, 0);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun /* start timestamp timers */
401*4882a593Smuzhiyun SET_GLB_CSR(handle, MISC_CONTROL, misc_ctl | MC_TIMESTAMP_ENABLE);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun #define ESRAM_AUTO_TINIT BIT(2)
405*4882a593Smuzhiyun #define ESRAM_AUTO_TINIT_DONE BIT(3)
406*4882a593Smuzhiyun #define ESRAM_AUTO_INIT_USED_CYCLES (1640)
407*4882a593Smuzhiyun #define ESRAM_AUTO_INIT_CSR_OFFSET 0xC1C
qat_hal_init_esram(struct icp_qat_fw_loader_handle * handle)408*4882a593Smuzhiyun static int qat_hal_init_esram(struct icp_qat_fw_loader_handle *handle)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun void __iomem *csr_addr =
411*4882a593Smuzhiyun (void __iomem *)((uintptr_t)handle->hal_ep_csr_addr_v +
412*4882a593Smuzhiyun ESRAM_AUTO_INIT_CSR_OFFSET);
413*4882a593Smuzhiyun unsigned int csr_val;
414*4882a593Smuzhiyun int times = 30;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (handle->pci_dev->device != PCI_DEVICE_ID_INTEL_QAT_DH895XCC)
417*4882a593Smuzhiyun return 0;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun csr_val = ADF_CSR_RD(csr_addr, 0);
420*4882a593Smuzhiyun if ((csr_val & ESRAM_AUTO_TINIT) && (csr_val & ESRAM_AUTO_TINIT_DONE))
421*4882a593Smuzhiyun return 0;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun csr_val = ADF_CSR_RD(csr_addr, 0);
424*4882a593Smuzhiyun csr_val |= ESRAM_AUTO_TINIT;
425*4882a593Smuzhiyun ADF_CSR_WR(csr_addr, 0, csr_val);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun do {
428*4882a593Smuzhiyun qat_hal_wait_cycles(handle, 0, ESRAM_AUTO_INIT_USED_CYCLES, 0);
429*4882a593Smuzhiyun csr_val = ADF_CSR_RD(csr_addr, 0);
430*4882a593Smuzhiyun } while (!(csr_val & ESRAM_AUTO_TINIT_DONE) && times--);
431*4882a593Smuzhiyun if ((times < 0)) {
432*4882a593Smuzhiyun pr_err("QAT: Fail to init eSram!\n");
433*4882a593Smuzhiyun return -EFAULT;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun #define SHRAM_INIT_CYCLES 2060
qat_hal_clr_reset(struct icp_qat_fw_loader_handle * handle)439*4882a593Smuzhiyun int qat_hal_clr_reset(struct icp_qat_fw_loader_handle *handle)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun unsigned int ae_reset_csr;
442*4882a593Smuzhiyun unsigned char ae;
443*4882a593Smuzhiyun unsigned int clk_csr;
444*4882a593Smuzhiyun unsigned int times = 100;
445*4882a593Smuzhiyun unsigned int csr;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* write to the reset csr */
448*4882a593Smuzhiyun ae_reset_csr = GET_GLB_CSR(handle, ICP_RESET);
449*4882a593Smuzhiyun ae_reset_csr &= ~(handle->hal_handle->ae_mask << RST_CSR_AE_LSB);
450*4882a593Smuzhiyun ae_reset_csr &= ~(handle->hal_handle->slice_mask << RST_CSR_QAT_LSB);
451*4882a593Smuzhiyun do {
452*4882a593Smuzhiyun SET_GLB_CSR(handle, ICP_RESET, ae_reset_csr);
453*4882a593Smuzhiyun if (!(times--))
454*4882a593Smuzhiyun goto out_err;
455*4882a593Smuzhiyun csr = GET_GLB_CSR(handle, ICP_RESET);
456*4882a593Smuzhiyun } while ((handle->hal_handle->ae_mask |
457*4882a593Smuzhiyun (handle->hal_handle->slice_mask << RST_CSR_QAT_LSB)) & csr);
458*4882a593Smuzhiyun /* enable clock */
459*4882a593Smuzhiyun clk_csr = GET_GLB_CSR(handle, ICP_GLOBAL_CLK_ENABLE);
460*4882a593Smuzhiyun clk_csr |= handle->hal_handle->ae_mask << 0;
461*4882a593Smuzhiyun clk_csr |= handle->hal_handle->slice_mask << 20;
462*4882a593Smuzhiyun SET_GLB_CSR(handle, ICP_GLOBAL_CLK_ENABLE, clk_csr);
463*4882a593Smuzhiyun if (qat_hal_check_ae_alive(handle))
464*4882a593Smuzhiyun goto out_err;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* Set undefined power-up/reset states to reasonable default values */
467*4882a593Smuzhiyun for (ae = 0; ae < handle->hal_handle->ae_max_num; ae++) {
468*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES,
469*4882a593Smuzhiyun INIT_CTX_ENABLE_VALUE);
470*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, ICP_QAT_UCLO_AE_ALL_CTX,
471*4882a593Smuzhiyun CTX_STS_INDIRECT,
472*4882a593Smuzhiyun handle->hal_handle->upc_mask &
473*4882a593Smuzhiyun INIT_PC_VALUE);
474*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ARB_CNTL, INIT_CTX_ARB_VALUE);
475*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CC_ENABLE, INIT_CCENABLE_VALUE);
476*4882a593Smuzhiyun qat_hal_put_wakeup_event(handle, ae,
477*4882a593Smuzhiyun ICP_QAT_UCLO_AE_ALL_CTX,
478*4882a593Smuzhiyun INIT_WAKEUP_EVENTS_VALUE);
479*4882a593Smuzhiyun qat_hal_put_sig_event(handle, ae,
480*4882a593Smuzhiyun ICP_QAT_UCLO_AE_ALL_CTX,
481*4882a593Smuzhiyun INIT_SIG_EVENTS_VALUE);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun if (qat_hal_init_esram(handle))
484*4882a593Smuzhiyun goto out_err;
485*4882a593Smuzhiyun if (qat_hal_wait_cycles(handle, 0, SHRAM_INIT_CYCLES, 0))
486*4882a593Smuzhiyun goto out_err;
487*4882a593Smuzhiyun qat_hal_reset_timestamp(handle);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun return 0;
490*4882a593Smuzhiyun out_err:
491*4882a593Smuzhiyun pr_err("QAT: failed to get device out of reset\n");
492*4882a593Smuzhiyun return -EFAULT;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
qat_hal_disable_ctx(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int ctx_mask)495*4882a593Smuzhiyun static void qat_hal_disable_ctx(struct icp_qat_fw_loader_handle *handle,
496*4882a593Smuzhiyun unsigned char ae, unsigned int ctx_mask)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun unsigned int ctx;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun ctx = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
501*4882a593Smuzhiyun ctx &= IGNORE_W1C_MASK &
502*4882a593Smuzhiyun (~((ctx_mask & ICP_QAT_UCLO_AE_ALL_CTX) << CE_ENABLE_BITPOS));
503*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, ctx);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
qat_hal_parity_64bit(u64 word)506*4882a593Smuzhiyun static u64 qat_hal_parity_64bit(u64 word)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun word ^= word >> 1;
509*4882a593Smuzhiyun word ^= word >> 2;
510*4882a593Smuzhiyun word ^= word >> 4;
511*4882a593Smuzhiyun word ^= word >> 8;
512*4882a593Smuzhiyun word ^= word >> 16;
513*4882a593Smuzhiyun word ^= word >> 32;
514*4882a593Smuzhiyun return word & 1;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
qat_hal_set_uword_ecc(u64 uword)517*4882a593Smuzhiyun static u64 qat_hal_set_uword_ecc(u64 uword)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun u64 bit0_mask = 0xff800007fffULL, bit1_mask = 0x1f801ff801fULL,
520*4882a593Smuzhiyun bit2_mask = 0xe387e0781e1ULL, bit3_mask = 0x7cb8e388e22ULL,
521*4882a593Smuzhiyun bit4_mask = 0xaf5b2c93244ULL, bit5_mask = 0xf56d5525488ULL,
522*4882a593Smuzhiyun bit6_mask = 0xdaf69a46910ULL;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* clear the ecc bits */
525*4882a593Smuzhiyun uword &= ~(0x7fULL << 0x2C);
526*4882a593Smuzhiyun uword |= qat_hal_parity_64bit(bit0_mask & uword) << 0x2C;
527*4882a593Smuzhiyun uword |= qat_hal_parity_64bit(bit1_mask & uword) << 0x2D;
528*4882a593Smuzhiyun uword |= qat_hal_parity_64bit(bit2_mask & uword) << 0x2E;
529*4882a593Smuzhiyun uword |= qat_hal_parity_64bit(bit3_mask & uword) << 0x2F;
530*4882a593Smuzhiyun uword |= qat_hal_parity_64bit(bit4_mask & uword) << 0x30;
531*4882a593Smuzhiyun uword |= qat_hal_parity_64bit(bit5_mask & uword) << 0x31;
532*4882a593Smuzhiyun uword |= qat_hal_parity_64bit(bit6_mask & uword) << 0x32;
533*4882a593Smuzhiyun return uword;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
qat_hal_wr_uwords(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int uaddr,unsigned int words_num,u64 * uword)536*4882a593Smuzhiyun void qat_hal_wr_uwords(struct icp_qat_fw_loader_handle *handle,
537*4882a593Smuzhiyun unsigned char ae, unsigned int uaddr,
538*4882a593Smuzhiyun unsigned int words_num, u64 *uword)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun unsigned int ustore_addr;
541*4882a593Smuzhiyun unsigned int i;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun ustore_addr = qat_hal_rd_ae_csr(handle, ae, USTORE_ADDRESS);
544*4882a593Smuzhiyun uaddr |= UA_ECS;
545*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_ADDRESS, uaddr);
546*4882a593Smuzhiyun for (i = 0; i < words_num; i++) {
547*4882a593Smuzhiyun unsigned int uwrd_lo, uwrd_hi;
548*4882a593Smuzhiyun u64 tmp;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun tmp = qat_hal_set_uword_ecc(uword[i]);
551*4882a593Smuzhiyun uwrd_lo = (unsigned int)(tmp & 0xffffffff);
552*4882a593Smuzhiyun uwrd_hi = (unsigned int)(tmp >> 0x20);
553*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_DATA_LOWER, uwrd_lo);
554*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_DATA_UPPER, uwrd_hi);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_ADDRESS, ustore_addr);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
qat_hal_enable_ctx(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int ctx_mask)559*4882a593Smuzhiyun static void qat_hal_enable_ctx(struct icp_qat_fw_loader_handle *handle,
560*4882a593Smuzhiyun unsigned char ae, unsigned int ctx_mask)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun unsigned int ctx;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun ctx = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
565*4882a593Smuzhiyun ctx &= IGNORE_W1C_MASK;
566*4882a593Smuzhiyun ctx_mask &= (ctx & CE_INUSE_CONTEXTS) ? 0x55 : 0xFF;
567*4882a593Smuzhiyun ctx |= (ctx_mask << CE_ENABLE_BITPOS);
568*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, ctx);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
qat_hal_clear_xfer(struct icp_qat_fw_loader_handle * handle)571*4882a593Smuzhiyun static void qat_hal_clear_xfer(struct icp_qat_fw_loader_handle *handle)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun unsigned char ae;
574*4882a593Smuzhiyun unsigned short reg;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun for (ae = 0; ae < handle->hal_handle->ae_max_num; ae++) {
577*4882a593Smuzhiyun for (reg = 0; reg < ICP_QAT_UCLO_MAX_GPR_REG; reg++) {
578*4882a593Smuzhiyun qat_hal_init_rd_xfer(handle, ae, 0, ICP_SR_RD_ABS,
579*4882a593Smuzhiyun reg, 0);
580*4882a593Smuzhiyun qat_hal_init_rd_xfer(handle, ae, 0, ICP_DR_RD_ABS,
581*4882a593Smuzhiyun reg, 0);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
qat_hal_clear_gpr(struct icp_qat_fw_loader_handle * handle)586*4882a593Smuzhiyun static int qat_hal_clear_gpr(struct icp_qat_fw_loader_handle *handle)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun unsigned char ae;
589*4882a593Smuzhiyun unsigned int ctx_mask = ICP_QAT_UCLO_AE_ALL_CTX;
590*4882a593Smuzhiyun int times = MAX_RETRY_TIMES;
591*4882a593Smuzhiyun unsigned int csr_val = 0;
592*4882a593Smuzhiyun unsigned int savctx = 0;
593*4882a593Smuzhiyun int ret = 0;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun for (ae = 0; ae < handle->hal_handle->ae_max_num; ae++) {
596*4882a593Smuzhiyun csr_val = qat_hal_rd_ae_csr(handle, ae, AE_MISC_CONTROL);
597*4882a593Smuzhiyun csr_val &= ~(1 << MMC_SHARE_CS_BITPOS);
598*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, AE_MISC_CONTROL, csr_val);
599*4882a593Smuzhiyun csr_val = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
600*4882a593Smuzhiyun csr_val &= IGNORE_W1C_MASK;
601*4882a593Smuzhiyun csr_val |= CE_NN_MODE;
602*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, csr_val);
603*4882a593Smuzhiyun qat_hal_wr_uwords(handle, ae, 0, ARRAY_SIZE(inst),
604*4882a593Smuzhiyun (u64 *)inst);
605*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, ctx_mask, CTX_STS_INDIRECT,
606*4882a593Smuzhiyun handle->hal_handle->upc_mask &
607*4882a593Smuzhiyun INIT_PC_VALUE);
608*4882a593Smuzhiyun savctx = qat_hal_rd_ae_csr(handle, ae, ACTIVE_CTX_STATUS);
609*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, ACTIVE_CTX_STATUS, 0);
610*4882a593Smuzhiyun qat_hal_put_wakeup_event(handle, ae, ctx_mask, XCWE_VOLUNTARY);
611*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, ctx_mask,
612*4882a593Smuzhiyun CTX_SIG_EVENTS_INDIRECT, 0);
613*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_SIG_EVENTS_ACTIVE, 0);
614*4882a593Smuzhiyun qat_hal_enable_ctx(handle, ae, ctx_mask);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun for (ae = 0; ae < handle->hal_handle->ae_max_num; ae++) {
617*4882a593Smuzhiyun /* wait for AE to finish */
618*4882a593Smuzhiyun do {
619*4882a593Smuzhiyun ret = qat_hal_wait_cycles(handle, ae, 20, 1);
620*4882a593Smuzhiyun } while (ret && times--);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (times < 0) {
623*4882a593Smuzhiyun pr_err("QAT: clear GPR of AE %d failed", ae);
624*4882a593Smuzhiyun return -EINVAL;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun qat_hal_disable_ctx(handle, ae, ctx_mask);
627*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, ACTIVE_CTX_STATUS,
628*4882a593Smuzhiyun savctx & ACS_ACNO);
629*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES,
630*4882a593Smuzhiyun INIT_CTX_ENABLE_VALUE);
631*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, ctx_mask, CTX_STS_INDIRECT,
632*4882a593Smuzhiyun handle->hal_handle->upc_mask &
633*4882a593Smuzhiyun INIT_PC_VALUE);
634*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ARB_CNTL, INIT_CTX_ARB_VALUE);
635*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CC_ENABLE, INIT_CCENABLE_VALUE);
636*4882a593Smuzhiyun qat_hal_put_wakeup_event(handle, ae, ctx_mask,
637*4882a593Smuzhiyun INIT_WAKEUP_EVENTS_VALUE);
638*4882a593Smuzhiyun qat_hal_put_sig_event(handle, ae, ctx_mask,
639*4882a593Smuzhiyun INIT_SIG_EVENTS_VALUE);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun #define ICP_QAT_AE_OFFSET 0x20000
645*4882a593Smuzhiyun #define ICP_QAT_CAP_OFFSET (ICP_QAT_AE_OFFSET + 0x10000)
646*4882a593Smuzhiyun #define LOCAL_TO_XFER_REG_OFFSET 0x800
647*4882a593Smuzhiyun #define ICP_QAT_EP_OFFSET 0x3a000
qat_hal_init(struct adf_accel_dev * accel_dev)648*4882a593Smuzhiyun int qat_hal_init(struct adf_accel_dev *accel_dev)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun unsigned char ae;
651*4882a593Smuzhiyun unsigned int max_en_ae_id = 0;
652*4882a593Smuzhiyun struct icp_qat_fw_loader_handle *handle;
653*4882a593Smuzhiyun struct adf_accel_pci *pci_info = &accel_dev->accel_pci_dev;
654*4882a593Smuzhiyun struct adf_hw_device_data *hw_data = accel_dev->hw_device;
655*4882a593Smuzhiyun struct adf_bar *misc_bar =
656*4882a593Smuzhiyun &pci_info->pci_bars[hw_data->get_misc_bar_id(hw_data)];
657*4882a593Smuzhiyun struct adf_bar *sram_bar;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun handle = kzalloc(sizeof(*handle), GFP_KERNEL);
660*4882a593Smuzhiyun if (!handle)
661*4882a593Smuzhiyun return -ENOMEM;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun handle->hal_cap_g_ctl_csr_addr_v =
664*4882a593Smuzhiyun (void __iomem *)((uintptr_t)misc_bar->virt_addr +
665*4882a593Smuzhiyun ICP_QAT_CAP_OFFSET);
666*4882a593Smuzhiyun handle->hal_cap_ae_xfer_csr_addr_v =
667*4882a593Smuzhiyun (void __iomem *)((uintptr_t)misc_bar->virt_addr +
668*4882a593Smuzhiyun ICP_QAT_AE_OFFSET);
669*4882a593Smuzhiyun handle->hal_ep_csr_addr_v =
670*4882a593Smuzhiyun (void __iomem *)((uintptr_t)misc_bar->virt_addr +
671*4882a593Smuzhiyun ICP_QAT_EP_OFFSET);
672*4882a593Smuzhiyun handle->hal_cap_ae_local_csr_addr_v =
673*4882a593Smuzhiyun (void __iomem *)((uintptr_t)handle->hal_cap_ae_xfer_csr_addr_v +
674*4882a593Smuzhiyun LOCAL_TO_XFER_REG_OFFSET);
675*4882a593Smuzhiyun handle->pci_dev = pci_info->pci_dev;
676*4882a593Smuzhiyun if (handle->pci_dev->device == PCI_DEVICE_ID_INTEL_QAT_DH895XCC) {
677*4882a593Smuzhiyun sram_bar =
678*4882a593Smuzhiyun &pci_info->pci_bars[hw_data->get_sram_bar_id(hw_data)];
679*4882a593Smuzhiyun handle->hal_sram_addr_v = sram_bar->virt_addr;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun handle->fw_auth = (handle->pci_dev->device ==
682*4882a593Smuzhiyun PCI_DEVICE_ID_INTEL_QAT_DH895XCC) ? false : true;
683*4882a593Smuzhiyun handle->hal_handle = kzalloc(sizeof(*handle->hal_handle), GFP_KERNEL);
684*4882a593Smuzhiyun if (!handle->hal_handle)
685*4882a593Smuzhiyun goto out_hal_handle;
686*4882a593Smuzhiyun handle->hal_handle->revision_id = accel_dev->accel_pci_dev.revid;
687*4882a593Smuzhiyun handle->hal_handle->ae_mask = hw_data->ae_mask;
688*4882a593Smuzhiyun handle->hal_handle->slice_mask = hw_data->accel_mask;
689*4882a593Smuzhiyun /* create AE objects */
690*4882a593Smuzhiyun handle->hal_handle->upc_mask = 0x1ffff;
691*4882a593Smuzhiyun handle->hal_handle->max_ustore = 0x4000;
692*4882a593Smuzhiyun for (ae = 0; ae < ICP_QAT_UCLO_MAX_AE; ae++) {
693*4882a593Smuzhiyun if (!(hw_data->ae_mask & (1 << ae)))
694*4882a593Smuzhiyun continue;
695*4882a593Smuzhiyun handle->hal_handle->aes[ae].free_addr = 0;
696*4882a593Smuzhiyun handle->hal_handle->aes[ae].free_size =
697*4882a593Smuzhiyun handle->hal_handle->max_ustore;
698*4882a593Smuzhiyun handle->hal_handle->aes[ae].ustore_size =
699*4882a593Smuzhiyun handle->hal_handle->max_ustore;
700*4882a593Smuzhiyun handle->hal_handle->aes[ae].live_ctx_mask =
701*4882a593Smuzhiyun ICP_QAT_UCLO_AE_ALL_CTX;
702*4882a593Smuzhiyun max_en_ae_id = ae;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun handle->hal_handle->ae_max_num = max_en_ae_id + 1;
705*4882a593Smuzhiyun /* take all AEs out of reset */
706*4882a593Smuzhiyun if (qat_hal_clr_reset(handle)) {
707*4882a593Smuzhiyun dev_err(&GET_DEV(accel_dev), "qat_hal_clr_reset error\n");
708*4882a593Smuzhiyun goto out_err;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun qat_hal_clear_xfer(handle);
711*4882a593Smuzhiyun if (!handle->fw_auth) {
712*4882a593Smuzhiyun if (qat_hal_clear_gpr(handle))
713*4882a593Smuzhiyun goto out_err;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* Set SIGNATURE_ENABLE[0] to 0x1 in order to enable ALU_OUT csr */
717*4882a593Smuzhiyun for (ae = 0; ae < handle->hal_handle->ae_max_num; ae++) {
718*4882a593Smuzhiyun unsigned int csr_val = 0;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun csr_val = qat_hal_rd_ae_csr(handle, ae, SIGNATURE_ENABLE);
721*4882a593Smuzhiyun csr_val |= 0x1;
722*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, SIGNATURE_ENABLE, csr_val);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun accel_dev->fw_loader->fw_loader = handle;
725*4882a593Smuzhiyun return 0;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun out_err:
728*4882a593Smuzhiyun kfree(handle->hal_handle);
729*4882a593Smuzhiyun out_hal_handle:
730*4882a593Smuzhiyun kfree(handle);
731*4882a593Smuzhiyun return -EFAULT;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
qat_hal_deinit(struct icp_qat_fw_loader_handle * handle)734*4882a593Smuzhiyun void qat_hal_deinit(struct icp_qat_fw_loader_handle *handle)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun if (!handle)
737*4882a593Smuzhiyun return;
738*4882a593Smuzhiyun kfree(handle->hal_handle);
739*4882a593Smuzhiyun kfree(handle);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
qat_hal_start(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int ctx_mask)742*4882a593Smuzhiyun void qat_hal_start(struct icp_qat_fw_loader_handle *handle, unsigned char ae,
743*4882a593Smuzhiyun unsigned int ctx_mask)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun int retry = 0;
746*4882a593Smuzhiyun unsigned int fcu_sts = 0;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (handle->fw_auth) {
749*4882a593Smuzhiyun SET_CAP_CSR(handle, FCU_CONTROL, FCU_CTRL_CMD_START);
750*4882a593Smuzhiyun do {
751*4882a593Smuzhiyun msleep(FW_AUTH_WAIT_PERIOD);
752*4882a593Smuzhiyun fcu_sts = GET_CAP_CSR(handle, FCU_STATUS);
753*4882a593Smuzhiyun if (((fcu_sts >> FCU_STS_DONE_POS) & 0x1))
754*4882a593Smuzhiyun return;
755*4882a593Smuzhiyun } while (retry++ < FW_AUTH_MAX_RETRY);
756*4882a593Smuzhiyun pr_err("QAT: start error (AE 0x%x FCU_STS = 0x%x)\n", ae,
757*4882a593Smuzhiyun fcu_sts);
758*4882a593Smuzhiyun } else {
759*4882a593Smuzhiyun qat_hal_put_wakeup_event(handle, ae, (~ctx_mask) &
760*4882a593Smuzhiyun ICP_QAT_UCLO_AE_ALL_CTX, 0x10000);
761*4882a593Smuzhiyun qat_hal_enable_ctx(handle, ae, ctx_mask);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
qat_hal_stop(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int ctx_mask)765*4882a593Smuzhiyun void qat_hal_stop(struct icp_qat_fw_loader_handle *handle, unsigned char ae,
766*4882a593Smuzhiyun unsigned int ctx_mask)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun if (!handle->fw_auth)
769*4882a593Smuzhiyun qat_hal_disable_ctx(handle, ae, ctx_mask);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
qat_hal_set_pc(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int ctx_mask,unsigned int upc)772*4882a593Smuzhiyun void qat_hal_set_pc(struct icp_qat_fw_loader_handle *handle,
773*4882a593Smuzhiyun unsigned char ae, unsigned int ctx_mask, unsigned int upc)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, ctx_mask, CTX_STS_INDIRECT,
776*4882a593Smuzhiyun handle->hal_handle->upc_mask & upc);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
qat_hal_get_uwords(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int uaddr,unsigned int words_num,u64 * uword)779*4882a593Smuzhiyun static void qat_hal_get_uwords(struct icp_qat_fw_loader_handle *handle,
780*4882a593Smuzhiyun unsigned char ae, unsigned int uaddr,
781*4882a593Smuzhiyun unsigned int words_num, u64 *uword)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun unsigned int i, uwrd_lo, uwrd_hi;
784*4882a593Smuzhiyun unsigned int ustore_addr, misc_control;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun misc_control = qat_hal_rd_ae_csr(handle, ae, AE_MISC_CONTROL);
787*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, AE_MISC_CONTROL,
788*4882a593Smuzhiyun misc_control & 0xfffffffb);
789*4882a593Smuzhiyun ustore_addr = qat_hal_rd_ae_csr(handle, ae, USTORE_ADDRESS);
790*4882a593Smuzhiyun uaddr |= UA_ECS;
791*4882a593Smuzhiyun for (i = 0; i < words_num; i++) {
792*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_ADDRESS, uaddr);
793*4882a593Smuzhiyun uaddr++;
794*4882a593Smuzhiyun uwrd_lo = qat_hal_rd_ae_csr(handle, ae, USTORE_DATA_LOWER);
795*4882a593Smuzhiyun uwrd_hi = qat_hal_rd_ae_csr(handle, ae, USTORE_DATA_UPPER);
796*4882a593Smuzhiyun uword[i] = uwrd_hi;
797*4882a593Smuzhiyun uword[i] = (uword[i] << 0x20) | uwrd_lo;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, AE_MISC_CONTROL, misc_control);
800*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_ADDRESS, ustore_addr);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
qat_hal_wr_umem(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned int uaddr,unsigned int words_num,unsigned int * data)803*4882a593Smuzhiyun void qat_hal_wr_umem(struct icp_qat_fw_loader_handle *handle,
804*4882a593Smuzhiyun unsigned char ae, unsigned int uaddr,
805*4882a593Smuzhiyun unsigned int words_num, unsigned int *data)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun unsigned int i, ustore_addr;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun ustore_addr = qat_hal_rd_ae_csr(handle, ae, USTORE_ADDRESS);
810*4882a593Smuzhiyun uaddr |= UA_ECS;
811*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_ADDRESS, uaddr);
812*4882a593Smuzhiyun for (i = 0; i < words_num; i++) {
813*4882a593Smuzhiyun unsigned int uwrd_lo, uwrd_hi, tmp;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun uwrd_lo = ((data[i] & 0xfff0000) << 4) | (0x3 << 18) |
816*4882a593Smuzhiyun ((data[i] & 0xff00) << 2) |
817*4882a593Smuzhiyun (0x3 << 8) | (data[i] & 0xff);
818*4882a593Smuzhiyun uwrd_hi = (0xf << 4) | ((data[i] & 0xf0000000) >> 28);
819*4882a593Smuzhiyun uwrd_hi |= (hweight32(data[i] & 0xffff) & 0x1) << 8;
820*4882a593Smuzhiyun tmp = ((data[i] >> 0x10) & 0xffff);
821*4882a593Smuzhiyun uwrd_hi |= (hweight32(tmp) & 0x1) << 9;
822*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_DATA_LOWER, uwrd_lo);
823*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_DATA_UPPER, uwrd_hi);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_ADDRESS, ustore_addr);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun #define MAX_EXEC_INST 100
qat_hal_exec_micro_inst(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx,u64 * micro_inst,unsigned int inst_num,int code_off,unsigned int max_cycle,unsigned int * endpc)829*4882a593Smuzhiyun static int qat_hal_exec_micro_inst(struct icp_qat_fw_loader_handle *handle,
830*4882a593Smuzhiyun unsigned char ae, unsigned char ctx,
831*4882a593Smuzhiyun u64 *micro_inst, unsigned int inst_num,
832*4882a593Smuzhiyun int code_off, unsigned int max_cycle,
833*4882a593Smuzhiyun unsigned int *endpc)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun u64 savuwords[MAX_EXEC_INST];
836*4882a593Smuzhiyun unsigned int ind_lm_addr0, ind_lm_addr1;
837*4882a593Smuzhiyun unsigned int ind_lm_addr_byte0, ind_lm_addr_byte1;
838*4882a593Smuzhiyun unsigned int ind_cnt_sig;
839*4882a593Smuzhiyun unsigned int ind_sig, act_sig;
840*4882a593Smuzhiyun unsigned int csr_val = 0, newcsr_val;
841*4882a593Smuzhiyun unsigned int savctx;
842*4882a593Smuzhiyun unsigned int savcc, wakeup_events, savpc;
843*4882a593Smuzhiyun unsigned int ctxarb_ctl, ctx_enables;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun if ((inst_num > handle->hal_handle->max_ustore) || !micro_inst) {
846*4882a593Smuzhiyun pr_err("QAT: invalid instruction num %d\n", inst_num);
847*4882a593Smuzhiyun return -EINVAL;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun /* save current context */
850*4882a593Smuzhiyun ind_lm_addr0 = qat_hal_rd_indr_csr(handle, ae, ctx, LM_ADDR_0_INDIRECT);
851*4882a593Smuzhiyun ind_lm_addr1 = qat_hal_rd_indr_csr(handle, ae, ctx, LM_ADDR_1_INDIRECT);
852*4882a593Smuzhiyun ind_lm_addr_byte0 = qat_hal_rd_indr_csr(handle, ae, ctx,
853*4882a593Smuzhiyun INDIRECT_LM_ADDR_0_BYTE_INDEX);
854*4882a593Smuzhiyun ind_lm_addr_byte1 = qat_hal_rd_indr_csr(handle, ae, ctx,
855*4882a593Smuzhiyun INDIRECT_LM_ADDR_1_BYTE_INDEX);
856*4882a593Smuzhiyun if (inst_num <= MAX_EXEC_INST)
857*4882a593Smuzhiyun qat_hal_get_uwords(handle, ae, 0, inst_num, savuwords);
858*4882a593Smuzhiyun qat_hal_get_wakeup_event(handle, ae, ctx, &wakeup_events);
859*4882a593Smuzhiyun savpc = qat_hal_rd_indr_csr(handle, ae, ctx, CTX_STS_INDIRECT);
860*4882a593Smuzhiyun savpc = (savpc & handle->hal_handle->upc_mask) >> 0;
861*4882a593Smuzhiyun ctx_enables = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
862*4882a593Smuzhiyun ctx_enables &= IGNORE_W1C_MASK;
863*4882a593Smuzhiyun savcc = qat_hal_rd_ae_csr(handle, ae, CC_ENABLE);
864*4882a593Smuzhiyun savctx = qat_hal_rd_ae_csr(handle, ae, ACTIVE_CTX_STATUS);
865*4882a593Smuzhiyun ctxarb_ctl = qat_hal_rd_ae_csr(handle, ae, CTX_ARB_CNTL);
866*4882a593Smuzhiyun ind_cnt_sig = qat_hal_rd_indr_csr(handle, ae, ctx,
867*4882a593Smuzhiyun FUTURE_COUNT_SIGNAL_INDIRECT);
868*4882a593Smuzhiyun ind_sig = qat_hal_rd_indr_csr(handle, ae, ctx,
869*4882a593Smuzhiyun CTX_SIG_EVENTS_INDIRECT);
870*4882a593Smuzhiyun act_sig = qat_hal_rd_ae_csr(handle, ae, CTX_SIG_EVENTS_ACTIVE);
871*4882a593Smuzhiyun /* execute micro codes */
872*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, ctx_enables);
873*4882a593Smuzhiyun qat_hal_wr_uwords(handle, ae, 0, inst_num, micro_inst);
874*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, (1 << ctx), CTX_STS_INDIRECT, 0);
875*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, ACTIVE_CTX_STATUS, ctx & ACS_ACNO);
876*4882a593Smuzhiyun if (code_off)
877*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CC_ENABLE, savcc & 0xffffdfff);
878*4882a593Smuzhiyun qat_hal_put_wakeup_event(handle, ae, (1 << ctx), XCWE_VOLUNTARY);
879*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, (1 << ctx), CTX_SIG_EVENTS_INDIRECT, 0);
880*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_SIG_EVENTS_ACTIVE, 0);
881*4882a593Smuzhiyun qat_hal_enable_ctx(handle, ae, (1 << ctx));
882*4882a593Smuzhiyun /* wait for micro codes to finish */
883*4882a593Smuzhiyun if (qat_hal_wait_cycles(handle, ae, max_cycle, 1) != 0)
884*4882a593Smuzhiyun return -EFAULT;
885*4882a593Smuzhiyun if (endpc) {
886*4882a593Smuzhiyun unsigned int ctx_status;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun ctx_status = qat_hal_rd_indr_csr(handle, ae, ctx,
889*4882a593Smuzhiyun CTX_STS_INDIRECT);
890*4882a593Smuzhiyun *endpc = ctx_status & handle->hal_handle->upc_mask;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun /* retore to saved context */
893*4882a593Smuzhiyun qat_hal_disable_ctx(handle, ae, (1 << ctx));
894*4882a593Smuzhiyun if (inst_num <= MAX_EXEC_INST)
895*4882a593Smuzhiyun qat_hal_wr_uwords(handle, ae, 0, inst_num, savuwords);
896*4882a593Smuzhiyun qat_hal_put_wakeup_event(handle, ae, (1 << ctx), wakeup_events);
897*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, (1 << ctx), CTX_STS_INDIRECT,
898*4882a593Smuzhiyun handle->hal_handle->upc_mask & savpc);
899*4882a593Smuzhiyun csr_val = qat_hal_rd_ae_csr(handle, ae, AE_MISC_CONTROL);
900*4882a593Smuzhiyun newcsr_val = CLR_BIT(csr_val, MMC_SHARE_CS_BITPOS);
901*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, AE_MISC_CONTROL, newcsr_val);
902*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CC_ENABLE, savcc);
903*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, ACTIVE_CTX_STATUS, savctx & ACS_ACNO);
904*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ARB_CNTL, ctxarb_ctl);
905*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, (1 << ctx),
906*4882a593Smuzhiyun LM_ADDR_0_INDIRECT, ind_lm_addr0);
907*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, (1 << ctx),
908*4882a593Smuzhiyun LM_ADDR_1_INDIRECT, ind_lm_addr1);
909*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, (1 << ctx),
910*4882a593Smuzhiyun INDIRECT_LM_ADDR_0_BYTE_INDEX, ind_lm_addr_byte0);
911*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, (1 << ctx),
912*4882a593Smuzhiyun INDIRECT_LM_ADDR_1_BYTE_INDEX, ind_lm_addr_byte1);
913*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, (1 << ctx),
914*4882a593Smuzhiyun FUTURE_COUNT_SIGNAL_INDIRECT, ind_cnt_sig);
915*4882a593Smuzhiyun qat_hal_wr_indr_csr(handle, ae, (1 << ctx),
916*4882a593Smuzhiyun CTX_SIG_EVENTS_INDIRECT, ind_sig);
917*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_SIG_EVENTS_ACTIVE, act_sig);
918*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, ctx_enables);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun return 0;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
qat_hal_rd_rel_reg(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx,enum icp_qat_uof_regtype reg_type,unsigned short reg_num,unsigned int * data)923*4882a593Smuzhiyun static int qat_hal_rd_rel_reg(struct icp_qat_fw_loader_handle *handle,
924*4882a593Smuzhiyun unsigned char ae, unsigned char ctx,
925*4882a593Smuzhiyun enum icp_qat_uof_regtype reg_type,
926*4882a593Smuzhiyun unsigned short reg_num, unsigned int *data)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun unsigned int savctx, uaddr, uwrd_lo, uwrd_hi;
929*4882a593Smuzhiyun unsigned int ctxarb_cntl, ustore_addr, ctx_enables;
930*4882a593Smuzhiyun unsigned short reg_addr;
931*4882a593Smuzhiyun int status = 0;
932*4882a593Smuzhiyun u64 insts, savuword;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun reg_addr = qat_hal_get_reg_addr(reg_type, reg_num);
935*4882a593Smuzhiyun if (reg_addr == BAD_REGADDR) {
936*4882a593Smuzhiyun pr_err("QAT: bad regaddr=0x%x\n", reg_addr);
937*4882a593Smuzhiyun return -EINVAL;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun switch (reg_type) {
940*4882a593Smuzhiyun case ICP_GPA_REL:
941*4882a593Smuzhiyun insts = 0xA070000000ull | (reg_addr & 0x3ff);
942*4882a593Smuzhiyun break;
943*4882a593Smuzhiyun default:
944*4882a593Smuzhiyun insts = (u64)0xA030000000ull | ((reg_addr & 0x3ff) << 10);
945*4882a593Smuzhiyun break;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun savctx = qat_hal_rd_ae_csr(handle, ae, ACTIVE_CTX_STATUS);
948*4882a593Smuzhiyun ctxarb_cntl = qat_hal_rd_ae_csr(handle, ae, CTX_ARB_CNTL);
949*4882a593Smuzhiyun ctx_enables = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
950*4882a593Smuzhiyun ctx_enables &= IGNORE_W1C_MASK;
951*4882a593Smuzhiyun if (ctx != (savctx & ACS_ACNO))
952*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, ACTIVE_CTX_STATUS,
953*4882a593Smuzhiyun ctx & ACS_ACNO);
954*4882a593Smuzhiyun qat_hal_get_uwords(handle, ae, 0, 1, &savuword);
955*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, ctx_enables);
956*4882a593Smuzhiyun ustore_addr = qat_hal_rd_ae_csr(handle, ae, USTORE_ADDRESS);
957*4882a593Smuzhiyun uaddr = UA_ECS;
958*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_ADDRESS, uaddr);
959*4882a593Smuzhiyun insts = qat_hal_set_uword_ecc(insts);
960*4882a593Smuzhiyun uwrd_lo = (unsigned int)(insts & 0xffffffff);
961*4882a593Smuzhiyun uwrd_hi = (unsigned int)(insts >> 0x20);
962*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_DATA_LOWER, uwrd_lo);
963*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_DATA_UPPER, uwrd_hi);
964*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_ADDRESS, uaddr);
965*4882a593Smuzhiyun /* delay for at least 8 cycles */
966*4882a593Smuzhiyun qat_hal_wait_cycles(handle, ae, 0x8, 0);
967*4882a593Smuzhiyun /*
968*4882a593Smuzhiyun * read ALU output
969*4882a593Smuzhiyun * the instruction should have been executed
970*4882a593Smuzhiyun * prior to clearing the ECS in putUwords
971*4882a593Smuzhiyun */
972*4882a593Smuzhiyun *data = qat_hal_rd_ae_csr(handle, ae, ALU_OUT);
973*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, USTORE_ADDRESS, ustore_addr);
974*4882a593Smuzhiyun qat_hal_wr_uwords(handle, ae, 0, 1, &savuword);
975*4882a593Smuzhiyun if (ctx != (savctx & ACS_ACNO))
976*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, ACTIVE_CTX_STATUS,
977*4882a593Smuzhiyun savctx & ACS_ACNO);
978*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ARB_CNTL, ctxarb_cntl);
979*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, ctx_enables);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun return status;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
qat_hal_wr_rel_reg(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx,enum icp_qat_uof_regtype reg_type,unsigned short reg_num,unsigned int data)984*4882a593Smuzhiyun static int qat_hal_wr_rel_reg(struct icp_qat_fw_loader_handle *handle,
985*4882a593Smuzhiyun unsigned char ae, unsigned char ctx,
986*4882a593Smuzhiyun enum icp_qat_uof_regtype reg_type,
987*4882a593Smuzhiyun unsigned short reg_num, unsigned int data)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun unsigned short src_hiaddr, src_lowaddr, dest_addr, data16hi, data16lo;
990*4882a593Smuzhiyun u64 insts[] = {
991*4882a593Smuzhiyun 0x0F440000000ull,
992*4882a593Smuzhiyun 0x0F040000000ull,
993*4882a593Smuzhiyun 0x0F0000C0300ull,
994*4882a593Smuzhiyun 0x0E000010000ull
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun const int num_inst = ARRAY_SIZE(insts), code_off = 1;
997*4882a593Smuzhiyun const int imm_w1 = 0, imm_w0 = 1;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun dest_addr = qat_hal_get_reg_addr(reg_type, reg_num);
1000*4882a593Smuzhiyun if (dest_addr == BAD_REGADDR) {
1001*4882a593Smuzhiyun pr_err("QAT: bad destAddr=0x%x\n", dest_addr);
1002*4882a593Smuzhiyun return -EINVAL;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun data16lo = 0xffff & data;
1006*4882a593Smuzhiyun data16hi = 0xffff & (data >> 0x10);
1007*4882a593Smuzhiyun src_hiaddr = qat_hal_get_reg_addr(ICP_NO_DEST, (unsigned short)
1008*4882a593Smuzhiyun (0xff & data16hi));
1009*4882a593Smuzhiyun src_lowaddr = qat_hal_get_reg_addr(ICP_NO_DEST, (unsigned short)
1010*4882a593Smuzhiyun (0xff & data16lo));
1011*4882a593Smuzhiyun switch (reg_type) {
1012*4882a593Smuzhiyun case ICP_GPA_REL:
1013*4882a593Smuzhiyun insts[imm_w1] = insts[imm_w1] | ((data16hi >> 8) << 20) |
1014*4882a593Smuzhiyun ((src_hiaddr & 0x3ff) << 10) | (dest_addr & 0x3ff);
1015*4882a593Smuzhiyun insts[imm_w0] = insts[imm_w0] | ((data16lo >> 8) << 20) |
1016*4882a593Smuzhiyun ((src_lowaddr & 0x3ff) << 10) | (dest_addr & 0x3ff);
1017*4882a593Smuzhiyun break;
1018*4882a593Smuzhiyun default:
1019*4882a593Smuzhiyun insts[imm_w1] = insts[imm_w1] | ((data16hi >> 8) << 20) |
1020*4882a593Smuzhiyun ((dest_addr & 0x3ff) << 10) | (src_hiaddr & 0x3ff);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun insts[imm_w0] = insts[imm_w0] | ((data16lo >> 8) << 20) |
1023*4882a593Smuzhiyun ((dest_addr & 0x3ff) << 10) | (src_lowaddr & 0x3ff);
1024*4882a593Smuzhiyun break;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun return qat_hal_exec_micro_inst(handle, ae, ctx, insts, num_inst,
1028*4882a593Smuzhiyun code_off, num_inst * 0x5, NULL);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
qat_hal_get_ins_num(void)1031*4882a593Smuzhiyun int qat_hal_get_ins_num(void)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun return ARRAY_SIZE(inst_4b);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
qat_hal_concat_micro_code(u64 * micro_inst,unsigned int inst_num,unsigned int size,unsigned int addr,unsigned int * value)1036*4882a593Smuzhiyun static int qat_hal_concat_micro_code(u64 *micro_inst,
1037*4882a593Smuzhiyun unsigned int inst_num, unsigned int size,
1038*4882a593Smuzhiyun unsigned int addr, unsigned int *value)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun int i;
1041*4882a593Smuzhiyun unsigned int cur_value;
1042*4882a593Smuzhiyun const u64 *inst_arr;
1043*4882a593Smuzhiyun int fixup_offset;
1044*4882a593Smuzhiyun int usize = 0;
1045*4882a593Smuzhiyun int orig_num;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun orig_num = inst_num;
1048*4882a593Smuzhiyun cur_value = value[0];
1049*4882a593Smuzhiyun inst_arr = inst_4b;
1050*4882a593Smuzhiyun usize = ARRAY_SIZE(inst_4b);
1051*4882a593Smuzhiyun fixup_offset = inst_num;
1052*4882a593Smuzhiyun for (i = 0; i < usize; i++)
1053*4882a593Smuzhiyun micro_inst[inst_num++] = inst_arr[i];
1054*4882a593Smuzhiyun INSERT_IMMED_GPRA_CONST(micro_inst[fixup_offset], (addr));
1055*4882a593Smuzhiyun fixup_offset++;
1056*4882a593Smuzhiyun INSERT_IMMED_GPRA_CONST(micro_inst[fixup_offset], 0);
1057*4882a593Smuzhiyun fixup_offset++;
1058*4882a593Smuzhiyun INSERT_IMMED_GPRB_CONST(micro_inst[fixup_offset], (cur_value >> 0));
1059*4882a593Smuzhiyun fixup_offset++;
1060*4882a593Smuzhiyun INSERT_IMMED_GPRB_CONST(micro_inst[fixup_offset], (cur_value >> 0x10));
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun return inst_num - orig_num;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
qat_hal_exec_micro_init_lm(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx,int * pfirst_exec,u64 * micro_inst,unsigned int inst_num)1065*4882a593Smuzhiyun static int qat_hal_exec_micro_init_lm(struct icp_qat_fw_loader_handle *handle,
1066*4882a593Smuzhiyun unsigned char ae, unsigned char ctx,
1067*4882a593Smuzhiyun int *pfirst_exec, u64 *micro_inst,
1068*4882a593Smuzhiyun unsigned int inst_num)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun int stat = 0;
1071*4882a593Smuzhiyun unsigned int gpra0 = 0, gpra1 = 0, gpra2 = 0;
1072*4882a593Smuzhiyun unsigned int gprb0 = 0, gprb1 = 0;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (*pfirst_exec) {
1075*4882a593Smuzhiyun qat_hal_rd_rel_reg(handle, ae, ctx, ICP_GPA_REL, 0, &gpra0);
1076*4882a593Smuzhiyun qat_hal_rd_rel_reg(handle, ae, ctx, ICP_GPA_REL, 0x1, &gpra1);
1077*4882a593Smuzhiyun qat_hal_rd_rel_reg(handle, ae, ctx, ICP_GPA_REL, 0x2, &gpra2);
1078*4882a593Smuzhiyun qat_hal_rd_rel_reg(handle, ae, ctx, ICP_GPB_REL, 0, &gprb0);
1079*4882a593Smuzhiyun qat_hal_rd_rel_reg(handle, ae, ctx, ICP_GPB_REL, 0x1, &gprb1);
1080*4882a593Smuzhiyun *pfirst_exec = 0;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun stat = qat_hal_exec_micro_inst(handle, ae, ctx, micro_inst, inst_num, 1,
1083*4882a593Smuzhiyun inst_num * 0x5, NULL);
1084*4882a593Smuzhiyun if (stat != 0)
1085*4882a593Smuzhiyun return -EFAULT;
1086*4882a593Smuzhiyun qat_hal_wr_rel_reg(handle, ae, ctx, ICP_GPA_REL, 0, gpra0);
1087*4882a593Smuzhiyun qat_hal_wr_rel_reg(handle, ae, ctx, ICP_GPA_REL, 0x1, gpra1);
1088*4882a593Smuzhiyun qat_hal_wr_rel_reg(handle, ae, ctx, ICP_GPA_REL, 0x2, gpra2);
1089*4882a593Smuzhiyun qat_hal_wr_rel_reg(handle, ae, ctx, ICP_GPB_REL, 0, gprb0);
1090*4882a593Smuzhiyun qat_hal_wr_rel_reg(handle, ae, ctx, ICP_GPB_REL, 0x1, gprb1);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun return 0;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
qat_hal_batch_wr_lm(struct icp_qat_fw_loader_handle * handle,unsigned char ae,struct icp_qat_uof_batch_init * lm_init_header)1095*4882a593Smuzhiyun int qat_hal_batch_wr_lm(struct icp_qat_fw_loader_handle *handle,
1096*4882a593Smuzhiyun unsigned char ae,
1097*4882a593Smuzhiyun struct icp_qat_uof_batch_init *lm_init_header)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun struct icp_qat_uof_batch_init *plm_init;
1100*4882a593Smuzhiyun u64 *micro_inst_arry;
1101*4882a593Smuzhiyun int micro_inst_num;
1102*4882a593Smuzhiyun int alloc_inst_size;
1103*4882a593Smuzhiyun int first_exec = 1;
1104*4882a593Smuzhiyun int stat = 0;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun plm_init = lm_init_header->next;
1107*4882a593Smuzhiyun alloc_inst_size = lm_init_header->size;
1108*4882a593Smuzhiyun if ((unsigned int)alloc_inst_size > handle->hal_handle->max_ustore)
1109*4882a593Smuzhiyun alloc_inst_size = handle->hal_handle->max_ustore;
1110*4882a593Smuzhiyun micro_inst_arry = kmalloc_array(alloc_inst_size, sizeof(u64),
1111*4882a593Smuzhiyun GFP_KERNEL);
1112*4882a593Smuzhiyun if (!micro_inst_arry)
1113*4882a593Smuzhiyun return -ENOMEM;
1114*4882a593Smuzhiyun micro_inst_num = 0;
1115*4882a593Smuzhiyun while (plm_init) {
1116*4882a593Smuzhiyun unsigned int addr, *value, size;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun ae = plm_init->ae;
1119*4882a593Smuzhiyun addr = plm_init->addr;
1120*4882a593Smuzhiyun value = plm_init->value;
1121*4882a593Smuzhiyun size = plm_init->size;
1122*4882a593Smuzhiyun micro_inst_num += qat_hal_concat_micro_code(micro_inst_arry,
1123*4882a593Smuzhiyun micro_inst_num,
1124*4882a593Smuzhiyun size, addr, value);
1125*4882a593Smuzhiyun plm_init = plm_init->next;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun /* exec micro codes */
1128*4882a593Smuzhiyun if (micro_inst_arry && (micro_inst_num > 0)) {
1129*4882a593Smuzhiyun micro_inst_arry[micro_inst_num++] = 0x0E000010000ull;
1130*4882a593Smuzhiyun stat = qat_hal_exec_micro_init_lm(handle, ae, 0, &first_exec,
1131*4882a593Smuzhiyun micro_inst_arry,
1132*4882a593Smuzhiyun micro_inst_num);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun kfree(micro_inst_arry);
1135*4882a593Smuzhiyun return stat;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
qat_hal_put_rel_rd_xfer(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx,enum icp_qat_uof_regtype reg_type,unsigned short reg_num,unsigned int val)1138*4882a593Smuzhiyun static int qat_hal_put_rel_rd_xfer(struct icp_qat_fw_loader_handle *handle,
1139*4882a593Smuzhiyun unsigned char ae, unsigned char ctx,
1140*4882a593Smuzhiyun enum icp_qat_uof_regtype reg_type,
1141*4882a593Smuzhiyun unsigned short reg_num, unsigned int val)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun int status = 0;
1144*4882a593Smuzhiyun unsigned int reg_addr;
1145*4882a593Smuzhiyun unsigned int ctx_enables;
1146*4882a593Smuzhiyun unsigned short mask;
1147*4882a593Smuzhiyun unsigned short dr_offset = 0x10;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun ctx_enables = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
1150*4882a593Smuzhiyun if (CE_INUSE_CONTEXTS & ctx_enables) {
1151*4882a593Smuzhiyun if (ctx & 0x1) {
1152*4882a593Smuzhiyun pr_err("QAT: bad 4-ctx mode,ctx=0x%x\n", ctx);
1153*4882a593Smuzhiyun return -EINVAL;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun mask = 0x1f;
1156*4882a593Smuzhiyun dr_offset = 0x20;
1157*4882a593Smuzhiyun } else {
1158*4882a593Smuzhiyun mask = 0x0f;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun if (reg_num & ~mask)
1161*4882a593Smuzhiyun return -EINVAL;
1162*4882a593Smuzhiyun reg_addr = reg_num + (ctx << 0x5);
1163*4882a593Smuzhiyun switch (reg_type) {
1164*4882a593Smuzhiyun case ICP_SR_RD_REL:
1165*4882a593Smuzhiyun case ICP_SR_REL:
1166*4882a593Smuzhiyun SET_AE_XFER(handle, ae, reg_addr, val);
1167*4882a593Smuzhiyun break;
1168*4882a593Smuzhiyun case ICP_DR_RD_REL:
1169*4882a593Smuzhiyun case ICP_DR_REL:
1170*4882a593Smuzhiyun SET_AE_XFER(handle, ae, (reg_addr + dr_offset), val);
1171*4882a593Smuzhiyun break;
1172*4882a593Smuzhiyun default:
1173*4882a593Smuzhiyun status = -EINVAL;
1174*4882a593Smuzhiyun break;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun return status;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
qat_hal_put_rel_wr_xfer(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx,enum icp_qat_uof_regtype reg_type,unsigned short reg_num,unsigned int data)1179*4882a593Smuzhiyun static int qat_hal_put_rel_wr_xfer(struct icp_qat_fw_loader_handle *handle,
1180*4882a593Smuzhiyun unsigned char ae, unsigned char ctx,
1181*4882a593Smuzhiyun enum icp_qat_uof_regtype reg_type,
1182*4882a593Smuzhiyun unsigned short reg_num, unsigned int data)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun unsigned int gprval, ctx_enables;
1185*4882a593Smuzhiyun unsigned short src_hiaddr, src_lowaddr, gpr_addr, xfr_addr, data16hi,
1186*4882a593Smuzhiyun data16low;
1187*4882a593Smuzhiyun unsigned short reg_mask;
1188*4882a593Smuzhiyun int status = 0;
1189*4882a593Smuzhiyun u64 micro_inst[] = {
1190*4882a593Smuzhiyun 0x0F440000000ull,
1191*4882a593Smuzhiyun 0x0F040000000ull,
1192*4882a593Smuzhiyun 0x0A000000000ull,
1193*4882a593Smuzhiyun 0x0F0000C0300ull,
1194*4882a593Smuzhiyun 0x0E000010000ull
1195*4882a593Smuzhiyun };
1196*4882a593Smuzhiyun const int num_inst = ARRAY_SIZE(micro_inst), code_off = 1;
1197*4882a593Smuzhiyun const unsigned short gprnum = 0, dly = num_inst * 0x5;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun ctx_enables = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
1200*4882a593Smuzhiyun if (CE_INUSE_CONTEXTS & ctx_enables) {
1201*4882a593Smuzhiyun if (ctx & 0x1) {
1202*4882a593Smuzhiyun pr_err("QAT: 4-ctx mode,ctx=0x%x\n", ctx);
1203*4882a593Smuzhiyun return -EINVAL;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun reg_mask = (unsigned short)~0x1f;
1206*4882a593Smuzhiyun } else {
1207*4882a593Smuzhiyun reg_mask = (unsigned short)~0xf;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun if (reg_num & reg_mask)
1210*4882a593Smuzhiyun return -EINVAL;
1211*4882a593Smuzhiyun xfr_addr = qat_hal_get_reg_addr(reg_type, reg_num);
1212*4882a593Smuzhiyun if (xfr_addr == BAD_REGADDR) {
1213*4882a593Smuzhiyun pr_err("QAT: bad xfrAddr=0x%x\n", xfr_addr);
1214*4882a593Smuzhiyun return -EINVAL;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun status = qat_hal_rd_rel_reg(handle, ae, ctx, ICP_GPB_REL, gprnum, &gprval);
1217*4882a593Smuzhiyun if (status) {
1218*4882a593Smuzhiyun pr_err("QAT: failed to read register");
1219*4882a593Smuzhiyun return status;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun gpr_addr = qat_hal_get_reg_addr(ICP_GPB_REL, gprnum);
1222*4882a593Smuzhiyun data16low = 0xffff & data;
1223*4882a593Smuzhiyun data16hi = 0xffff & (data >> 0x10);
1224*4882a593Smuzhiyun src_hiaddr = qat_hal_get_reg_addr(ICP_NO_DEST,
1225*4882a593Smuzhiyun (unsigned short)(0xff & data16hi));
1226*4882a593Smuzhiyun src_lowaddr = qat_hal_get_reg_addr(ICP_NO_DEST,
1227*4882a593Smuzhiyun (unsigned short)(0xff & data16low));
1228*4882a593Smuzhiyun micro_inst[0] = micro_inst[0x0] | ((data16hi >> 8) << 20) |
1229*4882a593Smuzhiyun ((gpr_addr & 0x3ff) << 10) | (src_hiaddr & 0x3ff);
1230*4882a593Smuzhiyun micro_inst[1] = micro_inst[0x1] | ((data16low >> 8) << 20) |
1231*4882a593Smuzhiyun ((gpr_addr & 0x3ff) << 10) | (src_lowaddr & 0x3ff);
1232*4882a593Smuzhiyun micro_inst[0x2] = micro_inst[0x2] |
1233*4882a593Smuzhiyun ((xfr_addr & 0x3ff) << 20) | ((gpr_addr & 0x3ff) << 10);
1234*4882a593Smuzhiyun status = qat_hal_exec_micro_inst(handle, ae, ctx, micro_inst, num_inst,
1235*4882a593Smuzhiyun code_off, dly, NULL);
1236*4882a593Smuzhiyun qat_hal_wr_rel_reg(handle, ae, ctx, ICP_GPB_REL, gprnum, gprval);
1237*4882a593Smuzhiyun return status;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
qat_hal_put_rel_nn(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx,unsigned short nn,unsigned int val)1240*4882a593Smuzhiyun static int qat_hal_put_rel_nn(struct icp_qat_fw_loader_handle *handle,
1241*4882a593Smuzhiyun unsigned char ae, unsigned char ctx,
1242*4882a593Smuzhiyun unsigned short nn, unsigned int val)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun unsigned int ctx_enables;
1245*4882a593Smuzhiyun int stat = 0;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun ctx_enables = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
1248*4882a593Smuzhiyun ctx_enables &= IGNORE_W1C_MASK;
1249*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, ctx_enables | CE_NN_MODE);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun stat = qat_hal_put_rel_wr_xfer(handle, ae, ctx, ICP_NEIGH_REL, nn, val);
1252*4882a593Smuzhiyun qat_hal_wr_ae_csr(handle, ae, CTX_ENABLES, ctx_enables);
1253*4882a593Smuzhiyun return stat;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
qat_hal_convert_abs_to_rel(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned short absreg_num,unsigned short * relreg,unsigned char * ctx)1256*4882a593Smuzhiyun static int qat_hal_convert_abs_to_rel(struct icp_qat_fw_loader_handle
1257*4882a593Smuzhiyun *handle, unsigned char ae,
1258*4882a593Smuzhiyun unsigned short absreg_num,
1259*4882a593Smuzhiyun unsigned short *relreg,
1260*4882a593Smuzhiyun unsigned char *ctx)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun unsigned int ctx_enables;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun ctx_enables = qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES);
1265*4882a593Smuzhiyun if (ctx_enables & CE_INUSE_CONTEXTS) {
1266*4882a593Smuzhiyun /* 4-ctx mode */
1267*4882a593Smuzhiyun *relreg = absreg_num & 0x1F;
1268*4882a593Smuzhiyun *ctx = (absreg_num >> 0x4) & 0x6;
1269*4882a593Smuzhiyun } else {
1270*4882a593Smuzhiyun /* 8-ctx mode */
1271*4882a593Smuzhiyun *relreg = absreg_num & 0x0F;
1272*4882a593Smuzhiyun *ctx = (absreg_num >> 0x4) & 0x7;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun return 0;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
qat_hal_init_gpr(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx_mask,enum icp_qat_uof_regtype reg_type,unsigned short reg_num,unsigned int regdata)1277*4882a593Smuzhiyun int qat_hal_init_gpr(struct icp_qat_fw_loader_handle *handle,
1278*4882a593Smuzhiyun unsigned char ae, unsigned char ctx_mask,
1279*4882a593Smuzhiyun enum icp_qat_uof_regtype reg_type,
1280*4882a593Smuzhiyun unsigned short reg_num, unsigned int regdata)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun int stat = 0;
1283*4882a593Smuzhiyun unsigned short reg;
1284*4882a593Smuzhiyun unsigned char ctx = 0;
1285*4882a593Smuzhiyun enum icp_qat_uof_regtype type;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun if (reg_num >= ICP_QAT_UCLO_MAX_GPR_REG)
1288*4882a593Smuzhiyun return -EINVAL;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun do {
1291*4882a593Smuzhiyun if (ctx_mask == 0) {
1292*4882a593Smuzhiyun qat_hal_convert_abs_to_rel(handle, ae, reg_num, ®,
1293*4882a593Smuzhiyun &ctx);
1294*4882a593Smuzhiyun type = reg_type - 1;
1295*4882a593Smuzhiyun } else {
1296*4882a593Smuzhiyun reg = reg_num;
1297*4882a593Smuzhiyun type = reg_type;
1298*4882a593Smuzhiyun if (!test_bit(ctx, (unsigned long *)&ctx_mask))
1299*4882a593Smuzhiyun continue;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun stat = qat_hal_wr_rel_reg(handle, ae, ctx, type, reg, regdata);
1302*4882a593Smuzhiyun if (stat) {
1303*4882a593Smuzhiyun pr_err("QAT: write gpr fail\n");
1304*4882a593Smuzhiyun return -EINVAL;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun } while (ctx_mask && (ctx++ < ICP_QAT_UCLO_MAX_CTX));
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun return 0;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
qat_hal_init_wr_xfer(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx_mask,enum icp_qat_uof_regtype reg_type,unsigned short reg_num,unsigned int regdata)1311*4882a593Smuzhiyun int qat_hal_init_wr_xfer(struct icp_qat_fw_loader_handle *handle,
1312*4882a593Smuzhiyun unsigned char ae, unsigned char ctx_mask,
1313*4882a593Smuzhiyun enum icp_qat_uof_regtype reg_type,
1314*4882a593Smuzhiyun unsigned short reg_num, unsigned int regdata)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun int stat = 0;
1317*4882a593Smuzhiyun unsigned short reg;
1318*4882a593Smuzhiyun unsigned char ctx = 0;
1319*4882a593Smuzhiyun enum icp_qat_uof_regtype type;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun if (reg_num >= ICP_QAT_UCLO_MAX_XFER_REG)
1322*4882a593Smuzhiyun return -EINVAL;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun do {
1325*4882a593Smuzhiyun if (ctx_mask == 0) {
1326*4882a593Smuzhiyun qat_hal_convert_abs_to_rel(handle, ae, reg_num, ®,
1327*4882a593Smuzhiyun &ctx);
1328*4882a593Smuzhiyun type = reg_type - 3;
1329*4882a593Smuzhiyun } else {
1330*4882a593Smuzhiyun reg = reg_num;
1331*4882a593Smuzhiyun type = reg_type;
1332*4882a593Smuzhiyun if (!test_bit(ctx, (unsigned long *)&ctx_mask))
1333*4882a593Smuzhiyun continue;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun stat = qat_hal_put_rel_wr_xfer(handle, ae, ctx, type, reg,
1336*4882a593Smuzhiyun regdata);
1337*4882a593Smuzhiyun if (stat) {
1338*4882a593Smuzhiyun pr_err("QAT: write wr xfer fail\n");
1339*4882a593Smuzhiyun return -EINVAL;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun } while (ctx_mask && (ctx++ < ICP_QAT_UCLO_MAX_CTX));
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun return 0;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
qat_hal_init_rd_xfer(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx_mask,enum icp_qat_uof_regtype reg_type,unsigned short reg_num,unsigned int regdata)1346*4882a593Smuzhiyun int qat_hal_init_rd_xfer(struct icp_qat_fw_loader_handle *handle,
1347*4882a593Smuzhiyun unsigned char ae, unsigned char ctx_mask,
1348*4882a593Smuzhiyun enum icp_qat_uof_regtype reg_type,
1349*4882a593Smuzhiyun unsigned short reg_num, unsigned int regdata)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun int stat = 0;
1352*4882a593Smuzhiyun unsigned short reg;
1353*4882a593Smuzhiyun unsigned char ctx = 0;
1354*4882a593Smuzhiyun enum icp_qat_uof_regtype type;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun if (reg_num >= ICP_QAT_UCLO_MAX_XFER_REG)
1357*4882a593Smuzhiyun return -EINVAL;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun do {
1360*4882a593Smuzhiyun if (ctx_mask == 0) {
1361*4882a593Smuzhiyun qat_hal_convert_abs_to_rel(handle, ae, reg_num, ®,
1362*4882a593Smuzhiyun &ctx);
1363*4882a593Smuzhiyun type = reg_type - 3;
1364*4882a593Smuzhiyun } else {
1365*4882a593Smuzhiyun reg = reg_num;
1366*4882a593Smuzhiyun type = reg_type;
1367*4882a593Smuzhiyun if (!test_bit(ctx, (unsigned long *)&ctx_mask))
1368*4882a593Smuzhiyun continue;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun stat = qat_hal_put_rel_rd_xfer(handle, ae, ctx, type, reg,
1371*4882a593Smuzhiyun regdata);
1372*4882a593Smuzhiyun if (stat) {
1373*4882a593Smuzhiyun pr_err("QAT: write rd xfer fail\n");
1374*4882a593Smuzhiyun return -EINVAL;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun } while (ctx_mask && (ctx++ < ICP_QAT_UCLO_MAX_CTX));
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun return 0;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
qat_hal_init_nn(struct icp_qat_fw_loader_handle * handle,unsigned char ae,unsigned char ctx_mask,unsigned short reg_num,unsigned int regdata)1381*4882a593Smuzhiyun int qat_hal_init_nn(struct icp_qat_fw_loader_handle *handle,
1382*4882a593Smuzhiyun unsigned char ae, unsigned char ctx_mask,
1383*4882a593Smuzhiyun unsigned short reg_num, unsigned int regdata)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun int stat = 0;
1386*4882a593Smuzhiyun unsigned char ctx;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (ctx_mask == 0)
1389*4882a593Smuzhiyun return -EINVAL;
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun for (ctx = 0; ctx < ICP_QAT_UCLO_MAX_CTX; ctx++) {
1392*4882a593Smuzhiyun if (!test_bit(ctx, (unsigned long *)&ctx_mask))
1393*4882a593Smuzhiyun continue;
1394*4882a593Smuzhiyun stat = qat_hal_put_rel_nn(handle, ae, ctx, reg_num, regdata);
1395*4882a593Smuzhiyun if (stat) {
1396*4882a593Smuzhiyun pr_err("QAT: write neigh error\n");
1397*4882a593Smuzhiyun return -EINVAL;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun return 0;
1402*4882a593Smuzhiyun }
1403