xref: /OK3568_Linux_fs/kernel/drivers/crypto/omap-sham.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Cryptographic API.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Support for OMAP SHA1/MD5 HW acceleration.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2010 Nokia Corporation
8*4882a593Smuzhiyun  * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
9*4882a593Smuzhiyun  * Copyright (c) 2011 Texas Instruments Incorporated
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Some ideas are from old omap-sha1-md5.c driver.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define pr_fmt(fmt) "%s: " fmt, __func__
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/errno.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/kernel.h>
23*4882a593Smuzhiyun #include <linux/irq.h>
24*4882a593Smuzhiyun #include <linux/io.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun #include <linux/scatterlist.h>
27*4882a593Smuzhiyun #include <linux/dma-mapping.h>
28*4882a593Smuzhiyun #include <linux/dmaengine.h>
29*4882a593Smuzhiyun #include <linux/pm_runtime.h>
30*4882a593Smuzhiyun #include <linux/of.h>
31*4882a593Smuzhiyun #include <linux/of_device.h>
32*4882a593Smuzhiyun #include <linux/of_address.h>
33*4882a593Smuzhiyun #include <linux/of_irq.h>
34*4882a593Smuzhiyun #include <linux/delay.h>
35*4882a593Smuzhiyun #include <linux/crypto.h>
36*4882a593Smuzhiyun #include <crypto/scatterwalk.h>
37*4882a593Smuzhiyun #include <crypto/algapi.h>
38*4882a593Smuzhiyun #include <crypto/sha.h>
39*4882a593Smuzhiyun #include <crypto/hash.h>
40*4882a593Smuzhiyun #include <crypto/hmac.h>
41*4882a593Smuzhiyun #include <crypto/internal/hash.h>
42*4882a593Smuzhiyun #include <crypto/engine.h>
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define MD5_DIGEST_SIZE			16
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define SHA_REG_IDIGEST(dd, x)		((dd)->pdata->idigest_ofs + ((x)*0x04))
47*4882a593Smuzhiyun #define SHA_REG_DIN(dd, x)		((dd)->pdata->din_ofs + ((x) * 0x04))
48*4882a593Smuzhiyun #define SHA_REG_DIGCNT(dd)		((dd)->pdata->digcnt_ofs)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define SHA_REG_ODIGEST(dd, x)		((dd)->pdata->odigest_ofs + (x * 0x04))
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define SHA_REG_CTRL			0x18
53*4882a593Smuzhiyun #define SHA_REG_CTRL_LENGTH		(0xFFFFFFFF << 5)
54*4882a593Smuzhiyun #define SHA_REG_CTRL_CLOSE_HASH		(1 << 4)
55*4882a593Smuzhiyun #define SHA_REG_CTRL_ALGO_CONST		(1 << 3)
56*4882a593Smuzhiyun #define SHA_REG_CTRL_ALGO		(1 << 2)
57*4882a593Smuzhiyun #define SHA_REG_CTRL_INPUT_READY	(1 << 1)
58*4882a593Smuzhiyun #define SHA_REG_CTRL_OUTPUT_READY	(1 << 0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define SHA_REG_REV(dd)			((dd)->pdata->rev_ofs)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define SHA_REG_MASK(dd)		((dd)->pdata->mask_ofs)
63*4882a593Smuzhiyun #define SHA_REG_MASK_DMA_EN		(1 << 3)
64*4882a593Smuzhiyun #define SHA_REG_MASK_IT_EN		(1 << 2)
65*4882a593Smuzhiyun #define SHA_REG_MASK_SOFTRESET		(1 << 1)
66*4882a593Smuzhiyun #define SHA_REG_AUTOIDLE		(1 << 0)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define SHA_REG_SYSSTATUS(dd)		((dd)->pdata->sysstatus_ofs)
69*4882a593Smuzhiyun #define SHA_REG_SYSSTATUS_RESETDONE	(1 << 0)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define SHA_REG_MODE(dd)		((dd)->pdata->mode_ofs)
72*4882a593Smuzhiyun #define SHA_REG_MODE_HMAC_OUTER_HASH	(1 << 7)
73*4882a593Smuzhiyun #define SHA_REG_MODE_HMAC_KEY_PROC	(1 << 5)
74*4882a593Smuzhiyun #define SHA_REG_MODE_CLOSE_HASH		(1 << 4)
75*4882a593Smuzhiyun #define SHA_REG_MODE_ALGO_CONSTANT	(1 << 3)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define SHA_REG_MODE_ALGO_MASK		(7 << 0)
78*4882a593Smuzhiyun #define SHA_REG_MODE_ALGO_MD5_128	(0 << 1)
79*4882a593Smuzhiyun #define SHA_REG_MODE_ALGO_SHA1_160	(1 << 1)
80*4882a593Smuzhiyun #define SHA_REG_MODE_ALGO_SHA2_224	(2 << 1)
81*4882a593Smuzhiyun #define SHA_REG_MODE_ALGO_SHA2_256	(3 << 1)
82*4882a593Smuzhiyun #define SHA_REG_MODE_ALGO_SHA2_384	(1 << 0)
83*4882a593Smuzhiyun #define SHA_REG_MODE_ALGO_SHA2_512	(3 << 0)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define SHA_REG_LENGTH(dd)		((dd)->pdata->length_ofs)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define SHA_REG_IRQSTATUS		0x118
88*4882a593Smuzhiyun #define SHA_REG_IRQSTATUS_CTX_RDY	(1 << 3)
89*4882a593Smuzhiyun #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
90*4882a593Smuzhiyun #define SHA_REG_IRQSTATUS_INPUT_RDY	(1 << 1)
91*4882a593Smuzhiyun #define SHA_REG_IRQSTATUS_OUTPUT_RDY	(1 << 0)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define SHA_REG_IRQENA			0x11C
94*4882a593Smuzhiyun #define SHA_REG_IRQENA_CTX_RDY		(1 << 3)
95*4882a593Smuzhiyun #define SHA_REG_IRQENA_PARTHASH_RDY	(1 << 2)
96*4882a593Smuzhiyun #define SHA_REG_IRQENA_INPUT_RDY	(1 << 1)
97*4882a593Smuzhiyun #define SHA_REG_IRQENA_OUTPUT_RDY	(1 << 0)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define DEFAULT_TIMEOUT_INTERVAL	HZ
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define DEFAULT_AUTOSUSPEND_DELAY	1000
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* mostly device flags */
104*4882a593Smuzhiyun #define FLAGS_FINAL		1
105*4882a593Smuzhiyun #define FLAGS_DMA_ACTIVE	2
106*4882a593Smuzhiyun #define FLAGS_OUTPUT_READY	3
107*4882a593Smuzhiyun #define FLAGS_INIT		4
108*4882a593Smuzhiyun #define FLAGS_CPU		5
109*4882a593Smuzhiyun #define FLAGS_DMA_READY		6
110*4882a593Smuzhiyun #define FLAGS_AUTO_XOR		7
111*4882a593Smuzhiyun #define FLAGS_BE32_SHA1		8
112*4882a593Smuzhiyun #define FLAGS_SGS_COPIED	9
113*4882a593Smuzhiyun #define FLAGS_SGS_ALLOCED	10
114*4882a593Smuzhiyun #define FLAGS_HUGE		11
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* context flags */
117*4882a593Smuzhiyun #define FLAGS_FINUP		16
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define FLAGS_MODE_SHIFT	18
120*4882a593Smuzhiyun #define FLAGS_MODE_MASK		(SHA_REG_MODE_ALGO_MASK	<< FLAGS_MODE_SHIFT)
121*4882a593Smuzhiyun #define FLAGS_MODE_MD5		(SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
122*4882a593Smuzhiyun #define FLAGS_MODE_SHA1		(SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
123*4882a593Smuzhiyun #define FLAGS_MODE_SHA224	(SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
124*4882a593Smuzhiyun #define FLAGS_MODE_SHA256	(SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
125*4882a593Smuzhiyun #define FLAGS_MODE_SHA384	(SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
126*4882a593Smuzhiyun #define FLAGS_MODE_SHA512	(SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define FLAGS_HMAC		21
129*4882a593Smuzhiyun #define FLAGS_ERROR		22
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define OP_UPDATE		1
132*4882a593Smuzhiyun #define OP_FINAL		2
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define OMAP_ALIGN_MASK		(sizeof(u32)-1)
135*4882a593Smuzhiyun #define OMAP_ALIGNED		__attribute__((aligned(sizeof(u32))))
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define BUFLEN			SHA512_BLOCK_SIZE
138*4882a593Smuzhiyun #define OMAP_SHA_DMA_THRESHOLD	256
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define OMAP_SHA_MAX_DMA_LEN	(1024 * 2048)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun struct omap_sham_dev;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun struct omap_sham_reqctx {
145*4882a593Smuzhiyun 	struct omap_sham_dev	*dd;
146*4882a593Smuzhiyun 	unsigned long		flags;
147*4882a593Smuzhiyun 	u8			op;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	u8			digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
150*4882a593Smuzhiyun 	size_t			digcnt;
151*4882a593Smuzhiyun 	size_t			bufcnt;
152*4882a593Smuzhiyun 	size_t			buflen;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* walk state */
155*4882a593Smuzhiyun 	struct scatterlist	*sg;
156*4882a593Smuzhiyun 	struct scatterlist	sgl[2];
157*4882a593Smuzhiyun 	int			offset;	/* offset in current sg */
158*4882a593Smuzhiyun 	int			sg_len;
159*4882a593Smuzhiyun 	unsigned int		total;	/* total request */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	u8			buffer[] OMAP_ALIGNED;
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun struct omap_sham_hmac_ctx {
165*4882a593Smuzhiyun 	struct crypto_shash	*shash;
166*4882a593Smuzhiyun 	u8			ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
167*4882a593Smuzhiyun 	u8			opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun struct omap_sham_ctx {
171*4882a593Smuzhiyun 	struct crypto_engine_ctx	enginectx;
172*4882a593Smuzhiyun 	unsigned long		flags;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* fallback stuff */
175*4882a593Smuzhiyun 	struct crypto_shash	*fallback;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	struct omap_sham_hmac_ctx base[];
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define OMAP_SHAM_QUEUE_LENGTH	10
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun struct omap_sham_algs_info {
183*4882a593Smuzhiyun 	struct ahash_alg	*algs_list;
184*4882a593Smuzhiyun 	unsigned int		size;
185*4882a593Smuzhiyun 	unsigned int		registered;
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun struct omap_sham_pdata {
189*4882a593Smuzhiyun 	struct omap_sham_algs_info	*algs_info;
190*4882a593Smuzhiyun 	unsigned int	algs_info_size;
191*4882a593Smuzhiyun 	unsigned long	flags;
192*4882a593Smuzhiyun 	int		digest_size;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	void		(*copy_hash)(struct ahash_request *req, int out);
195*4882a593Smuzhiyun 	void		(*write_ctrl)(struct omap_sham_dev *dd, size_t length,
196*4882a593Smuzhiyun 				      int final, int dma);
197*4882a593Smuzhiyun 	void		(*trigger)(struct omap_sham_dev *dd, size_t length);
198*4882a593Smuzhiyun 	int		(*poll_irq)(struct omap_sham_dev *dd);
199*4882a593Smuzhiyun 	irqreturn_t	(*intr_hdlr)(int irq, void *dev_id);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	u32		odigest_ofs;
202*4882a593Smuzhiyun 	u32		idigest_ofs;
203*4882a593Smuzhiyun 	u32		din_ofs;
204*4882a593Smuzhiyun 	u32		digcnt_ofs;
205*4882a593Smuzhiyun 	u32		rev_ofs;
206*4882a593Smuzhiyun 	u32		mask_ofs;
207*4882a593Smuzhiyun 	u32		sysstatus_ofs;
208*4882a593Smuzhiyun 	u32		mode_ofs;
209*4882a593Smuzhiyun 	u32		length_ofs;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	u32		major_mask;
212*4882a593Smuzhiyun 	u32		major_shift;
213*4882a593Smuzhiyun 	u32		minor_mask;
214*4882a593Smuzhiyun 	u32		minor_shift;
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun struct omap_sham_dev {
218*4882a593Smuzhiyun 	struct list_head	list;
219*4882a593Smuzhiyun 	unsigned long		phys_base;
220*4882a593Smuzhiyun 	struct device		*dev;
221*4882a593Smuzhiyun 	void __iomem		*io_base;
222*4882a593Smuzhiyun 	int			irq;
223*4882a593Smuzhiyun 	int			err;
224*4882a593Smuzhiyun 	struct dma_chan		*dma_lch;
225*4882a593Smuzhiyun 	struct tasklet_struct	done_task;
226*4882a593Smuzhiyun 	u8			polling_mode;
227*4882a593Smuzhiyun 	u8			xmit_buf[BUFLEN] OMAP_ALIGNED;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	unsigned long		flags;
230*4882a593Smuzhiyun 	int			fallback_sz;
231*4882a593Smuzhiyun 	struct crypto_queue	queue;
232*4882a593Smuzhiyun 	struct ahash_request	*req;
233*4882a593Smuzhiyun 	struct crypto_engine	*engine;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	const struct omap_sham_pdata	*pdata;
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun struct omap_sham_drv {
239*4882a593Smuzhiyun 	struct list_head	dev_list;
240*4882a593Smuzhiyun 	spinlock_t		lock;
241*4882a593Smuzhiyun 	unsigned long		flags;
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static struct omap_sham_drv sham = {
245*4882a593Smuzhiyun 	.dev_list = LIST_HEAD_INIT(sham.dev_list),
246*4882a593Smuzhiyun 	.lock = __SPIN_LOCK_UNLOCKED(sham.lock),
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static int omap_sham_enqueue(struct ahash_request *req, unsigned int op);
250*4882a593Smuzhiyun static void omap_sham_finish_req(struct ahash_request *req, int err);
251*4882a593Smuzhiyun 
omap_sham_read(struct omap_sham_dev * dd,u32 offset)252*4882a593Smuzhiyun static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	return __raw_readl(dd->io_base + offset);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
omap_sham_write(struct omap_sham_dev * dd,u32 offset,u32 value)257*4882a593Smuzhiyun static inline void omap_sham_write(struct omap_sham_dev *dd,
258*4882a593Smuzhiyun 					u32 offset, u32 value)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	__raw_writel(value, dd->io_base + offset);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
omap_sham_write_mask(struct omap_sham_dev * dd,u32 address,u32 value,u32 mask)263*4882a593Smuzhiyun static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
264*4882a593Smuzhiyun 					u32 value, u32 mask)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	u32 val;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	val = omap_sham_read(dd, address);
269*4882a593Smuzhiyun 	val &= ~mask;
270*4882a593Smuzhiyun 	val |= value;
271*4882a593Smuzhiyun 	omap_sham_write(dd, address, val);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
omap_sham_wait(struct omap_sham_dev * dd,u32 offset,u32 bit)274*4882a593Smuzhiyun static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	while (!(omap_sham_read(dd, offset) & bit)) {
279*4882a593Smuzhiyun 		if (time_is_before_jiffies(timeout))
280*4882a593Smuzhiyun 			return -ETIMEDOUT;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
omap_sham_copy_hash_omap2(struct ahash_request * req,int out)286*4882a593Smuzhiyun static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
289*4882a593Smuzhiyun 	struct omap_sham_dev *dd = ctx->dd;
290*4882a593Smuzhiyun 	u32 *hash = (u32 *)ctx->digest;
291*4882a593Smuzhiyun 	int i;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
294*4882a593Smuzhiyun 		if (out)
295*4882a593Smuzhiyun 			hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
296*4882a593Smuzhiyun 		else
297*4882a593Smuzhiyun 			omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
omap_sham_copy_hash_omap4(struct ahash_request * req,int out)301*4882a593Smuzhiyun static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
304*4882a593Smuzhiyun 	struct omap_sham_dev *dd = ctx->dd;
305*4882a593Smuzhiyun 	int i;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (ctx->flags & BIT(FLAGS_HMAC)) {
308*4882a593Smuzhiyun 		struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
309*4882a593Smuzhiyun 		struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
310*4882a593Smuzhiyun 		struct omap_sham_hmac_ctx *bctx = tctx->base;
311*4882a593Smuzhiyun 		u32 *opad = (u32 *)bctx->opad;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
314*4882a593Smuzhiyun 			if (out)
315*4882a593Smuzhiyun 				opad[i] = omap_sham_read(dd,
316*4882a593Smuzhiyun 						SHA_REG_ODIGEST(dd, i));
317*4882a593Smuzhiyun 			else
318*4882a593Smuzhiyun 				omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
319*4882a593Smuzhiyun 						opad[i]);
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	omap_sham_copy_hash_omap2(req, out);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
omap_sham_copy_ready_hash(struct ahash_request * req)326*4882a593Smuzhiyun static void omap_sham_copy_ready_hash(struct ahash_request *req)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
329*4882a593Smuzhiyun 	u32 *in = (u32 *)ctx->digest;
330*4882a593Smuzhiyun 	u32 *hash = (u32 *)req->result;
331*4882a593Smuzhiyun 	int i, d, big_endian = 0;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (!hash)
334*4882a593Smuzhiyun 		return;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	switch (ctx->flags & FLAGS_MODE_MASK) {
337*4882a593Smuzhiyun 	case FLAGS_MODE_MD5:
338*4882a593Smuzhiyun 		d = MD5_DIGEST_SIZE / sizeof(u32);
339*4882a593Smuzhiyun 		break;
340*4882a593Smuzhiyun 	case FLAGS_MODE_SHA1:
341*4882a593Smuzhiyun 		/* OMAP2 SHA1 is big endian */
342*4882a593Smuzhiyun 		if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
343*4882a593Smuzhiyun 			big_endian = 1;
344*4882a593Smuzhiyun 		d = SHA1_DIGEST_SIZE / sizeof(u32);
345*4882a593Smuzhiyun 		break;
346*4882a593Smuzhiyun 	case FLAGS_MODE_SHA224:
347*4882a593Smuzhiyun 		d = SHA224_DIGEST_SIZE / sizeof(u32);
348*4882a593Smuzhiyun 		break;
349*4882a593Smuzhiyun 	case FLAGS_MODE_SHA256:
350*4882a593Smuzhiyun 		d = SHA256_DIGEST_SIZE / sizeof(u32);
351*4882a593Smuzhiyun 		break;
352*4882a593Smuzhiyun 	case FLAGS_MODE_SHA384:
353*4882a593Smuzhiyun 		d = SHA384_DIGEST_SIZE / sizeof(u32);
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 	case FLAGS_MODE_SHA512:
356*4882a593Smuzhiyun 		d = SHA512_DIGEST_SIZE / sizeof(u32);
357*4882a593Smuzhiyun 		break;
358*4882a593Smuzhiyun 	default:
359*4882a593Smuzhiyun 		d = 0;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	if (big_endian)
363*4882a593Smuzhiyun 		for (i = 0; i < d; i++)
364*4882a593Smuzhiyun 			hash[i] = be32_to_cpup((__be32 *)in + i);
365*4882a593Smuzhiyun 	else
366*4882a593Smuzhiyun 		for (i = 0; i < d; i++)
367*4882a593Smuzhiyun 			hash[i] = le32_to_cpup((__le32 *)in + i);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
omap_sham_hw_init(struct omap_sham_dev * dd)370*4882a593Smuzhiyun static int omap_sham_hw_init(struct omap_sham_dev *dd)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	int err;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	err = pm_runtime_resume_and_get(dd->dev);
375*4882a593Smuzhiyun 	if (err < 0) {
376*4882a593Smuzhiyun 		dev_err(dd->dev, "failed to get sync: %d\n", err);
377*4882a593Smuzhiyun 		return err;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	if (!test_bit(FLAGS_INIT, &dd->flags)) {
381*4882a593Smuzhiyun 		set_bit(FLAGS_INIT, &dd->flags);
382*4882a593Smuzhiyun 		dd->err = 0;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
omap_sham_write_ctrl_omap2(struct omap_sham_dev * dd,size_t length,int final,int dma)388*4882a593Smuzhiyun static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
389*4882a593Smuzhiyun 				 int final, int dma)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
392*4882a593Smuzhiyun 	u32 val = length << 5, mask;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (likely(ctx->digcnt))
395*4882a593Smuzhiyun 		omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	omap_sham_write_mask(dd, SHA_REG_MASK(dd),
398*4882a593Smuzhiyun 		SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
399*4882a593Smuzhiyun 		SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
400*4882a593Smuzhiyun 	/*
401*4882a593Smuzhiyun 	 * Setting ALGO_CONST only for the first iteration
402*4882a593Smuzhiyun 	 * and CLOSE_HASH only for the last one.
403*4882a593Smuzhiyun 	 */
404*4882a593Smuzhiyun 	if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
405*4882a593Smuzhiyun 		val |= SHA_REG_CTRL_ALGO;
406*4882a593Smuzhiyun 	if (!ctx->digcnt)
407*4882a593Smuzhiyun 		val |= SHA_REG_CTRL_ALGO_CONST;
408*4882a593Smuzhiyun 	if (final)
409*4882a593Smuzhiyun 		val |= SHA_REG_CTRL_CLOSE_HASH;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
412*4882a593Smuzhiyun 			SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
omap_sham_trigger_omap2(struct omap_sham_dev * dd,size_t length)417*4882a593Smuzhiyun static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
omap_sham_poll_irq_omap2(struct omap_sham_dev * dd)421*4882a593Smuzhiyun static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
get_block_size(struct omap_sham_reqctx * ctx)426*4882a593Smuzhiyun static int get_block_size(struct omap_sham_reqctx *ctx)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	int d;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	switch (ctx->flags & FLAGS_MODE_MASK) {
431*4882a593Smuzhiyun 	case FLAGS_MODE_MD5:
432*4882a593Smuzhiyun 	case FLAGS_MODE_SHA1:
433*4882a593Smuzhiyun 		d = SHA1_BLOCK_SIZE;
434*4882a593Smuzhiyun 		break;
435*4882a593Smuzhiyun 	case FLAGS_MODE_SHA224:
436*4882a593Smuzhiyun 	case FLAGS_MODE_SHA256:
437*4882a593Smuzhiyun 		d = SHA256_BLOCK_SIZE;
438*4882a593Smuzhiyun 		break;
439*4882a593Smuzhiyun 	case FLAGS_MODE_SHA384:
440*4882a593Smuzhiyun 	case FLAGS_MODE_SHA512:
441*4882a593Smuzhiyun 		d = SHA512_BLOCK_SIZE;
442*4882a593Smuzhiyun 		break;
443*4882a593Smuzhiyun 	default:
444*4882a593Smuzhiyun 		d = 0;
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return d;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
omap_sham_write_n(struct omap_sham_dev * dd,u32 offset,u32 * value,int count)450*4882a593Smuzhiyun static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
451*4882a593Smuzhiyun 				    u32 *value, int count)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	for (; count--; value++, offset += 4)
454*4882a593Smuzhiyun 		omap_sham_write(dd, offset, *value);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
omap_sham_write_ctrl_omap4(struct omap_sham_dev * dd,size_t length,int final,int dma)457*4882a593Smuzhiyun static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
458*4882a593Smuzhiyun 				 int final, int dma)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
461*4882a593Smuzhiyun 	u32 val, mask;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (likely(ctx->digcnt))
464*4882a593Smuzhiyun 		omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/*
467*4882a593Smuzhiyun 	 * Setting ALGO_CONST only for the first iteration and
468*4882a593Smuzhiyun 	 * CLOSE_HASH only for the last one. Note that flags mode bits
469*4882a593Smuzhiyun 	 * correspond to algorithm encoding in mode register.
470*4882a593Smuzhiyun 	 */
471*4882a593Smuzhiyun 	val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
472*4882a593Smuzhiyun 	if (!ctx->digcnt) {
473*4882a593Smuzhiyun 		struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
474*4882a593Smuzhiyun 		struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
475*4882a593Smuzhiyun 		struct omap_sham_hmac_ctx *bctx = tctx->base;
476*4882a593Smuzhiyun 		int bs, nr_dr;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 		val |= SHA_REG_MODE_ALGO_CONSTANT;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 		if (ctx->flags & BIT(FLAGS_HMAC)) {
481*4882a593Smuzhiyun 			bs = get_block_size(ctx);
482*4882a593Smuzhiyun 			nr_dr = bs / (2 * sizeof(u32));
483*4882a593Smuzhiyun 			val |= SHA_REG_MODE_HMAC_KEY_PROC;
484*4882a593Smuzhiyun 			omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
485*4882a593Smuzhiyun 					  (u32 *)bctx->ipad, nr_dr);
486*4882a593Smuzhiyun 			omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
487*4882a593Smuzhiyun 					  (u32 *)bctx->ipad + nr_dr, nr_dr);
488*4882a593Smuzhiyun 			ctx->digcnt += bs;
489*4882a593Smuzhiyun 		}
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (final) {
493*4882a593Smuzhiyun 		val |= SHA_REG_MODE_CLOSE_HASH;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 		if (ctx->flags & BIT(FLAGS_HMAC))
496*4882a593Smuzhiyun 			val |= SHA_REG_MODE_HMAC_OUTER_HASH;
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
500*4882a593Smuzhiyun 	       SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
501*4882a593Smuzhiyun 	       SHA_REG_MODE_HMAC_KEY_PROC;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
504*4882a593Smuzhiyun 	omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
505*4882a593Smuzhiyun 	omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
506*4882a593Smuzhiyun 	omap_sham_write_mask(dd, SHA_REG_MASK(dd),
507*4882a593Smuzhiyun 			     SHA_REG_MASK_IT_EN |
508*4882a593Smuzhiyun 				     (dma ? SHA_REG_MASK_DMA_EN : 0),
509*4882a593Smuzhiyun 			     SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
omap_sham_trigger_omap4(struct omap_sham_dev * dd,size_t length)512*4882a593Smuzhiyun static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
omap_sham_poll_irq_omap4(struct omap_sham_dev * dd)517*4882a593Smuzhiyun static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
520*4882a593Smuzhiyun 			      SHA_REG_IRQSTATUS_INPUT_RDY);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
omap_sham_xmit_cpu(struct omap_sham_dev * dd,size_t length,int final)523*4882a593Smuzhiyun static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, size_t length,
524*4882a593Smuzhiyun 			      int final)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
527*4882a593Smuzhiyun 	int count, len32, bs32, offset = 0;
528*4882a593Smuzhiyun 	const u32 *buffer;
529*4882a593Smuzhiyun 	int mlen;
530*4882a593Smuzhiyun 	struct sg_mapping_iter mi;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	dev_dbg(dd->dev, "xmit_cpu: digcnt: %zd, length: %zd, final: %d\n",
533*4882a593Smuzhiyun 						ctx->digcnt, length, final);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	dd->pdata->write_ctrl(dd, length, final, 0);
536*4882a593Smuzhiyun 	dd->pdata->trigger(dd, length);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* should be non-zero before next lines to disable clocks later */
539*4882a593Smuzhiyun 	ctx->digcnt += length;
540*4882a593Smuzhiyun 	ctx->total -= length;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (final)
543*4882a593Smuzhiyun 		set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	set_bit(FLAGS_CPU, &dd->flags);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	len32 = DIV_ROUND_UP(length, sizeof(u32));
548*4882a593Smuzhiyun 	bs32 = get_block_size(ctx) / sizeof(u32);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	sg_miter_start(&mi, ctx->sg, ctx->sg_len,
551*4882a593Smuzhiyun 		       SG_MITER_FROM_SG | SG_MITER_ATOMIC);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	mlen = 0;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	while (len32) {
556*4882a593Smuzhiyun 		if (dd->pdata->poll_irq(dd))
557*4882a593Smuzhiyun 			return -ETIMEDOUT;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 		for (count = 0; count < min(len32, bs32); count++, offset++) {
560*4882a593Smuzhiyun 			if (!mlen) {
561*4882a593Smuzhiyun 				sg_miter_next(&mi);
562*4882a593Smuzhiyun 				mlen = mi.length;
563*4882a593Smuzhiyun 				if (!mlen) {
564*4882a593Smuzhiyun 					pr_err("sg miter failure.\n");
565*4882a593Smuzhiyun 					return -EINVAL;
566*4882a593Smuzhiyun 				}
567*4882a593Smuzhiyun 				offset = 0;
568*4882a593Smuzhiyun 				buffer = mi.addr;
569*4882a593Smuzhiyun 			}
570*4882a593Smuzhiyun 			omap_sham_write(dd, SHA_REG_DIN(dd, count),
571*4882a593Smuzhiyun 					buffer[offset]);
572*4882a593Smuzhiyun 			mlen -= 4;
573*4882a593Smuzhiyun 		}
574*4882a593Smuzhiyun 		len32 -= min(len32, bs32);
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	sg_miter_stop(&mi);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	return -EINPROGRESS;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
omap_sham_dma_callback(void * param)582*4882a593Smuzhiyun static void omap_sham_dma_callback(void *param)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct omap_sham_dev *dd = param;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	set_bit(FLAGS_DMA_READY, &dd->flags);
587*4882a593Smuzhiyun 	tasklet_schedule(&dd->done_task);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
omap_sham_xmit_dma(struct omap_sham_dev * dd,size_t length,int final)590*4882a593Smuzhiyun static int omap_sham_xmit_dma(struct omap_sham_dev *dd, size_t length,
591*4882a593Smuzhiyun 			      int final)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
594*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *tx;
595*4882a593Smuzhiyun 	struct dma_slave_config cfg;
596*4882a593Smuzhiyun 	int ret;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	dev_dbg(dd->dev, "xmit_dma: digcnt: %zd, length: %zd, final: %d\n",
599*4882a593Smuzhiyun 						ctx->digcnt, length, final);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	if (!dma_map_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE)) {
602*4882a593Smuzhiyun 		dev_err(dd->dev, "dma_map_sg error\n");
603*4882a593Smuzhiyun 		return -EINVAL;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	memset(&cfg, 0, sizeof(cfg));
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
609*4882a593Smuzhiyun 	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
610*4882a593Smuzhiyun 	cfg.dst_maxburst = get_block_size(ctx) / DMA_SLAVE_BUSWIDTH_4_BYTES;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	ret = dmaengine_slave_config(dd->dma_lch, &cfg);
613*4882a593Smuzhiyun 	if (ret) {
614*4882a593Smuzhiyun 		pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
615*4882a593Smuzhiyun 		return ret;
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	tx = dmaengine_prep_slave_sg(dd->dma_lch, ctx->sg, ctx->sg_len,
619*4882a593Smuzhiyun 				     DMA_MEM_TO_DEV,
620*4882a593Smuzhiyun 				     DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	if (!tx) {
623*4882a593Smuzhiyun 		dev_err(dd->dev, "prep_slave_sg failed\n");
624*4882a593Smuzhiyun 		return -EINVAL;
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	tx->callback = omap_sham_dma_callback;
628*4882a593Smuzhiyun 	tx->callback_param = dd;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	dd->pdata->write_ctrl(dd, length, final, 1);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	ctx->digcnt += length;
633*4882a593Smuzhiyun 	ctx->total -= length;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (final)
636*4882a593Smuzhiyun 		set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	dmaengine_submit(tx);
641*4882a593Smuzhiyun 	dma_async_issue_pending(dd->dma_lch);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	dd->pdata->trigger(dd, length);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	return -EINPROGRESS;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
omap_sham_copy_sg_lists(struct omap_sham_reqctx * ctx,struct scatterlist * sg,int bs,int new_len)648*4882a593Smuzhiyun static int omap_sham_copy_sg_lists(struct omap_sham_reqctx *ctx,
649*4882a593Smuzhiyun 				   struct scatterlist *sg, int bs, int new_len)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	int n = sg_nents(sg);
652*4882a593Smuzhiyun 	struct scatterlist *tmp;
653*4882a593Smuzhiyun 	int offset = ctx->offset;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	ctx->total = new_len;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (ctx->bufcnt)
658*4882a593Smuzhiyun 		n++;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	ctx->sg = kmalloc_array(n, sizeof(*sg), GFP_KERNEL);
661*4882a593Smuzhiyun 	if (!ctx->sg)
662*4882a593Smuzhiyun 		return -ENOMEM;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	sg_init_table(ctx->sg, n);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	tmp = ctx->sg;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	ctx->sg_len = 0;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	if (ctx->bufcnt) {
671*4882a593Smuzhiyun 		sg_set_buf(tmp, ctx->dd->xmit_buf, ctx->bufcnt);
672*4882a593Smuzhiyun 		tmp = sg_next(tmp);
673*4882a593Smuzhiyun 		ctx->sg_len++;
674*4882a593Smuzhiyun 		new_len -= ctx->bufcnt;
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	while (sg && new_len) {
678*4882a593Smuzhiyun 		int len = sg->length - offset;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 		if (len <= 0) {
681*4882a593Smuzhiyun 			offset -= sg->length;
682*4882a593Smuzhiyun 			sg = sg_next(sg);
683*4882a593Smuzhiyun 			continue;
684*4882a593Smuzhiyun 		}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		if (new_len < len)
687*4882a593Smuzhiyun 			len = new_len;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 		if (len > 0) {
690*4882a593Smuzhiyun 			new_len -= len;
691*4882a593Smuzhiyun 			sg_set_page(tmp, sg_page(sg), len, sg->offset + offset);
692*4882a593Smuzhiyun 			offset = 0;
693*4882a593Smuzhiyun 			ctx->offset = 0;
694*4882a593Smuzhiyun 			ctx->sg_len++;
695*4882a593Smuzhiyun 			if (new_len <= 0)
696*4882a593Smuzhiyun 				break;
697*4882a593Smuzhiyun 			tmp = sg_next(tmp);
698*4882a593Smuzhiyun 		}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		sg = sg_next(sg);
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	if (tmp)
704*4882a593Smuzhiyun 		sg_mark_end(tmp);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	set_bit(FLAGS_SGS_ALLOCED, &ctx->dd->flags);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	ctx->offset += new_len - ctx->bufcnt;
709*4882a593Smuzhiyun 	ctx->bufcnt = 0;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	return 0;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
omap_sham_copy_sgs(struct omap_sham_reqctx * ctx,struct scatterlist * sg,int bs,unsigned int new_len)714*4882a593Smuzhiyun static int omap_sham_copy_sgs(struct omap_sham_reqctx *ctx,
715*4882a593Smuzhiyun 			      struct scatterlist *sg, int bs,
716*4882a593Smuzhiyun 			      unsigned int new_len)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	int pages;
719*4882a593Smuzhiyun 	void *buf;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	pages = get_order(new_len);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	buf = (void *)__get_free_pages(GFP_ATOMIC, pages);
724*4882a593Smuzhiyun 	if (!buf) {
725*4882a593Smuzhiyun 		pr_err("Couldn't allocate pages for unaligned cases.\n");
726*4882a593Smuzhiyun 		return -ENOMEM;
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (ctx->bufcnt)
730*4882a593Smuzhiyun 		memcpy(buf, ctx->dd->xmit_buf, ctx->bufcnt);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	scatterwalk_map_and_copy(buf + ctx->bufcnt, sg, ctx->offset,
733*4882a593Smuzhiyun 				 min(new_len, ctx->total) - ctx->bufcnt, 0);
734*4882a593Smuzhiyun 	sg_init_table(ctx->sgl, 1);
735*4882a593Smuzhiyun 	sg_set_buf(ctx->sgl, buf, new_len);
736*4882a593Smuzhiyun 	ctx->sg = ctx->sgl;
737*4882a593Smuzhiyun 	set_bit(FLAGS_SGS_COPIED, &ctx->dd->flags);
738*4882a593Smuzhiyun 	ctx->sg_len = 1;
739*4882a593Smuzhiyun 	ctx->offset += new_len - ctx->bufcnt;
740*4882a593Smuzhiyun 	ctx->bufcnt = 0;
741*4882a593Smuzhiyun 	ctx->total = new_len;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
omap_sham_align_sgs(struct scatterlist * sg,int nbytes,int bs,bool final,struct omap_sham_reqctx * rctx)746*4882a593Smuzhiyun static int omap_sham_align_sgs(struct scatterlist *sg,
747*4882a593Smuzhiyun 			       int nbytes, int bs, bool final,
748*4882a593Smuzhiyun 			       struct omap_sham_reqctx *rctx)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	int n = 0;
751*4882a593Smuzhiyun 	bool aligned = true;
752*4882a593Smuzhiyun 	bool list_ok = true;
753*4882a593Smuzhiyun 	struct scatterlist *sg_tmp = sg;
754*4882a593Smuzhiyun 	int new_len;
755*4882a593Smuzhiyun 	int offset = rctx->offset;
756*4882a593Smuzhiyun 	int bufcnt = rctx->bufcnt;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	if (!sg || !sg->length || !nbytes) {
759*4882a593Smuzhiyun 		if (bufcnt) {
760*4882a593Smuzhiyun 			bufcnt = DIV_ROUND_UP(bufcnt, bs) * bs;
761*4882a593Smuzhiyun 			sg_init_table(rctx->sgl, 1);
762*4882a593Smuzhiyun 			sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, bufcnt);
763*4882a593Smuzhiyun 			rctx->sg = rctx->sgl;
764*4882a593Smuzhiyun 			rctx->sg_len = 1;
765*4882a593Smuzhiyun 		}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 		return 0;
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	new_len = nbytes;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	if (offset)
773*4882a593Smuzhiyun 		list_ok = false;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	if (final)
776*4882a593Smuzhiyun 		new_len = DIV_ROUND_UP(new_len, bs) * bs;
777*4882a593Smuzhiyun 	else
778*4882a593Smuzhiyun 		new_len = (new_len - 1) / bs * bs;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	if (!new_len)
781*4882a593Smuzhiyun 		return 0;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	if (nbytes != new_len)
784*4882a593Smuzhiyun 		list_ok = false;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	while (nbytes > 0 && sg_tmp) {
787*4882a593Smuzhiyun 		n++;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 		if (bufcnt) {
790*4882a593Smuzhiyun 			if (!IS_ALIGNED(bufcnt, bs)) {
791*4882a593Smuzhiyun 				aligned = false;
792*4882a593Smuzhiyun 				break;
793*4882a593Smuzhiyun 			}
794*4882a593Smuzhiyun 			nbytes -= bufcnt;
795*4882a593Smuzhiyun 			bufcnt = 0;
796*4882a593Smuzhiyun 			if (!nbytes)
797*4882a593Smuzhiyun 				list_ok = false;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 			continue;
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun #ifdef CONFIG_ZONE_DMA
803*4882a593Smuzhiyun 		if (page_zonenum(sg_page(sg_tmp)) != ZONE_DMA) {
804*4882a593Smuzhiyun 			aligned = false;
805*4882a593Smuzhiyun 			break;
806*4882a593Smuzhiyun 		}
807*4882a593Smuzhiyun #endif
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 		if (offset < sg_tmp->length) {
810*4882a593Smuzhiyun 			if (!IS_ALIGNED(offset + sg_tmp->offset, 4)) {
811*4882a593Smuzhiyun 				aligned = false;
812*4882a593Smuzhiyun 				break;
813*4882a593Smuzhiyun 			}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 			if (!IS_ALIGNED(sg_tmp->length - offset, bs)) {
816*4882a593Smuzhiyun 				aligned = false;
817*4882a593Smuzhiyun 				break;
818*4882a593Smuzhiyun 			}
819*4882a593Smuzhiyun 		}
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 		if (offset) {
822*4882a593Smuzhiyun 			offset -= sg_tmp->length;
823*4882a593Smuzhiyun 			if (offset < 0) {
824*4882a593Smuzhiyun 				nbytes += offset;
825*4882a593Smuzhiyun 				offset = 0;
826*4882a593Smuzhiyun 			}
827*4882a593Smuzhiyun 		} else {
828*4882a593Smuzhiyun 			nbytes -= sg_tmp->length;
829*4882a593Smuzhiyun 		}
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 		sg_tmp = sg_next(sg_tmp);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 		if (nbytes < 0) {
834*4882a593Smuzhiyun 			list_ok = false;
835*4882a593Smuzhiyun 			break;
836*4882a593Smuzhiyun 		}
837*4882a593Smuzhiyun 	}
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	if (new_len > OMAP_SHA_MAX_DMA_LEN) {
840*4882a593Smuzhiyun 		new_len = OMAP_SHA_MAX_DMA_LEN;
841*4882a593Smuzhiyun 		aligned = false;
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (!aligned)
845*4882a593Smuzhiyun 		return omap_sham_copy_sgs(rctx, sg, bs, new_len);
846*4882a593Smuzhiyun 	else if (!list_ok)
847*4882a593Smuzhiyun 		return omap_sham_copy_sg_lists(rctx, sg, bs, new_len);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	rctx->total = new_len;
850*4882a593Smuzhiyun 	rctx->offset += new_len;
851*4882a593Smuzhiyun 	rctx->sg_len = n;
852*4882a593Smuzhiyun 	if (rctx->bufcnt) {
853*4882a593Smuzhiyun 		sg_init_table(rctx->sgl, 2);
854*4882a593Smuzhiyun 		sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, rctx->bufcnt);
855*4882a593Smuzhiyun 		sg_chain(rctx->sgl, 2, sg);
856*4882a593Smuzhiyun 		rctx->sg = rctx->sgl;
857*4882a593Smuzhiyun 	} else {
858*4882a593Smuzhiyun 		rctx->sg = sg;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return 0;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
omap_sham_prepare_request(struct crypto_engine * engine,void * areq)864*4882a593Smuzhiyun static int omap_sham_prepare_request(struct crypto_engine *engine, void *areq)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct ahash_request *req = container_of(areq, struct ahash_request,
867*4882a593Smuzhiyun 						 base);
868*4882a593Smuzhiyun 	struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
869*4882a593Smuzhiyun 	int bs;
870*4882a593Smuzhiyun 	int ret;
871*4882a593Smuzhiyun 	unsigned int nbytes;
872*4882a593Smuzhiyun 	bool final = rctx->flags & BIT(FLAGS_FINUP);
873*4882a593Smuzhiyun 	bool update = rctx->op == OP_UPDATE;
874*4882a593Smuzhiyun 	int hash_later;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	bs = get_block_size(rctx);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	nbytes = rctx->bufcnt;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	if (update)
881*4882a593Smuzhiyun 		nbytes += req->nbytes - rctx->offset;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	dev_dbg(rctx->dd->dev,
884*4882a593Smuzhiyun 		"%s: nbytes=%d, bs=%d, total=%d, offset=%d, bufcnt=%zd\n",
885*4882a593Smuzhiyun 		__func__, nbytes, bs, rctx->total, rctx->offset,
886*4882a593Smuzhiyun 		rctx->bufcnt);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	if (!nbytes)
889*4882a593Smuzhiyun 		return 0;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	rctx->total = nbytes;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	if (update && req->nbytes && (!IS_ALIGNED(rctx->bufcnt, bs))) {
894*4882a593Smuzhiyun 		int len = bs - rctx->bufcnt % bs;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 		if (len > req->nbytes)
897*4882a593Smuzhiyun 			len = req->nbytes;
898*4882a593Smuzhiyun 		scatterwalk_map_and_copy(rctx->buffer + rctx->bufcnt, req->src,
899*4882a593Smuzhiyun 					 0, len, 0);
900*4882a593Smuzhiyun 		rctx->bufcnt += len;
901*4882a593Smuzhiyun 		rctx->offset = len;
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (rctx->bufcnt)
905*4882a593Smuzhiyun 		memcpy(rctx->dd->xmit_buf, rctx->buffer, rctx->bufcnt);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	ret = omap_sham_align_sgs(req->src, nbytes, bs, final, rctx);
908*4882a593Smuzhiyun 	if (ret)
909*4882a593Smuzhiyun 		return ret;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	hash_later = nbytes - rctx->total;
912*4882a593Smuzhiyun 	if (hash_later < 0)
913*4882a593Smuzhiyun 		hash_later = 0;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	if (hash_later && hash_later <= rctx->buflen) {
916*4882a593Smuzhiyun 		scatterwalk_map_and_copy(rctx->buffer,
917*4882a593Smuzhiyun 					 req->src,
918*4882a593Smuzhiyun 					 req->nbytes - hash_later,
919*4882a593Smuzhiyun 					 hash_later, 0);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 		rctx->bufcnt = hash_later;
922*4882a593Smuzhiyun 	} else {
923*4882a593Smuzhiyun 		rctx->bufcnt = 0;
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	if (hash_later > rctx->buflen)
927*4882a593Smuzhiyun 		set_bit(FLAGS_HUGE, &rctx->dd->flags);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	rctx->total = min(nbytes, rctx->total);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
omap_sham_update_dma_stop(struct omap_sham_dev * dd)934*4882a593Smuzhiyun static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	dma_unmap_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	clear_bit(FLAGS_DMA_ACTIVE, &dd->flags);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	return 0;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun 
omap_sham_find_dev(struct omap_sham_reqctx * ctx)945*4882a593Smuzhiyun static struct omap_sham_dev *omap_sham_find_dev(struct omap_sham_reqctx *ctx)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun 	struct omap_sham_dev *dd;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	if (ctx->dd)
950*4882a593Smuzhiyun 		return ctx->dd;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	spin_lock_bh(&sham.lock);
953*4882a593Smuzhiyun 	dd = list_first_entry(&sham.dev_list, struct omap_sham_dev, list);
954*4882a593Smuzhiyun 	list_move_tail(&dd->list, &sham.dev_list);
955*4882a593Smuzhiyun 	ctx->dd = dd;
956*4882a593Smuzhiyun 	spin_unlock_bh(&sham.lock);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	return dd;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
omap_sham_init(struct ahash_request * req)961*4882a593Smuzhiyun static int omap_sham_init(struct ahash_request *req)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
964*4882a593Smuzhiyun 	struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
965*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
966*4882a593Smuzhiyun 	struct omap_sham_dev *dd;
967*4882a593Smuzhiyun 	int bs = 0;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	ctx->dd = NULL;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	dd = omap_sham_find_dev(ctx);
972*4882a593Smuzhiyun 	if (!dd)
973*4882a593Smuzhiyun 		return -ENODEV;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	ctx->flags = 0;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	dev_dbg(dd->dev, "init: digest size: %d\n",
978*4882a593Smuzhiyun 		crypto_ahash_digestsize(tfm));
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	switch (crypto_ahash_digestsize(tfm)) {
981*4882a593Smuzhiyun 	case MD5_DIGEST_SIZE:
982*4882a593Smuzhiyun 		ctx->flags |= FLAGS_MODE_MD5;
983*4882a593Smuzhiyun 		bs = SHA1_BLOCK_SIZE;
984*4882a593Smuzhiyun 		break;
985*4882a593Smuzhiyun 	case SHA1_DIGEST_SIZE:
986*4882a593Smuzhiyun 		ctx->flags |= FLAGS_MODE_SHA1;
987*4882a593Smuzhiyun 		bs = SHA1_BLOCK_SIZE;
988*4882a593Smuzhiyun 		break;
989*4882a593Smuzhiyun 	case SHA224_DIGEST_SIZE:
990*4882a593Smuzhiyun 		ctx->flags |= FLAGS_MODE_SHA224;
991*4882a593Smuzhiyun 		bs = SHA224_BLOCK_SIZE;
992*4882a593Smuzhiyun 		break;
993*4882a593Smuzhiyun 	case SHA256_DIGEST_SIZE:
994*4882a593Smuzhiyun 		ctx->flags |= FLAGS_MODE_SHA256;
995*4882a593Smuzhiyun 		bs = SHA256_BLOCK_SIZE;
996*4882a593Smuzhiyun 		break;
997*4882a593Smuzhiyun 	case SHA384_DIGEST_SIZE:
998*4882a593Smuzhiyun 		ctx->flags |= FLAGS_MODE_SHA384;
999*4882a593Smuzhiyun 		bs = SHA384_BLOCK_SIZE;
1000*4882a593Smuzhiyun 		break;
1001*4882a593Smuzhiyun 	case SHA512_DIGEST_SIZE:
1002*4882a593Smuzhiyun 		ctx->flags |= FLAGS_MODE_SHA512;
1003*4882a593Smuzhiyun 		bs = SHA512_BLOCK_SIZE;
1004*4882a593Smuzhiyun 		break;
1005*4882a593Smuzhiyun 	}
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	ctx->bufcnt = 0;
1008*4882a593Smuzhiyun 	ctx->digcnt = 0;
1009*4882a593Smuzhiyun 	ctx->total = 0;
1010*4882a593Smuzhiyun 	ctx->offset = 0;
1011*4882a593Smuzhiyun 	ctx->buflen = BUFLEN;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	if (tctx->flags & BIT(FLAGS_HMAC)) {
1014*4882a593Smuzhiyun 		if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
1015*4882a593Smuzhiyun 			struct omap_sham_hmac_ctx *bctx = tctx->base;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 			memcpy(ctx->buffer, bctx->ipad, bs);
1018*4882a593Smuzhiyun 			ctx->bufcnt = bs;
1019*4882a593Smuzhiyun 		}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 		ctx->flags |= BIT(FLAGS_HMAC);
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	return 0;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
omap_sham_update_req(struct omap_sham_dev * dd)1028*4882a593Smuzhiyun static int omap_sham_update_req(struct omap_sham_dev *dd)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1031*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1032*4882a593Smuzhiyun 	int err;
1033*4882a593Smuzhiyun 	bool final = (ctx->flags & BIT(FLAGS_FINUP)) &&
1034*4882a593Smuzhiyun 		!(dd->flags & BIT(FLAGS_HUGE));
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	dev_dbg(dd->dev, "update_req: total: %u, digcnt: %zd, final: %d",
1037*4882a593Smuzhiyun 		ctx->total, ctx->digcnt, final);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	if (ctx->total < get_block_size(ctx) ||
1040*4882a593Smuzhiyun 	    ctx->total < dd->fallback_sz)
1041*4882a593Smuzhiyun 		ctx->flags |= BIT(FLAGS_CPU);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	if (ctx->flags & BIT(FLAGS_CPU))
1044*4882a593Smuzhiyun 		err = omap_sham_xmit_cpu(dd, ctx->total, final);
1045*4882a593Smuzhiyun 	else
1046*4882a593Smuzhiyun 		err = omap_sham_xmit_dma(dd, ctx->total, final);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	/* wait for dma completion before can take more data */
1049*4882a593Smuzhiyun 	dev_dbg(dd->dev, "update: err: %d, digcnt: %zd\n", err, ctx->digcnt);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	return err;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
omap_sham_final_req(struct omap_sham_dev * dd)1054*4882a593Smuzhiyun static int omap_sham_final_req(struct omap_sham_dev *dd)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1057*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1058*4882a593Smuzhiyun 	int err = 0, use_dma = 1;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	if (dd->flags & BIT(FLAGS_HUGE))
1061*4882a593Smuzhiyun 		return 0;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	if ((ctx->total <= get_block_size(ctx)) || dd->polling_mode)
1064*4882a593Smuzhiyun 		/*
1065*4882a593Smuzhiyun 		 * faster to handle last block with cpu or
1066*4882a593Smuzhiyun 		 * use cpu when dma is not present.
1067*4882a593Smuzhiyun 		 */
1068*4882a593Smuzhiyun 		use_dma = 0;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	if (use_dma)
1071*4882a593Smuzhiyun 		err = omap_sham_xmit_dma(dd, ctx->total, 1);
1072*4882a593Smuzhiyun 	else
1073*4882a593Smuzhiyun 		err = omap_sham_xmit_cpu(dd, ctx->total, 1);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	ctx->bufcnt = 0;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	dev_dbg(dd->dev, "final_req: err: %d\n", err);
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	return err;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun 
omap_sham_hash_one_req(struct crypto_engine * engine,void * areq)1082*4882a593Smuzhiyun static int omap_sham_hash_one_req(struct crypto_engine *engine, void *areq)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun 	struct ahash_request *req = container_of(areq, struct ahash_request,
1085*4882a593Smuzhiyun 						 base);
1086*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1087*4882a593Smuzhiyun 	struct omap_sham_dev *dd = ctx->dd;
1088*4882a593Smuzhiyun 	int err;
1089*4882a593Smuzhiyun 	bool final = (ctx->flags & BIT(FLAGS_FINUP)) &&
1090*4882a593Smuzhiyun 			!(dd->flags & BIT(FLAGS_HUGE));
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	dev_dbg(dd->dev, "hash-one: op: %u, total: %u, digcnt: %zd, final: %d",
1093*4882a593Smuzhiyun 		ctx->op, ctx->total, ctx->digcnt, final);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	dd->req = req;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	err = omap_sham_hw_init(dd);
1098*4882a593Smuzhiyun 	if (err)
1099*4882a593Smuzhiyun 		return err;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	if (ctx->digcnt)
1102*4882a593Smuzhiyun 		dd->pdata->copy_hash(req, 0);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	if (ctx->op == OP_UPDATE)
1105*4882a593Smuzhiyun 		err = omap_sham_update_req(dd);
1106*4882a593Smuzhiyun 	else if (ctx->op == OP_FINAL)
1107*4882a593Smuzhiyun 		err = omap_sham_final_req(dd);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (err != -EINPROGRESS)
1110*4882a593Smuzhiyun 		omap_sham_finish_req(req, err);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	return 0;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun 
omap_sham_finish_hmac(struct ahash_request * req)1115*4882a593Smuzhiyun static int omap_sham_finish_hmac(struct ahash_request *req)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun 	struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1118*4882a593Smuzhiyun 	struct omap_sham_hmac_ctx *bctx = tctx->base;
1119*4882a593Smuzhiyun 	int bs = crypto_shash_blocksize(bctx->shash);
1120*4882a593Smuzhiyun 	int ds = crypto_shash_digestsize(bctx->shash);
1121*4882a593Smuzhiyun 	SHASH_DESC_ON_STACK(shash, bctx->shash);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	shash->tfm = bctx->shash;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	return crypto_shash_init(shash) ?:
1126*4882a593Smuzhiyun 	       crypto_shash_update(shash, bctx->opad, bs) ?:
1127*4882a593Smuzhiyun 	       crypto_shash_finup(shash, req->result, ds, req->result);
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
omap_sham_finish(struct ahash_request * req)1130*4882a593Smuzhiyun static int omap_sham_finish(struct ahash_request *req)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1133*4882a593Smuzhiyun 	struct omap_sham_dev *dd = ctx->dd;
1134*4882a593Smuzhiyun 	int err = 0;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	if (ctx->digcnt) {
1137*4882a593Smuzhiyun 		omap_sham_copy_ready_hash(req);
1138*4882a593Smuzhiyun 		if ((ctx->flags & BIT(FLAGS_HMAC)) &&
1139*4882a593Smuzhiyun 				!test_bit(FLAGS_AUTO_XOR, &dd->flags))
1140*4882a593Smuzhiyun 			err = omap_sham_finish_hmac(req);
1141*4882a593Smuzhiyun 	}
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	dev_dbg(dd->dev, "digcnt: %zd, bufcnt: %zd\n", ctx->digcnt, ctx->bufcnt);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	return err;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
omap_sham_finish_req(struct ahash_request * req,int err)1148*4882a593Smuzhiyun static void omap_sham_finish_req(struct ahash_request *req, int err)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1151*4882a593Smuzhiyun 	struct omap_sham_dev *dd = ctx->dd;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	if (test_bit(FLAGS_SGS_COPIED, &dd->flags))
1154*4882a593Smuzhiyun 		free_pages((unsigned long)sg_virt(ctx->sg),
1155*4882a593Smuzhiyun 			   get_order(ctx->sg->length));
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	if (test_bit(FLAGS_SGS_ALLOCED, &dd->flags))
1158*4882a593Smuzhiyun 		kfree(ctx->sg);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	ctx->sg = NULL;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	dd->flags &= ~(BIT(FLAGS_SGS_ALLOCED) | BIT(FLAGS_SGS_COPIED) |
1163*4882a593Smuzhiyun 		       BIT(FLAGS_CPU) | BIT(FLAGS_DMA_READY) |
1164*4882a593Smuzhiyun 		       BIT(FLAGS_OUTPUT_READY));
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	if (!err)
1167*4882a593Smuzhiyun 		dd->pdata->copy_hash(req, 1);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	if (dd->flags & BIT(FLAGS_HUGE)) {
1170*4882a593Smuzhiyun 		/* Re-enqueue the request */
1171*4882a593Smuzhiyun 		omap_sham_enqueue(req, ctx->op);
1172*4882a593Smuzhiyun 		return;
1173*4882a593Smuzhiyun 	}
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	if (!err) {
1176*4882a593Smuzhiyun 		if (test_bit(FLAGS_FINAL, &dd->flags))
1177*4882a593Smuzhiyun 			err = omap_sham_finish(req);
1178*4882a593Smuzhiyun 	} else {
1179*4882a593Smuzhiyun 		ctx->flags |= BIT(FLAGS_ERROR);
1180*4882a593Smuzhiyun 	}
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	/* atomic operation is not needed here */
1183*4882a593Smuzhiyun 	dd->flags &= ~(BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
1184*4882a593Smuzhiyun 			BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dd->dev);
1187*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(dd->dev);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	ctx->offset = 0;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	crypto_finalize_hash_request(dd->engine, req, err);
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun 
omap_sham_handle_queue(struct omap_sham_dev * dd,struct ahash_request * req)1194*4882a593Smuzhiyun static int omap_sham_handle_queue(struct omap_sham_dev *dd,
1195*4882a593Smuzhiyun 				  struct ahash_request *req)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun 	return crypto_transfer_hash_request_to_engine(dd->engine, req);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun 
omap_sham_enqueue(struct ahash_request * req,unsigned int op)1200*4882a593Smuzhiyun static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1203*4882a593Smuzhiyun 	struct omap_sham_dev *dd = ctx->dd;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	ctx->op = op;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	return omap_sham_handle_queue(dd, req);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
omap_sham_update(struct ahash_request * req)1210*4882a593Smuzhiyun static int omap_sham_update(struct ahash_request *req)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1213*4882a593Smuzhiyun 	struct omap_sham_dev *dd = omap_sham_find_dev(ctx);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	if (!req->nbytes)
1216*4882a593Smuzhiyun 		return 0;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (ctx->bufcnt + req->nbytes <= ctx->buflen) {
1219*4882a593Smuzhiyun 		scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, req->src,
1220*4882a593Smuzhiyun 					 0, req->nbytes, 0);
1221*4882a593Smuzhiyun 		ctx->bufcnt += req->nbytes;
1222*4882a593Smuzhiyun 		return 0;
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	if (dd->polling_mode)
1226*4882a593Smuzhiyun 		ctx->flags |= BIT(FLAGS_CPU);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	return omap_sham_enqueue(req, OP_UPDATE);
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun 
omap_sham_final_shash(struct ahash_request * req)1231*4882a593Smuzhiyun static int omap_sham_final_shash(struct ahash_request *req)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun 	struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1234*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1235*4882a593Smuzhiyun 	int offset = 0;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	/*
1238*4882a593Smuzhiyun 	 * If we are running HMAC on limited hardware support, skip
1239*4882a593Smuzhiyun 	 * the ipad in the beginning of the buffer if we are going for
1240*4882a593Smuzhiyun 	 * software fallback algorithm.
1241*4882a593Smuzhiyun 	 */
1242*4882a593Smuzhiyun 	if (test_bit(FLAGS_HMAC, &ctx->flags) &&
1243*4882a593Smuzhiyun 	    !test_bit(FLAGS_AUTO_XOR, &ctx->dd->flags))
1244*4882a593Smuzhiyun 		offset = get_block_size(ctx);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	return crypto_shash_tfm_digest(tctx->fallback, ctx->buffer + offset,
1247*4882a593Smuzhiyun 				       ctx->bufcnt - offset, req->result);
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
omap_sham_final(struct ahash_request * req)1250*4882a593Smuzhiyun static int omap_sham_final(struct ahash_request *req)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	ctx->flags |= BIT(FLAGS_FINUP);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	if (ctx->flags & BIT(FLAGS_ERROR))
1257*4882a593Smuzhiyun 		return 0; /* uncompleted hash is not needed */
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/*
1260*4882a593Smuzhiyun 	 * OMAP HW accel works only with buffers >= 9.
1261*4882a593Smuzhiyun 	 * HMAC is always >= 9 because ipad == block size.
1262*4882a593Smuzhiyun 	 * If buffersize is less than fallback_sz, we use fallback
1263*4882a593Smuzhiyun 	 * SW encoding, as using DMA + HW in this case doesn't provide
1264*4882a593Smuzhiyun 	 * any benefit.
1265*4882a593Smuzhiyun 	 */
1266*4882a593Smuzhiyun 	if (!ctx->digcnt && ctx->bufcnt < ctx->dd->fallback_sz)
1267*4882a593Smuzhiyun 		return omap_sham_final_shash(req);
1268*4882a593Smuzhiyun 	else if (ctx->bufcnt)
1269*4882a593Smuzhiyun 		return omap_sham_enqueue(req, OP_FINAL);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	/* copy ready hash (+ finalize hmac) */
1272*4882a593Smuzhiyun 	return omap_sham_finish(req);
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun 
omap_sham_finup(struct ahash_request * req)1275*4882a593Smuzhiyun static int omap_sham_finup(struct ahash_request *req)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun 	struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1278*4882a593Smuzhiyun 	int err1, err2;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	ctx->flags |= BIT(FLAGS_FINUP);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	err1 = omap_sham_update(req);
1283*4882a593Smuzhiyun 	if (err1 == -EINPROGRESS || err1 == -EBUSY)
1284*4882a593Smuzhiyun 		return err1;
1285*4882a593Smuzhiyun 	/*
1286*4882a593Smuzhiyun 	 * final() has to be always called to cleanup resources
1287*4882a593Smuzhiyun 	 * even if udpate() failed, except EINPROGRESS
1288*4882a593Smuzhiyun 	 */
1289*4882a593Smuzhiyun 	err2 = omap_sham_final(req);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	return err1 ?: err2;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun 
omap_sham_digest(struct ahash_request * req)1294*4882a593Smuzhiyun static int omap_sham_digest(struct ahash_request *req)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun 	return omap_sham_init(req) ?: omap_sham_finup(req);
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun 
omap_sham_setkey(struct crypto_ahash * tfm,const u8 * key,unsigned int keylen)1299*4882a593Smuzhiyun static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
1300*4882a593Smuzhiyun 		      unsigned int keylen)
1301*4882a593Smuzhiyun {
1302*4882a593Smuzhiyun 	struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
1303*4882a593Smuzhiyun 	struct omap_sham_hmac_ctx *bctx = tctx->base;
1304*4882a593Smuzhiyun 	int bs = crypto_shash_blocksize(bctx->shash);
1305*4882a593Smuzhiyun 	int ds = crypto_shash_digestsize(bctx->shash);
1306*4882a593Smuzhiyun 	int err, i;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	err = crypto_shash_setkey(tctx->fallback, key, keylen);
1309*4882a593Smuzhiyun 	if (err)
1310*4882a593Smuzhiyun 		return err;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	if (keylen > bs) {
1313*4882a593Smuzhiyun 		err = crypto_shash_tfm_digest(bctx->shash, key, keylen,
1314*4882a593Smuzhiyun 					      bctx->ipad);
1315*4882a593Smuzhiyun 		if (err)
1316*4882a593Smuzhiyun 			return err;
1317*4882a593Smuzhiyun 		keylen = ds;
1318*4882a593Smuzhiyun 	} else {
1319*4882a593Smuzhiyun 		memcpy(bctx->ipad, key, keylen);
1320*4882a593Smuzhiyun 	}
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	memset(bctx->ipad + keylen, 0, bs - keylen);
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	if (!test_bit(FLAGS_AUTO_XOR, &sham.flags)) {
1325*4882a593Smuzhiyun 		memcpy(bctx->opad, bctx->ipad, bs);
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 		for (i = 0; i < bs; i++) {
1328*4882a593Smuzhiyun 			bctx->ipad[i] ^= HMAC_IPAD_VALUE;
1329*4882a593Smuzhiyun 			bctx->opad[i] ^= HMAC_OPAD_VALUE;
1330*4882a593Smuzhiyun 		}
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	return err;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun 
omap_sham_cra_init_alg(struct crypto_tfm * tfm,const char * alg_base)1336*4882a593Smuzhiyun static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun 	struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
1339*4882a593Smuzhiyun 	const char *alg_name = crypto_tfm_alg_name(tfm);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	/* Allocate a fallback and abort if it failed. */
1342*4882a593Smuzhiyun 	tctx->fallback = crypto_alloc_shash(alg_name, 0,
1343*4882a593Smuzhiyun 					    CRYPTO_ALG_NEED_FALLBACK);
1344*4882a593Smuzhiyun 	if (IS_ERR(tctx->fallback)) {
1345*4882a593Smuzhiyun 		pr_err("omap-sham: fallback driver '%s' "
1346*4882a593Smuzhiyun 				"could not be loaded.\n", alg_name);
1347*4882a593Smuzhiyun 		return PTR_ERR(tctx->fallback);
1348*4882a593Smuzhiyun 	}
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
1351*4882a593Smuzhiyun 				 sizeof(struct omap_sham_reqctx) + BUFLEN);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	if (alg_base) {
1354*4882a593Smuzhiyun 		struct omap_sham_hmac_ctx *bctx = tctx->base;
1355*4882a593Smuzhiyun 		tctx->flags |= BIT(FLAGS_HMAC);
1356*4882a593Smuzhiyun 		bctx->shash = crypto_alloc_shash(alg_base, 0,
1357*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK);
1358*4882a593Smuzhiyun 		if (IS_ERR(bctx->shash)) {
1359*4882a593Smuzhiyun 			pr_err("omap-sham: base driver '%s' "
1360*4882a593Smuzhiyun 					"could not be loaded.\n", alg_base);
1361*4882a593Smuzhiyun 			crypto_free_shash(tctx->fallback);
1362*4882a593Smuzhiyun 			return PTR_ERR(bctx->shash);
1363*4882a593Smuzhiyun 		}
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	}
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	tctx->enginectx.op.do_one_request = omap_sham_hash_one_req;
1368*4882a593Smuzhiyun 	tctx->enginectx.op.prepare_request = omap_sham_prepare_request;
1369*4882a593Smuzhiyun 	tctx->enginectx.op.unprepare_request = NULL;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	return 0;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun 
omap_sham_cra_init(struct crypto_tfm * tfm)1374*4882a593Smuzhiyun static int omap_sham_cra_init(struct crypto_tfm *tfm)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun 	return omap_sham_cra_init_alg(tfm, NULL);
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun 
omap_sham_cra_sha1_init(struct crypto_tfm * tfm)1379*4882a593Smuzhiyun static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun 	return omap_sham_cra_init_alg(tfm, "sha1");
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun 
omap_sham_cra_sha224_init(struct crypto_tfm * tfm)1384*4882a593Smuzhiyun static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun 	return omap_sham_cra_init_alg(tfm, "sha224");
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
omap_sham_cra_sha256_init(struct crypto_tfm * tfm)1389*4882a593Smuzhiyun static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	return omap_sham_cra_init_alg(tfm, "sha256");
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun 
omap_sham_cra_md5_init(struct crypto_tfm * tfm)1394*4882a593Smuzhiyun static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
1395*4882a593Smuzhiyun {
1396*4882a593Smuzhiyun 	return omap_sham_cra_init_alg(tfm, "md5");
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun 
omap_sham_cra_sha384_init(struct crypto_tfm * tfm)1399*4882a593Smuzhiyun static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun 	return omap_sham_cra_init_alg(tfm, "sha384");
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
omap_sham_cra_sha512_init(struct crypto_tfm * tfm)1404*4882a593Smuzhiyun static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	return omap_sham_cra_init_alg(tfm, "sha512");
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun 
omap_sham_cra_exit(struct crypto_tfm * tfm)1409*4882a593Smuzhiyun static void omap_sham_cra_exit(struct crypto_tfm *tfm)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun 	struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	crypto_free_shash(tctx->fallback);
1414*4882a593Smuzhiyun 	tctx->fallback = NULL;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (tctx->flags & BIT(FLAGS_HMAC)) {
1417*4882a593Smuzhiyun 		struct omap_sham_hmac_ctx *bctx = tctx->base;
1418*4882a593Smuzhiyun 		crypto_free_shash(bctx->shash);
1419*4882a593Smuzhiyun 	}
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun 
omap_sham_export(struct ahash_request * req,void * out)1422*4882a593Smuzhiyun static int omap_sham_export(struct ahash_request *req, void *out)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun 	struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	memcpy(out, rctx, sizeof(*rctx) + rctx->bufcnt);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	return 0;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
omap_sham_import(struct ahash_request * req,const void * in)1431*4882a593Smuzhiyun static int omap_sham_import(struct ahash_request *req, const void *in)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun 	struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
1434*4882a593Smuzhiyun 	const struct omap_sham_reqctx *ctx_in = in;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	memcpy(rctx, in, sizeof(*rctx) + ctx_in->bufcnt);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	return 0;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun static struct ahash_alg algs_sha1_md5[] = {
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	.init		= omap_sham_init,
1444*4882a593Smuzhiyun 	.update		= omap_sham_update,
1445*4882a593Smuzhiyun 	.final		= omap_sham_final,
1446*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1447*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1448*4882a593Smuzhiyun 	.halg.digestsize	= SHA1_DIGEST_SIZE,
1449*4882a593Smuzhiyun 	.halg.base	= {
1450*4882a593Smuzhiyun 		.cra_name		= "sha1",
1451*4882a593Smuzhiyun 		.cra_driver_name	= "omap-sha1",
1452*4882a593Smuzhiyun 		.cra_priority		= 400,
1453*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1454*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1455*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1456*4882a593Smuzhiyun 		.cra_blocksize		= SHA1_BLOCK_SIZE,
1457*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
1458*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1459*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1460*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_init,
1461*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1462*4882a593Smuzhiyun 	}
1463*4882a593Smuzhiyun },
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	.init		= omap_sham_init,
1466*4882a593Smuzhiyun 	.update		= omap_sham_update,
1467*4882a593Smuzhiyun 	.final		= omap_sham_final,
1468*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1469*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1470*4882a593Smuzhiyun 	.halg.digestsize	= MD5_DIGEST_SIZE,
1471*4882a593Smuzhiyun 	.halg.base	= {
1472*4882a593Smuzhiyun 		.cra_name		= "md5",
1473*4882a593Smuzhiyun 		.cra_driver_name	= "omap-md5",
1474*4882a593Smuzhiyun 		.cra_priority		= 400,
1475*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1476*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1477*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1478*4882a593Smuzhiyun 		.cra_blocksize		= SHA1_BLOCK_SIZE,
1479*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
1480*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1481*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1482*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_init,
1483*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1484*4882a593Smuzhiyun 	}
1485*4882a593Smuzhiyun },
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun 	.init		= omap_sham_init,
1488*4882a593Smuzhiyun 	.update		= omap_sham_update,
1489*4882a593Smuzhiyun 	.final		= omap_sham_final,
1490*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1491*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1492*4882a593Smuzhiyun 	.setkey		= omap_sham_setkey,
1493*4882a593Smuzhiyun 	.halg.digestsize	= SHA1_DIGEST_SIZE,
1494*4882a593Smuzhiyun 	.halg.base	= {
1495*4882a593Smuzhiyun 		.cra_name		= "hmac(sha1)",
1496*4882a593Smuzhiyun 		.cra_driver_name	= "omap-hmac-sha1",
1497*4882a593Smuzhiyun 		.cra_priority		= 400,
1498*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1499*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1500*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1501*4882a593Smuzhiyun 		.cra_blocksize		= SHA1_BLOCK_SIZE,
1502*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
1503*4882a593Smuzhiyun 					sizeof(struct omap_sham_hmac_ctx),
1504*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1505*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1506*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_sha1_init,
1507*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1508*4882a593Smuzhiyun 	}
1509*4882a593Smuzhiyun },
1510*4882a593Smuzhiyun {
1511*4882a593Smuzhiyun 	.init		= omap_sham_init,
1512*4882a593Smuzhiyun 	.update		= omap_sham_update,
1513*4882a593Smuzhiyun 	.final		= omap_sham_final,
1514*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1515*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1516*4882a593Smuzhiyun 	.setkey		= omap_sham_setkey,
1517*4882a593Smuzhiyun 	.halg.digestsize	= MD5_DIGEST_SIZE,
1518*4882a593Smuzhiyun 	.halg.base	= {
1519*4882a593Smuzhiyun 		.cra_name		= "hmac(md5)",
1520*4882a593Smuzhiyun 		.cra_driver_name	= "omap-hmac-md5",
1521*4882a593Smuzhiyun 		.cra_priority		= 400,
1522*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1523*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1524*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1525*4882a593Smuzhiyun 		.cra_blocksize		= SHA1_BLOCK_SIZE,
1526*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
1527*4882a593Smuzhiyun 					sizeof(struct omap_sham_hmac_ctx),
1528*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1529*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1530*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_md5_init,
1531*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1532*4882a593Smuzhiyun 	}
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun /* OMAP4 has some algs in addition to what OMAP2 has */
1537*4882a593Smuzhiyun static struct ahash_alg algs_sha224_sha256[] = {
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun 	.init		= omap_sham_init,
1540*4882a593Smuzhiyun 	.update		= omap_sham_update,
1541*4882a593Smuzhiyun 	.final		= omap_sham_final,
1542*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1543*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1544*4882a593Smuzhiyun 	.halg.digestsize	= SHA224_DIGEST_SIZE,
1545*4882a593Smuzhiyun 	.halg.base	= {
1546*4882a593Smuzhiyun 		.cra_name		= "sha224",
1547*4882a593Smuzhiyun 		.cra_driver_name	= "omap-sha224",
1548*4882a593Smuzhiyun 		.cra_priority		= 400,
1549*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1550*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1551*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1552*4882a593Smuzhiyun 		.cra_blocksize		= SHA224_BLOCK_SIZE,
1553*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
1554*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1555*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1556*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_init,
1557*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1558*4882a593Smuzhiyun 	}
1559*4882a593Smuzhiyun },
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun 	.init		= omap_sham_init,
1562*4882a593Smuzhiyun 	.update		= omap_sham_update,
1563*4882a593Smuzhiyun 	.final		= omap_sham_final,
1564*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1565*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1566*4882a593Smuzhiyun 	.halg.digestsize	= SHA256_DIGEST_SIZE,
1567*4882a593Smuzhiyun 	.halg.base	= {
1568*4882a593Smuzhiyun 		.cra_name		= "sha256",
1569*4882a593Smuzhiyun 		.cra_driver_name	= "omap-sha256",
1570*4882a593Smuzhiyun 		.cra_priority		= 400,
1571*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1572*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1573*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1574*4882a593Smuzhiyun 		.cra_blocksize		= SHA256_BLOCK_SIZE,
1575*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
1576*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1577*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1578*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_init,
1579*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1580*4882a593Smuzhiyun 	}
1581*4882a593Smuzhiyun },
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun 	.init		= omap_sham_init,
1584*4882a593Smuzhiyun 	.update		= omap_sham_update,
1585*4882a593Smuzhiyun 	.final		= omap_sham_final,
1586*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1587*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1588*4882a593Smuzhiyun 	.setkey		= omap_sham_setkey,
1589*4882a593Smuzhiyun 	.halg.digestsize	= SHA224_DIGEST_SIZE,
1590*4882a593Smuzhiyun 	.halg.base	= {
1591*4882a593Smuzhiyun 		.cra_name		= "hmac(sha224)",
1592*4882a593Smuzhiyun 		.cra_driver_name	= "omap-hmac-sha224",
1593*4882a593Smuzhiyun 		.cra_priority		= 400,
1594*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1595*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1596*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1597*4882a593Smuzhiyun 		.cra_blocksize		= SHA224_BLOCK_SIZE,
1598*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
1599*4882a593Smuzhiyun 					sizeof(struct omap_sham_hmac_ctx),
1600*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1601*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1602*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_sha224_init,
1603*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun },
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun 	.init		= omap_sham_init,
1608*4882a593Smuzhiyun 	.update		= omap_sham_update,
1609*4882a593Smuzhiyun 	.final		= omap_sham_final,
1610*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1611*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1612*4882a593Smuzhiyun 	.setkey		= omap_sham_setkey,
1613*4882a593Smuzhiyun 	.halg.digestsize	= SHA256_DIGEST_SIZE,
1614*4882a593Smuzhiyun 	.halg.base	= {
1615*4882a593Smuzhiyun 		.cra_name		= "hmac(sha256)",
1616*4882a593Smuzhiyun 		.cra_driver_name	= "omap-hmac-sha256",
1617*4882a593Smuzhiyun 		.cra_priority		= 400,
1618*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1619*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1620*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1621*4882a593Smuzhiyun 		.cra_blocksize		= SHA256_BLOCK_SIZE,
1622*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
1623*4882a593Smuzhiyun 					sizeof(struct omap_sham_hmac_ctx),
1624*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1625*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1626*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_sha256_init,
1627*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1628*4882a593Smuzhiyun 	}
1629*4882a593Smuzhiyun },
1630*4882a593Smuzhiyun };
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun static struct ahash_alg algs_sha384_sha512[] = {
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun 	.init		= omap_sham_init,
1635*4882a593Smuzhiyun 	.update		= omap_sham_update,
1636*4882a593Smuzhiyun 	.final		= omap_sham_final,
1637*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1638*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1639*4882a593Smuzhiyun 	.halg.digestsize	= SHA384_DIGEST_SIZE,
1640*4882a593Smuzhiyun 	.halg.base	= {
1641*4882a593Smuzhiyun 		.cra_name		= "sha384",
1642*4882a593Smuzhiyun 		.cra_driver_name	= "omap-sha384",
1643*4882a593Smuzhiyun 		.cra_priority		= 400,
1644*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1645*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1646*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1647*4882a593Smuzhiyun 		.cra_blocksize		= SHA384_BLOCK_SIZE,
1648*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
1649*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1650*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1651*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_init,
1652*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1653*4882a593Smuzhiyun 	}
1654*4882a593Smuzhiyun },
1655*4882a593Smuzhiyun {
1656*4882a593Smuzhiyun 	.init		= omap_sham_init,
1657*4882a593Smuzhiyun 	.update		= omap_sham_update,
1658*4882a593Smuzhiyun 	.final		= omap_sham_final,
1659*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1660*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1661*4882a593Smuzhiyun 	.halg.digestsize	= SHA512_DIGEST_SIZE,
1662*4882a593Smuzhiyun 	.halg.base	= {
1663*4882a593Smuzhiyun 		.cra_name		= "sha512",
1664*4882a593Smuzhiyun 		.cra_driver_name	= "omap-sha512",
1665*4882a593Smuzhiyun 		.cra_priority		= 400,
1666*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1667*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1668*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1669*4882a593Smuzhiyun 		.cra_blocksize		= SHA512_BLOCK_SIZE,
1670*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx),
1671*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1672*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1673*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_init,
1674*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1675*4882a593Smuzhiyun 	}
1676*4882a593Smuzhiyun },
1677*4882a593Smuzhiyun {
1678*4882a593Smuzhiyun 	.init		= omap_sham_init,
1679*4882a593Smuzhiyun 	.update		= omap_sham_update,
1680*4882a593Smuzhiyun 	.final		= omap_sham_final,
1681*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1682*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1683*4882a593Smuzhiyun 	.setkey		= omap_sham_setkey,
1684*4882a593Smuzhiyun 	.halg.digestsize	= SHA384_DIGEST_SIZE,
1685*4882a593Smuzhiyun 	.halg.base	= {
1686*4882a593Smuzhiyun 		.cra_name		= "hmac(sha384)",
1687*4882a593Smuzhiyun 		.cra_driver_name	= "omap-hmac-sha384",
1688*4882a593Smuzhiyun 		.cra_priority		= 400,
1689*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1690*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1691*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1692*4882a593Smuzhiyun 		.cra_blocksize		= SHA384_BLOCK_SIZE,
1693*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
1694*4882a593Smuzhiyun 					sizeof(struct omap_sham_hmac_ctx),
1695*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1696*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1697*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_sha384_init,
1698*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1699*4882a593Smuzhiyun 	}
1700*4882a593Smuzhiyun },
1701*4882a593Smuzhiyun {
1702*4882a593Smuzhiyun 	.init		= omap_sham_init,
1703*4882a593Smuzhiyun 	.update		= omap_sham_update,
1704*4882a593Smuzhiyun 	.final		= omap_sham_final,
1705*4882a593Smuzhiyun 	.finup		= omap_sham_finup,
1706*4882a593Smuzhiyun 	.digest		= omap_sham_digest,
1707*4882a593Smuzhiyun 	.setkey		= omap_sham_setkey,
1708*4882a593Smuzhiyun 	.halg.digestsize	= SHA512_DIGEST_SIZE,
1709*4882a593Smuzhiyun 	.halg.base	= {
1710*4882a593Smuzhiyun 		.cra_name		= "hmac(sha512)",
1711*4882a593Smuzhiyun 		.cra_driver_name	= "omap-hmac-sha512",
1712*4882a593Smuzhiyun 		.cra_priority		= 400,
1713*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
1714*4882a593Smuzhiyun 						CRYPTO_ALG_ASYNC |
1715*4882a593Smuzhiyun 						CRYPTO_ALG_NEED_FALLBACK,
1716*4882a593Smuzhiyun 		.cra_blocksize		= SHA512_BLOCK_SIZE,
1717*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_sham_ctx) +
1718*4882a593Smuzhiyun 					sizeof(struct omap_sham_hmac_ctx),
1719*4882a593Smuzhiyun 		.cra_alignmask		= OMAP_ALIGN_MASK,
1720*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
1721*4882a593Smuzhiyun 		.cra_init		= omap_sham_cra_sha512_init,
1722*4882a593Smuzhiyun 		.cra_exit		= omap_sham_cra_exit,
1723*4882a593Smuzhiyun 	}
1724*4882a593Smuzhiyun },
1725*4882a593Smuzhiyun };
1726*4882a593Smuzhiyun 
omap_sham_done_task(unsigned long data)1727*4882a593Smuzhiyun static void omap_sham_done_task(unsigned long data)
1728*4882a593Smuzhiyun {
1729*4882a593Smuzhiyun 	struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
1730*4882a593Smuzhiyun 	int err = 0;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	dev_dbg(dd->dev, "%s: flags=%lx\n", __func__, dd->flags);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	if (test_bit(FLAGS_CPU, &dd->flags)) {
1735*4882a593Smuzhiyun 		if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
1736*4882a593Smuzhiyun 			goto finish;
1737*4882a593Smuzhiyun 	} else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
1738*4882a593Smuzhiyun 		if (test_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
1739*4882a593Smuzhiyun 			omap_sham_update_dma_stop(dd);
1740*4882a593Smuzhiyun 			if (dd->err) {
1741*4882a593Smuzhiyun 				err = dd->err;
1742*4882a593Smuzhiyun 				goto finish;
1743*4882a593Smuzhiyun 			}
1744*4882a593Smuzhiyun 		}
1745*4882a593Smuzhiyun 		if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
1746*4882a593Smuzhiyun 			/* hash or semi-hash ready */
1747*4882a593Smuzhiyun 			clear_bit(FLAGS_DMA_READY, &dd->flags);
1748*4882a593Smuzhiyun 			goto finish;
1749*4882a593Smuzhiyun 		}
1750*4882a593Smuzhiyun 	}
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	return;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun finish:
1755*4882a593Smuzhiyun 	dev_dbg(dd->dev, "update done: err: %d\n", err);
1756*4882a593Smuzhiyun 	/* finish curent request */
1757*4882a593Smuzhiyun 	omap_sham_finish_req(dd->req, err);
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun 
omap_sham_irq_common(struct omap_sham_dev * dd)1760*4882a593Smuzhiyun static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun 	set_bit(FLAGS_OUTPUT_READY, &dd->flags);
1763*4882a593Smuzhiyun 	tasklet_schedule(&dd->done_task);
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	return IRQ_HANDLED;
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun 
omap_sham_irq_omap2(int irq,void * dev_id)1768*4882a593Smuzhiyun static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun 	struct omap_sham_dev *dd = dev_id;
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
1773*4882a593Smuzhiyun 		/* final -> allow device to go to power-saving mode */
1774*4882a593Smuzhiyun 		omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
1777*4882a593Smuzhiyun 				 SHA_REG_CTRL_OUTPUT_READY);
1778*4882a593Smuzhiyun 	omap_sham_read(dd, SHA_REG_CTRL);
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	return omap_sham_irq_common(dd);
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun 
omap_sham_irq_omap4(int irq,void * dev_id)1783*4882a593Smuzhiyun static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun 	struct omap_sham_dev *dd = dev_id;
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	return omap_sham_irq_common(dd);
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
1793*4882a593Smuzhiyun 	{
1794*4882a593Smuzhiyun 		.algs_list	= algs_sha1_md5,
1795*4882a593Smuzhiyun 		.size		= ARRAY_SIZE(algs_sha1_md5),
1796*4882a593Smuzhiyun 	},
1797*4882a593Smuzhiyun };
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
1800*4882a593Smuzhiyun 	.algs_info	= omap_sham_algs_info_omap2,
1801*4882a593Smuzhiyun 	.algs_info_size	= ARRAY_SIZE(omap_sham_algs_info_omap2),
1802*4882a593Smuzhiyun 	.flags		= BIT(FLAGS_BE32_SHA1),
1803*4882a593Smuzhiyun 	.digest_size	= SHA1_DIGEST_SIZE,
1804*4882a593Smuzhiyun 	.copy_hash	= omap_sham_copy_hash_omap2,
1805*4882a593Smuzhiyun 	.write_ctrl	= omap_sham_write_ctrl_omap2,
1806*4882a593Smuzhiyun 	.trigger	= omap_sham_trigger_omap2,
1807*4882a593Smuzhiyun 	.poll_irq	= omap_sham_poll_irq_omap2,
1808*4882a593Smuzhiyun 	.intr_hdlr	= omap_sham_irq_omap2,
1809*4882a593Smuzhiyun 	.idigest_ofs	= 0x00,
1810*4882a593Smuzhiyun 	.din_ofs	= 0x1c,
1811*4882a593Smuzhiyun 	.digcnt_ofs	= 0x14,
1812*4882a593Smuzhiyun 	.rev_ofs	= 0x5c,
1813*4882a593Smuzhiyun 	.mask_ofs	= 0x60,
1814*4882a593Smuzhiyun 	.sysstatus_ofs	= 0x64,
1815*4882a593Smuzhiyun 	.major_mask	= 0xf0,
1816*4882a593Smuzhiyun 	.major_shift	= 4,
1817*4882a593Smuzhiyun 	.minor_mask	= 0x0f,
1818*4882a593Smuzhiyun 	.minor_shift	= 0,
1819*4882a593Smuzhiyun };
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun #ifdef CONFIG_OF
1822*4882a593Smuzhiyun static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
1823*4882a593Smuzhiyun 	{
1824*4882a593Smuzhiyun 		.algs_list	= algs_sha1_md5,
1825*4882a593Smuzhiyun 		.size		= ARRAY_SIZE(algs_sha1_md5),
1826*4882a593Smuzhiyun 	},
1827*4882a593Smuzhiyun 	{
1828*4882a593Smuzhiyun 		.algs_list	= algs_sha224_sha256,
1829*4882a593Smuzhiyun 		.size		= ARRAY_SIZE(algs_sha224_sha256),
1830*4882a593Smuzhiyun 	},
1831*4882a593Smuzhiyun };
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
1834*4882a593Smuzhiyun 	.algs_info	= omap_sham_algs_info_omap4,
1835*4882a593Smuzhiyun 	.algs_info_size	= ARRAY_SIZE(omap_sham_algs_info_omap4),
1836*4882a593Smuzhiyun 	.flags		= BIT(FLAGS_AUTO_XOR),
1837*4882a593Smuzhiyun 	.digest_size	= SHA256_DIGEST_SIZE,
1838*4882a593Smuzhiyun 	.copy_hash	= omap_sham_copy_hash_omap4,
1839*4882a593Smuzhiyun 	.write_ctrl	= omap_sham_write_ctrl_omap4,
1840*4882a593Smuzhiyun 	.trigger	= omap_sham_trigger_omap4,
1841*4882a593Smuzhiyun 	.poll_irq	= omap_sham_poll_irq_omap4,
1842*4882a593Smuzhiyun 	.intr_hdlr	= omap_sham_irq_omap4,
1843*4882a593Smuzhiyun 	.idigest_ofs	= 0x020,
1844*4882a593Smuzhiyun 	.odigest_ofs	= 0x0,
1845*4882a593Smuzhiyun 	.din_ofs	= 0x080,
1846*4882a593Smuzhiyun 	.digcnt_ofs	= 0x040,
1847*4882a593Smuzhiyun 	.rev_ofs	= 0x100,
1848*4882a593Smuzhiyun 	.mask_ofs	= 0x110,
1849*4882a593Smuzhiyun 	.sysstatus_ofs	= 0x114,
1850*4882a593Smuzhiyun 	.mode_ofs	= 0x44,
1851*4882a593Smuzhiyun 	.length_ofs	= 0x48,
1852*4882a593Smuzhiyun 	.major_mask	= 0x0700,
1853*4882a593Smuzhiyun 	.major_shift	= 8,
1854*4882a593Smuzhiyun 	.minor_mask	= 0x003f,
1855*4882a593Smuzhiyun 	.minor_shift	= 0,
1856*4882a593Smuzhiyun };
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
1859*4882a593Smuzhiyun 	{
1860*4882a593Smuzhiyun 		.algs_list	= algs_sha1_md5,
1861*4882a593Smuzhiyun 		.size		= ARRAY_SIZE(algs_sha1_md5),
1862*4882a593Smuzhiyun 	},
1863*4882a593Smuzhiyun 	{
1864*4882a593Smuzhiyun 		.algs_list	= algs_sha224_sha256,
1865*4882a593Smuzhiyun 		.size		= ARRAY_SIZE(algs_sha224_sha256),
1866*4882a593Smuzhiyun 	},
1867*4882a593Smuzhiyun 	{
1868*4882a593Smuzhiyun 		.algs_list	= algs_sha384_sha512,
1869*4882a593Smuzhiyun 		.size		= ARRAY_SIZE(algs_sha384_sha512),
1870*4882a593Smuzhiyun 	},
1871*4882a593Smuzhiyun };
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
1874*4882a593Smuzhiyun 	.algs_info	= omap_sham_algs_info_omap5,
1875*4882a593Smuzhiyun 	.algs_info_size	= ARRAY_SIZE(omap_sham_algs_info_omap5),
1876*4882a593Smuzhiyun 	.flags		= BIT(FLAGS_AUTO_XOR),
1877*4882a593Smuzhiyun 	.digest_size	= SHA512_DIGEST_SIZE,
1878*4882a593Smuzhiyun 	.copy_hash	= omap_sham_copy_hash_omap4,
1879*4882a593Smuzhiyun 	.write_ctrl	= omap_sham_write_ctrl_omap4,
1880*4882a593Smuzhiyun 	.trigger	= omap_sham_trigger_omap4,
1881*4882a593Smuzhiyun 	.poll_irq	= omap_sham_poll_irq_omap4,
1882*4882a593Smuzhiyun 	.intr_hdlr	= omap_sham_irq_omap4,
1883*4882a593Smuzhiyun 	.idigest_ofs	= 0x240,
1884*4882a593Smuzhiyun 	.odigest_ofs	= 0x200,
1885*4882a593Smuzhiyun 	.din_ofs	= 0x080,
1886*4882a593Smuzhiyun 	.digcnt_ofs	= 0x280,
1887*4882a593Smuzhiyun 	.rev_ofs	= 0x100,
1888*4882a593Smuzhiyun 	.mask_ofs	= 0x110,
1889*4882a593Smuzhiyun 	.sysstatus_ofs	= 0x114,
1890*4882a593Smuzhiyun 	.mode_ofs	= 0x284,
1891*4882a593Smuzhiyun 	.length_ofs	= 0x288,
1892*4882a593Smuzhiyun 	.major_mask	= 0x0700,
1893*4882a593Smuzhiyun 	.major_shift	= 8,
1894*4882a593Smuzhiyun 	.minor_mask	= 0x003f,
1895*4882a593Smuzhiyun 	.minor_shift	= 0,
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun static const struct of_device_id omap_sham_of_match[] = {
1899*4882a593Smuzhiyun 	{
1900*4882a593Smuzhiyun 		.compatible	= "ti,omap2-sham",
1901*4882a593Smuzhiyun 		.data		= &omap_sham_pdata_omap2,
1902*4882a593Smuzhiyun 	},
1903*4882a593Smuzhiyun 	{
1904*4882a593Smuzhiyun 		.compatible	= "ti,omap3-sham",
1905*4882a593Smuzhiyun 		.data		= &omap_sham_pdata_omap2,
1906*4882a593Smuzhiyun 	},
1907*4882a593Smuzhiyun 	{
1908*4882a593Smuzhiyun 		.compatible	= "ti,omap4-sham",
1909*4882a593Smuzhiyun 		.data		= &omap_sham_pdata_omap4,
1910*4882a593Smuzhiyun 	},
1911*4882a593Smuzhiyun 	{
1912*4882a593Smuzhiyun 		.compatible	= "ti,omap5-sham",
1913*4882a593Smuzhiyun 		.data		= &omap_sham_pdata_omap5,
1914*4882a593Smuzhiyun 	},
1915*4882a593Smuzhiyun 	{},
1916*4882a593Smuzhiyun };
1917*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, omap_sham_of_match);
1918*4882a593Smuzhiyun 
omap_sham_get_res_of(struct omap_sham_dev * dd,struct device * dev,struct resource * res)1919*4882a593Smuzhiyun static int omap_sham_get_res_of(struct omap_sham_dev *dd,
1920*4882a593Smuzhiyun 		struct device *dev, struct resource *res)
1921*4882a593Smuzhiyun {
1922*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
1923*4882a593Smuzhiyun 	int err = 0;
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	dd->pdata = of_device_get_match_data(dev);
1926*4882a593Smuzhiyun 	if (!dd->pdata) {
1927*4882a593Smuzhiyun 		dev_err(dev, "no compatible OF match\n");
1928*4882a593Smuzhiyun 		err = -EINVAL;
1929*4882a593Smuzhiyun 		goto err;
1930*4882a593Smuzhiyun 	}
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	err = of_address_to_resource(node, 0, res);
1933*4882a593Smuzhiyun 	if (err < 0) {
1934*4882a593Smuzhiyun 		dev_err(dev, "can't translate OF node address\n");
1935*4882a593Smuzhiyun 		err = -EINVAL;
1936*4882a593Smuzhiyun 		goto err;
1937*4882a593Smuzhiyun 	}
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	dd->irq = irq_of_parse_and_map(node, 0);
1940*4882a593Smuzhiyun 	if (!dd->irq) {
1941*4882a593Smuzhiyun 		dev_err(dev, "can't translate OF irq value\n");
1942*4882a593Smuzhiyun 		err = -EINVAL;
1943*4882a593Smuzhiyun 		goto err;
1944*4882a593Smuzhiyun 	}
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun err:
1947*4882a593Smuzhiyun 	return err;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun #else
1950*4882a593Smuzhiyun static const struct of_device_id omap_sham_of_match[] = {
1951*4882a593Smuzhiyun 	{},
1952*4882a593Smuzhiyun };
1953*4882a593Smuzhiyun 
omap_sham_get_res_of(struct omap_sham_dev * dd,struct device * dev,struct resource * res)1954*4882a593Smuzhiyun static int omap_sham_get_res_of(struct omap_sham_dev *dd,
1955*4882a593Smuzhiyun 		struct device *dev, struct resource *res)
1956*4882a593Smuzhiyun {
1957*4882a593Smuzhiyun 	return -EINVAL;
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun #endif
1960*4882a593Smuzhiyun 
omap_sham_get_res_pdev(struct omap_sham_dev * dd,struct platform_device * pdev,struct resource * res)1961*4882a593Smuzhiyun static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
1962*4882a593Smuzhiyun 		struct platform_device *pdev, struct resource *res)
1963*4882a593Smuzhiyun {
1964*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1965*4882a593Smuzhiyun 	struct resource *r;
1966*4882a593Smuzhiyun 	int err = 0;
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun 	/* Get the base address */
1969*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1970*4882a593Smuzhiyun 	if (!r) {
1971*4882a593Smuzhiyun 		dev_err(dev, "no MEM resource info\n");
1972*4882a593Smuzhiyun 		err = -ENODEV;
1973*4882a593Smuzhiyun 		goto err;
1974*4882a593Smuzhiyun 	}
1975*4882a593Smuzhiyun 	memcpy(res, r, sizeof(*res));
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	/* Get the IRQ */
1978*4882a593Smuzhiyun 	dd->irq = platform_get_irq(pdev, 0);
1979*4882a593Smuzhiyun 	if (dd->irq < 0) {
1980*4882a593Smuzhiyun 		err = dd->irq;
1981*4882a593Smuzhiyun 		goto err;
1982*4882a593Smuzhiyun 	}
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 	/* Only OMAP2/3 can be non-DT */
1985*4882a593Smuzhiyun 	dd->pdata = &omap_sham_pdata_omap2;
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun err:
1988*4882a593Smuzhiyun 	return err;
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun 
fallback_show(struct device * dev,struct device_attribute * attr,char * buf)1991*4882a593Smuzhiyun static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
1992*4882a593Smuzhiyun 			     char *buf)
1993*4882a593Smuzhiyun {
1994*4882a593Smuzhiyun 	struct omap_sham_dev *dd = dev_get_drvdata(dev);
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", dd->fallback_sz);
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun 
fallback_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)1999*4882a593Smuzhiyun static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
2000*4882a593Smuzhiyun 			      const char *buf, size_t size)
2001*4882a593Smuzhiyun {
2002*4882a593Smuzhiyun 	struct omap_sham_dev *dd = dev_get_drvdata(dev);
2003*4882a593Smuzhiyun 	ssize_t status;
2004*4882a593Smuzhiyun 	long value;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	status = kstrtol(buf, 0, &value);
2007*4882a593Smuzhiyun 	if (status)
2008*4882a593Smuzhiyun 		return status;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	/* HW accelerator only works with buffers > 9 */
2011*4882a593Smuzhiyun 	if (value < 9) {
2012*4882a593Smuzhiyun 		dev_err(dev, "minimum fallback size 9\n");
2013*4882a593Smuzhiyun 		return -EINVAL;
2014*4882a593Smuzhiyun 	}
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	dd->fallback_sz = value;
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	return size;
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun 
queue_len_show(struct device * dev,struct device_attribute * attr,char * buf)2021*4882a593Smuzhiyun static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
2022*4882a593Smuzhiyun 			      char *buf)
2023*4882a593Smuzhiyun {
2024*4882a593Smuzhiyun 	struct omap_sham_dev *dd = dev_get_drvdata(dev);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", dd->queue.max_qlen);
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun 
queue_len_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)2029*4882a593Smuzhiyun static ssize_t queue_len_store(struct device *dev,
2030*4882a593Smuzhiyun 			       struct device_attribute *attr, const char *buf,
2031*4882a593Smuzhiyun 			       size_t size)
2032*4882a593Smuzhiyun {
2033*4882a593Smuzhiyun 	struct omap_sham_dev *dd = dev_get_drvdata(dev);
2034*4882a593Smuzhiyun 	ssize_t status;
2035*4882a593Smuzhiyun 	long value;
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun 	status = kstrtol(buf, 0, &value);
2038*4882a593Smuzhiyun 	if (status)
2039*4882a593Smuzhiyun 		return status;
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	if (value < 1)
2042*4882a593Smuzhiyun 		return -EINVAL;
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 	/*
2045*4882a593Smuzhiyun 	 * Changing the queue size in fly is safe, if size becomes smaller
2046*4882a593Smuzhiyun 	 * than current size, it will just not accept new entries until
2047*4882a593Smuzhiyun 	 * it has shrank enough.
2048*4882a593Smuzhiyun 	 */
2049*4882a593Smuzhiyun 	dd->queue.max_qlen = value;
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	return size;
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun static DEVICE_ATTR_RW(queue_len);
2055*4882a593Smuzhiyun static DEVICE_ATTR_RW(fallback);
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun static struct attribute *omap_sham_attrs[] = {
2058*4882a593Smuzhiyun 	&dev_attr_queue_len.attr,
2059*4882a593Smuzhiyun 	&dev_attr_fallback.attr,
2060*4882a593Smuzhiyun 	NULL,
2061*4882a593Smuzhiyun };
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun static struct attribute_group omap_sham_attr_group = {
2064*4882a593Smuzhiyun 	.attrs = omap_sham_attrs,
2065*4882a593Smuzhiyun };
2066*4882a593Smuzhiyun 
omap_sham_probe(struct platform_device * pdev)2067*4882a593Smuzhiyun static int omap_sham_probe(struct platform_device *pdev)
2068*4882a593Smuzhiyun {
2069*4882a593Smuzhiyun 	struct omap_sham_dev *dd;
2070*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
2071*4882a593Smuzhiyun 	struct resource res;
2072*4882a593Smuzhiyun 	dma_cap_mask_t mask;
2073*4882a593Smuzhiyun 	int err, i, j;
2074*4882a593Smuzhiyun 	u32 rev;
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
2077*4882a593Smuzhiyun 	if (dd == NULL) {
2078*4882a593Smuzhiyun 		dev_err(dev, "unable to alloc data struct.\n");
2079*4882a593Smuzhiyun 		err = -ENOMEM;
2080*4882a593Smuzhiyun 		goto data_err;
2081*4882a593Smuzhiyun 	}
2082*4882a593Smuzhiyun 	dd->dev = dev;
2083*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dd);
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dd->list);
2086*4882a593Smuzhiyun 	tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
2087*4882a593Smuzhiyun 	crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
2090*4882a593Smuzhiyun 			       omap_sham_get_res_pdev(dd, pdev, &res);
2091*4882a593Smuzhiyun 	if (err)
2092*4882a593Smuzhiyun 		goto data_err;
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	dd->io_base = devm_ioremap_resource(dev, &res);
2095*4882a593Smuzhiyun 	if (IS_ERR(dd->io_base)) {
2096*4882a593Smuzhiyun 		err = PTR_ERR(dd->io_base);
2097*4882a593Smuzhiyun 		goto data_err;
2098*4882a593Smuzhiyun 	}
2099*4882a593Smuzhiyun 	dd->phys_base = res.start;
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
2102*4882a593Smuzhiyun 			       IRQF_TRIGGER_NONE, dev_name(dev), dd);
2103*4882a593Smuzhiyun 	if (err) {
2104*4882a593Smuzhiyun 		dev_err(dev, "unable to request irq %d, err = %d\n",
2105*4882a593Smuzhiyun 			dd->irq, err);
2106*4882a593Smuzhiyun 		goto data_err;
2107*4882a593Smuzhiyun 	}
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	dma_cap_zero(mask);
2110*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, mask);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	dd->dma_lch = dma_request_chan(dev, "rx");
2113*4882a593Smuzhiyun 	if (IS_ERR(dd->dma_lch)) {
2114*4882a593Smuzhiyun 		err = PTR_ERR(dd->dma_lch);
2115*4882a593Smuzhiyun 		if (err == -EPROBE_DEFER)
2116*4882a593Smuzhiyun 			goto data_err;
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 		dd->polling_mode = 1;
2119*4882a593Smuzhiyun 		dev_dbg(dev, "using polling mode instead of dma\n");
2120*4882a593Smuzhiyun 	}
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	dd->flags |= dd->pdata->flags;
2123*4882a593Smuzhiyun 	sham.flags |= dd->pdata->flags;
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(dev);
2126*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 	dd->fallback_sz = OMAP_SHA_DMA_THRESHOLD;
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	pm_runtime_enable(dev);
2131*4882a593Smuzhiyun 	pm_runtime_irq_safe(dev);
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	err = pm_runtime_get_sync(dev);
2134*4882a593Smuzhiyun 	if (err < 0) {
2135*4882a593Smuzhiyun 		dev_err(dev, "failed to get sync: %d\n", err);
2136*4882a593Smuzhiyun 		goto err_pm;
2137*4882a593Smuzhiyun 	}
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	rev = omap_sham_read(dd, SHA_REG_REV(dd));
2140*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	dev_info(dev, "hw accel on OMAP rev %u.%u\n",
2143*4882a593Smuzhiyun 		(rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
2144*4882a593Smuzhiyun 		(rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	spin_lock_bh(&sham.lock);
2147*4882a593Smuzhiyun 	list_add_tail(&dd->list, &sham.dev_list);
2148*4882a593Smuzhiyun 	spin_unlock_bh(&sham.lock);
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	dd->engine = crypto_engine_alloc_init(dev, 1);
2151*4882a593Smuzhiyun 	if (!dd->engine) {
2152*4882a593Smuzhiyun 		err = -ENOMEM;
2153*4882a593Smuzhiyun 		goto err_engine;
2154*4882a593Smuzhiyun 	}
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	err = crypto_engine_start(dd->engine);
2157*4882a593Smuzhiyun 	if (err)
2158*4882a593Smuzhiyun 		goto err_engine_start;
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	for (i = 0; i < dd->pdata->algs_info_size; i++) {
2161*4882a593Smuzhiyun 		if (dd->pdata->algs_info[i].registered)
2162*4882a593Smuzhiyun 			break;
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 		for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
2165*4882a593Smuzhiyun 			struct ahash_alg *alg;
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 			alg = &dd->pdata->algs_info[i].algs_list[j];
2168*4882a593Smuzhiyun 			alg->export = omap_sham_export;
2169*4882a593Smuzhiyun 			alg->import = omap_sham_import;
2170*4882a593Smuzhiyun 			alg->halg.statesize = sizeof(struct omap_sham_reqctx) +
2171*4882a593Smuzhiyun 					      BUFLEN;
2172*4882a593Smuzhiyun 			err = crypto_register_ahash(alg);
2173*4882a593Smuzhiyun 			if (err)
2174*4882a593Smuzhiyun 				goto err_algs;
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 			dd->pdata->algs_info[i].registered++;
2177*4882a593Smuzhiyun 		}
2178*4882a593Smuzhiyun 	}
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 	err = sysfs_create_group(&dev->kobj, &omap_sham_attr_group);
2181*4882a593Smuzhiyun 	if (err) {
2182*4882a593Smuzhiyun 		dev_err(dev, "could not create sysfs device attrs\n");
2183*4882a593Smuzhiyun 		goto err_algs;
2184*4882a593Smuzhiyun 	}
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	return 0;
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun err_algs:
2189*4882a593Smuzhiyun 	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
2190*4882a593Smuzhiyun 		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
2191*4882a593Smuzhiyun 			crypto_unregister_ahash(
2192*4882a593Smuzhiyun 					&dd->pdata->algs_info[i].algs_list[j]);
2193*4882a593Smuzhiyun err_engine_start:
2194*4882a593Smuzhiyun 	crypto_engine_exit(dd->engine);
2195*4882a593Smuzhiyun err_engine:
2196*4882a593Smuzhiyun 	spin_lock_bh(&sham.lock);
2197*4882a593Smuzhiyun 	list_del(&dd->list);
2198*4882a593Smuzhiyun 	spin_unlock_bh(&sham.lock);
2199*4882a593Smuzhiyun err_pm:
2200*4882a593Smuzhiyun 	pm_runtime_disable(dev);
2201*4882a593Smuzhiyun 	if (!dd->polling_mode)
2202*4882a593Smuzhiyun 		dma_release_channel(dd->dma_lch);
2203*4882a593Smuzhiyun data_err:
2204*4882a593Smuzhiyun 	dev_err(dev, "initialization failed.\n");
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 	return err;
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun 
omap_sham_remove(struct platform_device * pdev)2209*4882a593Smuzhiyun static int omap_sham_remove(struct platform_device *pdev)
2210*4882a593Smuzhiyun {
2211*4882a593Smuzhiyun 	struct omap_sham_dev *dd;
2212*4882a593Smuzhiyun 	int i, j;
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 	dd = platform_get_drvdata(pdev);
2215*4882a593Smuzhiyun 	if (!dd)
2216*4882a593Smuzhiyun 		return -ENODEV;
2217*4882a593Smuzhiyun 	spin_lock_bh(&sham.lock);
2218*4882a593Smuzhiyun 	list_del(&dd->list);
2219*4882a593Smuzhiyun 	spin_unlock_bh(&sham.lock);
2220*4882a593Smuzhiyun 	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
2221*4882a593Smuzhiyun 		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--) {
2222*4882a593Smuzhiyun 			crypto_unregister_ahash(
2223*4882a593Smuzhiyun 					&dd->pdata->algs_info[i].algs_list[j]);
2224*4882a593Smuzhiyun 			dd->pdata->algs_info[i].registered--;
2225*4882a593Smuzhiyun 		}
2226*4882a593Smuzhiyun 	tasklet_kill(&dd->done_task);
2227*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	if (!dd->polling_mode)
2230*4882a593Smuzhiyun 		dma_release_channel(dd->dma_lch);
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	sysfs_remove_group(&dd->dev->kobj, &omap_sham_attr_group);
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	return 0;
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
omap_sham_suspend(struct device * dev)2238*4882a593Smuzhiyun static int omap_sham_suspend(struct device *dev)
2239*4882a593Smuzhiyun {
2240*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
2241*4882a593Smuzhiyun 	return 0;
2242*4882a593Smuzhiyun }
2243*4882a593Smuzhiyun 
omap_sham_resume(struct device * dev)2244*4882a593Smuzhiyun static int omap_sham_resume(struct device *dev)
2245*4882a593Smuzhiyun {
2246*4882a593Smuzhiyun 	int err = pm_runtime_resume_and_get(dev);
2247*4882a593Smuzhiyun 	if (err < 0) {
2248*4882a593Smuzhiyun 		dev_err(dev, "failed to get sync: %d\n", err);
2249*4882a593Smuzhiyun 		return err;
2250*4882a593Smuzhiyun 	}
2251*4882a593Smuzhiyun 	return 0;
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun #endif
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun static struct platform_driver omap_sham_driver = {
2258*4882a593Smuzhiyun 	.probe	= omap_sham_probe,
2259*4882a593Smuzhiyun 	.remove	= omap_sham_remove,
2260*4882a593Smuzhiyun 	.driver	= {
2261*4882a593Smuzhiyun 		.name	= "omap-sham",
2262*4882a593Smuzhiyun 		.pm	= &omap_sham_pm_ops,
2263*4882a593Smuzhiyun 		.of_match_table	= omap_sham_of_match,
2264*4882a593Smuzhiyun 	},
2265*4882a593Smuzhiyun };
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun module_platform_driver(omap_sham_driver);
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
2270*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2271*4882a593Smuzhiyun MODULE_AUTHOR("Dmitry Kasatkin");
2272*4882a593Smuzhiyun MODULE_ALIAS("platform:omap-sham");
2273