1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Support for OMAP DES and Triple DES HW acceleration.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2013 Texas Instruments Incorporated
6*4882a593Smuzhiyun * Author: Joel Fernandes <joelf@ti.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define pr_fmt(fmt) "%s: " fmt, __func__
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifdef DEBUG
12*4882a593Smuzhiyun #define prn(num) printk(#num "=%d\n", num)
13*4882a593Smuzhiyun #define prx(num) printk(#num "=%x\n", num)
14*4882a593Smuzhiyun #else
15*4882a593Smuzhiyun #define prn(num) do { } while (0)
16*4882a593Smuzhiyun #define prx(num) do { } while (0)
17*4882a593Smuzhiyun #endif
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/errno.h>
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/scatterlist.h>
26*4882a593Smuzhiyun #include <linux/dma-mapping.h>
27*4882a593Smuzhiyun #include <linux/dmaengine.h>
28*4882a593Smuzhiyun #include <linux/pm_runtime.h>
29*4882a593Smuzhiyun #include <linux/of.h>
30*4882a593Smuzhiyun #include <linux/of_device.h>
31*4882a593Smuzhiyun #include <linux/of_address.h>
32*4882a593Smuzhiyun #include <linux/io.h>
33*4882a593Smuzhiyun #include <linux/crypto.h>
34*4882a593Smuzhiyun #include <linux/interrupt.h>
35*4882a593Smuzhiyun #include <crypto/scatterwalk.h>
36*4882a593Smuzhiyun #include <crypto/internal/des.h>
37*4882a593Smuzhiyun #include <crypto/internal/skcipher.h>
38*4882a593Smuzhiyun #include <crypto/algapi.h>
39*4882a593Smuzhiyun #include <crypto/engine.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "omap-crypto.h"
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define DST_MAXBURST 2
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define DES_BLOCK_WORDS (DES_BLOCK_SIZE >> 2)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define DES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
50*4882a593Smuzhiyun ((x ^ 0x01) * 0x04))
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define DES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define DES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
55*4882a593Smuzhiyun #define DES_REG_CTRL_CBC BIT(4)
56*4882a593Smuzhiyun #define DES_REG_CTRL_TDES BIT(3)
57*4882a593Smuzhiyun #define DES_REG_CTRL_DIRECTION BIT(2)
58*4882a593Smuzhiyun #define DES_REG_CTRL_INPUT_READY BIT(1)
59*4882a593Smuzhiyun #define DES_REG_CTRL_OUTPUT_READY BIT(0)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define DES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define DES_REG_REV(dd) ((dd)->pdata->rev_ofs)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define DES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define DES_REG_LENGTH_N(x) (0x24 + ((x) * 0x04))
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define DES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
70*4882a593Smuzhiyun #define DES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
71*4882a593Smuzhiyun #define DES_REG_IRQ_DATA_IN BIT(1)
72*4882a593Smuzhiyun #define DES_REG_IRQ_DATA_OUT BIT(2)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define FLAGS_MODE_MASK 0x000f
75*4882a593Smuzhiyun #define FLAGS_ENCRYPT BIT(0)
76*4882a593Smuzhiyun #define FLAGS_CBC BIT(1)
77*4882a593Smuzhiyun #define FLAGS_INIT BIT(4)
78*4882a593Smuzhiyun #define FLAGS_BUSY BIT(6)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define DEFAULT_AUTOSUSPEND_DELAY 1000
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define FLAGS_IN_DATA_ST_SHIFT 8
83*4882a593Smuzhiyun #define FLAGS_OUT_DATA_ST_SHIFT 10
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct omap_des_ctx {
86*4882a593Smuzhiyun struct crypto_engine_ctx enginectx;
87*4882a593Smuzhiyun struct omap_des_dev *dd;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun int keylen;
90*4882a593Smuzhiyun __le32 key[(3 * DES_KEY_SIZE) / sizeof(u32)];
91*4882a593Smuzhiyun unsigned long flags;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct omap_des_reqctx {
95*4882a593Smuzhiyun unsigned long mode;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define OMAP_DES_QUEUE_LENGTH 1
99*4882a593Smuzhiyun #define OMAP_DES_CACHE_SIZE 0
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun struct omap_des_algs_info {
102*4882a593Smuzhiyun struct skcipher_alg *algs_list;
103*4882a593Smuzhiyun unsigned int size;
104*4882a593Smuzhiyun unsigned int registered;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun struct omap_des_pdata {
108*4882a593Smuzhiyun struct omap_des_algs_info *algs_info;
109*4882a593Smuzhiyun unsigned int algs_info_size;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun void (*trigger)(struct omap_des_dev *dd, int length);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun u32 key_ofs;
114*4882a593Smuzhiyun u32 iv_ofs;
115*4882a593Smuzhiyun u32 ctrl_ofs;
116*4882a593Smuzhiyun u32 data_ofs;
117*4882a593Smuzhiyun u32 rev_ofs;
118*4882a593Smuzhiyun u32 mask_ofs;
119*4882a593Smuzhiyun u32 irq_enable_ofs;
120*4882a593Smuzhiyun u32 irq_status_ofs;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun u32 dma_enable_in;
123*4882a593Smuzhiyun u32 dma_enable_out;
124*4882a593Smuzhiyun u32 dma_start;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun u32 major_mask;
127*4882a593Smuzhiyun u32 major_shift;
128*4882a593Smuzhiyun u32 minor_mask;
129*4882a593Smuzhiyun u32 minor_shift;
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun struct omap_des_dev {
133*4882a593Smuzhiyun struct list_head list;
134*4882a593Smuzhiyun unsigned long phys_base;
135*4882a593Smuzhiyun void __iomem *io_base;
136*4882a593Smuzhiyun struct omap_des_ctx *ctx;
137*4882a593Smuzhiyun struct device *dev;
138*4882a593Smuzhiyun unsigned long flags;
139*4882a593Smuzhiyun int err;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct tasklet_struct done_task;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct skcipher_request *req;
144*4882a593Smuzhiyun struct crypto_engine *engine;
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * total is used by PIO mode for book keeping so introduce
147*4882a593Smuzhiyun * variable total_save as need it to calc page_order
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun size_t total;
150*4882a593Smuzhiyun size_t total_save;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun struct scatterlist *in_sg;
153*4882a593Smuzhiyun struct scatterlist *out_sg;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Buffers for copying for unaligned cases */
156*4882a593Smuzhiyun struct scatterlist in_sgl;
157*4882a593Smuzhiyun struct scatterlist out_sgl;
158*4882a593Smuzhiyun struct scatterlist *orig_out;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun struct scatter_walk in_walk;
161*4882a593Smuzhiyun struct scatter_walk out_walk;
162*4882a593Smuzhiyun struct dma_chan *dma_lch_in;
163*4882a593Smuzhiyun struct dma_chan *dma_lch_out;
164*4882a593Smuzhiyun int in_sg_len;
165*4882a593Smuzhiyun int out_sg_len;
166*4882a593Smuzhiyun int pio_only;
167*4882a593Smuzhiyun const struct omap_des_pdata *pdata;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* keep registered devices data here */
171*4882a593Smuzhiyun static LIST_HEAD(dev_list);
172*4882a593Smuzhiyun static DEFINE_SPINLOCK(list_lock);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #ifdef DEBUG
175*4882a593Smuzhiyun #define omap_des_read(dd, offset) \
176*4882a593Smuzhiyun ({ \
177*4882a593Smuzhiyun int _read_ret; \
178*4882a593Smuzhiyun _read_ret = __raw_readl(dd->io_base + offset); \
179*4882a593Smuzhiyun pr_err("omap_des_read(" #offset "=%#x)= %#x\n", \
180*4882a593Smuzhiyun offset, _read_ret); \
181*4882a593Smuzhiyun _read_ret; \
182*4882a593Smuzhiyun })
183*4882a593Smuzhiyun #else
omap_des_read(struct omap_des_dev * dd,u32 offset)184*4882a593Smuzhiyun static inline u32 omap_des_read(struct omap_des_dev *dd, u32 offset)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun return __raw_readl(dd->io_base + offset);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #ifdef DEBUG
191*4882a593Smuzhiyun #define omap_des_write(dd, offset, value) \
192*4882a593Smuzhiyun do { \
193*4882a593Smuzhiyun pr_err("omap_des_write(" #offset "=%#x) value=%#x\n", \
194*4882a593Smuzhiyun offset, value); \
195*4882a593Smuzhiyun __raw_writel(value, dd->io_base + offset); \
196*4882a593Smuzhiyun } while (0)
197*4882a593Smuzhiyun #else
omap_des_write(struct omap_des_dev * dd,u32 offset,u32 value)198*4882a593Smuzhiyun static inline void omap_des_write(struct omap_des_dev *dd, u32 offset,
199*4882a593Smuzhiyun u32 value)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun __raw_writel(value, dd->io_base + offset);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun #endif
204*4882a593Smuzhiyun
omap_des_write_mask(struct omap_des_dev * dd,u32 offset,u32 value,u32 mask)205*4882a593Smuzhiyun static inline void omap_des_write_mask(struct omap_des_dev *dd, u32 offset,
206*4882a593Smuzhiyun u32 value, u32 mask)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun u32 val;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun val = omap_des_read(dd, offset);
211*4882a593Smuzhiyun val &= ~mask;
212*4882a593Smuzhiyun val |= value;
213*4882a593Smuzhiyun omap_des_write(dd, offset, val);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
omap_des_write_n(struct omap_des_dev * dd,u32 offset,u32 * value,int count)216*4882a593Smuzhiyun static void omap_des_write_n(struct omap_des_dev *dd, u32 offset,
217*4882a593Smuzhiyun u32 *value, int count)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun for (; count--; value++, offset += 4)
220*4882a593Smuzhiyun omap_des_write(dd, offset, *value);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
omap_des_hw_init(struct omap_des_dev * dd)223*4882a593Smuzhiyun static int omap_des_hw_init(struct omap_des_dev *dd)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun int err;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * clocks are enabled when request starts and disabled when finished.
229*4882a593Smuzhiyun * It may be long delays between requests.
230*4882a593Smuzhiyun * Device might go to off mode to save power.
231*4882a593Smuzhiyun */
232*4882a593Smuzhiyun err = pm_runtime_get_sync(dd->dev);
233*4882a593Smuzhiyun if (err < 0) {
234*4882a593Smuzhiyun pm_runtime_put_noidle(dd->dev);
235*4882a593Smuzhiyun dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
236*4882a593Smuzhiyun return err;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (!(dd->flags & FLAGS_INIT)) {
240*4882a593Smuzhiyun dd->flags |= FLAGS_INIT;
241*4882a593Smuzhiyun dd->err = 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
omap_des_write_ctrl(struct omap_des_dev * dd)247*4882a593Smuzhiyun static int omap_des_write_ctrl(struct omap_des_dev *dd)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun unsigned int key32;
250*4882a593Smuzhiyun int i, err;
251*4882a593Smuzhiyun u32 val = 0, mask = 0;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun err = omap_des_hw_init(dd);
254*4882a593Smuzhiyun if (err)
255*4882a593Smuzhiyun return err;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun key32 = dd->ctx->keylen / sizeof(u32);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* it seems a key should always be set even if it has not changed */
260*4882a593Smuzhiyun for (i = 0; i < key32; i++) {
261*4882a593Smuzhiyun omap_des_write(dd, DES_REG_KEY(dd, i),
262*4882a593Smuzhiyun __le32_to_cpu(dd->ctx->key[i]));
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if ((dd->flags & FLAGS_CBC) && dd->req->iv)
266*4882a593Smuzhiyun omap_des_write_n(dd, DES_REG_IV(dd, 0), (void *)dd->req->iv, 2);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (dd->flags & FLAGS_CBC)
269*4882a593Smuzhiyun val |= DES_REG_CTRL_CBC;
270*4882a593Smuzhiyun if (dd->flags & FLAGS_ENCRYPT)
271*4882a593Smuzhiyun val |= DES_REG_CTRL_DIRECTION;
272*4882a593Smuzhiyun if (key32 == 6)
273*4882a593Smuzhiyun val |= DES_REG_CTRL_TDES;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun mask |= DES_REG_CTRL_CBC | DES_REG_CTRL_DIRECTION | DES_REG_CTRL_TDES;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun omap_des_write_mask(dd, DES_REG_CTRL(dd), val, mask);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
omap_des_dma_trigger_omap4(struct omap_des_dev * dd,int length)282*4882a593Smuzhiyun static void omap_des_dma_trigger_omap4(struct omap_des_dev *dd, int length)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun u32 mask, val;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun omap_des_write(dd, DES_REG_LENGTH_N(0), length);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun val = dd->pdata->dma_start;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (dd->dma_lch_out != NULL)
291*4882a593Smuzhiyun val |= dd->pdata->dma_enable_out;
292*4882a593Smuzhiyun if (dd->dma_lch_in != NULL)
293*4882a593Smuzhiyun val |= dd->pdata->dma_enable_in;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
296*4882a593Smuzhiyun dd->pdata->dma_start;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun omap_des_write_mask(dd, DES_REG_MASK(dd), val, mask);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
omap_des_dma_stop(struct omap_des_dev * dd)301*4882a593Smuzhiyun static void omap_des_dma_stop(struct omap_des_dev *dd)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun u32 mask;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
306*4882a593Smuzhiyun dd->pdata->dma_start;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun omap_des_write_mask(dd, DES_REG_MASK(dd), 0, mask);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
omap_des_find_dev(struct omap_des_ctx * ctx)311*4882a593Smuzhiyun static struct omap_des_dev *omap_des_find_dev(struct omap_des_ctx *ctx)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct omap_des_dev *dd = NULL, *tmp;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun spin_lock_bh(&list_lock);
316*4882a593Smuzhiyun if (!ctx->dd) {
317*4882a593Smuzhiyun list_for_each_entry(tmp, &dev_list, list) {
318*4882a593Smuzhiyun /* FIXME: take fist available des core */
319*4882a593Smuzhiyun dd = tmp;
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun ctx->dd = dd;
323*4882a593Smuzhiyun } else {
324*4882a593Smuzhiyun /* already found before */
325*4882a593Smuzhiyun dd = ctx->dd;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun spin_unlock_bh(&list_lock);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun return dd;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
omap_des_dma_out_callback(void * data)332*4882a593Smuzhiyun static void omap_des_dma_out_callback(void *data)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun struct omap_des_dev *dd = data;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* dma_lch_out - completed */
337*4882a593Smuzhiyun tasklet_schedule(&dd->done_task);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
omap_des_dma_init(struct omap_des_dev * dd)340*4882a593Smuzhiyun static int omap_des_dma_init(struct omap_des_dev *dd)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun int err;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun dd->dma_lch_out = NULL;
345*4882a593Smuzhiyun dd->dma_lch_in = NULL;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
348*4882a593Smuzhiyun if (IS_ERR(dd->dma_lch_in)) {
349*4882a593Smuzhiyun dev_err(dd->dev, "Unable to request in DMA channel\n");
350*4882a593Smuzhiyun return PTR_ERR(dd->dma_lch_in);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
354*4882a593Smuzhiyun if (IS_ERR(dd->dma_lch_out)) {
355*4882a593Smuzhiyun dev_err(dd->dev, "Unable to request out DMA channel\n");
356*4882a593Smuzhiyun err = PTR_ERR(dd->dma_lch_out);
357*4882a593Smuzhiyun goto err_dma_out;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return 0;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun err_dma_out:
363*4882a593Smuzhiyun dma_release_channel(dd->dma_lch_in);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return err;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
omap_des_dma_cleanup(struct omap_des_dev * dd)368*4882a593Smuzhiyun static void omap_des_dma_cleanup(struct omap_des_dev *dd)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun if (dd->pio_only)
371*4882a593Smuzhiyun return;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun dma_release_channel(dd->dma_lch_out);
374*4882a593Smuzhiyun dma_release_channel(dd->dma_lch_in);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
omap_des_crypt_dma(struct crypto_tfm * tfm,struct scatterlist * in_sg,struct scatterlist * out_sg,int in_sg_len,int out_sg_len)377*4882a593Smuzhiyun static int omap_des_crypt_dma(struct crypto_tfm *tfm,
378*4882a593Smuzhiyun struct scatterlist *in_sg, struct scatterlist *out_sg,
379*4882a593Smuzhiyun int in_sg_len, int out_sg_len)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct omap_des_ctx *ctx = crypto_tfm_ctx(tfm);
382*4882a593Smuzhiyun struct omap_des_dev *dd = ctx->dd;
383*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx_in, *tx_out;
384*4882a593Smuzhiyun struct dma_slave_config cfg;
385*4882a593Smuzhiyun int ret;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (dd->pio_only) {
388*4882a593Smuzhiyun scatterwalk_start(&dd->in_walk, dd->in_sg);
389*4882a593Smuzhiyun scatterwalk_start(&dd->out_walk, dd->out_sg);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Enable DATAIN interrupt and let it take
392*4882a593Smuzhiyun care of the rest */
393*4882a593Smuzhiyun omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
394*4882a593Smuzhiyun return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun memset(&cfg, 0, sizeof(cfg));
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun cfg.src_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
402*4882a593Smuzhiyun cfg.dst_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
403*4882a593Smuzhiyun cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
404*4882a593Smuzhiyun cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
405*4882a593Smuzhiyun cfg.src_maxburst = DST_MAXBURST;
406*4882a593Smuzhiyun cfg.dst_maxburst = DST_MAXBURST;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* IN */
409*4882a593Smuzhiyun ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
410*4882a593Smuzhiyun if (ret) {
411*4882a593Smuzhiyun dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
412*4882a593Smuzhiyun ret);
413*4882a593Smuzhiyun return ret;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
417*4882a593Smuzhiyun DMA_MEM_TO_DEV,
418*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
419*4882a593Smuzhiyun if (!tx_in) {
420*4882a593Smuzhiyun dev_err(dd->dev, "IN prep_slave_sg() failed\n");
421*4882a593Smuzhiyun return -EINVAL;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* No callback necessary */
425*4882a593Smuzhiyun tx_in->callback_param = dd;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* OUT */
428*4882a593Smuzhiyun ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
429*4882a593Smuzhiyun if (ret) {
430*4882a593Smuzhiyun dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
431*4882a593Smuzhiyun ret);
432*4882a593Smuzhiyun return ret;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
436*4882a593Smuzhiyun DMA_DEV_TO_MEM,
437*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
438*4882a593Smuzhiyun if (!tx_out) {
439*4882a593Smuzhiyun dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
440*4882a593Smuzhiyun return -EINVAL;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun tx_out->callback = omap_des_dma_out_callback;
444*4882a593Smuzhiyun tx_out->callback_param = dd;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun dmaengine_submit(tx_in);
447*4882a593Smuzhiyun dmaengine_submit(tx_out);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun dma_async_issue_pending(dd->dma_lch_in);
450*4882a593Smuzhiyun dma_async_issue_pending(dd->dma_lch_out);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* start DMA */
453*4882a593Smuzhiyun dd->pdata->trigger(dd, dd->total);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
omap_des_crypt_dma_start(struct omap_des_dev * dd)458*4882a593Smuzhiyun static int omap_des_crypt_dma_start(struct omap_des_dev *dd)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun struct crypto_tfm *tfm = crypto_skcipher_tfm(
461*4882a593Smuzhiyun crypto_skcipher_reqtfm(dd->req));
462*4882a593Smuzhiyun int err;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun pr_debug("total: %zd\n", dd->total);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (!dd->pio_only) {
467*4882a593Smuzhiyun err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
468*4882a593Smuzhiyun DMA_TO_DEVICE);
469*4882a593Smuzhiyun if (!err) {
470*4882a593Smuzhiyun dev_err(dd->dev, "dma_map_sg() error\n");
471*4882a593Smuzhiyun return -EINVAL;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
475*4882a593Smuzhiyun DMA_FROM_DEVICE);
476*4882a593Smuzhiyun if (!err) {
477*4882a593Smuzhiyun dev_err(dd->dev, "dma_map_sg() error\n");
478*4882a593Smuzhiyun return -EINVAL;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun err = omap_des_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
483*4882a593Smuzhiyun dd->out_sg_len);
484*4882a593Smuzhiyun if (err && !dd->pio_only) {
485*4882a593Smuzhiyun dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
486*4882a593Smuzhiyun dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
487*4882a593Smuzhiyun DMA_FROM_DEVICE);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun return err;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
omap_des_finish_req(struct omap_des_dev * dd,int err)493*4882a593Smuzhiyun static void omap_des_finish_req(struct omap_des_dev *dd, int err)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun struct skcipher_request *req = dd->req;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun pr_debug("err: %d\n", err);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun crypto_finalize_skcipher_request(dd->engine, req, err);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun pm_runtime_mark_last_busy(dd->dev);
502*4882a593Smuzhiyun pm_runtime_put_autosuspend(dd->dev);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
omap_des_crypt_dma_stop(struct omap_des_dev * dd)505*4882a593Smuzhiyun static int omap_des_crypt_dma_stop(struct omap_des_dev *dd)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun pr_debug("total: %zd\n", dd->total);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun omap_des_dma_stop(dd);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun dmaengine_terminate_all(dd->dma_lch_in);
512*4882a593Smuzhiyun dmaengine_terminate_all(dd->dma_lch_out);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
omap_des_handle_queue(struct omap_des_dev * dd,struct skcipher_request * req)517*4882a593Smuzhiyun static int omap_des_handle_queue(struct omap_des_dev *dd,
518*4882a593Smuzhiyun struct skcipher_request *req)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun if (req)
521*4882a593Smuzhiyun return crypto_transfer_skcipher_request_to_engine(dd->engine, req);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
omap_des_prepare_req(struct crypto_engine * engine,void * areq)526*4882a593Smuzhiyun static int omap_des_prepare_req(struct crypto_engine *engine,
527*4882a593Smuzhiyun void *areq)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
530*4882a593Smuzhiyun struct omap_des_ctx *ctx = crypto_skcipher_ctx(
531*4882a593Smuzhiyun crypto_skcipher_reqtfm(req));
532*4882a593Smuzhiyun struct omap_des_dev *dd = omap_des_find_dev(ctx);
533*4882a593Smuzhiyun struct omap_des_reqctx *rctx;
534*4882a593Smuzhiyun int ret;
535*4882a593Smuzhiyun u16 flags;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (!dd)
538*4882a593Smuzhiyun return -ENODEV;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* assign new request to device */
541*4882a593Smuzhiyun dd->req = req;
542*4882a593Smuzhiyun dd->total = req->cryptlen;
543*4882a593Smuzhiyun dd->total_save = req->cryptlen;
544*4882a593Smuzhiyun dd->in_sg = req->src;
545*4882a593Smuzhiyun dd->out_sg = req->dst;
546*4882a593Smuzhiyun dd->orig_out = req->dst;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun flags = OMAP_CRYPTO_COPY_DATA;
549*4882a593Smuzhiyun if (req->src == req->dst)
550*4882a593Smuzhiyun flags |= OMAP_CRYPTO_FORCE_COPY;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun ret = omap_crypto_align_sg(&dd->in_sg, dd->total, DES_BLOCK_SIZE,
553*4882a593Smuzhiyun &dd->in_sgl, flags,
554*4882a593Smuzhiyun FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
555*4882a593Smuzhiyun if (ret)
556*4882a593Smuzhiyun return ret;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun ret = omap_crypto_align_sg(&dd->out_sg, dd->total, DES_BLOCK_SIZE,
559*4882a593Smuzhiyun &dd->out_sgl, 0,
560*4882a593Smuzhiyun FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
561*4882a593Smuzhiyun if (ret)
562*4882a593Smuzhiyun return ret;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
565*4882a593Smuzhiyun if (dd->in_sg_len < 0)
566*4882a593Smuzhiyun return dd->in_sg_len;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
569*4882a593Smuzhiyun if (dd->out_sg_len < 0)
570*4882a593Smuzhiyun return dd->out_sg_len;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun rctx = skcipher_request_ctx(req);
573*4882a593Smuzhiyun ctx = crypto_skcipher_ctx(crypto_skcipher_reqtfm(req));
574*4882a593Smuzhiyun rctx->mode &= FLAGS_MODE_MASK;
575*4882a593Smuzhiyun dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun dd->ctx = ctx;
578*4882a593Smuzhiyun ctx->dd = dd;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return omap_des_write_ctrl(dd);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
omap_des_crypt_req(struct crypto_engine * engine,void * areq)583*4882a593Smuzhiyun static int omap_des_crypt_req(struct crypto_engine *engine,
584*4882a593Smuzhiyun void *areq)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
587*4882a593Smuzhiyun struct omap_des_ctx *ctx = crypto_skcipher_ctx(
588*4882a593Smuzhiyun crypto_skcipher_reqtfm(req));
589*4882a593Smuzhiyun struct omap_des_dev *dd = omap_des_find_dev(ctx);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (!dd)
592*4882a593Smuzhiyun return -ENODEV;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return omap_des_crypt_dma_start(dd);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
omap_des_done_task(unsigned long data)597*4882a593Smuzhiyun static void omap_des_done_task(unsigned long data)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct omap_des_dev *dd = (struct omap_des_dev *)data;
600*4882a593Smuzhiyun int i;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun pr_debug("enter done_task\n");
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (!dd->pio_only) {
605*4882a593Smuzhiyun dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
606*4882a593Smuzhiyun DMA_FROM_DEVICE);
607*4882a593Smuzhiyun dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
608*4882a593Smuzhiyun dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
609*4882a593Smuzhiyun DMA_FROM_DEVICE);
610*4882a593Smuzhiyun omap_des_crypt_dma_stop(dd);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun omap_crypto_cleanup(&dd->in_sgl, NULL, 0, dd->total_save,
614*4882a593Smuzhiyun FLAGS_IN_DATA_ST_SHIFT, dd->flags);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun omap_crypto_cleanup(&dd->out_sgl, dd->orig_out, 0, dd->total_save,
617*4882a593Smuzhiyun FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if ((dd->flags & FLAGS_CBC) && dd->req->iv)
620*4882a593Smuzhiyun for (i = 0; i < 2; i++)
621*4882a593Smuzhiyun ((u32 *)dd->req->iv)[i] =
622*4882a593Smuzhiyun omap_des_read(dd, DES_REG_IV(dd, i));
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun omap_des_finish_req(dd, 0);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun pr_debug("exit\n");
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
omap_des_crypt(struct skcipher_request * req,unsigned long mode)629*4882a593Smuzhiyun static int omap_des_crypt(struct skcipher_request *req, unsigned long mode)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun struct omap_des_ctx *ctx = crypto_skcipher_ctx(
632*4882a593Smuzhiyun crypto_skcipher_reqtfm(req));
633*4882a593Smuzhiyun struct omap_des_reqctx *rctx = skcipher_request_ctx(req);
634*4882a593Smuzhiyun struct omap_des_dev *dd;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->cryptlen,
637*4882a593Smuzhiyun !!(mode & FLAGS_ENCRYPT),
638*4882a593Smuzhiyun !!(mode & FLAGS_CBC));
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (!req->cryptlen)
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (!IS_ALIGNED(req->cryptlen, DES_BLOCK_SIZE))
644*4882a593Smuzhiyun return -EINVAL;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun dd = omap_des_find_dev(ctx);
647*4882a593Smuzhiyun if (!dd)
648*4882a593Smuzhiyun return -ENODEV;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun rctx->mode = mode;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun return omap_des_handle_queue(dd, req);
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* ********************** ALG API ************************************ */
656*4882a593Smuzhiyun
omap_des_setkey(struct crypto_skcipher * cipher,const u8 * key,unsigned int keylen)657*4882a593Smuzhiyun static int omap_des_setkey(struct crypto_skcipher *cipher, const u8 *key,
658*4882a593Smuzhiyun unsigned int keylen)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun struct omap_des_ctx *ctx = crypto_skcipher_ctx(cipher);
661*4882a593Smuzhiyun int err;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun pr_debug("enter, keylen: %d\n", keylen);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun err = verify_skcipher_des_key(cipher, key);
666*4882a593Smuzhiyun if (err)
667*4882a593Smuzhiyun return err;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun memcpy(ctx->key, key, keylen);
670*4882a593Smuzhiyun ctx->keylen = keylen;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun return 0;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
omap_des3_setkey(struct crypto_skcipher * cipher,const u8 * key,unsigned int keylen)675*4882a593Smuzhiyun static int omap_des3_setkey(struct crypto_skcipher *cipher, const u8 *key,
676*4882a593Smuzhiyun unsigned int keylen)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun struct omap_des_ctx *ctx = crypto_skcipher_ctx(cipher);
679*4882a593Smuzhiyun int err;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun pr_debug("enter, keylen: %d\n", keylen);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun err = verify_skcipher_des3_key(cipher, key);
684*4882a593Smuzhiyun if (err)
685*4882a593Smuzhiyun return err;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun memcpy(ctx->key, key, keylen);
688*4882a593Smuzhiyun ctx->keylen = keylen;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun return 0;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
omap_des_ecb_encrypt(struct skcipher_request * req)693*4882a593Smuzhiyun static int omap_des_ecb_encrypt(struct skcipher_request *req)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun return omap_des_crypt(req, FLAGS_ENCRYPT);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
omap_des_ecb_decrypt(struct skcipher_request * req)698*4882a593Smuzhiyun static int omap_des_ecb_decrypt(struct skcipher_request *req)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun return omap_des_crypt(req, 0);
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
omap_des_cbc_encrypt(struct skcipher_request * req)703*4882a593Smuzhiyun static int omap_des_cbc_encrypt(struct skcipher_request *req)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun return omap_des_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
omap_des_cbc_decrypt(struct skcipher_request * req)708*4882a593Smuzhiyun static int omap_des_cbc_decrypt(struct skcipher_request *req)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun return omap_des_crypt(req, FLAGS_CBC);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun static int omap_des_prepare_req(struct crypto_engine *engine,
714*4882a593Smuzhiyun void *areq);
715*4882a593Smuzhiyun static int omap_des_crypt_req(struct crypto_engine *engine,
716*4882a593Smuzhiyun void *areq);
717*4882a593Smuzhiyun
omap_des_init_tfm(struct crypto_skcipher * tfm)718*4882a593Smuzhiyun static int omap_des_init_tfm(struct crypto_skcipher *tfm)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct omap_des_ctx *ctx = crypto_skcipher_ctx(tfm);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun pr_debug("enter\n");
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun crypto_skcipher_set_reqsize(tfm, sizeof(struct omap_des_reqctx));
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun ctx->enginectx.op.prepare_request = omap_des_prepare_req;
727*4882a593Smuzhiyun ctx->enginectx.op.unprepare_request = NULL;
728*4882a593Smuzhiyun ctx->enginectx.op.do_one_request = omap_des_crypt_req;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun return 0;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* ********************** ALGS ************************************ */
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun static struct skcipher_alg algs_ecb_cbc[] = {
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun .base.cra_name = "ecb(des)",
738*4882a593Smuzhiyun .base.cra_driver_name = "ecb-des-omap",
739*4882a593Smuzhiyun .base.cra_priority = 100,
740*4882a593Smuzhiyun .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
741*4882a593Smuzhiyun CRYPTO_ALG_ASYNC,
742*4882a593Smuzhiyun .base.cra_blocksize = DES_BLOCK_SIZE,
743*4882a593Smuzhiyun .base.cra_ctxsize = sizeof(struct omap_des_ctx),
744*4882a593Smuzhiyun .base.cra_module = THIS_MODULE,
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun .min_keysize = DES_KEY_SIZE,
747*4882a593Smuzhiyun .max_keysize = DES_KEY_SIZE,
748*4882a593Smuzhiyun .setkey = omap_des_setkey,
749*4882a593Smuzhiyun .encrypt = omap_des_ecb_encrypt,
750*4882a593Smuzhiyun .decrypt = omap_des_ecb_decrypt,
751*4882a593Smuzhiyun .init = omap_des_init_tfm,
752*4882a593Smuzhiyun },
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun .base.cra_name = "cbc(des)",
755*4882a593Smuzhiyun .base.cra_driver_name = "cbc-des-omap",
756*4882a593Smuzhiyun .base.cra_priority = 100,
757*4882a593Smuzhiyun .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
758*4882a593Smuzhiyun CRYPTO_ALG_ASYNC,
759*4882a593Smuzhiyun .base.cra_blocksize = DES_BLOCK_SIZE,
760*4882a593Smuzhiyun .base.cra_ctxsize = sizeof(struct omap_des_ctx),
761*4882a593Smuzhiyun .base.cra_module = THIS_MODULE,
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun .min_keysize = DES_KEY_SIZE,
764*4882a593Smuzhiyun .max_keysize = DES_KEY_SIZE,
765*4882a593Smuzhiyun .ivsize = DES_BLOCK_SIZE,
766*4882a593Smuzhiyun .setkey = omap_des_setkey,
767*4882a593Smuzhiyun .encrypt = omap_des_cbc_encrypt,
768*4882a593Smuzhiyun .decrypt = omap_des_cbc_decrypt,
769*4882a593Smuzhiyun .init = omap_des_init_tfm,
770*4882a593Smuzhiyun },
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun .base.cra_name = "ecb(des3_ede)",
773*4882a593Smuzhiyun .base.cra_driver_name = "ecb-des3-omap",
774*4882a593Smuzhiyun .base.cra_priority = 100,
775*4882a593Smuzhiyun .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
776*4882a593Smuzhiyun CRYPTO_ALG_ASYNC,
777*4882a593Smuzhiyun .base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
778*4882a593Smuzhiyun .base.cra_ctxsize = sizeof(struct omap_des_ctx),
779*4882a593Smuzhiyun .base.cra_module = THIS_MODULE,
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun .min_keysize = DES3_EDE_KEY_SIZE,
782*4882a593Smuzhiyun .max_keysize = DES3_EDE_KEY_SIZE,
783*4882a593Smuzhiyun .setkey = omap_des3_setkey,
784*4882a593Smuzhiyun .encrypt = omap_des_ecb_encrypt,
785*4882a593Smuzhiyun .decrypt = omap_des_ecb_decrypt,
786*4882a593Smuzhiyun .init = omap_des_init_tfm,
787*4882a593Smuzhiyun },
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun .base.cra_name = "cbc(des3_ede)",
790*4882a593Smuzhiyun .base.cra_driver_name = "cbc-des3-omap",
791*4882a593Smuzhiyun .base.cra_priority = 100,
792*4882a593Smuzhiyun .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
793*4882a593Smuzhiyun CRYPTO_ALG_ASYNC,
794*4882a593Smuzhiyun .base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
795*4882a593Smuzhiyun .base.cra_ctxsize = sizeof(struct omap_des_ctx),
796*4882a593Smuzhiyun .base.cra_module = THIS_MODULE,
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun .min_keysize = DES3_EDE_KEY_SIZE,
799*4882a593Smuzhiyun .max_keysize = DES3_EDE_KEY_SIZE,
800*4882a593Smuzhiyun .ivsize = DES3_EDE_BLOCK_SIZE,
801*4882a593Smuzhiyun .setkey = omap_des3_setkey,
802*4882a593Smuzhiyun .encrypt = omap_des_cbc_encrypt,
803*4882a593Smuzhiyun .decrypt = omap_des_cbc_decrypt,
804*4882a593Smuzhiyun .init = omap_des_init_tfm,
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun static struct omap_des_algs_info omap_des_algs_info_ecb_cbc[] = {
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun .algs_list = algs_ecb_cbc,
811*4882a593Smuzhiyun .size = ARRAY_SIZE(algs_ecb_cbc),
812*4882a593Smuzhiyun },
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun #ifdef CONFIG_OF
816*4882a593Smuzhiyun static const struct omap_des_pdata omap_des_pdata_omap4 = {
817*4882a593Smuzhiyun .algs_info = omap_des_algs_info_ecb_cbc,
818*4882a593Smuzhiyun .algs_info_size = ARRAY_SIZE(omap_des_algs_info_ecb_cbc),
819*4882a593Smuzhiyun .trigger = omap_des_dma_trigger_omap4,
820*4882a593Smuzhiyun .key_ofs = 0x14,
821*4882a593Smuzhiyun .iv_ofs = 0x18,
822*4882a593Smuzhiyun .ctrl_ofs = 0x20,
823*4882a593Smuzhiyun .data_ofs = 0x28,
824*4882a593Smuzhiyun .rev_ofs = 0x30,
825*4882a593Smuzhiyun .mask_ofs = 0x34,
826*4882a593Smuzhiyun .irq_status_ofs = 0x3c,
827*4882a593Smuzhiyun .irq_enable_ofs = 0x40,
828*4882a593Smuzhiyun .dma_enable_in = BIT(5),
829*4882a593Smuzhiyun .dma_enable_out = BIT(6),
830*4882a593Smuzhiyun .major_mask = 0x0700,
831*4882a593Smuzhiyun .major_shift = 8,
832*4882a593Smuzhiyun .minor_mask = 0x003f,
833*4882a593Smuzhiyun .minor_shift = 0,
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun
omap_des_irq(int irq,void * dev_id)836*4882a593Smuzhiyun static irqreturn_t omap_des_irq(int irq, void *dev_id)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun struct omap_des_dev *dd = dev_id;
839*4882a593Smuzhiyun u32 status, i;
840*4882a593Smuzhiyun u32 *src, *dst;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun status = omap_des_read(dd, DES_REG_IRQ_STATUS(dd));
843*4882a593Smuzhiyun if (status & DES_REG_IRQ_DATA_IN) {
844*4882a593Smuzhiyun omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun BUG_ON(!dd->in_sg);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun BUG_ON(_calc_walked(in) > dd->in_sg->length);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun src = sg_virt(dd->in_sg) + _calc_walked(in);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun for (i = 0; i < DES_BLOCK_WORDS; i++) {
853*4882a593Smuzhiyun omap_des_write(dd, DES_REG_DATA_N(dd, i), *src);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun scatterwalk_advance(&dd->in_walk, 4);
856*4882a593Smuzhiyun if (dd->in_sg->length == _calc_walked(in)) {
857*4882a593Smuzhiyun dd->in_sg = sg_next(dd->in_sg);
858*4882a593Smuzhiyun if (dd->in_sg) {
859*4882a593Smuzhiyun scatterwalk_start(&dd->in_walk,
860*4882a593Smuzhiyun dd->in_sg);
861*4882a593Smuzhiyun src = sg_virt(dd->in_sg) +
862*4882a593Smuzhiyun _calc_walked(in);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun } else {
865*4882a593Smuzhiyun src++;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /* Clear IRQ status */
870*4882a593Smuzhiyun status &= ~DES_REG_IRQ_DATA_IN;
871*4882a593Smuzhiyun omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* Enable DATA_OUT interrupt */
874*4882a593Smuzhiyun omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x4);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun } else if (status & DES_REG_IRQ_DATA_OUT) {
877*4882a593Smuzhiyun omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun BUG_ON(!dd->out_sg);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun BUG_ON(_calc_walked(out) > dd->out_sg->length);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun dst = sg_virt(dd->out_sg) + _calc_walked(out);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun for (i = 0; i < DES_BLOCK_WORDS; i++) {
886*4882a593Smuzhiyun *dst = omap_des_read(dd, DES_REG_DATA_N(dd, i));
887*4882a593Smuzhiyun scatterwalk_advance(&dd->out_walk, 4);
888*4882a593Smuzhiyun if (dd->out_sg->length == _calc_walked(out)) {
889*4882a593Smuzhiyun dd->out_sg = sg_next(dd->out_sg);
890*4882a593Smuzhiyun if (dd->out_sg) {
891*4882a593Smuzhiyun scatterwalk_start(&dd->out_walk,
892*4882a593Smuzhiyun dd->out_sg);
893*4882a593Smuzhiyun dst = sg_virt(dd->out_sg) +
894*4882a593Smuzhiyun _calc_walked(out);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun } else {
897*4882a593Smuzhiyun dst++;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun BUG_ON(dd->total < DES_BLOCK_SIZE);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun dd->total -= DES_BLOCK_SIZE;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /* Clear IRQ status */
906*4882a593Smuzhiyun status &= ~DES_REG_IRQ_DATA_OUT;
907*4882a593Smuzhiyun omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (!dd->total)
910*4882a593Smuzhiyun /* All bytes read! */
911*4882a593Smuzhiyun tasklet_schedule(&dd->done_task);
912*4882a593Smuzhiyun else
913*4882a593Smuzhiyun /* Enable DATA_IN interrupt for next block */
914*4882a593Smuzhiyun omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun return IRQ_HANDLED;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun static const struct of_device_id omap_des_of_match[] = {
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun .compatible = "ti,omap4-des",
923*4882a593Smuzhiyun .data = &omap_des_pdata_omap4,
924*4882a593Smuzhiyun },
925*4882a593Smuzhiyun {},
926*4882a593Smuzhiyun };
927*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, omap_des_of_match);
928*4882a593Smuzhiyun
omap_des_get_of(struct omap_des_dev * dd,struct platform_device * pdev)929*4882a593Smuzhiyun static int omap_des_get_of(struct omap_des_dev *dd,
930*4882a593Smuzhiyun struct platform_device *pdev)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun dd->pdata = of_device_get_match_data(&pdev->dev);
934*4882a593Smuzhiyun if (!dd->pdata) {
935*4882a593Smuzhiyun dev_err(&pdev->dev, "no compatible OF match\n");
936*4882a593Smuzhiyun return -EINVAL;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun return 0;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun #else
omap_des_get_of(struct omap_des_dev * dd,struct device * dev)942*4882a593Smuzhiyun static int omap_des_get_of(struct omap_des_dev *dd,
943*4882a593Smuzhiyun struct device *dev)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun return -EINVAL;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun #endif
948*4882a593Smuzhiyun
omap_des_get_pdev(struct omap_des_dev * dd,struct platform_device * pdev)949*4882a593Smuzhiyun static int omap_des_get_pdev(struct omap_des_dev *dd,
950*4882a593Smuzhiyun struct platform_device *pdev)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun /* non-DT devices get pdata from pdev */
953*4882a593Smuzhiyun dd->pdata = pdev->dev.platform_data;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun return 0;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
omap_des_probe(struct platform_device * pdev)958*4882a593Smuzhiyun static int omap_des_probe(struct platform_device *pdev)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun struct device *dev = &pdev->dev;
961*4882a593Smuzhiyun struct omap_des_dev *dd;
962*4882a593Smuzhiyun struct skcipher_alg *algp;
963*4882a593Smuzhiyun struct resource *res;
964*4882a593Smuzhiyun int err = -ENOMEM, i, j, irq = -1;
965*4882a593Smuzhiyun u32 reg;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun dd = devm_kzalloc(dev, sizeof(struct omap_des_dev), GFP_KERNEL);
968*4882a593Smuzhiyun if (dd == NULL) {
969*4882a593Smuzhiyun dev_err(dev, "unable to alloc data struct.\n");
970*4882a593Smuzhiyun goto err_data;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun dd->dev = dev;
973*4882a593Smuzhiyun platform_set_drvdata(pdev, dd);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
976*4882a593Smuzhiyun if (!res) {
977*4882a593Smuzhiyun dev_err(dev, "no MEM resource info\n");
978*4882a593Smuzhiyun goto err_res;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun err = (dev->of_node) ? omap_des_get_of(dd, pdev) :
982*4882a593Smuzhiyun omap_des_get_pdev(dd, pdev);
983*4882a593Smuzhiyun if (err)
984*4882a593Smuzhiyun goto err_res;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun dd->io_base = devm_ioremap_resource(dev, res);
987*4882a593Smuzhiyun if (IS_ERR(dd->io_base)) {
988*4882a593Smuzhiyun err = PTR_ERR(dd->io_base);
989*4882a593Smuzhiyun goto err_res;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun dd->phys_base = res->start;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun pm_runtime_use_autosuspend(dev);
994*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun pm_runtime_enable(dev);
997*4882a593Smuzhiyun err = pm_runtime_get_sync(dev);
998*4882a593Smuzhiyun if (err < 0) {
999*4882a593Smuzhiyun pm_runtime_put_noidle(dev);
1000*4882a593Smuzhiyun dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
1001*4882a593Smuzhiyun goto err_get;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun omap_des_dma_stop(dd);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun reg = omap_des_read(dd, DES_REG_REV(dd));
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun pm_runtime_put_sync(dev);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun dev_info(dev, "OMAP DES hw accel rev: %u.%u\n",
1011*4882a593Smuzhiyun (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
1012*4882a593Smuzhiyun (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun tasklet_init(&dd->done_task, omap_des_done_task, (unsigned long)dd);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun err = omap_des_dma_init(dd);
1017*4882a593Smuzhiyun if (err == -EPROBE_DEFER) {
1018*4882a593Smuzhiyun goto err_irq;
1019*4882a593Smuzhiyun } else if (err && DES_REG_IRQ_STATUS(dd) && DES_REG_IRQ_ENABLE(dd)) {
1020*4882a593Smuzhiyun dd->pio_only = 1;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1023*4882a593Smuzhiyun if (irq < 0) {
1024*4882a593Smuzhiyun err = irq;
1025*4882a593Smuzhiyun goto err_irq;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun err = devm_request_irq(dev, irq, omap_des_irq, 0,
1029*4882a593Smuzhiyun dev_name(dev), dd);
1030*4882a593Smuzhiyun if (err) {
1031*4882a593Smuzhiyun dev_err(dev, "Unable to grab omap-des IRQ\n");
1032*4882a593Smuzhiyun goto err_irq;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun INIT_LIST_HEAD(&dd->list);
1038*4882a593Smuzhiyun spin_lock_bh(&list_lock);
1039*4882a593Smuzhiyun list_add_tail(&dd->list, &dev_list);
1040*4882a593Smuzhiyun spin_unlock_bh(&list_lock);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* Initialize des crypto engine */
1043*4882a593Smuzhiyun dd->engine = crypto_engine_alloc_init(dev, 1);
1044*4882a593Smuzhiyun if (!dd->engine) {
1045*4882a593Smuzhiyun err = -ENOMEM;
1046*4882a593Smuzhiyun goto err_engine;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun err = crypto_engine_start(dd->engine);
1050*4882a593Smuzhiyun if (err)
1051*4882a593Smuzhiyun goto err_engine;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun for (i = 0; i < dd->pdata->algs_info_size; i++) {
1054*4882a593Smuzhiyun for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
1055*4882a593Smuzhiyun algp = &dd->pdata->algs_info[i].algs_list[j];
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun pr_debug("reg alg: %s\n", algp->base.cra_name);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun err = crypto_register_skcipher(algp);
1060*4882a593Smuzhiyun if (err)
1061*4882a593Smuzhiyun goto err_algs;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun dd->pdata->algs_info[i].registered++;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun return 0;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun err_algs:
1070*4882a593Smuzhiyun for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1071*4882a593Smuzhiyun for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1072*4882a593Smuzhiyun crypto_unregister_skcipher(
1073*4882a593Smuzhiyun &dd->pdata->algs_info[i].algs_list[j]);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun err_engine:
1076*4882a593Smuzhiyun if (dd->engine)
1077*4882a593Smuzhiyun crypto_engine_exit(dd->engine);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun omap_des_dma_cleanup(dd);
1080*4882a593Smuzhiyun err_irq:
1081*4882a593Smuzhiyun tasklet_kill(&dd->done_task);
1082*4882a593Smuzhiyun err_get:
1083*4882a593Smuzhiyun pm_runtime_disable(dev);
1084*4882a593Smuzhiyun err_res:
1085*4882a593Smuzhiyun dd = NULL;
1086*4882a593Smuzhiyun err_data:
1087*4882a593Smuzhiyun dev_err(dev, "initialization failed.\n");
1088*4882a593Smuzhiyun return err;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
omap_des_remove(struct platform_device * pdev)1091*4882a593Smuzhiyun static int omap_des_remove(struct platform_device *pdev)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct omap_des_dev *dd = platform_get_drvdata(pdev);
1094*4882a593Smuzhiyun int i, j;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (!dd)
1097*4882a593Smuzhiyun return -ENODEV;
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun spin_lock_bh(&list_lock);
1100*4882a593Smuzhiyun list_del(&dd->list);
1101*4882a593Smuzhiyun spin_unlock_bh(&list_lock);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1104*4882a593Smuzhiyun for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1105*4882a593Smuzhiyun crypto_unregister_skcipher(
1106*4882a593Smuzhiyun &dd->pdata->algs_info[i].algs_list[j]);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun tasklet_kill(&dd->done_task);
1109*4882a593Smuzhiyun omap_des_dma_cleanup(dd);
1110*4882a593Smuzhiyun pm_runtime_disable(dd->dev);
1111*4882a593Smuzhiyun dd = NULL;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun return 0;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
omap_des_suspend(struct device * dev)1117*4882a593Smuzhiyun static int omap_des_suspend(struct device *dev)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun pm_runtime_put_sync(dev);
1120*4882a593Smuzhiyun return 0;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun
omap_des_resume(struct device * dev)1123*4882a593Smuzhiyun static int omap_des_resume(struct device *dev)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun int err;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun err = pm_runtime_get_sync(dev);
1128*4882a593Smuzhiyun if (err < 0) {
1129*4882a593Smuzhiyun pm_runtime_put_noidle(dev);
1130*4882a593Smuzhiyun dev_err(dev, "%s: failed to get_sync(%d)\n", __func__, err);
1131*4882a593Smuzhiyun return err;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun return 0;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun #endif
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(omap_des_pm_ops, omap_des_suspend, omap_des_resume);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun static struct platform_driver omap_des_driver = {
1140*4882a593Smuzhiyun .probe = omap_des_probe,
1141*4882a593Smuzhiyun .remove = omap_des_remove,
1142*4882a593Smuzhiyun .driver = {
1143*4882a593Smuzhiyun .name = "omap-des",
1144*4882a593Smuzhiyun .pm = &omap_des_pm_ops,
1145*4882a593Smuzhiyun .of_match_table = of_match_ptr(omap_des_of_match),
1146*4882a593Smuzhiyun },
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun module_platform_driver(omap_des_driver);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP DES hw acceleration support.");
1152*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1153*4882a593Smuzhiyun MODULE_AUTHOR("Joel Fernandes <joelf@ti.com>");
1154