xref: /OK3568_Linux_fs/kernel/drivers/crypto/omap-aes.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Cryptographic API.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Support for OMAP AES HW acceleration.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2010 Nokia Corporation
8*4882a593Smuzhiyun  * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
9*4882a593Smuzhiyun  * Copyright (c) 2011 Texas Instruments Incorporated
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define pr_fmt(fmt) "%20s: " fmt, __func__
13*4882a593Smuzhiyun #define prn(num) pr_debug(#num "=%d\n", num)
14*4882a593Smuzhiyun #define prx(num) pr_debug(#num "=%x\n", num)
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/scatterlist.h>
23*4882a593Smuzhiyun #include <linux/dma-mapping.h>
24*4882a593Smuzhiyun #include <linux/dmaengine.h>
25*4882a593Smuzhiyun #include <linux/pm_runtime.h>
26*4882a593Smuzhiyun #include <linux/of.h>
27*4882a593Smuzhiyun #include <linux/of_device.h>
28*4882a593Smuzhiyun #include <linux/of_address.h>
29*4882a593Smuzhiyun #include <linux/io.h>
30*4882a593Smuzhiyun #include <linux/crypto.h>
31*4882a593Smuzhiyun #include <linux/interrupt.h>
32*4882a593Smuzhiyun #include <crypto/scatterwalk.h>
33*4882a593Smuzhiyun #include <crypto/aes.h>
34*4882a593Smuzhiyun #include <crypto/gcm.h>
35*4882a593Smuzhiyun #include <crypto/engine.h>
36*4882a593Smuzhiyun #include <crypto/internal/skcipher.h>
37*4882a593Smuzhiyun #include <crypto/internal/aead.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include "omap-crypto.h"
40*4882a593Smuzhiyun #include "omap-aes.h"
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* keep registered devices data here */
43*4882a593Smuzhiyun static LIST_HEAD(dev_list);
44*4882a593Smuzhiyun static DEFINE_SPINLOCK(list_lock);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static int aes_fallback_sz = 200;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #ifdef DEBUG
49*4882a593Smuzhiyun #define omap_aes_read(dd, offset)				\
50*4882a593Smuzhiyun ({								\
51*4882a593Smuzhiyun 	int _read_ret;						\
52*4882a593Smuzhiyun 	_read_ret = __raw_readl(dd->io_base + offset);		\
53*4882a593Smuzhiyun 	pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n",	\
54*4882a593Smuzhiyun 		 offset, _read_ret);				\
55*4882a593Smuzhiyun 	_read_ret;						\
56*4882a593Smuzhiyun })
57*4882a593Smuzhiyun #else
omap_aes_read(struct omap_aes_dev * dd,u32 offset)58*4882a593Smuzhiyun inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	return __raw_readl(dd->io_base + offset);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifdef DEBUG
65*4882a593Smuzhiyun #define omap_aes_write(dd, offset, value)				\
66*4882a593Smuzhiyun 	do {								\
67*4882a593Smuzhiyun 		pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n",	\
68*4882a593Smuzhiyun 			 offset, value);				\
69*4882a593Smuzhiyun 		__raw_writel(value, dd->io_base + offset);		\
70*4882a593Smuzhiyun 	} while (0)
71*4882a593Smuzhiyun #else
omap_aes_write(struct omap_aes_dev * dd,u32 offset,u32 value)72*4882a593Smuzhiyun inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
73*4882a593Smuzhiyun 				  u32 value)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	__raw_writel(value, dd->io_base + offset);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun 
omap_aes_write_mask(struct omap_aes_dev * dd,u32 offset,u32 value,u32 mask)79*4882a593Smuzhiyun static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
80*4882a593Smuzhiyun 					u32 value, u32 mask)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	u32 val;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	val = omap_aes_read(dd, offset);
85*4882a593Smuzhiyun 	val &= ~mask;
86*4882a593Smuzhiyun 	val |= value;
87*4882a593Smuzhiyun 	omap_aes_write(dd, offset, val);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
omap_aes_write_n(struct omap_aes_dev * dd,u32 offset,u32 * value,int count)90*4882a593Smuzhiyun static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
91*4882a593Smuzhiyun 					u32 *value, int count)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	for (; count--; value++, offset += 4)
94*4882a593Smuzhiyun 		omap_aes_write(dd, offset, *value);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
omap_aes_hw_init(struct omap_aes_dev * dd)97*4882a593Smuzhiyun static int omap_aes_hw_init(struct omap_aes_dev *dd)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	int err;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (!(dd->flags & FLAGS_INIT)) {
102*4882a593Smuzhiyun 		dd->flags |= FLAGS_INIT;
103*4882a593Smuzhiyun 		dd->err = 0;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	err = pm_runtime_resume_and_get(dd->dev);
107*4882a593Smuzhiyun 	if (err < 0) {
108*4882a593Smuzhiyun 		dev_err(dd->dev, "failed to get sync: %d\n", err);
109*4882a593Smuzhiyun 		return err;
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
omap_aes_clear_copy_flags(struct omap_aes_dev * dd)115*4882a593Smuzhiyun void omap_aes_clear_copy_flags(struct omap_aes_dev *dd)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_IN_DATA_ST_SHIFT);
118*4882a593Smuzhiyun 	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_OUT_DATA_ST_SHIFT);
119*4882a593Smuzhiyun 	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_ASSOC_DATA_ST_SHIFT);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
omap_aes_write_ctrl(struct omap_aes_dev * dd)122*4882a593Smuzhiyun int omap_aes_write_ctrl(struct omap_aes_dev *dd)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct omap_aes_reqctx *rctx;
125*4882a593Smuzhiyun 	unsigned int key32;
126*4882a593Smuzhiyun 	int i, err;
127*4882a593Smuzhiyun 	u32 val;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	err = omap_aes_hw_init(dd);
130*4882a593Smuzhiyun 	if (err)
131*4882a593Smuzhiyun 		return err;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	key32 = dd->ctx->keylen / sizeof(u32);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* RESET the key as previous HASH keys should not get affected*/
136*4882a593Smuzhiyun 	if (dd->flags & FLAGS_GCM)
137*4882a593Smuzhiyun 		for (i = 0; i < 0x40; i = i + 4)
138*4882a593Smuzhiyun 			omap_aes_write(dd, i, 0x0);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	for (i = 0; i < key32; i++) {
141*4882a593Smuzhiyun 		omap_aes_write(dd, AES_REG_KEY(dd, i),
142*4882a593Smuzhiyun 			       (__force u32)cpu_to_le32(dd->ctx->key[i]));
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->iv)
146*4882a593Smuzhiyun 		omap_aes_write_n(dd, AES_REG_IV(dd, 0), (void *)dd->req->iv, 4);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if ((dd->flags & (FLAGS_GCM)) && dd->aead_req->iv) {
149*4882a593Smuzhiyun 		rctx = aead_request_ctx(dd->aead_req);
150*4882a593Smuzhiyun 		omap_aes_write_n(dd, AES_REG_IV(dd, 0), (u32 *)rctx->iv, 4);
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
154*4882a593Smuzhiyun 	if (dd->flags & FLAGS_CBC)
155*4882a593Smuzhiyun 		val |= AES_REG_CTRL_CBC;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (dd->flags & (FLAGS_CTR | FLAGS_GCM))
158*4882a593Smuzhiyun 		val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (dd->flags & FLAGS_GCM)
161*4882a593Smuzhiyun 		val |= AES_REG_CTRL_GCM;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (dd->flags & FLAGS_ENCRYPT)
164*4882a593Smuzhiyun 		val |= AES_REG_CTRL_DIRECTION;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
omap_aes_dma_trigger_omap2(struct omap_aes_dev * dd,int length)171*4882a593Smuzhiyun static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	u32 mask, val;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	val = dd->pdata->dma_start;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (dd->dma_lch_out != NULL)
178*4882a593Smuzhiyun 		val |= dd->pdata->dma_enable_out;
179*4882a593Smuzhiyun 	if (dd->dma_lch_in != NULL)
180*4882a593Smuzhiyun 		val |= dd->pdata->dma_enable_in;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
183*4882a593Smuzhiyun 	       dd->pdata->dma_start;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
omap_aes_dma_trigger_omap4(struct omap_aes_dev * dd,int length)189*4882a593Smuzhiyun static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
192*4882a593Smuzhiyun 	omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
193*4882a593Smuzhiyun 	if (dd->flags & FLAGS_GCM)
194*4882a593Smuzhiyun 		omap_aes_write(dd, AES_REG_A_LEN, dd->assoc_len);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	omap_aes_dma_trigger_omap2(dd, length);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
omap_aes_dma_stop(struct omap_aes_dev * dd)199*4882a593Smuzhiyun static void omap_aes_dma_stop(struct omap_aes_dev *dd)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	u32 mask;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
204*4882a593Smuzhiyun 	       dd->pdata->dma_start;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
omap_aes_find_dev(struct omap_aes_reqctx * rctx)209*4882a593Smuzhiyun struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	struct omap_aes_dev *dd;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	spin_lock_bh(&list_lock);
214*4882a593Smuzhiyun 	dd = list_first_entry(&dev_list, struct omap_aes_dev, list);
215*4882a593Smuzhiyun 	list_move_tail(&dd->list, &dev_list);
216*4882a593Smuzhiyun 	rctx->dd = dd;
217*4882a593Smuzhiyun 	spin_unlock_bh(&list_lock);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return dd;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
omap_aes_dma_out_callback(void * data)222*4882a593Smuzhiyun static void omap_aes_dma_out_callback(void *data)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct omap_aes_dev *dd = data;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* dma_lch_out - completed */
227*4882a593Smuzhiyun 	tasklet_schedule(&dd->done_task);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
omap_aes_dma_init(struct omap_aes_dev * dd)230*4882a593Smuzhiyun static int omap_aes_dma_init(struct omap_aes_dev *dd)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	int err;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	dd->dma_lch_out = NULL;
235*4882a593Smuzhiyun 	dd->dma_lch_in = NULL;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
238*4882a593Smuzhiyun 	if (IS_ERR(dd->dma_lch_in)) {
239*4882a593Smuzhiyun 		dev_err(dd->dev, "Unable to request in DMA channel\n");
240*4882a593Smuzhiyun 		return PTR_ERR(dd->dma_lch_in);
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
244*4882a593Smuzhiyun 	if (IS_ERR(dd->dma_lch_out)) {
245*4882a593Smuzhiyun 		dev_err(dd->dev, "Unable to request out DMA channel\n");
246*4882a593Smuzhiyun 		err = PTR_ERR(dd->dma_lch_out);
247*4882a593Smuzhiyun 		goto err_dma_out;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	return 0;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun err_dma_out:
253*4882a593Smuzhiyun 	dma_release_channel(dd->dma_lch_in);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return err;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
omap_aes_dma_cleanup(struct omap_aes_dev * dd)258*4882a593Smuzhiyun static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	if (dd->pio_only)
261*4882a593Smuzhiyun 		return;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	dma_release_channel(dd->dma_lch_out);
264*4882a593Smuzhiyun 	dma_release_channel(dd->dma_lch_in);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
omap_aes_crypt_dma(struct omap_aes_dev * dd,struct scatterlist * in_sg,struct scatterlist * out_sg,int in_sg_len,int out_sg_len)267*4882a593Smuzhiyun static int omap_aes_crypt_dma(struct omap_aes_dev *dd,
268*4882a593Smuzhiyun 			      struct scatterlist *in_sg,
269*4882a593Smuzhiyun 			      struct scatterlist *out_sg,
270*4882a593Smuzhiyun 			      int in_sg_len, int out_sg_len)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *tx_in, *tx_out = NULL, *cb_desc;
273*4882a593Smuzhiyun 	struct dma_slave_config cfg;
274*4882a593Smuzhiyun 	int ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (dd->pio_only) {
277*4882a593Smuzhiyun 		scatterwalk_start(&dd->in_walk, dd->in_sg);
278*4882a593Smuzhiyun 		if (out_sg_len)
279*4882a593Smuzhiyun 			scatterwalk_start(&dd->out_walk, dd->out_sg);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		/* Enable DATAIN interrupt and let it take
282*4882a593Smuzhiyun 		   care of the rest */
283*4882a593Smuzhiyun 		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
284*4882a593Smuzhiyun 		return 0;
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	memset(&cfg, 0, sizeof(cfg));
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
292*4882a593Smuzhiyun 	cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
293*4882a593Smuzhiyun 	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
294*4882a593Smuzhiyun 	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
295*4882a593Smuzhiyun 	cfg.src_maxburst = DST_MAXBURST;
296*4882a593Smuzhiyun 	cfg.dst_maxburst = DST_MAXBURST;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* IN */
299*4882a593Smuzhiyun 	ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
300*4882a593Smuzhiyun 	if (ret) {
301*4882a593Smuzhiyun 		dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
302*4882a593Smuzhiyun 			ret);
303*4882a593Smuzhiyun 		return ret;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
307*4882a593Smuzhiyun 					DMA_MEM_TO_DEV,
308*4882a593Smuzhiyun 					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
309*4882a593Smuzhiyun 	if (!tx_in) {
310*4882a593Smuzhiyun 		dev_err(dd->dev, "IN prep_slave_sg() failed\n");
311*4882a593Smuzhiyun 		return -EINVAL;
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* No callback necessary */
315*4882a593Smuzhiyun 	tx_in->callback_param = dd;
316*4882a593Smuzhiyun 	tx_in->callback = NULL;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* OUT */
319*4882a593Smuzhiyun 	if (out_sg_len) {
320*4882a593Smuzhiyun 		ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
321*4882a593Smuzhiyun 		if (ret) {
322*4882a593Smuzhiyun 			dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
323*4882a593Smuzhiyun 				ret);
324*4882a593Smuzhiyun 			return ret;
325*4882a593Smuzhiyun 		}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 		tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg,
328*4882a593Smuzhiyun 						 out_sg_len,
329*4882a593Smuzhiyun 						 DMA_DEV_TO_MEM,
330*4882a593Smuzhiyun 						 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
331*4882a593Smuzhiyun 		if (!tx_out) {
332*4882a593Smuzhiyun 			dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
333*4882a593Smuzhiyun 			return -EINVAL;
334*4882a593Smuzhiyun 		}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 		cb_desc = tx_out;
337*4882a593Smuzhiyun 	} else {
338*4882a593Smuzhiyun 		cb_desc = tx_in;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (dd->flags & FLAGS_GCM)
342*4882a593Smuzhiyun 		cb_desc->callback = omap_aes_gcm_dma_out_callback;
343*4882a593Smuzhiyun 	else
344*4882a593Smuzhiyun 		cb_desc->callback = omap_aes_dma_out_callback;
345*4882a593Smuzhiyun 	cb_desc->callback_param = dd;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	dmaengine_submit(tx_in);
349*4882a593Smuzhiyun 	if (tx_out)
350*4882a593Smuzhiyun 		dmaengine_submit(tx_out);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	dma_async_issue_pending(dd->dma_lch_in);
353*4882a593Smuzhiyun 	if (out_sg_len)
354*4882a593Smuzhiyun 		dma_async_issue_pending(dd->dma_lch_out);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* start DMA */
357*4882a593Smuzhiyun 	dd->pdata->trigger(dd, dd->total);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
omap_aes_crypt_dma_start(struct omap_aes_dev * dd)362*4882a593Smuzhiyun int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	int err;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	pr_debug("total: %zu\n", dd->total);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (!dd->pio_only) {
369*4882a593Smuzhiyun 		err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
370*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
371*4882a593Smuzhiyun 		if (!err) {
372*4882a593Smuzhiyun 			dev_err(dd->dev, "dma_map_sg() error\n");
373*4882a593Smuzhiyun 			return -EINVAL;
374*4882a593Smuzhiyun 		}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 		if (dd->out_sg_len) {
377*4882a593Smuzhiyun 			err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
378*4882a593Smuzhiyun 					 DMA_FROM_DEVICE);
379*4882a593Smuzhiyun 			if (!err) {
380*4882a593Smuzhiyun 				dev_err(dd->dev, "dma_map_sg() error\n");
381*4882a593Smuzhiyun 				return -EINVAL;
382*4882a593Smuzhiyun 			}
383*4882a593Smuzhiyun 		}
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	err = omap_aes_crypt_dma(dd, dd->in_sg, dd->out_sg, dd->in_sg_len,
387*4882a593Smuzhiyun 				 dd->out_sg_len);
388*4882a593Smuzhiyun 	if (err && !dd->pio_only) {
389*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
390*4882a593Smuzhiyun 		if (dd->out_sg_len)
391*4882a593Smuzhiyun 			dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
392*4882a593Smuzhiyun 				     DMA_FROM_DEVICE);
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return err;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
omap_aes_finish_req(struct omap_aes_dev * dd,int err)398*4882a593Smuzhiyun static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct skcipher_request *req = dd->req;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	pr_debug("err: %d\n", err);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	crypto_finalize_skcipher_request(dd->engine, req, err);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dd->dev);
407*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(dd->dev);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
omap_aes_crypt_dma_stop(struct omap_aes_dev * dd)410*4882a593Smuzhiyun int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	pr_debug("total: %zu\n", dd->total);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	omap_aes_dma_stop(dd);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
omap_aes_handle_queue(struct omap_aes_dev * dd,struct skcipher_request * req)420*4882a593Smuzhiyun static int omap_aes_handle_queue(struct omap_aes_dev *dd,
421*4882a593Smuzhiyun 				 struct skcipher_request *req)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	if (req)
424*4882a593Smuzhiyun 		return crypto_transfer_skcipher_request_to_engine(dd->engine, req);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
omap_aes_prepare_req(struct crypto_engine * engine,void * areq)429*4882a593Smuzhiyun static int omap_aes_prepare_req(struct crypto_engine *engine,
430*4882a593Smuzhiyun 				void *areq)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
433*4882a593Smuzhiyun 	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(
434*4882a593Smuzhiyun 			crypto_skcipher_reqtfm(req));
435*4882a593Smuzhiyun 	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
436*4882a593Smuzhiyun 	struct omap_aes_dev *dd = rctx->dd;
437*4882a593Smuzhiyun 	int ret;
438*4882a593Smuzhiyun 	u16 flags;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (!dd)
441*4882a593Smuzhiyun 		return -ENODEV;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* assign new request to device */
444*4882a593Smuzhiyun 	dd->req = req;
445*4882a593Smuzhiyun 	dd->total = req->cryptlen;
446*4882a593Smuzhiyun 	dd->total_save = req->cryptlen;
447*4882a593Smuzhiyun 	dd->in_sg = req->src;
448*4882a593Smuzhiyun 	dd->out_sg = req->dst;
449*4882a593Smuzhiyun 	dd->orig_out = req->dst;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	flags = OMAP_CRYPTO_COPY_DATA;
452*4882a593Smuzhiyun 	if (req->src == req->dst)
453*4882a593Smuzhiyun 		flags |= OMAP_CRYPTO_FORCE_COPY;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	ret = omap_crypto_align_sg(&dd->in_sg, dd->total, AES_BLOCK_SIZE,
456*4882a593Smuzhiyun 				   dd->in_sgl, flags,
457*4882a593Smuzhiyun 				   FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
458*4882a593Smuzhiyun 	if (ret)
459*4882a593Smuzhiyun 		return ret;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	ret = omap_crypto_align_sg(&dd->out_sg, dd->total, AES_BLOCK_SIZE,
462*4882a593Smuzhiyun 				   &dd->out_sgl, 0,
463*4882a593Smuzhiyun 				   FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
464*4882a593Smuzhiyun 	if (ret)
465*4882a593Smuzhiyun 		return ret;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
468*4882a593Smuzhiyun 	if (dd->in_sg_len < 0)
469*4882a593Smuzhiyun 		return dd->in_sg_len;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
472*4882a593Smuzhiyun 	if (dd->out_sg_len < 0)
473*4882a593Smuzhiyun 		return dd->out_sg_len;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	rctx->mode &= FLAGS_MODE_MASK;
476*4882a593Smuzhiyun 	dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	dd->ctx = ctx;
479*4882a593Smuzhiyun 	rctx->dd = dd;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	return omap_aes_write_ctrl(dd);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
omap_aes_crypt_req(struct crypto_engine * engine,void * areq)484*4882a593Smuzhiyun static int omap_aes_crypt_req(struct crypto_engine *engine,
485*4882a593Smuzhiyun 			      void *areq)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
488*4882a593Smuzhiyun 	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
489*4882a593Smuzhiyun 	struct omap_aes_dev *dd = rctx->dd;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (!dd)
492*4882a593Smuzhiyun 		return -ENODEV;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	return omap_aes_crypt_dma_start(dd);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
omap_aes_copy_ivout(struct omap_aes_dev * dd,u8 * ivbuf)497*4882a593Smuzhiyun static void omap_aes_copy_ivout(struct omap_aes_dev *dd, u8 *ivbuf)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	int i;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
502*4882a593Smuzhiyun 		((u32 *)ivbuf)[i] = omap_aes_read(dd, AES_REG_IV(dd, i));
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
omap_aes_done_task(unsigned long data)505*4882a593Smuzhiyun static void omap_aes_done_task(unsigned long data)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	pr_debug("enter done_task\n");
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (!dd->pio_only) {
512*4882a593Smuzhiyun 		dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
513*4882a593Smuzhiyun 				       DMA_FROM_DEVICE);
514*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
515*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
516*4882a593Smuzhiyun 			     DMA_FROM_DEVICE);
517*4882a593Smuzhiyun 		omap_aes_crypt_dma_stop(dd);
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	omap_crypto_cleanup(dd->in_sg, NULL, 0, dd->total_save,
521*4882a593Smuzhiyun 			    FLAGS_IN_DATA_ST_SHIFT, dd->flags);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	omap_crypto_cleanup(dd->out_sg, dd->orig_out, 0, dd->total_save,
524*4882a593Smuzhiyun 			    FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* Update IV output */
527*4882a593Smuzhiyun 	if (dd->flags & (FLAGS_CBC | FLAGS_CTR))
528*4882a593Smuzhiyun 		omap_aes_copy_ivout(dd, dd->req->iv);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	omap_aes_finish_req(dd, 0);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	pr_debug("exit\n");
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
omap_aes_crypt(struct skcipher_request * req,unsigned long mode)535*4882a593Smuzhiyun static int omap_aes_crypt(struct skcipher_request *req, unsigned long mode)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(
538*4882a593Smuzhiyun 			crypto_skcipher_reqtfm(req));
539*4882a593Smuzhiyun 	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
540*4882a593Smuzhiyun 	struct omap_aes_dev *dd;
541*4882a593Smuzhiyun 	int ret;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	if ((req->cryptlen % AES_BLOCK_SIZE) && !(mode & FLAGS_CTR))
544*4882a593Smuzhiyun 		return -EINVAL;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->cryptlen,
547*4882a593Smuzhiyun 		  !!(mode & FLAGS_ENCRYPT),
548*4882a593Smuzhiyun 		  !!(mode & FLAGS_CBC));
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	if (req->cryptlen < aes_fallback_sz) {
551*4882a593Smuzhiyun 		skcipher_request_set_tfm(&rctx->fallback_req, ctx->fallback);
552*4882a593Smuzhiyun 		skcipher_request_set_callback(&rctx->fallback_req,
553*4882a593Smuzhiyun 					      req->base.flags,
554*4882a593Smuzhiyun 					      req->base.complete,
555*4882a593Smuzhiyun 					      req->base.data);
556*4882a593Smuzhiyun 		skcipher_request_set_crypt(&rctx->fallback_req, req->src,
557*4882a593Smuzhiyun 					   req->dst, req->cryptlen, req->iv);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 		if (mode & FLAGS_ENCRYPT)
560*4882a593Smuzhiyun 			ret = crypto_skcipher_encrypt(&rctx->fallback_req);
561*4882a593Smuzhiyun 		else
562*4882a593Smuzhiyun 			ret = crypto_skcipher_decrypt(&rctx->fallback_req);
563*4882a593Smuzhiyun 		return ret;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 	dd = omap_aes_find_dev(rctx);
566*4882a593Smuzhiyun 	if (!dd)
567*4882a593Smuzhiyun 		return -ENODEV;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	rctx->mode = mode;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return omap_aes_handle_queue(dd, req);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun /* ********************** ALG API ************************************ */
575*4882a593Smuzhiyun 
omap_aes_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int keylen)576*4882a593Smuzhiyun static int omap_aes_setkey(struct crypto_skcipher *tfm, const u8 *key,
577*4882a593Smuzhiyun 			   unsigned int keylen)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
580*4882a593Smuzhiyun 	int ret;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
583*4882a593Smuzhiyun 		   keylen != AES_KEYSIZE_256)
584*4882a593Smuzhiyun 		return -EINVAL;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	pr_debug("enter, keylen: %d\n", keylen);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
589*4882a593Smuzhiyun 	ctx->keylen = keylen;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	crypto_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK);
592*4882a593Smuzhiyun 	crypto_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags &
593*4882a593Smuzhiyun 						 CRYPTO_TFM_REQ_MASK);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	ret = crypto_skcipher_setkey(ctx->fallback, key, keylen);
596*4882a593Smuzhiyun 	if (!ret)
597*4882a593Smuzhiyun 		return 0;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
omap_aes_ecb_encrypt(struct skcipher_request * req)602*4882a593Smuzhiyun static int omap_aes_ecb_encrypt(struct skcipher_request *req)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	return omap_aes_crypt(req, FLAGS_ENCRYPT);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
omap_aes_ecb_decrypt(struct skcipher_request * req)607*4882a593Smuzhiyun static int omap_aes_ecb_decrypt(struct skcipher_request *req)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	return omap_aes_crypt(req, 0);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
omap_aes_cbc_encrypt(struct skcipher_request * req)612*4882a593Smuzhiyun static int omap_aes_cbc_encrypt(struct skcipher_request *req)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
omap_aes_cbc_decrypt(struct skcipher_request * req)617*4882a593Smuzhiyun static int omap_aes_cbc_decrypt(struct skcipher_request *req)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	return omap_aes_crypt(req, FLAGS_CBC);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
omap_aes_ctr_encrypt(struct skcipher_request * req)622*4882a593Smuzhiyun static int omap_aes_ctr_encrypt(struct skcipher_request *req)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
omap_aes_ctr_decrypt(struct skcipher_request * req)627*4882a593Smuzhiyun static int omap_aes_ctr_decrypt(struct skcipher_request *req)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	return omap_aes_crypt(req, FLAGS_CTR);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun static int omap_aes_prepare_req(struct crypto_engine *engine,
633*4882a593Smuzhiyun 				void *req);
634*4882a593Smuzhiyun static int omap_aes_crypt_req(struct crypto_engine *engine,
635*4882a593Smuzhiyun 			      void *req);
636*4882a593Smuzhiyun 
omap_aes_init_tfm(struct crypto_skcipher * tfm)637*4882a593Smuzhiyun static int omap_aes_init_tfm(struct crypto_skcipher *tfm)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	const char *name = crypto_tfm_alg_name(&tfm->base);
640*4882a593Smuzhiyun 	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
641*4882a593Smuzhiyun 	struct crypto_skcipher *blk;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	blk = crypto_alloc_skcipher(name, 0, CRYPTO_ALG_NEED_FALLBACK);
644*4882a593Smuzhiyun 	if (IS_ERR(blk))
645*4882a593Smuzhiyun 		return PTR_ERR(blk);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	ctx->fallback = blk;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	crypto_skcipher_set_reqsize(tfm, sizeof(struct omap_aes_reqctx) +
650*4882a593Smuzhiyun 					 crypto_skcipher_reqsize(blk));
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	ctx->enginectx.op.prepare_request = omap_aes_prepare_req;
653*4882a593Smuzhiyun 	ctx->enginectx.op.unprepare_request = NULL;
654*4882a593Smuzhiyun 	ctx->enginectx.op.do_one_request = omap_aes_crypt_req;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
omap_aes_exit_tfm(struct crypto_skcipher * tfm)659*4882a593Smuzhiyun static void omap_aes_exit_tfm(struct crypto_skcipher *tfm)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	if (ctx->fallback)
664*4882a593Smuzhiyun 		crypto_free_skcipher(ctx->fallback);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	ctx->fallback = NULL;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun /* ********************** ALGS ************************************ */
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun static struct skcipher_alg algs_ecb_cbc[] = {
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	.base.cra_name		= "ecb(aes)",
674*4882a593Smuzhiyun 	.base.cra_driver_name	= "ecb-aes-omap",
675*4882a593Smuzhiyun 	.base.cra_priority	= 300,
676*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
677*4882a593Smuzhiyun 				  CRYPTO_ALG_ASYNC |
678*4882a593Smuzhiyun 				  CRYPTO_ALG_NEED_FALLBACK,
679*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
680*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
681*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
684*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
685*4882a593Smuzhiyun 	.setkey			= omap_aes_setkey,
686*4882a593Smuzhiyun 	.encrypt		= omap_aes_ecb_encrypt,
687*4882a593Smuzhiyun 	.decrypt		= omap_aes_ecb_decrypt,
688*4882a593Smuzhiyun 	.init			= omap_aes_init_tfm,
689*4882a593Smuzhiyun 	.exit			= omap_aes_exit_tfm,
690*4882a593Smuzhiyun },
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	.base.cra_name		= "cbc(aes)",
693*4882a593Smuzhiyun 	.base.cra_driver_name	= "cbc-aes-omap",
694*4882a593Smuzhiyun 	.base.cra_priority	= 300,
695*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
696*4882a593Smuzhiyun 				  CRYPTO_ALG_ASYNC |
697*4882a593Smuzhiyun 				  CRYPTO_ALG_NEED_FALLBACK,
698*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
699*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
700*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
703*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
704*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
705*4882a593Smuzhiyun 	.setkey			= omap_aes_setkey,
706*4882a593Smuzhiyun 	.encrypt		= omap_aes_cbc_encrypt,
707*4882a593Smuzhiyun 	.decrypt		= omap_aes_cbc_decrypt,
708*4882a593Smuzhiyun 	.init			= omap_aes_init_tfm,
709*4882a593Smuzhiyun 	.exit			= omap_aes_exit_tfm,
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun static struct skcipher_alg algs_ctr[] = {
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	.base.cra_name		= "ctr(aes)",
716*4882a593Smuzhiyun 	.base.cra_driver_name	= "ctr-aes-omap",
717*4882a593Smuzhiyun 	.base.cra_priority	= 300,
718*4882a593Smuzhiyun 	.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
719*4882a593Smuzhiyun 				  CRYPTO_ALG_ASYNC |
720*4882a593Smuzhiyun 				  CRYPTO_ALG_NEED_FALLBACK,
721*4882a593Smuzhiyun 	.base.cra_blocksize	= 1,
722*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
723*4882a593Smuzhiyun 	.base.cra_module	= THIS_MODULE,
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
726*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
727*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
728*4882a593Smuzhiyun 	.setkey			= omap_aes_setkey,
729*4882a593Smuzhiyun 	.encrypt		= omap_aes_ctr_encrypt,
730*4882a593Smuzhiyun 	.decrypt		= omap_aes_ctr_decrypt,
731*4882a593Smuzhiyun 	.init			= omap_aes_init_tfm,
732*4882a593Smuzhiyun 	.exit			= omap_aes_exit_tfm,
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
737*4882a593Smuzhiyun 	{
738*4882a593Smuzhiyun 		.algs_list	= algs_ecb_cbc,
739*4882a593Smuzhiyun 		.size		= ARRAY_SIZE(algs_ecb_cbc),
740*4882a593Smuzhiyun 	},
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun static struct aead_alg algs_aead_gcm[] = {
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	.base = {
746*4882a593Smuzhiyun 		.cra_name		= "gcm(aes)",
747*4882a593Smuzhiyun 		.cra_driver_name	= "gcm-aes-omap",
748*4882a593Smuzhiyun 		.cra_priority		= 300,
749*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_ASYNC |
750*4882a593Smuzhiyun 					  CRYPTO_ALG_KERN_DRIVER_ONLY,
751*4882a593Smuzhiyun 		.cra_blocksize		= 1,
752*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_aes_gcm_ctx),
753*4882a593Smuzhiyun 		.cra_alignmask		= 0xf,
754*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
755*4882a593Smuzhiyun 	},
756*4882a593Smuzhiyun 	.init		= omap_aes_gcm_cra_init,
757*4882a593Smuzhiyun 	.ivsize		= GCM_AES_IV_SIZE,
758*4882a593Smuzhiyun 	.maxauthsize	= AES_BLOCK_SIZE,
759*4882a593Smuzhiyun 	.setkey		= omap_aes_gcm_setkey,
760*4882a593Smuzhiyun 	.setauthsize	= omap_aes_gcm_setauthsize,
761*4882a593Smuzhiyun 	.encrypt	= omap_aes_gcm_encrypt,
762*4882a593Smuzhiyun 	.decrypt	= omap_aes_gcm_decrypt,
763*4882a593Smuzhiyun },
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun 	.base = {
766*4882a593Smuzhiyun 		.cra_name		= "rfc4106(gcm(aes))",
767*4882a593Smuzhiyun 		.cra_driver_name	= "rfc4106-gcm-aes-omap",
768*4882a593Smuzhiyun 		.cra_priority		= 300,
769*4882a593Smuzhiyun 		.cra_flags		= CRYPTO_ALG_ASYNC |
770*4882a593Smuzhiyun 					  CRYPTO_ALG_KERN_DRIVER_ONLY,
771*4882a593Smuzhiyun 		.cra_blocksize		= 1,
772*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct omap_aes_gcm_ctx),
773*4882a593Smuzhiyun 		.cra_alignmask		= 0xf,
774*4882a593Smuzhiyun 		.cra_module		= THIS_MODULE,
775*4882a593Smuzhiyun 	},
776*4882a593Smuzhiyun 	.init		= omap_aes_gcm_cra_init,
777*4882a593Smuzhiyun 	.maxauthsize	= AES_BLOCK_SIZE,
778*4882a593Smuzhiyun 	.ivsize		= GCM_RFC4106_IV_SIZE,
779*4882a593Smuzhiyun 	.setkey		= omap_aes_4106gcm_setkey,
780*4882a593Smuzhiyun 	.setauthsize	= omap_aes_4106gcm_setauthsize,
781*4882a593Smuzhiyun 	.encrypt	= omap_aes_4106gcm_encrypt,
782*4882a593Smuzhiyun 	.decrypt	= omap_aes_4106gcm_decrypt,
783*4882a593Smuzhiyun },
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun static struct omap_aes_aead_algs omap_aes_aead_info = {
787*4882a593Smuzhiyun 	.algs_list	=	algs_aead_gcm,
788*4882a593Smuzhiyun 	.size		=	ARRAY_SIZE(algs_aead_gcm),
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
792*4882a593Smuzhiyun 	.algs_info	= omap_aes_algs_info_ecb_cbc,
793*4882a593Smuzhiyun 	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
794*4882a593Smuzhiyun 	.trigger	= omap_aes_dma_trigger_omap2,
795*4882a593Smuzhiyun 	.key_ofs	= 0x1c,
796*4882a593Smuzhiyun 	.iv_ofs		= 0x20,
797*4882a593Smuzhiyun 	.ctrl_ofs	= 0x30,
798*4882a593Smuzhiyun 	.data_ofs	= 0x34,
799*4882a593Smuzhiyun 	.rev_ofs	= 0x44,
800*4882a593Smuzhiyun 	.mask_ofs	= 0x48,
801*4882a593Smuzhiyun 	.dma_enable_in	= BIT(2),
802*4882a593Smuzhiyun 	.dma_enable_out	= BIT(3),
803*4882a593Smuzhiyun 	.dma_start	= BIT(5),
804*4882a593Smuzhiyun 	.major_mask	= 0xf0,
805*4882a593Smuzhiyun 	.major_shift	= 4,
806*4882a593Smuzhiyun 	.minor_mask	= 0x0f,
807*4882a593Smuzhiyun 	.minor_shift	= 0,
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun #ifdef CONFIG_OF
811*4882a593Smuzhiyun static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
812*4882a593Smuzhiyun 	{
813*4882a593Smuzhiyun 		.algs_list	= algs_ecb_cbc,
814*4882a593Smuzhiyun 		.size		= ARRAY_SIZE(algs_ecb_cbc),
815*4882a593Smuzhiyun 	},
816*4882a593Smuzhiyun 	{
817*4882a593Smuzhiyun 		.algs_list	= algs_ctr,
818*4882a593Smuzhiyun 		.size		= ARRAY_SIZE(algs_ctr),
819*4882a593Smuzhiyun 	},
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
823*4882a593Smuzhiyun 	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
824*4882a593Smuzhiyun 	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
825*4882a593Smuzhiyun 	.trigger	= omap_aes_dma_trigger_omap2,
826*4882a593Smuzhiyun 	.key_ofs	= 0x1c,
827*4882a593Smuzhiyun 	.iv_ofs		= 0x20,
828*4882a593Smuzhiyun 	.ctrl_ofs	= 0x30,
829*4882a593Smuzhiyun 	.data_ofs	= 0x34,
830*4882a593Smuzhiyun 	.rev_ofs	= 0x44,
831*4882a593Smuzhiyun 	.mask_ofs	= 0x48,
832*4882a593Smuzhiyun 	.dma_enable_in	= BIT(2),
833*4882a593Smuzhiyun 	.dma_enable_out	= BIT(3),
834*4882a593Smuzhiyun 	.dma_start	= BIT(5),
835*4882a593Smuzhiyun 	.major_mask	= 0xf0,
836*4882a593Smuzhiyun 	.major_shift	= 4,
837*4882a593Smuzhiyun 	.minor_mask	= 0x0f,
838*4882a593Smuzhiyun 	.minor_shift	= 0,
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
842*4882a593Smuzhiyun 	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
843*4882a593Smuzhiyun 	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
844*4882a593Smuzhiyun 	.aead_algs_info	= &omap_aes_aead_info,
845*4882a593Smuzhiyun 	.trigger	= omap_aes_dma_trigger_omap4,
846*4882a593Smuzhiyun 	.key_ofs	= 0x3c,
847*4882a593Smuzhiyun 	.iv_ofs		= 0x40,
848*4882a593Smuzhiyun 	.ctrl_ofs	= 0x50,
849*4882a593Smuzhiyun 	.data_ofs	= 0x60,
850*4882a593Smuzhiyun 	.rev_ofs	= 0x80,
851*4882a593Smuzhiyun 	.mask_ofs	= 0x84,
852*4882a593Smuzhiyun 	.irq_status_ofs = 0x8c,
853*4882a593Smuzhiyun 	.irq_enable_ofs = 0x90,
854*4882a593Smuzhiyun 	.dma_enable_in	= BIT(5),
855*4882a593Smuzhiyun 	.dma_enable_out	= BIT(6),
856*4882a593Smuzhiyun 	.major_mask	= 0x0700,
857*4882a593Smuzhiyun 	.major_shift	= 8,
858*4882a593Smuzhiyun 	.minor_mask	= 0x003f,
859*4882a593Smuzhiyun 	.minor_shift	= 0,
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun 
omap_aes_irq(int irq,void * dev_id)862*4882a593Smuzhiyun static irqreturn_t omap_aes_irq(int irq, void *dev_id)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	struct omap_aes_dev *dd = dev_id;
865*4882a593Smuzhiyun 	u32 status, i;
866*4882a593Smuzhiyun 	u32 *src, *dst;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
869*4882a593Smuzhiyun 	if (status & AES_REG_IRQ_DATA_IN) {
870*4882a593Smuzhiyun 		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 		BUG_ON(!dd->in_sg);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 		BUG_ON(_calc_walked(in) > dd->in_sg->length);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 		src = sg_virt(dd->in_sg) + _calc_walked(in);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 		for (i = 0; i < AES_BLOCK_WORDS; i++) {
879*4882a593Smuzhiyun 			omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 			scatterwalk_advance(&dd->in_walk, 4);
882*4882a593Smuzhiyun 			if (dd->in_sg->length == _calc_walked(in)) {
883*4882a593Smuzhiyun 				dd->in_sg = sg_next(dd->in_sg);
884*4882a593Smuzhiyun 				if (dd->in_sg) {
885*4882a593Smuzhiyun 					scatterwalk_start(&dd->in_walk,
886*4882a593Smuzhiyun 							  dd->in_sg);
887*4882a593Smuzhiyun 					src = sg_virt(dd->in_sg) +
888*4882a593Smuzhiyun 					      _calc_walked(in);
889*4882a593Smuzhiyun 				}
890*4882a593Smuzhiyun 			} else {
891*4882a593Smuzhiyun 				src++;
892*4882a593Smuzhiyun 			}
893*4882a593Smuzhiyun 		}
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 		/* Clear IRQ status */
896*4882a593Smuzhiyun 		status &= ~AES_REG_IRQ_DATA_IN;
897*4882a593Smuzhiyun 		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 		/* Enable DATA_OUT interrupt */
900*4882a593Smuzhiyun 		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	} else if (status & AES_REG_IRQ_DATA_OUT) {
903*4882a593Smuzhiyun 		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 		BUG_ON(!dd->out_sg);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 		BUG_ON(_calc_walked(out) > dd->out_sg->length);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 		dst = sg_virt(dd->out_sg) + _calc_walked(out);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 		for (i = 0; i < AES_BLOCK_WORDS; i++) {
912*4882a593Smuzhiyun 			*dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
913*4882a593Smuzhiyun 			scatterwalk_advance(&dd->out_walk, 4);
914*4882a593Smuzhiyun 			if (dd->out_sg->length == _calc_walked(out)) {
915*4882a593Smuzhiyun 				dd->out_sg = sg_next(dd->out_sg);
916*4882a593Smuzhiyun 				if (dd->out_sg) {
917*4882a593Smuzhiyun 					scatterwalk_start(&dd->out_walk,
918*4882a593Smuzhiyun 							  dd->out_sg);
919*4882a593Smuzhiyun 					dst = sg_virt(dd->out_sg) +
920*4882a593Smuzhiyun 					      _calc_walked(out);
921*4882a593Smuzhiyun 				}
922*4882a593Smuzhiyun 			} else {
923*4882a593Smuzhiyun 				dst++;
924*4882a593Smuzhiyun 			}
925*4882a593Smuzhiyun 		}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 		dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 		/* Clear IRQ status */
930*4882a593Smuzhiyun 		status &= ~AES_REG_IRQ_DATA_OUT;
931*4882a593Smuzhiyun 		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 		if (!dd->total)
934*4882a593Smuzhiyun 			/* All bytes read! */
935*4882a593Smuzhiyun 			tasklet_schedule(&dd->done_task);
936*4882a593Smuzhiyun 		else
937*4882a593Smuzhiyun 			/* Enable DATA_IN interrupt for next block */
938*4882a593Smuzhiyun 			omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	return IRQ_HANDLED;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun static const struct of_device_id omap_aes_of_match[] = {
945*4882a593Smuzhiyun 	{
946*4882a593Smuzhiyun 		.compatible	= "ti,omap2-aes",
947*4882a593Smuzhiyun 		.data		= &omap_aes_pdata_omap2,
948*4882a593Smuzhiyun 	},
949*4882a593Smuzhiyun 	{
950*4882a593Smuzhiyun 		.compatible	= "ti,omap3-aes",
951*4882a593Smuzhiyun 		.data		= &omap_aes_pdata_omap3,
952*4882a593Smuzhiyun 	},
953*4882a593Smuzhiyun 	{
954*4882a593Smuzhiyun 		.compatible	= "ti,omap4-aes",
955*4882a593Smuzhiyun 		.data		= &omap_aes_pdata_omap4,
956*4882a593Smuzhiyun 	},
957*4882a593Smuzhiyun 	{},
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, omap_aes_of_match);
960*4882a593Smuzhiyun 
omap_aes_get_res_of(struct omap_aes_dev * dd,struct device * dev,struct resource * res)961*4882a593Smuzhiyun static int omap_aes_get_res_of(struct omap_aes_dev *dd,
962*4882a593Smuzhiyun 		struct device *dev, struct resource *res)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
965*4882a593Smuzhiyun 	int err = 0;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	dd->pdata = of_device_get_match_data(dev);
968*4882a593Smuzhiyun 	if (!dd->pdata) {
969*4882a593Smuzhiyun 		dev_err(dev, "no compatible OF match\n");
970*4882a593Smuzhiyun 		err = -EINVAL;
971*4882a593Smuzhiyun 		goto err;
972*4882a593Smuzhiyun 	}
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	err = of_address_to_resource(node, 0, res);
975*4882a593Smuzhiyun 	if (err < 0) {
976*4882a593Smuzhiyun 		dev_err(dev, "can't translate OF node address\n");
977*4882a593Smuzhiyun 		err = -EINVAL;
978*4882a593Smuzhiyun 		goto err;
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun err:
982*4882a593Smuzhiyun 	return err;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun #else
985*4882a593Smuzhiyun static const struct of_device_id omap_aes_of_match[] = {
986*4882a593Smuzhiyun 	{},
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun 
omap_aes_get_res_of(struct omap_aes_dev * dd,struct device * dev,struct resource * res)989*4882a593Smuzhiyun static int omap_aes_get_res_of(struct omap_aes_dev *dd,
990*4882a593Smuzhiyun 		struct device *dev, struct resource *res)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun 	return -EINVAL;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun #endif
995*4882a593Smuzhiyun 
omap_aes_get_res_pdev(struct omap_aes_dev * dd,struct platform_device * pdev,struct resource * res)996*4882a593Smuzhiyun static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
997*4882a593Smuzhiyun 		struct platform_device *pdev, struct resource *res)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1000*4882a593Smuzhiyun 	struct resource *r;
1001*4882a593Smuzhiyun 	int err = 0;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	/* Get the base address */
1004*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1005*4882a593Smuzhiyun 	if (!r) {
1006*4882a593Smuzhiyun 		dev_err(dev, "no MEM resource info\n");
1007*4882a593Smuzhiyun 		err = -ENODEV;
1008*4882a593Smuzhiyun 		goto err;
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun 	memcpy(res, r, sizeof(*res));
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	/* Only OMAP2/3 can be non-DT */
1013*4882a593Smuzhiyun 	dd->pdata = &omap_aes_pdata_omap2;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun err:
1016*4882a593Smuzhiyun 	return err;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
fallback_show(struct device * dev,struct device_attribute * attr,char * buf)1019*4882a593Smuzhiyun static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
1020*4882a593Smuzhiyun 			     char *buf)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", aes_fallback_sz);
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun 
fallback_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)1025*4882a593Smuzhiyun static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
1026*4882a593Smuzhiyun 			      const char *buf, size_t size)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	ssize_t status;
1029*4882a593Smuzhiyun 	long value;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	status = kstrtol(buf, 0, &value);
1032*4882a593Smuzhiyun 	if (status)
1033*4882a593Smuzhiyun 		return status;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	/* HW accelerator only works with buffers > 9 */
1036*4882a593Smuzhiyun 	if (value < 9) {
1037*4882a593Smuzhiyun 		dev_err(dev, "minimum fallback size 9\n");
1038*4882a593Smuzhiyun 		return -EINVAL;
1039*4882a593Smuzhiyun 	}
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	aes_fallback_sz = value;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	return size;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
queue_len_show(struct device * dev,struct device_attribute * attr,char * buf)1046*4882a593Smuzhiyun static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
1047*4882a593Smuzhiyun 			      char *buf)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun 	struct omap_aes_dev *dd = dev_get_drvdata(dev);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", dd->engine->queue.max_qlen);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
queue_len_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)1054*4882a593Smuzhiyun static ssize_t queue_len_store(struct device *dev,
1055*4882a593Smuzhiyun 			       struct device_attribute *attr, const char *buf,
1056*4882a593Smuzhiyun 			       size_t size)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	struct omap_aes_dev *dd;
1059*4882a593Smuzhiyun 	ssize_t status;
1060*4882a593Smuzhiyun 	long value;
1061*4882a593Smuzhiyun 	unsigned long flags;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	status = kstrtol(buf, 0, &value);
1064*4882a593Smuzhiyun 	if (status)
1065*4882a593Smuzhiyun 		return status;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	if (value < 1)
1068*4882a593Smuzhiyun 		return -EINVAL;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	/*
1071*4882a593Smuzhiyun 	 * Changing the queue size in fly is safe, if size becomes smaller
1072*4882a593Smuzhiyun 	 * than current size, it will just not accept new entries until
1073*4882a593Smuzhiyun 	 * it has shrank enough.
1074*4882a593Smuzhiyun 	 */
1075*4882a593Smuzhiyun 	spin_lock_bh(&list_lock);
1076*4882a593Smuzhiyun 	list_for_each_entry(dd, &dev_list, list) {
1077*4882a593Smuzhiyun 		spin_lock_irqsave(&dd->lock, flags);
1078*4882a593Smuzhiyun 		dd->engine->queue.max_qlen = value;
1079*4882a593Smuzhiyun 		dd->aead_queue.base.max_qlen = value;
1080*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dd->lock, flags);
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 	spin_unlock_bh(&list_lock);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	return size;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun static DEVICE_ATTR_RW(queue_len);
1088*4882a593Smuzhiyun static DEVICE_ATTR_RW(fallback);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun static struct attribute *omap_aes_attrs[] = {
1091*4882a593Smuzhiyun 	&dev_attr_queue_len.attr,
1092*4882a593Smuzhiyun 	&dev_attr_fallback.attr,
1093*4882a593Smuzhiyun 	NULL,
1094*4882a593Smuzhiyun };
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun static struct attribute_group omap_aes_attr_group = {
1097*4882a593Smuzhiyun 	.attrs = omap_aes_attrs,
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun 
omap_aes_probe(struct platform_device * pdev)1100*4882a593Smuzhiyun static int omap_aes_probe(struct platform_device *pdev)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1103*4882a593Smuzhiyun 	struct omap_aes_dev *dd;
1104*4882a593Smuzhiyun 	struct skcipher_alg *algp;
1105*4882a593Smuzhiyun 	struct aead_alg *aalg;
1106*4882a593Smuzhiyun 	struct resource res;
1107*4882a593Smuzhiyun 	int err = -ENOMEM, i, j, irq = -1;
1108*4882a593Smuzhiyun 	u32 reg;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
1111*4882a593Smuzhiyun 	if (dd == NULL) {
1112*4882a593Smuzhiyun 		dev_err(dev, "unable to alloc data struct.\n");
1113*4882a593Smuzhiyun 		goto err_data;
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 	dd->dev = dev;
1116*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dd);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	aead_init_queue(&dd->aead_queue, OMAP_AES_QUEUE_LENGTH);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
1121*4882a593Smuzhiyun 			       omap_aes_get_res_pdev(dd, pdev, &res);
1122*4882a593Smuzhiyun 	if (err)
1123*4882a593Smuzhiyun 		goto err_res;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	dd->io_base = devm_ioremap_resource(dev, &res);
1126*4882a593Smuzhiyun 	if (IS_ERR(dd->io_base)) {
1127*4882a593Smuzhiyun 		err = PTR_ERR(dd->io_base);
1128*4882a593Smuzhiyun 		goto err_res;
1129*4882a593Smuzhiyun 	}
1130*4882a593Smuzhiyun 	dd->phys_base = res.start;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(dev);
1133*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1136*4882a593Smuzhiyun 	err = pm_runtime_resume_and_get(dev);
1137*4882a593Smuzhiyun 	if (err < 0) {
1138*4882a593Smuzhiyun 		dev_err(dev, "%s: failed to get_sync(%d)\n",
1139*4882a593Smuzhiyun 			__func__, err);
1140*4882a593Smuzhiyun 		goto err_pm_disable;
1141*4882a593Smuzhiyun 	}
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	omap_aes_dma_stop(dd);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	reg = omap_aes_read(dd, AES_REG_REV(dd));
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
1150*4882a593Smuzhiyun 		 (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
1151*4882a593Smuzhiyun 		 (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	err = omap_aes_dma_init(dd);
1156*4882a593Smuzhiyun 	if (err == -EPROBE_DEFER) {
1157*4882a593Smuzhiyun 		goto err_irq;
1158*4882a593Smuzhiyun 	} else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
1159*4882a593Smuzhiyun 		dd->pio_only = 1;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 		irq = platform_get_irq(pdev, 0);
1162*4882a593Smuzhiyun 		if (irq < 0) {
1163*4882a593Smuzhiyun 			err = irq;
1164*4882a593Smuzhiyun 			goto err_irq;
1165*4882a593Smuzhiyun 		}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 		err = devm_request_irq(dev, irq, omap_aes_irq, 0,
1168*4882a593Smuzhiyun 				dev_name(dev), dd);
1169*4882a593Smuzhiyun 		if (err) {
1170*4882a593Smuzhiyun 			dev_err(dev, "Unable to grab omap-aes IRQ\n");
1171*4882a593Smuzhiyun 			goto err_irq;
1172*4882a593Smuzhiyun 		}
1173*4882a593Smuzhiyun 	}
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	spin_lock_init(&dd->lock);
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dd->list);
1178*4882a593Smuzhiyun 	spin_lock_bh(&list_lock);
1179*4882a593Smuzhiyun 	list_add_tail(&dd->list, &dev_list);
1180*4882a593Smuzhiyun 	spin_unlock_bh(&list_lock);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	/* Initialize crypto engine */
1183*4882a593Smuzhiyun 	dd->engine = crypto_engine_alloc_init(dev, 1);
1184*4882a593Smuzhiyun 	if (!dd->engine) {
1185*4882a593Smuzhiyun 		err = -ENOMEM;
1186*4882a593Smuzhiyun 		goto err_engine;
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	err = crypto_engine_start(dd->engine);
1190*4882a593Smuzhiyun 	if (err)
1191*4882a593Smuzhiyun 		goto err_engine;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	for (i = 0; i < dd->pdata->algs_info_size; i++) {
1194*4882a593Smuzhiyun 		if (!dd->pdata->algs_info[i].registered) {
1195*4882a593Smuzhiyun 			for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
1196*4882a593Smuzhiyun 				algp = &dd->pdata->algs_info[i].algs_list[j];
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 				pr_debug("reg alg: %s\n", algp->base.cra_name);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 				err = crypto_register_skcipher(algp);
1201*4882a593Smuzhiyun 				if (err)
1202*4882a593Smuzhiyun 					goto err_algs;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 				dd->pdata->algs_info[i].registered++;
1205*4882a593Smuzhiyun 			}
1206*4882a593Smuzhiyun 		}
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	if (dd->pdata->aead_algs_info &&
1210*4882a593Smuzhiyun 	    !dd->pdata->aead_algs_info->registered) {
1211*4882a593Smuzhiyun 		for (i = 0; i < dd->pdata->aead_algs_info->size; i++) {
1212*4882a593Smuzhiyun 			aalg = &dd->pdata->aead_algs_info->algs_list[i];
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 			pr_debug("reg alg: %s\n", aalg->base.cra_name);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 			err = crypto_register_aead(aalg);
1217*4882a593Smuzhiyun 			if (err)
1218*4882a593Smuzhiyun 				goto err_aead_algs;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 			dd->pdata->aead_algs_info->registered++;
1221*4882a593Smuzhiyun 		}
1222*4882a593Smuzhiyun 	}
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	err = sysfs_create_group(&dev->kobj, &omap_aes_attr_group);
1225*4882a593Smuzhiyun 	if (err) {
1226*4882a593Smuzhiyun 		dev_err(dev, "could not create sysfs device attrs\n");
1227*4882a593Smuzhiyun 		goto err_aead_algs;
1228*4882a593Smuzhiyun 	}
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	return 0;
1231*4882a593Smuzhiyun err_aead_algs:
1232*4882a593Smuzhiyun 	for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
1233*4882a593Smuzhiyun 		aalg = &dd->pdata->aead_algs_info->algs_list[i];
1234*4882a593Smuzhiyun 		crypto_unregister_aead(aalg);
1235*4882a593Smuzhiyun 	}
1236*4882a593Smuzhiyun err_algs:
1237*4882a593Smuzhiyun 	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1238*4882a593Smuzhiyun 		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1239*4882a593Smuzhiyun 			crypto_unregister_skcipher(
1240*4882a593Smuzhiyun 					&dd->pdata->algs_info[i].algs_list[j]);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun err_engine:
1243*4882a593Smuzhiyun 	if (dd->engine)
1244*4882a593Smuzhiyun 		crypto_engine_exit(dd->engine);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	omap_aes_dma_cleanup(dd);
1247*4882a593Smuzhiyun err_irq:
1248*4882a593Smuzhiyun 	tasklet_kill(&dd->done_task);
1249*4882a593Smuzhiyun err_pm_disable:
1250*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1251*4882a593Smuzhiyun err_res:
1252*4882a593Smuzhiyun 	dd = NULL;
1253*4882a593Smuzhiyun err_data:
1254*4882a593Smuzhiyun 	dev_err(dev, "initialization failed.\n");
1255*4882a593Smuzhiyun 	return err;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun 
omap_aes_remove(struct platform_device * pdev)1258*4882a593Smuzhiyun static int omap_aes_remove(struct platform_device *pdev)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun 	struct omap_aes_dev *dd = platform_get_drvdata(pdev);
1261*4882a593Smuzhiyun 	struct aead_alg *aalg;
1262*4882a593Smuzhiyun 	int i, j;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	if (!dd)
1265*4882a593Smuzhiyun 		return -ENODEV;
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	spin_lock_bh(&list_lock);
1268*4882a593Smuzhiyun 	list_del(&dd->list);
1269*4882a593Smuzhiyun 	spin_unlock_bh(&list_lock);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1272*4882a593Smuzhiyun 		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--) {
1273*4882a593Smuzhiyun 			crypto_unregister_skcipher(
1274*4882a593Smuzhiyun 					&dd->pdata->algs_info[i].algs_list[j]);
1275*4882a593Smuzhiyun 			dd->pdata->algs_info[i].registered--;
1276*4882a593Smuzhiyun 		}
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
1279*4882a593Smuzhiyun 		aalg = &dd->pdata->aead_algs_info->algs_list[i];
1280*4882a593Smuzhiyun 		crypto_unregister_aead(aalg);
1281*4882a593Smuzhiyun 		dd->pdata->aead_algs_info->registered--;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	}
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	crypto_engine_exit(dd->engine);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	tasklet_kill(&dd->done_task);
1288*4882a593Smuzhiyun 	omap_aes_dma_cleanup(dd);
1289*4882a593Smuzhiyun 	pm_runtime_disable(dd->dev);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	sysfs_remove_group(&dd->dev->kobj, &omap_aes_attr_group);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	return 0;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
omap_aes_suspend(struct device * dev)1297*4882a593Smuzhiyun static int omap_aes_suspend(struct device *dev)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
1300*4882a593Smuzhiyun 	return 0;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun 
omap_aes_resume(struct device * dev)1303*4882a593Smuzhiyun static int omap_aes_resume(struct device *dev)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun 	pm_runtime_get_sync(dev);
1306*4882a593Smuzhiyun 	return 0;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun #endif
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun static struct platform_driver omap_aes_driver = {
1313*4882a593Smuzhiyun 	.probe	= omap_aes_probe,
1314*4882a593Smuzhiyun 	.remove	= omap_aes_remove,
1315*4882a593Smuzhiyun 	.driver	= {
1316*4882a593Smuzhiyun 		.name	= "omap-aes",
1317*4882a593Smuzhiyun 		.pm	= &omap_aes_pm_ops,
1318*4882a593Smuzhiyun 		.of_match_table	= omap_aes_of_match,
1319*4882a593Smuzhiyun 	},
1320*4882a593Smuzhiyun };
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun module_platform_driver(omap_aes_driver);
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
1325*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1326*4882a593Smuzhiyun MODULE_AUTHOR("Dmitry Kasatkin");
1327*4882a593Smuzhiyun 
1328