1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun * AES XCBC routines supporting the Power 7+ Nest Accelerators driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2011-2012 International Business Machines Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Kent Yoder <yoder1@us.ibm.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <crypto/internal/hash.h>
11*4882a593Smuzhiyun #include <crypto/aes.h>
12*4882a593Smuzhiyun #include <crypto/algapi.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/crypto.h>
16*4882a593Smuzhiyun #include <asm/vio.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "nx_csbcpb.h"
19*4882a593Smuzhiyun #include "nx.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun struct xcbc_state {
23*4882a593Smuzhiyun u8 state[AES_BLOCK_SIZE];
24*4882a593Smuzhiyun unsigned int count;
25*4882a593Smuzhiyun u8 buffer[AES_BLOCK_SIZE];
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
nx_xcbc_set_key(struct crypto_shash * desc,const u8 * in_key,unsigned int key_len)28*4882a593Smuzhiyun static int nx_xcbc_set_key(struct crypto_shash *desc,
29*4882a593Smuzhiyun const u8 *in_key,
30*4882a593Smuzhiyun unsigned int key_len)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun struct nx_crypto_ctx *nx_ctx = crypto_shash_ctx(desc);
33*4882a593Smuzhiyun struct nx_csbcpb *csbcpb = nx_ctx->csbcpb;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun switch (key_len) {
36*4882a593Smuzhiyun case AES_KEYSIZE_128:
37*4882a593Smuzhiyun nx_ctx->ap = &nx_ctx->props[NX_PROPS_AES_128];
38*4882a593Smuzhiyun break;
39*4882a593Smuzhiyun default:
40*4882a593Smuzhiyun return -EINVAL;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun memcpy(csbcpb->cpb.aes_xcbc.key, in_key, key_len);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun return 0;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * Based on RFC 3566, for a zero-length message:
50*4882a593Smuzhiyun *
51*4882a593Smuzhiyun * n = 1
52*4882a593Smuzhiyun * K1 = E(K, 0x01010101010101010101010101010101)
53*4882a593Smuzhiyun * K3 = E(K, 0x03030303030303030303030303030303)
54*4882a593Smuzhiyun * E[0] = 0x00000000000000000000000000000000
55*4882a593Smuzhiyun * M[1] = 0x80000000000000000000000000000000 (0 length message with padding)
56*4882a593Smuzhiyun * E[1] = (K1, M[1] ^ E[0] ^ K3)
57*4882a593Smuzhiyun * Tag = M[1]
58*4882a593Smuzhiyun */
nx_xcbc_empty(struct shash_desc * desc,u8 * out)59*4882a593Smuzhiyun static int nx_xcbc_empty(struct shash_desc *desc, u8 *out)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct nx_crypto_ctx *nx_ctx = crypto_tfm_ctx(&desc->tfm->base);
62*4882a593Smuzhiyun struct nx_csbcpb *csbcpb = nx_ctx->csbcpb;
63*4882a593Smuzhiyun struct nx_sg *in_sg, *out_sg;
64*4882a593Smuzhiyun u8 keys[2][AES_BLOCK_SIZE];
65*4882a593Smuzhiyun u8 key[32];
66*4882a593Smuzhiyun int rc = 0;
67*4882a593Smuzhiyun int len;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Change to ECB mode */
70*4882a593Smuzhiyun csbcpb->cpb.hdr.mode = NX_MODE_AES_ECB;
71*4882a593Smuzhiyun memcpy(key, csbcpb->cpb.aes_xcbc.key, AES_BLOCK_SIZE);
72*4882a593Smuzhiyun memcpy(csbcpb->cpb.aes_ecb.key, key, AES_BLOCK_SIZE);
73*4882a593Smuzhiyun NX_CPB_FDM(csbcpb) |= NX_FDM_ENDE_ENCRYPT;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* K1 and K3 base patterns */
76*4882a593Smuzhiyun memset(keys[0], 0x01, sizeof(keys[0]));
77*4882a593Smuzhiyun memset(keys[1], 0x03, sizeof(keys[1]));
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun len = sizeof(keys);
80*4882a593Smuzhiyun /* Generate K1 and K3 encrypting the patterns */
81*4882a593Smuzhiyun in_sg = nx_build_sg_list(nx_ctx->in_sg, (u8 *) keys, &len,
82*4882a593Smuzhiyun nx_ctx->ap->sglen);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if (len != sizeof(keys))
85*4882a593Smuzhiyun return -EINVAL;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun out_sg = nx_build_sg_list(nx_ctx->out_sg, (u8 *) keys, &len,
88*4882a593Smuzhiyun nx_ctx->ap->sglen);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (len != sizeof(keys))
91*4882a593Smuzhiyun return -EINVAL;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun nx_ctx->op.inlen = (nx_ctx->in_sg - in_sg) * sizeof(struct nx_sg);
94*4882a593Smuzhiyun nx_ctx->op.outlen = (nx_ctx->out_sg - out_sg) * sizeof(struct nx_sg);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun rc = nx_hcall_sync(nx_ctx, &nx_ctx->op, 0);
97*4882a593Smuzhiyun if (rc)
98*4882a593Smuzhiyun goto out;
99*4882a593Smuzhiyun atomic_inc(&(nx_ctx->stats->aes_ops));
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* XOr K3 with the padding for a 0 length message */
102*4882a593Smuzhiyun keys[1][0] ^= 0x80;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun len = sizeof(keys[1]);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Encrypt the final result */
107*4882a593Smuzhiyun memcpy(csbcpb->cpb.aes_ecb.key, keys[0], AES_BLOCK_SIZE);
108*4882a593Smuzhiyun in_sg = nx_build_sg_list(nx_ctx->in_sg, (u8 *) keys[1], &len,
109*4882a593Smuzhiyun nx_ctx->ap->sglen);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (len != sizeof(keys[1]))
112*4882a593Smuzhiyun return -EINVAL;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun len = AES_BLOCK_SIZE;
115*4882a593Smuzhiyun out_sg = nx_build_sg_list(nx_ctx->out_sg, out, &len,
116*4882a593Smuzhiyun nx_ctx->ap->sglen);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun if (len != AES_BLOCK_SIZE)
119*4882a593Smuzhiyun return -EINVAL;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun nx_ctx->op.inlen = (nx_ctx->in_sg - in_sg) * sizeof(struct nx_sg);
122*4882a593Smuzhiyun nx_ctx->op.outlen = (nx_ctx->out_sg - out_sg) * sizeof(struct nx_sg);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun rc = nx_hcall_sync(nx_ctx, &nx_ctx->op, 0);
125*4882a593Smuzhiyun if (rc)
126*4882a593Smuzhiyun goto out;
127*4882a593Smuzhiyun atomic_inc(&(nx_ctx->stats->aes_ops));
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun out:
130*4882a593Smuzhiyun /* Restore XCBC mode */
131*4882a593Smuzhiyun csbcpb->cpb.hdr.mode = NX_MODE_AES_XCBC_MAC;
132*4882a593Smuzhiyun memcpy(csbcpb->cpb.aes_xcbc.key, key, AES_BLOCK_SIZE);
133*4882a593Smuzhiyun NX_CPB_FDM(csbcpb) &= ~NX_FDM_ENDE_ENCRYPT;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return rc;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
nx_crypto_ctx_aes_xcbc_init2(struct crypto_tfm * tfm)138*4882a593Smuzhiyun static int nx_crypto_ctx_aes_xcbc_init2(struct crypto_tfm *tfm)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun struct nx_crypto_ctx *nx_ctx = crypto_tfm_ctx(tfm);
141*4882a593Smuzhiyun struct nx_csbcpb *csbcpb = nx_ctx->csbcpb;
142*4882a593Smuzhiyun int err;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun err = nx_crypto_ctx_aes_xcbc_init(tfm);
145*4882a593Smuzhiyun if (err)
146*4882a593Smuzhiyun return err;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun nx_ctx_init(nx_ctx, HCOP_FC_AES);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun NX_CPB_SET_KEY_SIZE(csbcpb, NX_KS_AES_128);
151*4882a593Smuzhiyun csbcpb->cpb.hdr.mode = NX_MODE_AES_XCBC_MAC;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
nx_xcbc_init(struct shash_desc * desc)156*4882a593Smuzhiyun static int nx_xcbc_init(struct shash_desc *desc)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct xcbc_state *sctx = shash_desc_ctx(desc);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun memset(sctx, 0, sizeof *sctx);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
nx_xcbc_update(struct shash_desc * desc,const u8 * data,unsigned int len)165*4882a593Smuzhiyun static int nx_xcbc_update(struct shash_desc *desc,
166*4882a593Smuzhiyun const u8 *data,
167*4882a593Smuzhiyun unsigned int len)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct xcbc_state *sctx = shash_desc_ctx(desc);
170*4882a593Smuzhiyun struct nx_crypto_ctx *nx_ctx = crypto_tfm_ctx(&desc->tfm->base);
171*4882a593Smuzhiyun struct nx_csbcpb *csbcpb = nx_ctx->csbcpb;
172*4882a593Smuzhiyun struct nx_sg *in_sg;
173*4882a593Smuzhiyun struct nx_sg *out_sg;
174*4882a593Smuzhiyun u32 to_process = 0, leftover, total;
175*4882a593Smuzhiyun unsigned int max_sg_len;
176*4882a593Smuzhiyun unsigned long irq_flags;
177*4882a593Smuzhiyun int rc = 0;
178*4882a593Smuzhiyun int data_len;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun spin_lock_irqsave(&nx_ctx->lock, irq_flags);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun total = sctx->count + len;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* 2 cases for total data len:
186*4882a593Smuzhiyun * 1: <= AES_BLOCK_SIZE: copy into state, return 0
187*4882a593Smuzhiyun * 2: > AES_BLOCK_SIZE: process X blocks, copy in leftover
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun if (total <= AES_BLOCK_SIZE) {
190*4882a593Smuzhiyun memcpy(sctx->buffer + sctx->count, data, len);
191*4882a593Smuzhiyun sctx->count += len;
192*4882a593Smuzhiyun goto out;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun in_sg = nx_ctx->in_sg;
196*4882a593Smuzhiyun max_sg_len = min_t(u64, nx_driver.of.max_sg_len/sizeof(struct nx_sg),
197*4882a593Smuzhiyun nx_ctx->ap->sglen);
198*4882a593Smuzhiyun max_sg_len = min_t(u64, max_sg_len,
199*4882a593Smuzhiyun nx_ctx->ap->databytelen/NX_PAGE_SIZE);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun data_len = AES_BLOCK_SIZE;
202*4882a593Smuzhiyun out_sg = nx_build_sg_list(nx_ctx->out_sg, (u8 *)sctx->state,
203*4882a593Smuzhiyun &len, nx_ctx->ap->sglen);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (data_len != AES_BLOCK_SIZE) {
206*4882a593Smuzhiyun rc = -EINVAL;
207*4882a593Smuzhiyun goto out;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun nx_ctx->op.outlen = (nx_ctx->out_sg - out_sg) * sizeof(struct nx_sg);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun do {
213*4882a593Smuzhiyun to_process = total - to_process;
214*4882a593Smuzhiyun to_process = to_process & ~(AES_BLOCK_SIZE - 1);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun leftover = total - to_process;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* the hardware will not accept a 0 byte operation for this
219*4882a593Smuzhiyun * algorithm and the operation MUST be finalized to be correct.
220*4882a593Smuzhiyun * So if we happen to get an update that falls on a block sized
221*4882a593Smuzhiyun * boundary, we must save off the last block to finalize with
222*4882a593Smuzhiyun * later. */
223*4882a593Smuzhiyun if (!leftover) {
224*4882a593Smuzhiyun to_process -= AES_BLOCK_SIZE;
225*4882a593Smuzhiyun leftover = AES_BLOCK_SIZE;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (sctx->count) {
229*4882a593Smuzhiyun data_len = sctx->count;
230*4882a593Smuzhiyun in_sg = nx_build_sg_list(nx_ctx->in_sg,
231*4882a593Smuzhiyun (u8 *) sctx->buffer,
232*4882a593Smuzhiyun &data_len,
233*4882a593Smuzhiyun max_sg_len);
234*4882a593Smuzhiyun if (data_len != sctx->count) {
235*4882a593Smuzhiyun rc = -EINVAL;
236*4882a593Smuzhiyun goto out;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun data_len = to_process - sctx->count;
241*4882a593Smuzhiyun in_sg = nx_build_sg_list(in_sg,
242*4882a593Smuzhiyun (u8 *) data,
243*4882a593Smuzhiyun &data_len,
244*4882a593Smuzhiyun max_sg_len);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (data_len != to_process - sctx->count) {
247*4882a593Smuzhiyun rc = -EINVAL;
248*4882a593Smuzhiyun goto out;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun nx_ctx->op.inlen = (nx_ctx->in_sg - in_sg) *
252*4882a593Smuzhiyun sizeof(struct nx_sg);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* we've hit the nx chip previously and we're updating again,
255*4882a593Smuzhiyun * so copy over the partial digest */
256*4882a593Smuzhiyun if (NX_CPB_FDM(csbcpb) & NX_FDM_CONTINUATION) {
257*4882a593Smuzhiyun memcpy(csbcpb->cpb.aes_xcbc.cv,
258*4882a593Smuzhiyun csbcpb->cpb.aes_xcbc.out_cv_mac,
259*4882a593Smuzhiyun AES_BLOCK_SIZE);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun NX_CPB_FDM(csbcpb) |= NX_FDM_INTERMEDIATE;
263*4882a593Smuzhiyun if (!nx_ctx->op.inlen || !nx_ctx->op.outlen) {
264*4882a593Smuzhiyun rc = -EINVAL;
265*4882a593Smuzhiyun goto out;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun rc = nx_hcall_sync(nx_ctx, &nx_ctx->op, 0);
269*4882a593Smuzhiyun if (rc)
270*4882a593Smuzhiyun goto out;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun atomic_inc(&(nx_ctx->stats->aes_ops));
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* everything after the first update is continuation */
275*4882a593Smuzhiyun NX_CPB_FDM(csbcpb) |= NX_FDM_CONTINUATION;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun total -= to_process;
278*4882a593Smuzhiyun data += to_process - sctx->count;
279*4882a593Smuzhiyun sctx->count = 0;
280*4882a593Smuzhiyun in_sg = nx_ctx->in_sg;
281*4882a593Smuzhiyun } while (leftover > AES_BLOCK_SIZE);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* copy the leftover back into the state struct */
284*4882a593Smuzhiyun memcpy(sctx->buffer, data, leftover);
285*4882a593Smuzhiyun sctx->count = leftover;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun out:
288*4882a593Smuzhiyun spin_unlock_irqrestore(&nx_ctx->lock, irq_flags);
289*4882a593Smuzhiyun return rc;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
nx_xcbc_final(struct shash_desc * desc,u8 * out)292*4882a593Smuzhiyun static int nx_xcbc_final(struct shash_desc *desc, u8 *out)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct xcbc_state *sctx = shash_desc_ctx(desc);
295*4882a593Smuzhiyun struct nx_crypto_ctx *nx_ctx = crypto_tfm_ctx(&desc->tfm->base);
296*4882a593Smuzhiyun struct nx_csbcpb *csbcpb = nx_ctx->csbcpb;
297*4882a593Smuzhiyun struct nx_sg *in_sg, *out_sg;
298*4882a593Smuzhiyun unsigned long irq_flags;
299*4882a593Smuzhiyun int rc = 0;
300*4882a593Smuzhiyun int len;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun spin_lock_irqsave(&nx_ctx->lock, irq_flags);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (NX_CPB_FDM(csbcpb) & NX_FDM_CONTINUATION) {
305*4882a593Smuzhiyun /* we've hit the nx chip previously, now we're finalizing,
306*4882a593Smuzhiyun * so copy over the partial digest */
307*4882a593Smuzhiyun memcpy(csbcpb->cpb.aes_xcbc.cv,
308*4882a593Smuzhiyun csbcpb->cpb.aes_xcbc.out_cv_mac, AES_BLOCK_SIZE);
309*4882a593Smuzhiyun } else if (sctx->count == 0) {
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * we've never seen an update, so this is a 0 byte op. The
312*4882a593Smuzhiyun * hardware cannot handle a 0 byte op, so just ECB to
313*4882a593Smuzhiyun * generate the hash.
314*4882a593Smuzhiyun */
315*4882a593Smuzhiyun rc = nx_xcbc_empty(desc, out);
316*4882a593Smuzhiyun goto out;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* final is represented by continuing the operation and indicating that
320*4882a593Smuzhiyun * this is not an intermediate operation */
321*4882a593Smuzhiyun NX_CPB_FDM(csbcpb) &= ~NX_FDM_INTERMEDIATE;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun len = sctx->count;
324*4882a593Smuzhiyun in_sg = nx_build_sg_list(nx_ctx->in_sg, (u8 *)sctx->buffer,
325*4882a593Smuzhiyun &len, nx_ctx->ap->sglen);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (len != sctx->count) {
328*4882a593Smuzhiyun rc = -EINVAL;
329*4882a593Smuzhiyun goto out;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun len = AES_BLOCK_SIZE;
333*4882a593Smuzhiyun out_sg = nx_build_sg_list(nx_ctx->out_sg, out, &len,
334*4882a593Smuzhiyun nx_ctx->ap->sglen);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (len != AES_BLOCK_SIZE) {
337*4882a593Smuzhiyun rc = -EINVAL;
338*4882a593Smuzhiyun goto out;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun nx_ctx->op.inlen = (nx_ctx->in_sg - in_sg) * sizeof(struct nx_sg);
342*4882a593Smuzhiyun nx_ctx->op.outlen = (nx_ctx->out_sg - out_sg) * sizeof(struct nx_sg);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (!nx_ctx->op.outlen) {
345*4882a593Smuzhiyun rc = -EINVAL;
346*4882a593Smuzhiyun goto out;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun rc = nx_hcall_sync(nx_ctx, &nx_ctx->op, 0);
350*4882a593Smuzhiyun if (rc)
351*4882a593Smuzhiyun goto out;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun atomic_inc(&(nx_ctx->stats->aes_ops));
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun memcpy(out, csbcpb->cpb.aes_xcbc.out_cv_mac, AES_BLOCK_SIZE);
356*4882a593Smuzhiyun out:
357*4882a593Smuzhiyun spin_unlock_irqrestore(&nx_ctx->lock, irq_flags);
358*4882a593Smuzhiyun return rc;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun struct shash_alg nx_shash_aes_xcbc_alg = {
362*4882a593Smuzhiyun .digestsize = AES_BLOCK_SIZE,
363*4882a593Smuzhiyun .init = nx_xcbc_init,
364*4882a593Smuzhiyun .update = nx_xcbc_update,
365*4882a593Smuzhiyun .final = nx_xcbc_final,
366*4882a593Smuzhiyun .setkey = nx_xcbc_set_key,
367*4882a593Smuzhiyun .descsize = sizeof(struct xcbc_state),
368*4882a593Smuzhiyun .statesize = sizeof(struct xcbc_state),
369*4882a593Smuzhiyun .base = {
370*4882a593Smuzhiyun .cra_name = "xcbc(aes)",
371*4882a593Smuzhiyun .cra_driver_name = "xcbc-aes-nx",
372*4882a593Smuzhiyun .cra_priority = 300,
373*4882a593Smuzhiyun .cra_blocksize = AES_BLOCK_SIZE,
374*4882a593Smuzhiyun .cra_module = THIS_MODULE,
375*4882a593Smuzhiyun .cra_ctxsize = sizeof(struct nx_crypto_ctx),
376*4882a593Smuzhiyun .cra_init = nx_crypto_ctx_aes_xcbc_init2,
377*4882a593Smuzhiyun .cra_exit = nx_crypto_ctx_exit,
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun };
380