xref: /OK3568_Linux_fs/kernel/drivers/crypto/mxs-dcp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Freescale i.MX23/i.MX28 Data Co-Processor driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Marek Vasut <marex@denx.de>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/kthread.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/stmp_device.h>
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <crypto/aes.h>
20*4882a593Smuzhiyun #include <crypto/sha.h>
21*4882a593Smuzhiyun #include <crypto/internal/hash.h>
22*4882a593Smuzhiyun #include <crypto/internal/skcipher.h>
23*4882a593Smuzhiyun #include <crypto/scatterwalk.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define DCP_MAX_CHANS	4
26*4882a593Smuzhiyun #define DCP_BUF_SZ	PAGE_SIZE
27*4882a593Smuzhiyun #define DCP_SHA_PAY_SZ  64
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define DCP_ALIGNMENT	64
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun  * Null hashes to align with hw behavior on imx6sl and ull
33*4882a593Smuzhiyun  * these are flipped for consistency with hw output
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun static const uint8_t sha1_null_hash[] =
36*4882a593Smuzhiyun 	"\x09\x07\xd8\xaf\x90\x18\x60\x95\xef\xbf"
37*4882a593Smuzhiyun 	"\x55\x32\x0d\x4b\x6b\x5e\xee\xa3\x39\xda";
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const uint8_t sha256_null_hash[] =
40*4882a593Smuzhiyun 	"\x55\xb8\x52\x78\x1b\x99\x95\xa4"
41*4882a593Smuzhiyun 	"\x4c\x93\x9b\x64\xe4\x41\xae\x27"
42*4882a593Smuzhiyun 	"\x24\xb9\x6f\x99\xc8\xf4\xfb\x9a"
43*4882a593Smuzhiyun 	"\x14\x1c\xfc\x98\x42\xc4\xb0\xe3";
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* DCP DMA descriptor. */
46*4882a593Smuzhiyun struct dcp_dma_desc {
47*4882a593Smuzhiyun 	uint32_t	next_cmd_addr;
48*4882a593Smuzhiyun 	uint32_t	control0;
49*4882a593Smuzhiyun 	uint32_t	control1;
50*4882a593Smuzhiyun 	uint32_t	source;
51*4882a593Smuzhiyun 	uint32_t	destination;
52*4882a593Smuzhiyun 	uint32_t	size;
53*4882a593Smuzhiyun 	uint32_t	payload;
54*4882a593Smuzhiyun 	uint32_t	status;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* Coherent aligned block for bounce buffering. */
58*4882a593Smuzhiyun struct dcp_coherent_block {
59*4882a593Smuzhiyun 	uint8_t			aes_in_buf[DCP_BUF_SZ];
60*4882a593Smuzhiyun 	uint8_t			aes_out_buf[DCP_BUF_SZ];
61*4882a593Smuzhiyun 	uint8_t			sha_in_buf[DCP_BUF_SZ];
62*4882a593Smuzhiyun 	uint8_t			sha_out_buf[DCP_SHA_PAY_SZ];
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	uint8_t			aes_key[2 * AES_KEYSIZE_128];
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	struct dcp_dma_desc	desc[DCP_MAX_CHANS];
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun struct dcp {
70*4882a593Smuzhiyun 	struct device			*dev;
71*4882a593Smuzhiyun 	void __iomem			*base;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	uint32_t			caps;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	struct dcp_coherent_block	*coh;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	struct completion		completion[DCP_MAX_CHANS];
78*4882a593Smuzhiyun 	spinlock_t			lock[DCP_MAX_CHANS];
79*4882a593Smuzhiyun 	struct task_struct		*thread[DCP_MAX_CHANS];
80*4882a593Smuzhiyun 	struct crypto_queue		queue[DCP_MAX_CHANS];
81*4882a593Smuzhiyun 	struct clk			*dcp_clk;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun enum dcp_chan {
85*4882a593Smuzhiyun 	DCP_CHAN_HASH_SHA	= 0,
86*4882a593Smuzhiyun 	DCP_CHAN_CRYPTO		= 2,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct dcp_async_ctx {
90*4882a593Smuzhiyun 	/* Common context */
91*4882a593Smuzhiyun 	enum dcp_chan	chan;
92*4882a593Smuzhiyun 	uint32_t	fill;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* SHA Hash-specific context */
95*4882a593Smuzhiyun 	struct mutex			mutex;
96*4882a593Smuzhiyun 	uint32_t			alg;
97*4882a593Smuzhiyun 	unsigned int			hot:1;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* Crypto-specific context */
100*4882a593Smuzhiyun 	struct crypto_skcipher		*fallback;
101*4882a593Smuzhiyun 	unsigned int			key_len;
102*4882a593Smuzhiyun 	uint8_t				key[AES_KEYSIZE_128];
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun struct dcp_aes_req_ctx {
106*4882a593Smuzhiyun 	unsigned int	enc:1;
107*4882a593Smuzhiyun 	unsigned int	ecb:1;
108*4882a593Smuzhiyun 	struct skcipher_request fallback_req;	// keep at the end
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun struct dcp_sha_req_ctx {
112*4882a593Smuzhiyun 	unsigned int	init:1;
113*4882a593Smuzhiyun 	unsigned int	fini:1;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun struct dcp_export_state {
117*4882a593Smuzhiyun 	struct dcp_sha_req_ctx req_ctx;
118*4882a593Smuzhiyun 	struct dcp_async_ctx async_ctx;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * There can even be only one instance of the MXS DCP due to the
123*4882a593Smuzhiyun  * design of Linux Crypto API.
124*4882a593Smuzhiyun  */
125*4882a593Smuzhiyun static struct dcp *global_sdcp;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* DCP register layout. */
128*4882a593Smuzhiyun #define MXS_DCP_CTRL				0x00
129*4882a593Smuzhiyun #define MXS_DCP_CTRL_GATHER_RESIDUAL_WRITES	(1 << 23)
130*4882a593Smuzhiyun #define MXS_DCP_CTRL_ENABLE_CONTEXT_CACHING	(1 << 22)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define MXS_DCP_STAT				0x10
133*4882a593Smuzhiyun #define MXS_DCP_STAT_CLR			0x18
134*4882a593Smuzhiyun #define MXS_DCP_STAT_IRQ_MASK			0xf
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define MXS_DCP_CHANNELCTRL			0x20
137*4882a593Smuzhiyun #define MXS_DCP_CHANNELCTRL_ENABLE_CHANNEL_MASK	0xff
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define MXS_DCP_CAPABILITY1			0x40
140*4882a593Smuzhiyun #define MXS_DCP_CAPABILITY1_SHA256		(4 << 16)
141*4882a593Smuzhiyun #define MXS_DCP_CAPABILITY1_SHA1		(1 << 16)
142*4882a593Smuzhiyun #define MXS_DCP_CAPABILITY1_AES128		(1 << 0)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define MXS_DCP_CONTEXT				0x50
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define MXS_DCP_CH_N_CMDPTR(n)			(0x100 + ((n) * 0x40))
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define MXS_DCP_CH_N_SEMA(n)			(0x110 + ((n) * 0x40))
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define MXS_DCP_CH_N_STAT(n)			(0x120 + ((n) * 0x40))
151*4882a593Smuzhiyun #define MXS_DCP_CH_N_STAT_CLR(n)		(0x128 + ((n) * 0x40))
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* DMA descriptor bits. */
154*4882a593Smuzhiyun #define MXS_DCP_CONTROL0_HASH_TERM		(1 << 13)
155*4882a593Smuzhiyun #define MXS_DCP_CONTROL0_HASH_INIT		(1 << 12)
156*4882a593Smuzhiyun #define MXS_DCP_CONTROL0_PAYLOAD_KEY		(1 << 11)
157*4882a593Smuzhiyun #define MXS_DCP_CONTROL0_CIPHER_ENCRYPT		(1 << 8)
158*4882a593Smuzhiyun #define MXS_DCP_CONTROL0_CIPHER_INIT		(1 << 9)
159*4882a593Smuzhiyun #define MXS_DCP_CONTROL0_ENABLE_HASH		(1 << 6)
160*4882a593Smuzhiyun #define MXS_DCP_CONTROL0_ENABLE_CIPHER		(1 << 5)
161*4882a593Smuzhiyun #define MXS_DCP_CONTROL0_DECR_SEMAPHORE		(1 << 1)
162*4882a593Smuzhiyun #define MXS_DCP_CONTROL0_INTERRUPT		(1 << 0)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define MXS_DCP_CONTROL1_HASH_SELECT_SHA256	(2 << 16)
165*4882a593Smuzhiyun #define MXS_DCP_CONTROL1_HASH_SELECT_SHA1	(0 << 16)
166*4882a593Smuzhiyun #define MXS_DCP_CONTROL1_CIPHER_MODE_CBC	(1 << 4)
167*4882a593Smuzhiyun #define MXS_DCP_CONTROL1_CIPHER_MODE_ECB	(0 << 4)
168*4882a593Smuzhiyun #define MXS_DCP_CONTROL1_CIPHER_SELECT_AES128	(0 << 0)
169*4882a593Smuzhiyun 
mxs_dcp_start_dma(struct dcp_async_ctx * actx)170*4882a593Smuzhiyun static int mxs_dcp_start_dma(struct dcp_async_ctx *actx)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	int dma_err;
173*4882a593Smuzhiyun 	struct dcp *sdcp = global_sdcp;
174*4882a593Smuzhiyun 	const int chan = actx->chan;
175*4882a593Smuzhiyun 	uint32_t stat;
176*4882a593Smuzhiyun 	unsigned long ret;
177*4882a593Smuzhiyun 	struct dcp_dma_desc *desc = &sdcp->coh->desc[actx->chan];
178*4882a593Smuzhiyun 	dma_addr_t desc_phys = dma_map_single(sdcp->dev, desc, sizeof(*desc),
179*4882a593Smuzhiyun 					      DMA_TO_DEVICE);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	dma_err = dma_mapping_error(sdcp->dev, desc_phys);
182*4882a593Smuzhiyun 	if (dma_err)
183*4882a593Smuzhiyun 		return dma_err;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	reinit_completion(&sdcp->completion[chan]);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* Clear status register. */
188*4882a593Smuzhiyun 	writel(0xffffffff, sdcp->base + MXS_DCP_CH_N_STAT_CLR(chan));
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Load the DMA descriptor. */
191*4882a593Smuzhiyun 	writel(desc_phys, sdcp->base + MXS_DCP_CH_N_CMDPTR(chan));
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Increment the semaphore to start the DMA transfer. */
194*4882a593Smuzhiyun 	writel(1, sdcp->base + MXS_DCP_CH_N_SEMA(chan));
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&sdcp->completion[chan],
197*4882a593Smuzhiyun 					  msecs_to_jiffies(1000));
198*4882a593Smuzhiyun 	if (!ret) {
199*4882a593Smuzhiyun 		dev_err(sdcp->dev, "Channel %i timeout (DCP_STAT=0x%08x)\n",
200*4882a593Smuzhiyun 			chan, readl(sdcp->base + MXS_DCP_STAT));
201*4882a593Smuzhiyun 		return -ETIMEDOUT;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	stat = readl(sdcp->base + MXS_DCP_CH_N_STAT(chan));
205*4882a593Smuzhiyun 	if (stat & 0xff) {
206*4882a593Smuzhiyun 		dev_err(sdcp->dev, "Channel %i error (CH_STAT=0x%08x)\n",
207*4882a593Smuzhiyun 			chan, stat);
208*4882a593Smuzhiyun 		return -EINVAL;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	dma_unmap_single(sdcp->dev, desc_phys, sizeof(*desc), DMA_TO_DEVICE);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun  * Encryption (AES128)
218*4882a593Smuzhiyun  */
mxs_dcp_run_aes(struct dcp_async_ctx * actx,struct skcipher_request * req,int init)219*4882a593Smuzhiyun static int mxs_dcp_run_aes(struct dcp_async_ctx *actx,
220*4882a593Smuzhiyun 			   struct skcipher_request *req, int init)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	dma_addr_t key_phys, src_phys, dst_phys;
223*4882a593Smuzhiyun 	struct dcp *sdcp = global_sdcp;
224*4882a593Smuzhiyun 	struct dcp_dma_desc *desc = &sdcp->coh->desc[actx->chan];
225*4882a593Smuzhiyun 	struct dcp_aes_req_ctx *rctx = skcipher_request_ctx(req);
226*4882a593Smuzhiyun 	int ret;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	key_phys = dma_map_single(sdcp->dev, sdcp->coh->aes_key,
229*4882a593Smuzhiyun 				  2 * AES_KEYSIZE_128, DMA_TO_DEVICE);
230*4882a593Smuzhiyun 	ret = dma_mapping_error(sdcp->dev, key_phys);
231*4882a593Smuzhiyun 	if (ret)
232*4882a593Smuzhiyun 		return ret;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	src_phys = dma_map_single(sdcp->dev, sdcp->coh->aes_in_buf,
235*4882a593Smuzhiyun 				  DCP_BUF_SZ, DMA_TO_DEVICE);
236*4882a593Smuzhiyun 	ret = dma_mapping_error(sdcp->dev, src_phys);
237*4882a593Smuzhiyun 	if (ret)
238*4882a593Smuzhiyun 		goto err_src;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	dst_phys = dma_map_single(sdcp->dev, sdcp->coh->aes_out_buf,
241*4882a593Smuzhiyun 				  DCP_BUF_SZ, DMA_FROM_DEVICE);
242*4882a593Smuzhiyun 	ret = dma_mapping_error(sdcp->dev, dst_phys);
243*4882a593Smuzhiyun 	if (ret)
244*4882a593Smuzhiyun 		goto err_dst;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if (actx->fill % AES_BLOCK_SIZE) {
247*4882a593Smuzhiyun 		dev_err(sdcp->dev, "Invalid block size!\n");
248*4882a593Smuzhiyun 		ret = -EINVAL;
249*4882a593Smuzhiyun 		goto aes_done_run;
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Fill in the DMA descriptor. */
253*4882a593Smuzhiyun 	desc->control0 = MXS_DCP_CONTROL0_DECR_SEMAPHORE |
254*4882a593Smuzhiyun 		    MXS_DCP_CONTROL0_INTERRUPT |
255*4882a593Smuzhiyun 		    MXS_DCP_CONTROL0_ENABLE_CIPHER;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Payload contains the key. */
258*4882a593Smuzhiyun 	desc->control0 |= MXS_DCP_CONTROL0_PAYLOAD_KEY;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (rctx->enc)
261*4882a593Smuzhiyun 		desc->control0 |= MXS_DCP_CONTROL0_CIPHER_ENCRYPT;
262*4882a593Smuzhiyun 	if (init)
263*4882a593Smuzhiyun 		desc->control0 |= MXS_DCP_CONTROL0_CIPHER_INIT;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	desc->control1 = MXS_DCP_CONTROL1_CIPHER_SELECT_AES128;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (rctx->ecb)
268*4882a593Smuzhiyun 		desc->control1 |= MXS_DCP_CONTROL1_CIPHER_MODE_ECB;
269*4882a593Smuzhiyun 	else
270*4882a593Smuzhiyun 		desc->control1 |= MXS_DCP_CONTROL1_CIPHER_MODE_CBC;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	desc->next_cmd_addr = 0;
273*4882a593Smuzhiyun 	desc->source = src_phys;
274*4882a593Smuzhiyun 	desc->destination = dst_phys;
275*4882a593Smuzhiyun 	desc->size = actx->fill;
276*4882a593Smuzhiyun 	desc->payload = key_phys;
277*4882a593Smuzhiyun 	desc->status = 0;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ret = mxs_dcp_start_dma(actx);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun aes_done_run:
282*4882a593Smuzhiyun 	dma_unmap_single(sdcp->dev, dst_phys, DCP_BUF_SZ, DMA_FROM_DEVICE);
283*4882a593Smuzhiyun err_dst:
284*4882a593Smuzhiyun 	dma_unmap_single(sdcp->dev, src_phys, DCP_BUF_SZ, DMA_TO_DEVICE);
285*4882a593Smuzhiyun err_src:
286*4882a593Smuzhiyun 	dma_unmap_single(sdcp->dev, key_phys, 2 * AES_KEYSIZE_128,
287*4882a593Smuzhiyun 			 DMA_TO_DEVICE);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return ret;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
mxs_dcp_aes_block_crypt(struct crypto_async_request * arq)292*4882a593Smuzhiyun static int mxs_dcp_aes_block_crypt(struct crypto_async_request *arq)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	struct dcp *sdcp = global_sdcp;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	struct skcipher_request *req = skcipher_request_cast(arq);
297*4882a593Smuzhiyun 	struct dcp_async_ctx *actx = crypto_tfm_ctx(arq->tfm);
298*4882a593Smuzhiyun 	struct dcp_aes_req_ctx *rctx = skcipher_request_ctx(req);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	struct scatterlist *dst = req->dst;
301*4882a593Smuzhiyun 	struct scatterlist *src = req->src;
302*4882a593Smuzhiyun 	int dst_nents = sg_nents(dst);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	const int out_off = DCP_BUF_SZ;
305*4882a593Smuzhiyun 	uint8_t *in_buf = sdcp->coh->aes_in_buf;
306*4882a593Smuzhiyun 	uint8_t *out_buf = sdcp->coh->aes_out_buf;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	uint32_t dst_off = 0;
309*4882a593Smuzhiyun 	uint8_t *src_buf = NULL;
310*4882a593Smuzhiyun 	uint32_t last_out_len = 0;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	uint8_t *key = sdcp->coh->aes_key;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	int ret = 0;
315*4882a593Smuzhiyun 	unsigned int i, len, clen, tlen = 0;
316*4882a593Smuzhiyun 	int init = 0;
317*4882a593Smuzhiyun 	bool limit_hit = false;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	actx->fill = 0;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/* Copy the key from the temporary location. */
322*4882a593Smuzhiyun 	memcpy(key, actx->key, actx->key_len);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (!rctx->ecb) {
325*4882a593Smuzhiyun 		/* Copy the CBC IV just past the key. */
326*4882a593Smuzhiyun 		memcpy(key + AES_KEYSIZE_128, req->iv, AES_KEYSIZE_128);
327*4882a593Smuzhiyun 		/* CBC needs the INIT set. */
328*4882a593Smuzhiyun 		init = 1;
329*4882a593Smuzhiyun 	} else {
330*4882a593Smuzhiyun 		memset(key + AES_KEYSIZE_128, 0, AES_KEYSIZE_128);
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	for_each_sg(req->src, src, sg_nents(req->src), i) {
334*4882a593Smuzhiyun 		src_buf = sg_virt(src);
335*4882a593Smuzhiyun 		len = sg_dma_len(src);
336*4882a593Smuzhiyun 		tlen += len;
337*4882a593Smuzhiyun 		limit_hit = tlen > req->cryptlen;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 		if (limit_hit)
340*4882a593Smuzhiyun 			len = req->cryptlen - (tlen - len);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		do {
343*4882a593Smuzhiyun 			if (actx->fill + len > out_off)
344*4882a593Smuzhiyun 				clen = out_off - actx->fill;
345*4882a593Smuzhiyun 			else
346*4882a593Smuzhiyun 				clen = len;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 			memcpy(in_buf + actx->fill, src_buf, clen);
349*4882a593Smuzhiyun 			len -= clen;
350*4882a593Smuzhiyun 			src_buf += clen;
351*4882a593Smuzhiyun 			actx->fill += clen;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 			/*
354*4882a593Smuzhiyun 			 * If we filled the buffer or this is the last SG,
355*4882a593Smuzhiyun 			 * submit the buffer.
356*4882a593Smuzhiyun 			 */
357*4882a593Smuzhiyun 			if (actx->fill == out_off || sg_is_last(src) ||
358*4882a593Smuzhiyun 			    limit_hit) {
359*4882a593Smuzhiyun 				ret = mxs_dcp_run_aes(actx, req, init);
360*4882a593Smuzhiyun 				if (ret)
361*4882a593Smuzhiyun 					return ret;
362*4882a593Smuzhiyun 				init = 0;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 				sg_pcopy_from_buffer(dst, dst_nents, out_buf,
365*4882a593Smuzhiyun 						     actx->fill, dst_off);
366*4882a593Smuzhiyun 				dst_off += actx->fill;
367*4882a593Smuzhiyun 				last_out_len = actx->fill;
368*4882a593Smuzhiyun 				actx->fill = 0;
369*4882a593Smuzhiyun 			}
370*4882a593Smuzhiyun 		} while (len);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 		if (limit_hit)
373*4882a593Smuzhiyun 			break;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* Copy the IV for CBC for chaining */
377*4882a593Smuzhiyun 	if (!rctx->ecb) {
378*4882a593Smuzhiyun 		if (rctx->enc)
379*4882a593Smuzhiyun 			memcpy(req->iv, out_buf+(last_out_len-AES_BLOCK_SIZE),
380*4882a593Smuzhiyun 				AES_BLOCK_SIZE);
381*4882a593Smuzhiyun 		else
382*4882a593Smuzhiyun 			memcpy(req->iv, in_buf+(last_out_len-AES_BLOCK_SIZE),
383*4882a593Smuzhiyun 				AES_BLOCK_SIZE);
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return ret;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
dcp_chan_thread_aes(void * data)389*4882a593Smuzhiyun static int dcp_chan_thread_aes(void *data)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct dcp *sdcp = global_sdcp;
392*4882a593Smuzhiyun 	const int chan = DCP_CHAN_CRYPTO;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	struct crypto_async_request *backlog;
395*4882a593Smuzhiyun 	struct crypto_async_request *arq;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	int ret;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	while (!kthread_should_stop()) {
400*4882a593Smuzhiyun 		set_current_state(TASK_INTERRUPTIBLE);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		spin_lock(&sdcp->lock[chan]);
403*4882a593Smuzhiyun 		backlog = crypto_get_backlog(&sdcp->queue[chan]);
404*4882a593Smuzhiyun 		arq = crypto_dequeue_request(&sdcp->queue[chan]);
405*4882a593Smuzhiyun 		spin_unlock(&sdcp->lock[chan]);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		if (!backlog && !arq) {
408*4882a593Smuzhiyun 			schedule();
409*4882a593Smuzhiyun 			continue;
410*4882a593Smuzhiyun 		}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 		set_current_state(TASK_RUNNING);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 		if (backlog)
415*4882a593Smuzhiyun 			backlog->complete(backlog, -EINPROGRESS);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		if (arq) {
418*4882a593Smuzhiyun 			ret = mxs_dcp_aes_block_crypt(arq);
419*4882a593Smuzhiyun 			arq->complete(arq, ret);
420*4882a593Smuzhiyun 		}
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	return 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
mxs_dcp_block_fallback(struct skcipher_request * req,int enc)426*4882a593Smuzhiyun static int mxs_dcp_block_fallback(struct skcipher_request *req, int enc)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct crypto_skcipher *tfm = crypto_skcipher_reqtfm(req);
429*4882a593Smuzhiyun 	struct dcp_aes_req_ctx *rctx = skcipher_request_ctx(req);
430*4882a593Smuzhiyun 	struct dcp_async_ctx *ctx = crypto_skcipher_ctx(tfm);
431*4882a593Smuzhiyun 	int ret;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	skcipher_request_set_tfm(&rctx->fallback_req, ctx->fallback);
434*4882a593Smuzhiyun 	skcipher_request_set_callback(&rctx->fallback_req, req->base.flags,
435*4882a593Smuzhiyun 				      req->base.complete, req->base.data);
436*4882a593Smuzhiyun 	skcipher_request_set_crypt(&rctx->fallback_req, req->src, req->dst,
437*4882a593Smuzhiyun 				   req->cryptlen, req->iv);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	if (enc)
440*4882a593Smuzhiyun 		ret = crypto_skcipher_encrypt(&rctx->fallback_req);
441*4882a593Smuzhiyun 	else
442*4882a593Smuzhiyun 		ret = crypto_skcipher_decrypt(&rctx->fallback_req);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	return ret;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
mxs_dcp_aes_enqueue(struct skcipher_request * req,int enc,int ecb)447*4882a593Smuzhiyun static int mxs_dcp_aes_enqueue(struct skcipher_request *req, int enc, int ecb)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	struct dcp *sdcp = global_sdcp;
450*4882a593Smuzhiyun 	struct crypto_async_request *arq = &req->base;
451*4882a593Smuzhiyun 	struct dcp_async_ctx *actx = crypto_tfm_ctx(arq->tfm);
452*4882a593Smuzhiyun 	struct dcp_aes_req_ctx *rctx = skcipher_request_ctx(req);
453*4882a593Smuzhiyun 	int ret;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	if (unlikely(actx->key_len != AES_KEYSIZE_128))
456*4882a593Smuzhiyun 		return mxs_dcp_block_fallback(req, enc);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	rctx->enc = enc;
459*4882a593Smuzhiyun 	rctx->ecb = ecb;
460*4882a593Smuzhiyun 	actx->chan = DCP_CHAN_CRYPTO;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	spin_lock(&sdcp->lock[actx->chan]);
463*4882a593Smuzhiyun 	ret = crypto_enqueue_request(&sdcp->queue[actx->chan], &req->base);
464*4882a593Smuzhiyun 	spin_unlock(&sdcp->lock[actx->chan]);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	wake_up_process(sdcp->thread[actx->chan]);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	return ret;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
mxs_dcp_aes_ecb_decrypt(struct skcipher_request * req)471*4882a593Smuzhiyun static int mxs_dcp_aes_ecb_decrypt(struct skcipher_request *req)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	return mxs_dcp_aes_enqueue(req, 0, 1);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
mxs_dcp_aes_ecb_encrypt(struct skcipher_request * req)476*4882a593Smuzhiyun static int mxs_dcp_aes_ecb_encrypt(struct skcipher_request *req)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	return mxs_dcp_aes_enqueue(req, 1, 1);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
mxs_dcp_aes_cbc_decrypt(struct skcipher_request * req)481*4882a593Smuzhiyun static int mxs_dcp_aes_cbc_decrypt(struct skcipher_request *req)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	return mxs_dcp_aes_enqueue(req, 0, 0);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
mxs_dcp_aes_cbc_encrypt(struct skcipher_request * req)486*4882a593Smuzhiyun static int mxs_dcp_aes_cbc_encrypt(struct skcipher_request *req)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	return mxs_dcp_aes_enqueue(req, 1, 0);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
mxs_dcp_aes_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int len)491*4882a593Smuzhiyun static int mxs_dcp_aes_setkey(struct crypto_skcipher *tfm, const u8 *key,
492*4882a593Smuzhiyun 			      unsigned int len)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct dcp_async_ctx *actx = crypto_skcipher_ctx(tfm);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/*
497*4882a593Smuzhiyun 	 * AES 128 is supposed by the hardware, store key into temporary
498*4882a593Smuzhiyun 	 * buffer and exit. We must use the temporary buffer here, since
499*4882a593Smuzhiyun 	 * there can still be an operation in progress.
500*4882a593Smuzhiyun 	 */
501*4882a593Smuzhiyun 	actx->key_len = len;
502*4882a593Smuzhiyun 	if (len == AES_KEYSIZE_128) {
503*4882a593Smuzhiyun 		memcpy(actx->key, key, len);
504*4882a593Smuzhiyun 		return 0;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/*
508*4882a593Smuzhiyun 	 * If the requested AES key size is not supported by the hardware,
509*4882a593Smuzhiyun 	 * but is supported by in-kernel software implementation, we use
510*4882a593Smuzhiyun 	 * software fallback.
511*4882a593Smuzhiyun 	 */
512*4882a593Smuzhiyun 	crypto_skcipher_clear_flags(actx->fallback, CRYPTO_TFM_REQ_MASK);
513*4882a593Smuzhiyun 	crypto_skcipher_set_flags(actx->fallback,
514*4882a593Smuzhiyun 				  tfm->base.crt_flags & CRYPTO_TFM_REQ_MASK);
515*4882a593Smuzhiyun 	return crypto_skcipher_setkey(actx->fallback, key, len);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
mxs_dcp_aes_fallback_init_tfm(struct crypto_skcipher * tfm)518*4882a593Smuzhiyun static int mxs_dcp_aes_fallback_init_tfm(struct crypto_skcipher *tfm)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	const char *name = crypto_tfm_alg_name(crypto_skcipher_tfm(tfm));
521*4882a593Smuzhiyun 	struct dcp_async_ctx *actx = crypto_skcipher_ctx(tfm);
522*4882a593Smuzhiyun 	struct crypto_skcipher *blk;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	blk = crypto_alloc_skcipher(name, 0, CRYPTO_ALG_NEED_FALLBACK);
525*4882a593Smuzhiyun 	if (IS_ERR(blk))
526*4882a593Smuzhiyun 		return PTR_ERR(blk);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	actx->fallback = blk;
529*4882a593Smuzhiyun 	crypto_skcipher_set_reqsize(tfm, sizeof(struct dcp_aes_req_ctx) +
530*4882a593Smuzhiyun 					 crypto_skcipher_reqsize(blk));
531*4882a593Smuzhiyun 	return 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
mxs_dcp_aes_fallback_exit_tfm(struct crypto_skcipher * tfm)534*4882a593Smuzhiyun static void mxs_dcp_aes_fallback_exit_tfm(struct crypto_skcipher *tfm)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	struct dcp_async_ctx *actx = crypto_skcipher_ctx(tfm);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	crypto_free_skcipher(actx->fallback);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun  * Hashing (SHA1/SHA256)
543*4882a593Smuzhiyun  */
mxs_dcp_run_sha(struct ahash_request * req)544*4882a593Smuzhiyun static int mxs_dcp_run_sha(struct ahash_request *req)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct dcp *sdcp = global_sdcp;
547*4882a593Smuzhiyun 	int ret;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
550*4882a593Smuzhiyun 	struct dcp_async_ctx *actx = crypto_ahash_ctx(tfm);
551*4882a593Smuzhiyun 	struct dcp_sha_req_ctx *rctx = ahash_request_ctx(req);
552*4882a593Smuzhiyun 	struct dcp_dma_desc *desc = &sdcp->coh->desc[actx->chan];
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	dma_addr_t digest_phys = 0;
555*4882a593Smuzhiyun 	dma_addr_t buf_phys = dma_map_single(sdcp->dev, sdcp->coh->sha_in_buf,
556*4882a593Smuzhiyun 					     DCP_BUF_SZ, DMA_TO_DEVICE);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	ret = dma_mapping_error(sdcp->dev, buf_phys);
559*4882a593Smuzhiyun 	if (ret)
560*4882a593Smuzhiyun 		return ret;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* Fill in the DMA descriptor. */
563*4882a593Smuzhiyun 	desc->control0 = MXS_DCP_CONTROL0_DECR_SEMAPHORE |
564*4882a593Smuzhiyun 		    MXS_DCP_CONTROL0_INTERRUPT |
565*4882a593Smuzhiyun 		    MXS_DCP_CONTROL0_ENABLE_HASH;
566*4882a593Smuzhiyun 	if (rctx->init)
567*4882a593Smuzhiyun 		desc->control0 |= MXS_DCP_CONTROL0_HASH_INIT;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	desc->control1 = actx->alg;
570*4882a593Smuzhiyun 	desc->next_cmd_addr = 0;
571*4882a593Smuzhiyun 	desc->source = buf_phys;
572*4882a593Smuzhiyun 	desc->destination = 0;
573*4882a593Smuzhiyun 	desc->size = actx->fill;
574*4882a593Smuzhiyun 	desc->payload = 0;
575*4882a593Smuzhiyun 	desc->status = 0;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/*
578*4882a593Smuzhiyun 	 * Align driver with hw behavior when generating null hashes
579*4882a593Smuzhiyun 	 */
580*4882a593Smuzhiyun 	if (rctx->init && rctx->fini && desc->size == 0) {
581*4882a593Smuzhiyun 		struct hash_alg_common *halg = crypto_hash_alg_common(tfm);
582*4882a593Smuzhiyun 		const uint8_t *sha_buf =
583*4882a593Smuzhiyun 			(actx->alg == MXS_DCP_CONTROL1_HASH_SELECT_SHA1) ?
584*4882a593Smuzhiyun 			sha1_null_hash : sha256_null_hash;
585*4882a593Smuzhiyun 		memcpy(sdcp->coh->sha_out_buf, sha_buf, halg->digestsize);
586*4882a593Smuzhiyun 		ret = 0;
587*4882a593Smuzhiyun 		goto done_run;
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	/* Set HASH_TERM bit for last transfer block. */
591*4882a593Smuzhiyun 	if (rctx->fini) {
592*4882a593Smuzhiyun 		digest_phys = dma_map_single(sdcp->dev, sdcp->coh->sha_out_buf,
593*4882a593Smuzhiyun 					     DCP_SHA_PAY_SZ, DMA_FROM_DEVICE);
594*4882a593Smuzhiyun 		ret = dma_mapping_error(sdcp->dev, digest_phys);
595*4882a593Smuzhiyun 		if (ret)
596*4882a593Smuzhiyun 			goto done_run;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 		desc->control0 |= MXS_DCP_CONTROL0_HASH_TERM;
599*4882a593Smuzhiyun 		desc->payload = digest_phys;
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	ret = mxs_dcp_start_dma(actx);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	if (rctx->fini)
605*4882a593Smuzhiyun 		dma_unmap_single(sdcp->dev, digest_phys, DCP_SHA_PAY_SZ,
606*4882a593Smuzhiyun 				 DMA_FROM_DEVICE);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun done_run:
609*4882a593Smuzhiyun 	dma_unmap_single(sdcp->dev, buf_phys, DCP_BUF_SZ, DMA_TO_DEVICE);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	return ret;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
dcp_sha_req_to_buf(struct crypto_async_request * arq)614*4882a593Smuzhiyun static int dcp_sha_req_to_buf(struct crypto_async_request *arq)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct dcp *sdcp = global_sdcp;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	struct ahash_request *req = ahash_request_cast(arq);
619*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
620*4882a593Smuzhiyun 	struct dcp_async_ctx *actx = crypto_ahash_ctx(tfm);
621*4882a593Smuzhiyun 	struct dcp_sha_req_ctx *rctx = ahash_request_ctx(req);
622*4882a593Smuzhiyun 	struct hash_alg_common *halg = crypto_hash_alg_common(tfm);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	uint8_t *in_buf = sdcp->coh->sha_in_buf;
625*4882a593Smuzhiyun 	uint8_t *out_buf = sdcp->coh->sha_out_buf;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	struct scatterlist *src;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	unsigned int i, len, clen, oft = 0;
630*4882a593Smuzhiyun 	int ret;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	int fin = rctx->fini;
633*4882a593Smuzhiyun 	if (fin)
634*4882a593Smuzhiyun 		rctx->fini = 0;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	src = req->src;
637*4882a593Smuzhiyun 	len = req->nbytes;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	while (len) {
640*4882a593Smuzhiyun 		if (actx->fill + len > DCP_BUF_SZ)
641*4882a593Smuzhiyun 			clen = DCP_BUF_SZ - actx->fill;
642*4882a593Smuzhiyun 		else
643*4882a593Smuzhiyun 			clen = len;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 		scatterwalk_map_and_copy(in_buf + actx->fill, src, oft, clen,
646*4882a593Smuzhiyun 					 0);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 		len -= clen;
649*4882a593Smuzhiyun 		oft += clen;
650*4882a593Smuzhiyun 		actx->fill += clen;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 		/*
653*4882a593Smuzhiyun 		 * If we filled the buffer and still have some
654*4882a593Smuzhiyun 		 * more data, submit the buffer.
655*4882a593Smuzhiyun 		 */
656*4882a593Smuzhiyun 		if (len && actx->fill == DCP_BUF_SZ) {
657*4882a593Smuzhiyun 			ret = mxs_dcp_run_sha(req);
658*4882a593Smuzhiyun 			if (ret)
659*4882a593Smuzhiyun 				return ret;
660*4882a593Smuzhiyun 			actx->fill = 0;
661*4882a593Smuzhiyun 			rctx->init = 0;
662*4882a593Smuzhiyun 		}
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (fin) {
666*4882a593Smuzhiyun 		rctx->fini = 1;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 		/* Submit whatever is left. */
669*4882a593Smuzhiyun 		if (!req->result)
670*4882a593Smuzhiyun 			return -EINVAL;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 		ret = mxs_dcp_run_sha(req);
673*4882a593Smuzhiyun 		if (ret)
674*4882a593Smuzhiyun 			return ret;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 		actx->fill = 0;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		/* For some reason the result is flipped */
679*4882a593Smuzhiyun 		for (i = 0; i < halg->digestsize; i++)
680*4882a593Smuzhiyun 			req->result[i] = out_buf[halg->digestsize - i - 1];
681*4882a593Smuzhiyun 	}
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	return 0;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
dcp_chan_thread_sha(void * data)686*4882a593Smuzhiyun static int dcp_chan_thread_sha(void *data)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	struct dcp *sdcp = global_sdcp;
689*4882a593Smuzhiyun 	const int chan = DCP_CHAN_HASH_SHA;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	struct crypto_async_request *backlog;
692*4882a593Smuzhiyun 	struct crypto_async_request *arq;
693*4882a593Smuzhiyun 	int ret;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	while (!kthread_should_stop()) {
696*4882a593Smuzhiyun 		set_current_state(TASK_INTERRUPTIBLE);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		spin_lock(&sdcp->lock[chan]);
699*4882a593Smuzhiyun 		backlog = crypto_get_backlog(&sdcp->queue[chan]);
700*4882a593Smuzhiyun 		arq = crypto_dequeue_request(&sdcp->queue[chan]);
701*4882a593Smuzhiyun 		spin_unlock(&sdcp->lock[chan]);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 		if (!backlog && !arq) {
704*4882a593Smuzhiyun 			schedule();
705*4882a593Smuzhiyun 			continue;
706*4882a593Smuzhiyun 		}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 		set_current_state(TASK_RUNNING);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		if (backlog)
711*4882a593Smuzhiyun 			backlog->complete(backlog, -EINPROGRESS);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 		if (arq) {
714*4882a593Smuzhiyun 			ret = dcp_sha_req_to_buf(arq);
715*4882a593Smuzhiyun 			arq->complete(arq, ret);
716*4882a593Smuzhiyun 		}
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
dcp_sha_init(struct ahash_request * req)722*4882a593Smuzhiyun static int dcp_sha_init(struct ahash_request *req)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
725*4882a593Smuzhiyun 	struct dcp_async_ctx *actx = crypto_ahash_ctx(tfm);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	struct hash_alg_common *halg = crypto_hash_alg_common(tfm);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/*
730*4882a593Smuzhiyun 	 * Start hashing session. The code below only inits the
731*4882a593Smuzhiyun 	 * hashing session context, nothing more.
732*4882a593Smuzhiyun 	 */
733*4882a593Smuzhiyun 	memset(actx, 0, sizeof(*actx));
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	if (strcmp(halg->base.cra_name, "sha1") == 0)
736*4882a593Smuzhiyun 		actx->alg = MXS_DCP_CONTROL1_HASH_SELECT_SHA1;
737*4882a593Smuzhiyun 	else
738*4882a593Smuzhiyun 		actx->alg = MXS_DCP_CONTROL1_HASH_SELECT_SHA256;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	actx->fill = 0;
741*4882a593Smuzhiyun 	actx->hot = 0;
742*4882a593Smuzhiyun 	actx->chan = DCP_CHAN_HASH_SHA;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	mutex_init(&actx->mutex);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	return 0;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
dcp_sha_update_fx(struct ahash_request * req,int fini)749*4882a593Smuzhiyun static int dcp_sha_update_fx(struct ahash_request *req, int fini)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	struct dcp *sdcp = global_sdcp;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	struct dcp_sha_req_ctx *rctx = ahash_request_ctx(req);
754*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
755*4882a593Smuzhiyun 	struct dcp_async_ctx *actx = crypto_ahash_ctx(tfm);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	int ret;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	/*
760*4882a593Smuzhiyun 	 * Ignore requests that have no data in them and are not
761*4882a593Smuzhiyun 	 * the trailing requests in the stream of requests.
762*4882a593Smuzhiyun 	 */
763*4882a593Smuzhiyun 	if (!req->nbytes && !fini)
764*4882a593Smuzhiyun 		return 0;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	mutex_lock(&actx->mutex);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	rctx->fini = fini;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	if (!actx->hot) {
771*4882a593Smuzhiyun 		actx->hot = 1;
772*4882a593Smuzhiyun 		rctx->init = 1;
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	spin_lock(&sdcp->lock[actx->chan]);
776*4882a593Smuzhiyun 	ret = crypto_enqueue_request(&sdcp->queue[actx->chan], &req->base);
777*4882a593Smuzhiyun 	spin_unlock(&sdcp->lock[actx->chan]);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	wake_up_process(sdcp->thread[actx->chan]);
780*4882a593Smuzhiyun 	mutex_unlock(&actx->mutex);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	return ret;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
dcp_sha_update(struct ahash_request * req)785*4882a593Smuzhiyun static int dcp_sha_update(struct ahash_request *req)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	return dcp_sha_update_fx(req, 0);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
dcp_sha_final(struct ahash_request * req)790*4882a593Smuzhiyun static int dcp_sha_final(struct ahash_request *req)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	ahash_request_set_crypt(req, NULL, req->result, 0);
793*4882a593Smuzhiyun 	req->nbytes = 0;
794*4882a593Smuzhiyun 	return dcp_sha_update_fx(req, 1);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
dcp_sha_finup(struct ahash_request * req)797*4882a593Smuzhiyun static int dcp_sha_finup(struct ahash_request *req)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	return dcp_sha_update_fx(req, 1);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
dcp_sha_digest(struct ahash_request * req)802*4882a593Smuzhiyun static int dcp_sha_digest(struct ahash_request *req)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun 	int ret;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	ret = dcp_sha_init(req);
807*4882a593Smuzhiyun 	if (ret)
808*4882a593Smuzhiyun 		return ret;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	return dcp_sha_finup(req);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
dcp_sha_import(struct ahash_request * req,const void * in)813*4882a593Smuzhiyun static int dcp_sha_import(struct ahash_request *req, const void *in)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	struct dcp_sha_req_ctx *rctx = ahash_request_ctx(req);
816*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
817*4882a593Smuzhiyun 	struct dcp_async_ctx *actx = crypto_ahash_ctx(tfm);
818*4882a593Smuzhiyun 	const struct dcp_export_state *export = in;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	memset(rctx, 0, sizeof(struct dcp_sha_req_ctx));
821*4882a593Smuzhiyun 	memset(actx, 0, sizeof(struct dcp_async_ctx));
822*4882a593Smuzhiyun 	memcpy(rctx, &export->req_ctx, sizeof(struct dcp_sha_req_ctx));
823*4882a593Smuzhiyun 	memcpy(actx, &export->async_ctx, sizeof(struct dcp_async_ctx));
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
dcp_sha_export(struct ahash_request * req,void * out)828*4882a593Smuzhiyun static int dcp_sha_export(struct ahash_request *req, void *out)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct dcp_sha_req_ctx *rctx_state = ahash_request_ctx(req);
831*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
832*4882a593Smuzhiyun 	struct dcp_async_ctx *actx_state = crypto_ahash_ctx(tfm);
833*4882a593Smuzhiyun 	struct dcp_export_state *export = out;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	memcpy(&export->req_ctx, rctx_state, sizeof(struct dcp_sha_req_ctx));
836*4882a593Smuzhiyun 	memcpy(&export->async_ctx, actx_state, sizeof(struct dcp_async_ctx));
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	return 0;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun 
dcp_sha_cra_init(struct crypto_tfm * tfm)841*4882a593Smuzhiyun static int dcp_sha_cra_init(struct crypto_tfm *tfm)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
844*4882a593Smuzhiyun 				 sizeof(struct dcp_sha_req_ctx));
845*4882a593Smuzhiyun 	return 0;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
dcp_sha_cra_exit(struct crypto_tfm * tfm)848*4882a593Smuzhiyun static void dcp_sha_cra_exit(struct crypto_tfm *tfm)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun /* AES 128 ECB and AES 128 CBC */
853*4882a593Smuzhiyun static struct skcipher_alg dcp_aes_algs[] = {
854*4882a593Smuzhiyun 	{
855*4882a593Smuzhiyun 		.base.cra_name		= "ecb(aes)",
856*4882a593Smuzhiyun 		.base.cra_driver_name	= "ecb-aes-dcp",
857*4882a593Smuzhiyun 		.base.cra_priority	= 400,
858*4882a593Smuzhiyun 		.base.cra_alignmask	= 15,
859*4882a593Smuzhiyun 		.base.cra_flags		= CRYPTO_ALG_ASYNC |
860*4882a593Smuzhiyun 					  CRYPTO_ALG_NEED_FALLBACK,
861*4882a593Smuzhiyun 		.base.cra_blocksize	= AES_BLOCK_SIZE,
862*4882a593Smuzhiyun 		.base.cra_ctxsize	= sizeof(struct dcp_async_ctx),
863*4882a593Smuzhiyun 		.base.cra_module	= THIS_MODULE,
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		.min_keysize		= AES_MIN_KEY_SIZE,
866*4882a593Smuzhiyun 		.max_keysize		= AES_MAX_KEY_SIZE,
867*4882a593Smuzhiyun 		.setkey			= mxs_dcp_aes_setkey,
868*4882a593Smuzhiyun 		.encrypt		= mxs_dcp_aes_ecb_encrypt,
869*4882a593Smuzhiyun 		.decrypt		= mxs_dcp_aes_ecb_decrypt,
870*4882a593Smuzhiyun 		.init			= mxs_dcp_aes_fallback_init_tfm,
871*4882a593Smuzhiyun 		.exit			= mxs_dcp_aes_fallback_exit_tfm,
872*4882a593Smuzhiyun 	}, {
873*4882a593Smuzhiyun 		.base.cra_name		= "cbc(aes)",
874*4882a593Smuzhiyun 		.base.cra_driver_name	= "cbc-aes-dcp",
875*4882a593Smuzhiyun 		.base.cra_priority	= 400,
876*4882a593Smuzhiyun 		.base.cra_alignmask	= 15,
877*4882a593Smuzhiyun 		.base.cra_flags		= CRYPTO_ALG_ASYNC |
878*4882a593Smuzhiyun 					  CRYPTO_ALG_NEED_FALLBACK,
879*4882a593Smuzhiyun 		.base.cra_blocksize	= AES_BLOCK_SIZE,
880*4882a593Smuzhiyun 		.base.cra_ctxsize	= sizeof(struct dcp_async_ctx),
881*4882a593Smuzhiyun 		.base.cra_module	= THIS_MODULE,
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 		.min_keysize		= AES_MIN_KEY_SIZE,
884*4882a593Smuzhiyun 		.max_keysize		= AES_MAX_KEY_SIZE,
885*4882a593Smuzhiyun 		.setkey			= mxs_dcp_aes_setkey,
886*4882a593Smuzhiyun 		.encrypt		= mxs_dcp_aes_cbc_encrypt,
887*4882a593Smuzhiyun 		.decrypt		= mxs_dcp_aes_cbc_decrypt,
888*4882a593Smuzhiyun 		.ivsize			= AES_BLOCK_SIZE,
889*4882a593Smuzhiyun 		.init			= mxs_dcp_aes_fallback_init_tfm,
890*4882a593Smuzhiyun 		.exit			= mxs_dcp_aes_fallback_exit_tfm,
891*4882a593Smuzhiyun 	},
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun /* SHA1 */
895*4882a593Smuzhiyun static struct ahash_alg dcp_sha1_alg = {
896*4882a593Smuzhiyun 	.init	= dcp_sha_init,
897*4882a593Smuzhiyun 	.update	= dcp_sha_update,
898*4882a593Smuzhiyun 	.final	= dcp_sha_final,
899*4882a593Smuzhiyun 	.finup	= dcp_sha_finup,
900*4882a593Smuzhiyun 	.digest	= dcp_sha_digest,
901*4882a593Smuzhiyun 	.import = dcp_sha_import,
902*4882a593Smuzhiyun 	.export = dcp_sha_export,
903*4882a593Smuzhiyun 	.halg	= {
904*4882a593Smuzhiyun 		.digestsize	= SHA1_DIGEST_SIZE,
905*4882a593Smuzhiyun 		.statesize	= sizeof(struct dcp_export_state),
906*4882a593Smuzhiyun 		.base		= {
907*4882a593Smuzhiyun 			.cra_name		= "sha1",
908*4882a593Smuzhiyun 			.cra_driver_name	= "sha1-dcp",
909*4882a593Smuzhiyun 			.cra_priority		= 400,
910*4882a593Smuzhiyun 			.cra_alignmask		= 63,
911*4882a593Smuzhiyun 			.cra_flags		= CRYPTO_ALG_ASYNC,
912*4882a593Smuzhiyun 			.cra_blocksize		= SHA1_BLOCK_SIZE,
913*4882a593Smuzhiyun 			.cra_ctxsize		= sizeof(struct dcp_async_ctx),
914*4882a593Smuzhiyun 			.cra_module		= THIS_MODULE,
915*4882a593Smuzhiyun 			.cra_init		= dcp_sha_cra_init,
916*4882a593Smuzhiyun 			.cra_exit		= dcp_sha_cra_exit,
917*4882a593Smuzhiyun 		},
918*4882a593Smuzhiyun 	},
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun /* SHA256 */
922*4882a593Smuzhiyun static struct ahash_alg dcp_sha256_alg = {
923*4882a593Smuzhiyun 	.init	= dcp_sha_init,
924*4882a593Smuzhiyun 	.update	= dcp_sha_update,
925*4882a593Smuzhiyun 	.final	= dcp_sha_final,
926*4882a593Smuzhiyun 	.finup	= dcp_sha_finup,
927*4882a593Smuzhiyun 	.digest	= dcp_sha_digest,
928*4882a593Smuzhiyun 	.import = dcp_sha_import,
929*4882a593Smuzhiyun 	.export = dcp_sha_export,
930*4882a593Smuzhiyun 	.halg	= {
931*4882a593Smuzhiyun 		.digestsize	= SHA256_DIGEST_SIZE,
932*4882a593Smuzhiyun 		.statesize	= sizeof(struct dcp_export_state),
933*4882a593Smuzhiyun 		.base		= {
934*4882a593Smuzhiyun 			.cra_name		= "sha256",
935*4882a593Smuzhiyun 			.cra_driver_name	= "sha256-dcp",
936*4882a593Smuzhiyun 			.cra_priority		= 400,
937*4882a593Smuzhiyun 			.cra_alignmask		= 63,
938*4882a593Smuzhiyun 			.cra_flags		= CRYPTO_ALG_ASYNC,
939*4882a593Smuzhiyun 			.cra_blocksize		= SHA256_BLOCK_SIZE,
940*4882a593Smuzhiyun 			.cra_ctxsize		= sizeof(struct dcp_async_ctx),
941*4882a593Smuzhiyun 			.cra_module		= THIS_MODULE,
942*4882a593Smuzhiyun 			.cra_init		= dcp_sha_cra_init,
943*4882a593Smuzhiyun 			.cra_exit		= dcp_sha_cra_exit,
944*4882a593Smuzhiyun 		},
945*4882a593Smuzhiyun 	},
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun 
mxs_dcp_irq(int irq,void * context)948*4882a593Smuzhiyun static irqreturn_t mxs_dcp_irq(int irq, void *context)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun 	struct dcp *sdcp = context;
951*4882a593Smuzhiyun 	uint32_t stat;
952*4882a593Smuzhiyun 	int i;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	stat = readl(sdcp->base + MXS_DCP_STAT);
955*4882a593Smuzhiyun 	stat &= MXS_DCP_STAT_IRQ_MASK;
956*4882a593Smuzhiyun 	if (!stat)
957*4882a593Smuzhiyun 		return IRQ_NONE;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	/* Clear the interrupts. */
960*4882a593Smuzhiyun 	writel(stat, sdcp->base + MXS_DCP_STAT_CLR);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	/* Complete the DMA requests that finished. */
963*4882a593Smuzhiyun 	for (i = 0; i < DCP_MAX_CHANS; i++)
964*4882a593Smuzhiyun 		if (stat & (1 << i))
965*4882a593Smuzhiyun 			complete(&sdcp->completion[i]);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	return IRQ_HANDLED;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun 
mxs_dcp_probe(struct platform_device * pdev)970*4882a593Smuzhiyun static int mxs_dcp_probe(struct platform_device *pdev)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
973*4882a593Smuzhiyun 	struct dcp *sdcp = NULL;
974*4882a593Smuzhiyun 	int i, ret;
975*4882a593Smuzhiyun 	int dcp_vmi_irq, dcp_irq;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	if (global_sdcp) {
978*4882a593Smuzhiyun 		dev_err(dev, "Only one DCP instance allowed!\n");
979*4882a593Smuzhiyun 		return -ENODEV;
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	dcp_vmi_irq = platform_get_irq(pdev, 0);
983*4882a593Smuzhiyun 	if (dcp_vmi_irq < 0)
984*4882a593Smuzhiyun 		return dcp_vmi_irq;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	dcp_irq = platform_get_irq(pdev, 1);
987*4882a593Smuzhiyun 	if (dcp_irq < 0)
988*4882a593Smuzhiyun 		return dcp_irq;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	sdcp = devm_kzalloc(dev, sizeof(*sdcp), GFP_KERNEL);
991*4882a593Smuzhiyun 	if (!sdcp)
992*4882a593Smuzhiyun 		return -ENOMEM;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	sdcp->dev = dev;
995*4882a593Smuzhiyun 	sdcp->base = devm_platform_ioremap_resource(pdev, 0);
996*4882a593Smuzhiyun 	if (IS_ERR(sdcp->base))
997*4882a593Smuzhiyun 		return PTR_ERR(sdcp->base);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	ret = devm_request_irq(dev, dcp_vmi_irq, mxs_dcp_irq, 0,
1001*4882a593Smuzhiyun 			       "dcp-vmi-irq", sdcp);
1002*4882a593Smuzhiyun 	if (ret) {
1003*4882a593Smuzhiyun 		dev_err(dev, "Failed to claim DCP VMI IRQ!\n");
1004*4882a593Smuzhiyun 		return ret;
1005*4882a593Smuzhiyun 	}
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	ret = devm_request_irq(dev, dcp_irq, mxs_dcp_irq, 0,
1008*4882a593Smuzhiyun 			       "dcp-irq", sdcp);
1009*4882a593Smuzhiyun 	if (ret) {
1010*4882a593Smuzhiyun 		dev_err(dev, "Failed to claim DCP IRQ!\n");
1011*4882a593Smuzhiyun 		return ret;
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	/* Allocate coherent helper block. */
1015*4882a593Smuzhiyun 	sdcp->coh = devm_kzalloc(dev, sizeof(*sdcp->coh) + DCP_ALIGNMENT,
1016*4882a593Smuzhiyun 				   GFP_KERNEL);
1017*4882a593Smuzhiyun 	if (!sdcp->coh)
1018*4882a593Smuzhiyun 		return -ENOMEM;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	/* Re-align the structure so it fits the DCP constraints. */
1021*4882a593Smuzhiyun 	sdcp->coh = PTR_ALIGN(sdcp->coh, DCP_ALIGNMENT);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	/* DCP clock is optional, only used on some SOCs */
1024*4882a593Smuzhiyun 	sdcp->dcp_clk = devm_clk_get(dev, "dcp");
1025*4882a593Smuzhiyun 	if (IS_ERR(sdcp->dcp_clk)) {
1026*4882a593Smuzhiyun 		if (sdcp->dcp_clk != ERR_PTR(-ENOENT))
1027*4882a593Smuzhiyun 			return PTR_ERR(sdcp->dcp_clk);
1028*4882a593Smuzhiyun 		sdcp->dcp_clk = NULL;
1029*4882a593Smuzhiyun 	}
1030*4882a593Smuzhiyun 	ret = clk_prepare_enable(sdcp->dcp_clk);
1031*4882a593Smuzhiyun 	if (ret)
1032*4882a593Smuzhiyun 		return ret;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	/* Restart the DCP block. */
1035*4882a593Smuzhiyun 	ret = stmp_reset_block(sdcp->base);
1036*4882a593Smuzhiyun 	if (ret) {
1037*4882a593Smuzhiyun 		dev_err(dev, "Failed reset\n");
1038*4882a593Smuzhiyun 		goto err_disable_unprepare_clk;
1039*4882a593Smuzhiyun 	}
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	/* Initialize control register. */
1042*4882a593Smuzhiyun 	writel(MXS_DCP_CTRL_GATHER_RESIDUAL_WRITES |
1043*4882a593Smuzhiyun 	       MXS_DCP_CTRL_ENABLE_CONTEXT_CACHING | 0xf,
1044*4882a593Smuzhiyun 	       sdcp->base + MXS_DCP_CTRL);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	/* Enable all DCP DMA channels. */
1047*4882a593Smuzhiyun 	writel(MXS_DCP_CHANNELCTRL_ENABLE_CHANNEL_MASK,
1048*4882a593Smuzhiyun 	       sdcp->base + MXS_DCP_CHANNELCTRL);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	/*
1051*4882a593Smuzhiyun 	 * We do not enable context switching. Give the context buffer a
1052*4882a593Smuzhiyun 	 * pointer to an illegal address so if context switching is
1053*4882a593Smuzhiyun 	 * inadvertantly enabled, the DCP will return an error instead of
1054*4882a593Smuzhiyun 	 * trashing good memory. The DCP DMA cannot access ROM, so any ROM
1055*4882a593Smuzhiyun 	 * address will do.
1056*4882a593Smuzhiyun 	 */
1057*4882a593Smuzhiyun 	writel(0xffff0000, sdcp->base + MXS_DCP_CONTEXT);
1058*4882a593Smuzhiyun 	for (i = 0; i < DCP_MAX_CHANS; i++)
1059*4882a593Smuzhiyun 		writel(0xffffffff, sdcp->base + MXS_DCP_CH_N_STAT_CLR(i));
1060*4882a593Smuzhiyun 	writel(0xffffffff, sdcp->base + MXS_DCP_STAT_CLR);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	global_sdcp = sdcp;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	platform_set_drvdata(pdev, sdcp);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	for (i = 0; i < DCP_MAX_CHANS; i++) {
1067*4882a593Smuzhiyun 		spin_lock_init(&sdcp->lock[i]);
1068*4882a593Smuzhiyun 		init_completion(&sdcp->completion[i]);
1069*4882a593Smuzhiyun 		crypto_init_queue(&sdcp->queue[i], 50);
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	/* Create the SHA and AES handler threads. */
1073*4882a593Smuzhiyun 	sdcp->thread[DCP_CHAN_HASH_SHA] = kthread_run(dcp_chan_thread_sha,
1074*4882a593Smuzhiyun 						      NULL, "mxs_dcp_chan/sha");
1075*4882a593Smuzhiyun 	if (IS_ERR(sdcp->thread[DCP_CHAN_HASH_SHA])) {
1076*4882a593Smuzhiyun 		dev_err(dev, "Error starting SHA thread!\n");
1077*4882a593Smuzhiyun 		ret = PTR_ERR(sdcp->thread[DCP_CHAN_HASH_SHA]);
1078*4882a593Smuzhiyun 		goto err_disable_unprepare_clk;
1079*4882a593Smuzhiyun 	}
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	sdcp->thread[DCP_CHAN_CRYPTO] = kthread_run(dcp_chan_thread_aes,
1082*4882a593Smuzhiyun 						    NULL, "mxs_dcp_chan/aes");
1083*4882a593Smuzhiyun 	if (IS_ERR(sdcp->thread[DCP_CHAN_CRYPTO])) {
1084*4882a593Smuzhiyun 		dev_err(dev, "Error starting SHA thread!\n");
1085*4882a593Smuzhiyun 		ret = PTR_ERR(sdcp->thread[DCP_CHAN_CRYPTO]);
1086*4882a593Smuzhiyun 		goto err_destroy_sha_thread;
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	/* Register the various crypto algorithms. */
1090*4882a593Smuzhiyun 	sdcp->caps = readl(sdcp->base + MXS_DCP_CAPABILITY1);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if (sdcp->caps & MXS_DCP_CAPABILITY1_AES128) {
1093*4882a593Smuzhiyun 		ret = crypto_register_skciphers(dcp_aes_algs,
1094*4882a593Smuzhiyun 						ARRAY_SIZE(dcp_aes_algs));
1095*4882a593Smuzhiyun 		if (ret) {
1096*4882a593Smuzhiyun 			/* Failed to register algorithm. */
1097*4882a593Smuzhiyun 			dev_err(dev, "Failed to register AES crypto!\n");
1098*4882a593Smuzhiyun 			goto err_destroy_aes_thread;
1099*4882a593Smuzhiyun 		}
1100*4882a593Smuzhiyun 	}
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	if (sdcp->caps & MXS_DCP_CAPABILITY1_SHA1) {
1103*4882a593Smuzhiyun 		ret = crypto_register_ahash(&dcp_sha1_alg);
1104*4882a593Smuzhiyun 		if (ret) {
1105*4882a593Smuzhiyun 			dev_err(dev, "Failed to register %s hash!\n",
1106*4882a593Smuzhiyun 				dcp_sha1_alg.halg.base.cra_name);
1107*4882a593Smuzhiyun 			goto err_unregister_aes;
1108*4882a593Smuzhiyun 		}
1109*4882a593Smuzhiyun 	}
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	if (sdcp->caps & MXS_DCP_CAPABILITY1_SHA256) {
1112*4882a593Smuzhiyun 		ret = crypto_register_ahash(&dcp_sha256_alg);
1113*4882a593Smuzhiyun 		if (ret) {
1114*4882a593Smuzhiyun 			dev_err(dev, "Failed to register %s hash!\n",
1115*4882a593Smuzhiyun 				dcp_sha256_alg.halg.base.cra_name);
1116*4882a593Smuzhiyun 			goto err_unregister_sha1;
1117*4882a593Smuzhiyun 		}
1118*4882a593Smuzhiyun 	}
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	return 0;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun err_unregister_sha1:
1123*4882a593Smuzhiyun 	if (sdcp->caps & MXS_DCP_CAPABILITY1_SHA1)
1124*4882a593Smuzhiyun 		crypto_unregister_ahash(&dcp_sha1_alg);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun err_unregister_aes:
1127*4882a593Smuzhiyun 	if (sdcp->caps & MXS_DCP_CAPABILITY1_AES128)
1128*4882a593Smuzhiyun 		crypto_unregister_skciphers(dcp_aes_algs, ARRAY_SIZE(dcp_aes_algs));
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun err_destroy_aes_thread:
1131*4882a593Smuzhiyun 	kthread_stop(sdcp->thread[DCP_CHAN_CRYPTO]);
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun err_destroy_sha_thread:
1134*4882a593Smuzhiyun 	kthread_stop(sdcp->thread[DCP_CHAN_HASH_SHA]);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun err_disable_unprepare_clk:
1137*4882a593Smuzhiyun 	clk_disable_unprepare(sdcp->dcp_clk);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	return ret;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun 
mxs_dcp_remove(struct platform_device * pdev)1142*4882a593Smuzhiyun static int mxs_dcp_remove(struct platform_device *pdev)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun 	struct dcp *sdcp = platform_get_drvdata(pdev);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	if (sdcp->caps & MXS_DCP_CAPABILITY1_SHA256)
1147*4882a593Smuzhiyun 		crypto_unregister_ahash(&dcp_sha256_alg);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	if (sdcp->caps & MXS_DCP_CAPABILITY1_SHA1)
1150*4882a593Smuzhiyun 		crypto_unregister_ahash(&dcp_sha1_alg);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	if (sdcp->caps & MXS_DCP_CAPABILITY1_AES128)
1153*4882a593Smuzhiyun 		crypto_unregister_skciphers(dcp_aes_algs, ARRAY_SIZE(dcp_aes_algs));
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	kthread_stop(sdcp->thread[DCP_CHAN_HASH_SHA]);
1156*4882a593Smuzhiyun 	kthread_stop(sdcp->thread[DCP_CHAN_CRYPTO]);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	clk_disable_unprepare(sdcp->dcp_clk);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	platform_set_drvdata(pdev, NULL);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	global_sdcp = NULL;
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	return 0;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun static const struct of_device_id mxs_dcp_dt_ids[] = {
1168*4882a593Smuzhiyun 	{ .compatible = "fsl,imx23-dcp", .data = NULL, },
1169*4882a593Smuzhiyun 	{ .compatible = "fsl,imx28-dcp", .data = NULL, },
1170*4882a593Smuzhiyun 	{ /* sentinel */ }
1171*4882a593Smuzhiyun };
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mxs_dcp_dt_ids);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun static struct platform_driver mxs_dcp_driver = {
1176*4882a593Smuzhiyun 	.probe	= mxs_dcp_probe,
1177*4882a593Smuzhiyun 	.remove	= mxs_dcp_remove,
1178*4882a593Smuzhiyun 	.driver	= {
1179*4882a593Smuzhiyun 		.name		= "mxs-dcp",
1180*4882a593Smuzhiyun 		.of_match_table	= mxs_dcp_dt_ids,
1181*4882a593Smuzhiyun 	},
1182*4882a593Smuzhiyun };
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun module_platform_driver(mxs_dcp_driver);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun MODULE_AUTHOR("Marek Vasut <marex@denx.de>");
1187*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale MXS DCP Driver");
1188*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1189*4882a593Smuzhiyun MODULE_ALIAS("platform:mxs-dcp");
1190