1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Marvell OcteonTX CPT driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2019 Marvell International Ltd.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
7*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as
8*4882a593Smuzhiyun * published by the Free Software Foundation.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "otx_cpt_common.h"
12*4882a593Smuzhiyun #include "otx_cptpf.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define DRV_NAME "octeontx-cpt"
15*4882a593Smuzhiyun #define DRV_VERSION "1.0"
16*4882a593Smuzhiyun
otx_cpt_disable_mbox_interrupts(struct otx_cpt_device * cpt)17*4882a593Smuzhiyun static void otx_cpt_disable_mbox_interrupts(struct otx_cpt_device *cpt)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun /* Disable mbox(0) interrupts for all VFs */
20*4882a593Smuzhiyun writeq(~0ull, cpt->reg_base + OTX_CPT_PF_MBOX_ENA_W1CX(0));
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun
otx_cpt_enable_mbox_interrupts(struct otx_cpt_device * cpt)23*4882a593Smuzhiyun static void otx_cpt_enable_mbox_interrupts(struct otx_cpt_device *cpt)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun /* Enable mbox(0) interrupts for all VFs */
26*4882a593Smuzhiyun writeq(~0ull, cpt->reg_base + OTX_CPT_PF_MBOX_ENA_W1SX(0));
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun
otx_cpt_mbx0_intr_handler(int __always_unused irq,void * cpt)29*4882a593Smuzhiyun static irqreturn_t otx_cpt_mbx0_intr_handler(int __always_unused irq,
30*4882a593Smuzhiyun void *cpt)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun otx_cpt_mbox_intr_handler(cpt, 0);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun return IRQ_HANDLED;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
otx_cpt_reset(struct otx_cpt_device * cpt)37*4882a593Smuzhiyun static void otx_cpt_reset(struct otx_cpt_device *cpt)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun writeq(1, cpt->reg_base + OTX_CPT_PF_RESET);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
otx_cpt_find_max_enabled_cores(struct otx_cpt_device * cpt)42*4882a593Smuzhiyun static void otx_cpt_find_max_enabled_cores(struct otx_cpt_device *cpt)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun union otx_cptx_pf_constants pf_cnsts = {0};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun pf_cnsts.u = readq(cpt->reg_base + OTX_CPT_PF_CONSTANTS);
47*4882a593Smuzhiyun cpt->eng_grps.avail.max_se_cnt = pf_cnsts.s.se;
48*4882a593Smuzhiyun cpt->eng_grps.avail.max_ae_cnt = pf_cnsts.s.ae;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
otx_cpt_check_bist_status(struct otx_cpt_device * cpt)51*4882a593Smuzhiyun static u32 otx_cpt_check_bist_status(struct otx_cpt_device *cpt)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun union otx_cptx_pf_bist_status bist_sts = {0};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun bist_sts.u = readq(cpt->reg_base + OTX_CPT_PF_BIST_STATUS);
56*4882a593Smuzhiyun return bist_sts.u;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
otx_cpt_check_exe_bist_status(struct otx_cpt_device * cpt)59*4882a593Smuzhiyun static u64 otx_cpt_check_exe_bist_status(struct otx_cpt_device *cpt)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun union otx_cptx_pf_exe_bist_status bist_sts = {0};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun bist_sts.u = readq(cpt->reg_base + OTX_CPT_PF_EXE_BIST_STATUS);
64*4882a593Smuzhiyun return bist_sts.u;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
otx_cpt_device_init(struct otx_cpt_device * cpt)67*4882a593Smuzhiyun static int otx_cpt_device_init(struct otx_cpt_device *cpt)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct device *dev = &cpt->pdev->dev;
70*4882a593Smuzhiyun u16 sdevid;
71*4882a593Smuzhiyun u64 bist;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Reset the PF when probed first */
74*4882a593Smuzhiyun otx_cpt_reset(cpt);
75*4882a593Smuzhiyun mdelay(100);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun pci_read_config_word(cpt->pdev, PCI_SUBSYSTEM_ID, &sdevid);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Check BIST status */
80*4882a593Smuzhiyun bist = (u64)otx_cpt_check_bist_status(cpt);
81*4882a593Smuzhiyun if (bist) {
82*4882a593Smuzhiyun dev_err(dev, "RAM BIST failed with code 0x%llx\n", bist);
83*4882a593Smuzhiyun return -ENODEV;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun bist = otx_cpt_check_exe_bist_status(cpt);
87*4882a593Smuzhiyun if (bist) {
88*4882a593Smuzhiyun dev_err(dev, "Engine BIST failed with code 0x%llx\n", bist);
89*4882a593Smuzhiyun return -ENODEV;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Get max enabled cores */
93*4882a593Smuzhiyun otx_cpt_find_max_enabled_cores(cpt);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if ((sdevid == OTX_CPT_PCI_PF_SUBSYS_ID) &&
96*4882a593Smuzhiyun (cpt->eng_grps.avail.max_se_cnt == 0)) {
97*4882a593Smuzhiyun cpt->pf_type = OTX_CPT_AE;
98*4882a593Smuzhiyun } else if ((sdevid == OTX_CPT_PCI_PF_SUBSYS_ID) &&
99*4882a593Smuzhiyun (cpt->eng_grps.avail.max_ae_cnt == 0)) {
100*4882a593Smuzhiyun cpt->pf_type = OTX_CPT_SE;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Get max VQs/VFs supported by the device */
104*4882a593Smuzhiyun cpt->max_vfs = pci_sriov_get_totalvfs(cpt->pdev);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Disable all cores */
107*4882a593Smuzhiyun otx_cpt_disable_all_cores(cpt);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
otx_cpt_register_interrupts(struct otx_cpt_device * cpt)112*4882a593Smuzhiyun static int otx_cpt_register_interrupts(struct otx_cpt_device *cpt)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct device *dev = &cpt->pdev->dev;
115*4882a593Smuzhiyun u32 mbox_int_idx = OTX_CPT_PF_MBOX_INT;
116*4882a593Smuzhiyun u32 num_vec = OTX_CPT_PF_MSIX_VECTORS;
117*4882a593Smuzhiyun int ret;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Enable MSI-X */
120*4882a593Smuzhiyun ret = pci_alloc_irq_vectors(cpt->pdev, num_vec, num_vec, PCI_IRQ_MSIX);
121*4882a593Smuzhiyun if (ret < 0) {
122*4882a593Smuzhiyun dev_err(&cpt->pdev->dev,
123*4882a593Smuzhiyun "Request for #%d msix vectors failed\n",
124*4882a593Smuzhiyun num_vec);
125*4882a593Smuzhiyun return ret;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Register mailbox interrupt handlers */
129*4882a593Smuzhiyun ret = request_irq(pci_irq_vector(cpt->pdev,
130*4882a593Smuzhiyun OTX_CPT_PF_INT_VEC_E_MBOXX(mbox_int_idx, 0)),
131*4882a593Smuzhiyun otx_cpt_mbx0_intr_handler, 0, "CPT Mbox0", cpt);
132*4882a593Smuzhiyun if (ret) {
133*4882a593Smuzhiyun dev_err(dev, "Request irq failed\n");
134*4882a593Smuzhiyun pci_free_irq_vectors(cpt->pdev);
135*4882a593Smuzhiyun return ret;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun /* Enable mailbox interrupt */
138*4882a593Smuzhiyun otx_cpt_enable_mbox_interrupts(cpt);
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
otx_cpt_unregister_interrupts(struct otx_cpt_device * cpt)142*4882a593Smuzhiyun static void otx_cpt_unregister_interrupts(struct otx_cpt_device *cpt)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun u32 mbox_int_idx = OTX_CPT_PF_MBOX_INT;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun otx_cpt_disable_mbox_interrupts(cpt);
147*4882a593Smuzhiyun free_irq(pci_irq_vector(cpt->pdev,
148*4882a593Smuzhiyun OTX_CPT_PF_INT_VEC_E_MBOXX(mbox_int_idx, 0)),
149*4882a593Smuzhiyun cpt);
150*4882a593Smuzhiyun pci_free_irq_vectors(cpt->pdev);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun
otx_cpt_sriov_configure(struct pci_dev * pdev,int numvfs)154*4882a593Smuzhiyun static int otx_cpt_sriov_configure(struct pci_dev *pdev, int numvfs)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct otx_cpt_device *cpt = pci_get_drvdata(pdev);
157*4882a593Smuzhiyun int ret = 0;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (numvfs > cpt->max_vfs)
160*4882a593Smuzhiyun numvfs = cpt->max_vfs;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (numvfs > 0) {
163*4882a593Smuzhiyun ret = otx_cpt_try_create_default_eng_grps(cpt->pdev,
164*4882a593Smuzhiyun &cpt->eng_grps,
165*4882a593Smuzhiyun cpt->pf_type);
166*4882a593Smuzhiyun if (ret)
167*4882a593Smuzhiyun return ret;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun cpt->vfs_enabled = numvfs;
170*4882a593Smuzhiyun ret = pci_enable_sriov(pdev, numvfs);
171*4882a593Smuzhiyun if (ret) {
172*4882a593Smuzhiyun cpt->vfs_enabled = 0;
173*4882a593Smuzhiyun return ret;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun otx_cpt_set_eng_grps_is_rdonly(&cpt->eng_grps, true);
176*4882a593Smuzhiyun try_module_get(THIS_MODULE);
177*4882a593Smuzhiyun ret = numvfs;
178*4882a593Smuzhiyun } else {
179*4882a593Smuzhiyun pci_disable_sriov(pdev);
180*4882a593Smuzhiyun otx_cpt_set_eng_grps_is_rdonly(&cpt->eng_grps, false);
181*4882a593Smuzhiyun module_put(THIS_MODULE);
182*4882a593Smuzhiyun cpt->vfs_enabled = 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun dev_notice(&cpt->pdev->dev, "VFs enabled: %d\n", ret);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return ret;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
otx_cpt_probe(struct pci_dev * pdev,const struct pci_device_id __always_unused * ent)189*4882a593Smuzhiyun static int otx_cpt_probe(struct pci_dev *pdev,
190*4882a593Smuzhiyun const struct pci_device_id __always_unused *ent)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct device *dev = &pdev->dev;
193*4882a593Smuzhiyun struct otx_cpt_device *cpt;
194*4882a593Smuzhiyun int err;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun cpt = devm_kzalloc(dev, sizeof(*cpt), GFP_KERNEL);
197*4882a593Smuzhiyun if (!cpt)
198*4882a593Smuzhiyun return -ENOMEM;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun pci_set_drvdata(pdev, cpt);
201*4882a593Smuzhiyun cpt->pdev = pdev;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun err = pci_enable_device(pdev);
204*4882a593Smuzhiyun if (err) {
205*4882a593Smuzhiyun dev_err(dev, "Failed to enable PCI device\n");
206*4882a593Smuzhiyun goto err_clear_drvdata;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun err = pci_request_regions(pdev, DRV_NAME);
210*4882a593Smuzhiyun if (err) {
211*4882a593Smuzhiyun dev_err(dev, "PCI request regions failed 0x%x\n", err);
212*4882a593Smuzhiyun goto err_disable_device;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun err = pci_set_dma_mask(pdev, DMA_BIT_MASK(48));
216*4882a593Smuzhiyun if (err) {
217*4882a593Smuzhiyun dev_err(dev, "Unable to get usable DMA configuration\n");
218*4882a593Smuzhiyun goto err_release_regions;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(48));
222*4882a593Smuzhiyun if (err) {
223*4882a593Smuzhiyun dev_err(dev, "Unable to get 48-bit DMA for consistent allocations\n");
224*4882a593Smuzhiyun goto err_release_regions;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* MAP PF's configuration registers */
228*4882a593Smuzhiyun cpt->reg_base = pci_iomap(pdev, OTX_CPT_PF_PCI_CFG_BAR, 0);
229*4882a593Smuzhiyun if (!cpt->reg_base) {
230*4882a593Smuzhiyun dev_err(dev, "Cannot map config register space, aborting\n");
231*4882a593Smuzhiyun err = -ENOMEM;
232*4882a593Smuzhiyun goto err_release_regions;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* CPT device HW initialization */
236*4882a593Smuzhiyun err = otx_cpt_device_init(cpt);
237*4882a593Smuzhiyun if (err)
238*4882a593Smuzhiyun goto err_unmap_region;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Register interrupts */
241*4882a593Smuzhiyun err = otx_cpt_register_interrupts(cpt);
242*4882a593Smuzhiyun if (err)
243*4882a593Smuzhiyun goto err_unmap_region;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Initialize engine groups */
246*4882a593Smuzhiyun err = otx_cpt_init_eng_grps(pdev, &cpt->eng_grps, cpt->pf_type);
247*4882a593Smuzhiyun if (err)
248*4882a593Smuzhiyun goto err_unregister_interrupts;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun err_unregister_interrupts:
253*4882a593Smuzhiyun otx_cpt_unregister_interrupts(cpt);
254*4882a593Smuzhiyun err_unmap_region:
255*4882a593Smuzhiyun pci_iounmap(pdev, cpt->reg_base);
256*4882a593Smuzhiyun err_release_regions:
257*4882a593Smuzhiyun pci_release_regions(pdev);
258*4882a593Smuzhiyun err_disable_device:
259*4882a593Smuzhiyun pci_disable_device(pdev);
260*4882a593Smuzhiyun err_clear_drvdata:
261*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return err;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
otx_cpt_remove(struct pci_dev * pdev)266*4882a593Smuzhiyun static void otx_cpt_remove(struct pci_dev *pdev)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct otx_cpt_device *cpt = pci_get_drvdata(pdev);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (!cpt)
271*4882a593Smuzhiyun return;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Disable VFs */
274*4882a593Smuzhiyun pci_disable_sriov(pdev);
275*4882a593Smuzhiyun /* Cleanup engine groups */
276*4882a593Smuzhiyun otx_cpt_cleanup_eng_grps(pdev, &cpt->eng_grps);
277*4882a593Smuzhiyun /* Disable CPT PF interrupts */
278*4882a593Smuzhiyun otx_cpt_unregister_interrupts(cpt);
279*4882a593Smuzhiyun /* Disengage SE and AE cores from all groups */
280*4882a593Smuzhiyun otx_cpt_disable_all_cores(cpt);
281*4882a593Smuzhiyun pci_iounmap(pdev, cpt->reg_base);
282*4882a593Smuzhiyun pci_release_regions(pdev);
283*4882a593Smuzhiyun pci_disable_device(pdev);
284*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Supported devices */
288*4882a593Smuzhiyun static const struct pci_device_id otx_cpt_id_table[] = {
289*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, OTX_CPT_PCI_PF_DEVICE_ID) },
290*4882a593Smuzhiyun { 0, } /* end of table */
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static struct pci_driver otx_cpt_pci_driver = {
294*4882a593Smuzhiyun .name = DRV_NAME,
295*4882a593Smuzhiyun .id_table = otx_cpt_id_table,
296*4882a593Smuzhiyun .probe = otx_cpt_probe,
297*4882a593Smuzhiyun .remove = otx_cpt_remove,
298*4882a593Smuzhiyun .sriov_configure = otx_cpt_sriov_configure
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun module_pci_driver(otx_cpt_pci_driver);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun MODULE_AUTHOR("Marvell International Ltd.");
304*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell OcteonTX CPT Physical Function Driver");
305*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
306*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
307*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, otx_cpt_id_table);
308