xref: /OK3568_Linux_fs/kernel/drivers/crypto/marvell/cesa/cesa.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Support for Marvell's Cryptographic Engine and Security Accelerator (CESA)
4*4882a593Smuzhiyun  * that can be found on the following platform: Orion, Kirkwood, Armada. This
5*4882a593Smuzhiyun  * driver supports the TDMA engine on platforms on which it is available.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
8*4882a593Smuzhiyun  * Author: Arnaud Ebalard <arno@natisbad.org>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This work is based on an initial version written by
11*4882a593Smuzhiyun  * Sebastian Andrzej Siewior < sebastian at breakpoint dot cc >
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/genalloc.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/kthread.h>
20*4882a593Smuzhiyun #include <linux/mbus.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/scatterlist.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/clk.h>
26*4882a593Smuzhiyun #include <linux/of.h>
27*4882a593Smuzhiyun #include <linux/of_platform.h>
28*4882a593Smuzhiyun #include <linux/of_irq.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "cesa.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Limit of the crypto queue before reaching the backlog */
33*4882a593Smuzhiyun #define CESA_CRYPTO_DEFAULT_MAX_QLEN 128
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct mv_cesa_dev *cesa_dev;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct crypto_async_request *
mv_cesa_dequeue_req_locked(struct mv_cesa_engine * engine,struct crypto_async_request ** backlog)38*4882a593Smuzhiyun mv_cesa_dequeue_req_locked(struct mv_cesa_engine *engine,
39*4882a593Smuzhiyun 			   struct crypto_async_request **backlog)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	struct crypto_async_request *req;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	*backlog = crypto_get_backlog(&engine->queue);
44*4882a593Smuzhiyun 	req = crypto_dequeue_request(&engine->queue);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	if (!req)
47*4882a593Smuzhiyun 		return NULL;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return req;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
mv_cesa_rearm_engine(struct mv_cesa_engine * engine)52*4882a593Smuzhiyun static void mv_cesa_rearm_engine(struct mv_cesa_engine *engine)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct crypto_async_request *req = NULL, *backlog = NULL;
55*4882a593Smuzhiyun 	struct mv_cesa_ctx *ctx;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	spin_lock_bh(&engine->lock);
59*4882a593Smuzhiyun 	if (!engine->req) {
60*4882a593Smuzhiyun 		req = mv_cesa_dequeue_req_locked(engine, &backlog);
61*4882a593Smuzhiyun 		engine->req = req;
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun 	spin_unlock_bh(&engine->lock);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	if (!req)
66*4882a593Smuzhiyun 		return;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (backlog)
69*4882a593Smuzhiyun 		backlog->complete(backlog, -EINPROGRESS);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	ctx = crypto_tfm_ctx(req->tfm);
72*4882a593Smuzhiyun 	ctx->ops->step(req);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
mv_cesa_std_process(struct mv_cesa_engine * engine,u32 status)75*4882a593Smuzhiyun static int mv_cesa_std_process(struct mv_cesa_engine *engine, u32 status)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct crypto_async_request *req;
78*4882a593Smuzhiyun 	struct mv_cesa_ctx *ctx;
79*4882a593Smuzhiyun 	int res;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	req = engine->req;
82*4882a593Smuzhiyun 	ctx = crypto_tfm_ctx(req->tfm);
83*4882a593Smuzhiyun 	res = ctx->ops->process(req, status);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (res == 0) {
86*4882a593Smuzhiyun 		ctx->ops->complete(req);
87*4882a593Smuzhiyun 		mv_cesa_engine_enqueue_complete_request(engine, req);
88*4882a593Smuzhiyun 	} else if (res == -EINPROGRESS) {
89*4882a593Smuzhiyun 		ctx->ops->step(req);
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return res;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
mv_cesa_int_process(struct mv_cesa_engine * engine,u32 status)95*4882a593Smuzhiyun static int mv_cesa_int_process(struct mv_cesa_engine *engine, u32 status)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	if (engine->chain.first && engine->chain.last)
98*4882a593Smuzhiyun 		return mv_cesa_tdma_process(engine, status);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return mv_cesa_std_process(engine, status);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static inline void
mv_cesa_complete_req(struct mv_cesa_ctx * ctx,struct crypto_async_request * req,int res)104*4882a593Smuzhiyun mv_cesa_complete_req(struct mv_cesa_ctx *ctx, struct crypto_async_request *req,
105*4882a593Smuzhiyun 		     int res)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	ctx->ops->cleanup(req);
108*4882a593Smuzhiyun 	local_bh_disable();
109*4882a593Smuzhiyun 	req->complete(req, res);
110*4882a593Smuzhiyun 	local_bh_enable();
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
mv_cesa_int(int irq,void * priv)113*4882a593Smuzhiyun static irqreturn_t mv_cesa_int(int irq, void *priv)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	struct mv_cesa_engine *engine = priv;
116*4882a593Smuzhiyun 	struct crypto_async_request *req;
117*4882a593Smuzhiyun 	struct mv_cesa_ctx *ctx;
118*4882a593Smuzhiyun 	u32 status, mask;
119*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	while (true) {
122*4882a593Smuzhiyun 		int res;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		mask = mv_cesa_get_int_mask(engine);
125*4882a593Smuzhiyun 		status = readl(engine->regs + CESA_SA_INT_STATUS);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		if (!(status & mask))
128*4882a593Smuzhiyun 			break;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		/*
131*4882a593Smuzhiyun 		 * TODO: avoid clearing the FPGA_INT_STATUS if this not
132*4882a593Smuzhiyun 		 * relevant on some platforms.
133*4882a593Smuzhiyun 		 */
134*4882a593Smuzhiyun 		writel(~status, engine->regs + CESA_SA_FPGA_INT_STATUS);
135*4882a593Smuzhiyun 		writel(~status, engine->regs + CESA_SA_INT_STATUS);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		/* Process fetched requests */
138*4882a593Smuzhiyun 		res = mv_cesa_int_process(engine, status & mask);
139*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		spin_lock_bh(&engine->lock);
142*4882a593Smuzhiyun 		req = engine->req;
143*4882a593Smuzhiyun 		if (res != -EINPROGRESS)
144*4882a593Smuzhiyun 			engine->req = NULL;
145*4882a593Smuzhiyun 		spin_unlock_bh(&engine->lock);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		ctx = crypto_tfm_ctx(req->tfm);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		if (res && res != -EINPROGRESS)
150*4882a593Smuzhiyun 			mv_cesa_complete_req(ctx, req, res);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		/* Launch the next pending request */
153*4882a593Smuzhiyun 		mv_cesa_rearm_engine(engine);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 		/* Iterate over the complete queue */
156*4882a593Smuzhiyun 		while (true) {
157*4882a593Smuzhiyun 			req = mv_cesa_engine_dequeue_complete_request(engine);
158*4882a593Smuzhiyun 			if (!req)
159*4882a593Smuzhiyun 				break;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 			ctx = crypto_tfm_ctx(req->tfm);
162*4882a593Smuzhiyun 			mv_cesa_complete_req(ctx, req, 0);
163*4882a593Smuzhiyun 		}
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
mv_cesa_queue_req(struct crypto_async_request * req,struct mv_cesa_req * creq)169*4882a593Smuzhiyun int mv_cesa_queue_req(struct crypto_async_request *req,
170*4882a593Smuzhiyun 		      struct mv_cesa_req *creq)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	int ret;
173*4882a593Smuzhiyun 	struct mv_cesa_engine *engine = creq->engine;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	spin_lock_bh(&engine->lock);
176*4882a593Smuzhiyun 	ret = crypto_enqueue_request(&engine->queue, req);
177*4882a593Smuzhiyun 	if ((mv_cesa_req_get_type(creq) == CESA_DMA_REQ) &&
178*4882a593Smuzhiyun 	    (ret == -EINPROGRESS || ret == -EBUSY))
179*4882a593Smuzhiyun 		mv_cesa_tdma_chain(engine, creq);
180*4882a593Smuzhiyun 	spin_unlock_bh(&engine->lock);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (ret != -EINPROGRESS)
183*4882a593Smuzhiyun 		return ret;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	mv_cesa_rearm_engine(engine);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return -EINPROGRESS;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
mv_cesa_add_algs(struct mv_cesa_dev * cesa)190*4882a593Smuzhiyun static int mv_cesa_add_algs(struct mv_cesa_dev *cesa)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	int ret;
193*4882a593Smuzhiyun 	int i, j;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	for (i = 0; i < cesa->caps->ncipher_algs; i++) {
196*4882a593Smuzhiyun 		ret = crypto_register_skcipher(cesa->caps->cipher_algs[i]);
197*4882a593Smuzhiyun 		if (ret)
198*4882a593Smuzhiyun 			goto err_unregister_crypto;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	for (i = 0; i < cesa->caps->nahash_algs; i++) {
202*4882a593Smuzhiyun 		ret = crypto_register_ahash(cesa->caps->ahash_algs[i]);
203*4882a593Smuzhiyun 		if (ret)
204*4882a593Smuzhiyun 			goto err_unregister_ahash;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return 0;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun err_unregister_ahash:
210*4882a593Smuzhiyun 	for (j = 0; j < i; j++)
211*4882a593Smuzhiyun 		crypto_unregister_ahash(cesa->caps->ahash_algs[j]);
212*4882a593Smuzhiyun 	i = cesa->caps->ncipher_algs;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun err_unregister_crypto:
215*4882a593Smuzhiyun 	for (j = 0; j < i; j++)
216*4882a593Smuzhiyun 		crypto_unregister_skcipher(cesa->caps->cipher_algs[j]);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return ret;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
mv_cesa_remove_algs(struct mv_cesa_dev * cesa)221*4882a593Smuzhiyun static void mv_cesa_remove_algs(struct mv_cesa_dev *cesa)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	int i;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	for (i = 0; i < cesa->caps->nahash_algs; i++)
226*4882a593Smuzhiyun 		crypto_unregister_ahash(cesa->caps->ahash_algs[i]);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	for (i = 0; i < cesa->caps->ncipher_algs; i++)
229*4882a593Smuzhiyun 		crypto_unregister_skcipher(cesa->caps->cipher_algs[i]);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static struct skcipher_alg *orion_cipher_algs[] = {
233*4882a593Smuzhiyun 	&mv_cesa_ecb_des_alg,
234*4882a593Smuzhiyun 	&mv_cesa_cbc_des_alg,
235*4882a593Smuzhiyun 	&mv_cesa_ecb_des3_ede_alg,
236*4882a593Smuzhiyun 	&mv_cesa_cbc_des3_ede_alg,
237*4882a593Smuzhiyun 	&mv_cesa_ecb_aes_alg,
238*4882a593Smuzhiyun 	&mv_cesa_cbc_aes_alg,
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static struct ahash_alg *orion_ahash_algs[] = {
242*4882a593Smuzhiyun 	&mv_md5_alg,
243*4882a593Smuzhiyun 	&mv_sha1_alg,
244*4882a593Smuzhiyun 	&mv_ahmac_md5_alg,
245*4882a593Smuzhiyun 	&mv_ahmac_sha1_alg,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static struct skcipher_alg *armada_370_cipher_algs[] = {
249*4882a593Smuzhiyun 	&mv_cesa_ecb_des_alg,
250*4882a593Smuzhiyun 	&mv_cesa_cbc_des_alg,
251*4882a593Smuzhiyun 	&mv_cesa_ecb_des3_ede_alg,
252*4882a593Smuzhiyun 	&mv_cesa_cbc_des3_ede_alg,
253*4882a593Smuzhiyun 	&mv_cesa_ecb_aes_alg,
254*4882a593Smuzhiyun 	&mv_cesa_cbc_aes_alg,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static struct ahash_alg *armada_370_ahash_algs[] = {
258*4882a593Smuzhiyun 	&mv_md5_alg,
259*4882a593Smuzhiyun 	&mv_sha1_alg,
260*4882a593Smuzhiyun 	&mv_sha256_alg,
261*4882a593Smuzhiyun 	&mv_ahmac_md5_alg,
262*4882a593Smuzhiyun 	&mv_ahmac_sha1_alg,
263*4882a593Smuzhiyun 	&mv_ahmac_sha256_alg,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static const struct mv_cesa_caps orion_caps = {
267*4882a593Smuzhiyun 	.nengines = 1,
268*4882a593Smuzhiyun 	.cipher_algs = orion_cipher_algs,
269*4882a593Smuzhiyun 	.ncipher_algs = ARRAY_SIZE(orion_cipher_algs),
270*4882a593Smuzhiyun 	.ahash_algs = orion_ahash_algs,
271*4882a593Smuzhiyun 	.nahash_algs = ARRAY_SIZE(orion_ahash_algs),
272*4882a593Smuzhiyun 	.has_tdma = false,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static const struct mv_cesa_caps kirkwood_caps = {
276*4882a593Smuzhiyun 	.nengines = 1,
277*4882a593Smuzhiyun 	.cipher_algs = orion_cipher_algs,
278*4882a593Smuzhiyun 	.ncipher_algs = ARRAY_SIZE(orion_cipher_algs),
279*4882a593Smuzhiyun 	.ahash_algs = orion_ahash_algs,
280*4882a593Smuzhiyun 	.nahash_algs = ARRAY_SIZE(orion_ahash_algs),
281*4882a593Smuzhiyun 	.has_tdma = true,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const struct mv_cesa_caps armada_370_caps = {
285*4882a593Smuzhiyun 	.nengines = 1,
286*4882a593Smuzhiyun 	.cipher_algs = armada_370_cipher_algs,
287*4882a593Smuzhiyun 	.ncipher_algs = ARRAY_SIZE(armada_370_cipher_algs),
288*4882a593Smuzhiyun 	.ahash_algs = armada_370_ahash_algs,
289*4882a593Smuzhiyun 	.nahash_algs = ARRAY_SIZE(armada_370_ahash_algs),
290*4882a593Smuzhiyun 	.has_tdma = true,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const struct mv_cesa_caps armada_xp_caps = {
294*4882a593Smuzhiyun 	.nengines = 2,
295*4882a593Smuzhiyun 	.cipher_algs = armada_370_cipher_algs,
296*4882a593Smuzhiyun 	.ncipher_algs = ARRAY_SIZE(armada_370_cipher_algs),
297*4882a593Smuzhiyun 	.ahash_algs = armada_370_ahash_algs,
298*4882a593Smuzhiyun 	.nahash_algs = ARRAY_SIZE(armada_370_ahash_algs),
299*4882a593Smuzhiyun 	.has_tdma = true,
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun static const struct of_device_id mv_cesa_of_match_table[] = {
303*4882a593Smuzhiyun 	{ .compatible = "marvell,orion-crypto", .data = &orion_caps },
304*4882a593Smuzhiyun 	{ .compatible = "marvell,kirkwood-crypto", .data = &kirkwood_caps },
305*4882a593Smuzhiyun 	{ .compatible = "marvell,dove-crypto", .data = &kirkwood_caps },
306*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-370-crypto", .data = &armada_370_caps },
307*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-xp-crypto", .data = &armada_xp_caps },
308*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-375-crypto", .data = &armada_xp_caps },
309*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-38x-crypto", .data = &armada_xp_caps },
310*4882a593Smuzhiyun 	{}
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mv_cesa_of_match_table);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static void
mv_cesa_conf_mbus_windows(struct mv_cesa_engine * engine,const struct mbus_dram_target_info * dram)315*4882a593Smuzhiyun mv_cesa_conf_mbus_windows(struct mv_cesa_engine *engine,
316*4882a593Smuzhiyun 			  const struct mbus_dram_target_info *dram)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	void __iomem *iobase = engine->regs;
319*4882a593Smuzhiyun 	int i;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
322*4882a593Smuzhiyun 		writel(0, iobase + CESA_TDMA_WINDOW_CTRL(i));
323*4882a593Smuzhiyun 		writel(0, iobase + CESA_TDMA_WINDOW_BASE(i));
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	for (i = 0; i < dram->num_cs; i++) {
327*4882a593Smuzhiyun 		const struct mbus_dram_window *cs = dram->cs + i;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 		writel(((cs->size - 1) & 0xffff0000) |
330*4882a593Smuzhiyun 		       (cs->mbus_attr << 8) |
331*4882a593Smuzhiyun 		       (dram->mbus_dram_target_id << 4) | 1,
332*4882a593Smuzhiyun 		       iobase + CESA_TDMA_WINDOW_CTRL(i));
333*4882a593Smuzhiyun 		writel(cs->base, iobase + CESA_TDMA_WINDOW_BASE(i));
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
mv_cesa_dev_dma_init(struct mv_cesa_dev * cesa)337*4882a593Smuzhiyun static int mv_cesa_dev_dma_init(struct mv_cesa_dev *cesa)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	struct device *dev = cesa->dev;
340*4882a593Smuzhiyun 	struct mv_cesa_dev_dma *dma;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (!cesa->caps->has_tdma)
343*4882a593Smuzhiyun 		return 0;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
346*4882a593Smuzhiyun 	if (!dma)
347*4882a593Smuzhiyun 		return -ENOMEM;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	dma->tdma_desc_pool = dmam_pool_create("tdma_desc", dev,
350*4882a593Smuzhiyun 					sizeof(struct mv_cesa_tdma_desc),
351*4882a593Smuzhiyun 					16, 0);
352*4882a593Smuzhiyun 	if (!dma->tdma_desc_pool)
353*4882a593Smuzhiyun 		return -ENOMEM;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	dma->op_pool = dmam_pool_create("cesa_op", dev,
356*4882a593Smuzhiyun 					sizeof(struct mv_cesa_op_ctx), 16, 0);
357*4882a593Smuzhiyun 	if (!dma->op_pool)
358*4882a593Smuzhiyun 		return -ENOMEM;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	dma->cache_pool = dmam_pool_create("cesa_cache", dev,
361*4882a593Smuzhiyun 					   CESA_MAX_HASH_BLOCK_SIZE, 1, 0);
362*4882a593Smuzhiyun 	if (!dma->cache_pool)
363*4882a593Smuzhiyun 		return -ENOMEM;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	dma->padding_pool = dmam_pool_create("cesa_padding", dev, 72, 1, 0);
366*4882a593Smuzhiyun 	if (!dma->padding_pool)
367*4882a593Smuzhiyun 		return -ENOMEM;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	cesa->dma = dma;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return 0;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
mv_cesa_get_sram(struct platform_device * pdev,int idx)374*4882a593Smuzhiyun static int mv_cesa_get_sram(struct platform_device *pdev, int idx)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	struct mv_cesa_dev *cesa = platform_get_drvdata(pdev);
377*4882a593Smuzhiyun 	struct mv_cesa_engine *engine = &cesa->engines[idx];
378*4882a593Smuzhiyun 	const char *res_name = "sram";
379*4882a593Smuzhiyun 	struct resource *res;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	engine->pool = of_gen_pool_get(cesa->dev->of_node,
382*4882a593Smuzhiyun 				       "marvell,crypto-srams", idx);
383*4882a593Smuzhiyun 	if (engine->pool) {
384*4882a593Smuzhiyun 		engine->sram = gen_pool_dma_alloc(engine->pool,
385*4882a593Smuzhiyun 						  cesa->sram_size,
386*4882a593Smuzhiyun 						  &engine->sram_dma);
387*4882a593Smuzhiyun 		if (engine->sram)
388*4882a593Smuzhiyun 			return 0;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		engine->pool = NULL;
391*4882a593Smuzhiyun 		return -ENOMEM;
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (cesa->caps->nengines > 1) {
395*4882a593Smuzhiyun 		if (!idx)
396*4882a593Smuzhiyun 			res_name = "sram0";
397*4882a593Smuzhiyun 		else
398*4882a593Smuzhiyun 			res_name = "sram1";
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
402*4882a593Smuzhiyun 					   res_name);
403*4882a593Smuzhiyun 	if (!res || resource_size(res) < cesa->sram_size)
404*4882a593Smuzhiyun 		return -EINVAL;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	engine->sram = devm_ioremap_resource(cesa->dev, res);
407*4882a593Smuzhiyun 	if (IS_ERR(engine->sram))
408*4882a593Smuzhiyun 		return PTR_ERR(engine->sram);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	engine->sram_dma = dma_map_resource(cesa->dev, res->start,
411*4882a593Smuzhiyun 					    cesa->sram_size,
412*4882a593Smuzhiyun 					    DMA_BIDIRECTIONAL, 0);
413*4882a593Smuzhiyun 	if (dma_mapping_error(cesa->dev, engine->sram_dma))
414*4882a593Smuzhiyun 		return -ENOMEM;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	return 0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
mv_cesa_put_sram(struct platform_device * pdev,int idx)419*4882a593Smuzhiyun static void mv_cesa_put_sram(struct platform_device *pdev, int idx)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	struct mv_cesa_dev *cesa = platform_get_drvdata(pdev);
422*4882a593Smuzhiyun 	struct mv_cesa_engine *engine = &cesa->engines[idx];
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if (engine->pool)
425*4882a593Smuzhiyun 		gen_pool_free(engine->pool, (unsigned long)engine->sram,
426*4882a593Smuzhiyun 			      cesa->sram_size);
427*4882a593Smuzhiyun 	else
428*4882a593Smuzhiyun 		dma_unmap_resource(cesa->dev, engine->sram_dma,
429*4882a593Smuzhiyun 				   cesa->sram_size, DMA_BIDIRECTIONAL, 0);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
mv_cesa_probe(struct platform_device * pdev)432*4882a593Smuzhiyun static int mv_cesa_probe(struct platform_device *pdev)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	const struct mv_cesa_caps *caps = &orion_caps;
435*4882a593Smuzhiyun 	const struct mbus_dram_target_info *dram;
436*4882a593Smuzhiyun 	const struct of_device_id *match;
437*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
438*4882a593Smuzhiyun 	struct mv_cesa_dev *cesa;
439*4882a593Smuzhiyun 	struct mv_cesa_engine *engines;
440*4882a593Smuzhiyun 	int irq, ret, i, cpu;
441*4882a593Smuzhiyun 	u32 sram_size;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (cesa_dev) {
444*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Only one CESA device authorized\n");
445*4882a593Smuzhiyun 		return -EEXIST;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (dev->of_node) {
449*4882a593Smuzhiyun 		match = of_match_node(mv_cesa_of_match_table, dev->of_node);
450*4882a593Smuzhiyun 		if (!match || !match->data)
451*4882a593Smuzhiyun 			return -ENOTSUPP;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 		caps = match->data;
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	cesa = devm_kzalloc(dev, sizeof(*cesa), GFP_KERNEL);
457*4882a593Smuzhiyun 	if (!cesa)
458*4882a593Smuzhiyun 		return -ENOMEM;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	cesa->caps = caps;
461*4882a593Smuzhiyun 	cesa->dev = dev;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	sram_size = CESA_SA_DEFAULT_SRAM_SIZE;
464*4882a593Smuzhiyun 	of_property_read_u32(cesa->dev->of_node, "marvell,crypto-sram-size",
465*4882a593Smuzhiyun 			     &sram_size);
466*4882a593Smuzhiyun 	if (sram_size < CESA_SA_MIN_SRAM_SIZE)
467*4882a593Smuzhiyun 		sram_size = CESA_SA_MIN_SRAM_SIZE;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	cesa->sram_size = sram_size;
470*4882a593Smuzhiyun 	cesa->engines = devm_kcalloc(dev, caps->nengines, sizeof(*engines),
471*4882a593Smuzhiyun 				     GFP_KERNEL);
472*4882a593Smuzhiyun 	if (!cesa->engines)
473*4882a593Smuzhiyun 		return -ENOMEM;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	spin_lock_init(&cesa->lock);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	cesa->regs = devm_platform_ioremap_resource_byname(pdev, "regs");
478*4882a593Smuzhiyun 	if (IS_ERR(cesa->regs))
479*4882a593Smuzhiyun 		return PTR_ERR(cesa->regs);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	ret = mv_cesa_dev_dma_init(cesa);
482*4882a593Smuzhiyun 	if (ret)
483*4882a593Smuzhiyun 		return ret;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	dram = mv_mbus_dram_info_nooverlap();
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	platform_set_drvdata(pdev, cesa);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	for (i = 0; i < caps->nengines; i++) {
490*4882a593Smuzhiyun 		struct mv_cesa_engine *engine = &cesa->engines[i];
491*4882a593Smuzhiyun 		char res_name[7];
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		engine->id = i;
494*4882a593Smuzhiyun 		spin_lock_init(&engine->lock);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 		ret = mv_cesa_get_sram(pdev, i);
497*4882a593Smuzhiyun 		if (ret)
498*4882a593Smuzhiyun 			goto err_cleanup;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 		irq = platform_get_irq(pdev, i);
501*4882a593Smuzhiyun 		if (irq < 0) {
502*4882a593Smuzhiyun 			ret = irq;
503*4882a593Smuzhiyun 			goto err_cleanup;
504*4882a593Smuzhiyun 		}
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		engine->irq = irq;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 		/*
509*4882a593Smuzhiyun 		 * Not all platforms can gate the CESA clocks: do not complain
510*4882a593Smuzhiyun 		 * if the clock does not exist.
511*4882a593Smuzhiyun 		 */
512*4882a593Smuzhiyun 		snprintf(res_name, sizeof(res_name), "cesa%d", i);
513*4882a593Smuzhiyun 		engine->clk = devm_clk_get(dev, res_name);
514*4882a593Smuzhiyun 		if (IS_ERR(engine->clk)) {
515*4882a593Smuzhiyun 			engine->clk = devm_clk_get(dev, NULL);
516*4882a593Smuzhiyun 			if (IS_ERR(engine->clk))
517*4882a593Smuzhiyun 				engine->clk = NULL;
518*4882a593Smuzhiyun 		}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 		snprintf(res_name, sizeof(res_name), "cesaz%d", i);
521*4882a593Smuzhiyun 		engine->zclk = devm_clk_get(dev, res_name);
522*4882a593Smuzhiyun 		if (IS_ERR(engine->zclk))
523*4882a593Smuzhiyun 			engine->zclk = NULL;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		ret = clk_prepare_enable(engine->clk);
526*4882a593Smuzhiyun 		if (ret)
527*4882a593Smuzhiyun 			goto err_cleanup;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 		ret = clk_prepare_enable(engine->zclk);
530*4882a593Smuzhiyun 		if (ret)
531*4882a593Smuzhiyun 			goto err_cleanup;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 		engine->regs = cesa->regs + CESA_ENGINE_OFF(i);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 		if (dram && cesa->caps->has_tdma)
536*4882a593Smuzhiyun 			mv_cesa_conf_mbus_windows(engine, dram);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		writel(0, engine->regs + CESA_SA_INT_STATUS);
539*4882a593Smuzhiyun 		writel(CESA_SA_CFG_STOP_DIG_ERR,
540*4882a593Smuzhiyun 		       engine->regs + CESA_SA_CFG);
541*4882a593Smuzhiyun 		writel(engine->sram_dma & CESA_SA_SRAM_MSK,
542*4882a593Smuzhiyun 		       engine->regs + CESA_SA_DESC_P0);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(dev, irq, NULL, mv_cesa_int,
545*4882a593Smuzhiyun 						IRQF_ONESHOT,
546*4882a593Smuzhiyun 						dev_name(&pdev->dev),
547*4882a593Smuzhiyun 						engine);
548*4882a593Smuzhiyun 		if (ret)
549*4882a593Smuzhiyun 			goto err_cleanup;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 		/* Set affinity */
552*4882a593Smuzhiyun 		cpu = cpumask_local_spread(engine->id, NUMA_NO_NODE);
553*4882a593Smuzhiyun 		irq_set_affinity_hint(irq, get_cpu_mask(cpu));
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 		crypto_init_queue(&engine->queue, CESA_CRYPTO_DEFAULT_MAX_QLEN);
556*4882a593Smuzhiyun 		atomic_set(&engine->load, 0);
557*4882a593Smuzhiyun 		INIT_LIST_HEAD(&engine->complete_queue);
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	cesa_dev = cesa;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	ret = mv_cesa_add_algs(cesa);
563*4882a593Smuzhiyun 	if (ret) {
564*4882a593Smuzhiyun 		cesa_dev = NULL;
565*4882a593Smuzhiyun 		goto err_cleanup;
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	dev_info(dev, "CESA device successfully registered\n");
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return 0;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun err_cleanup:
573*4882a593Smuzhiyun 	for (i = 0; i < caps->nengines; i++) {
574*4882a593Smuzhiyun 		clk_disable_unprepare(cesa->engines[i].zclk);
575*4882a593Smuzhiyun 		clk_disable_unprepare(cesa->engines[i].clk);
576*4882a593Smuzhiyun 		mv_cesa_put_sram(pdev, i);
577*4882a593Smuzhiyun 		if (cesa->engines[i].irq > 0)
578*4882a593Smuzhiyun 			irq_set_affinity_hint(cesa->engines[i].irq, NULL);
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	return ret;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
mv_cesa_remove(struct platform_device * pdev)584*4882a593Smuzhiyun static int mv_cesa_remove(struct platform_device *pdev)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	struct mv_cesa_dev *cesa = platform_get_drvdata(pdev);
587*4882a593Smuzhiyun 	int i;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	mv_cesa_remove_algs(cesa);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	for (i = 0; i < cesa->caps->nengines; i++) {
592*4882a593Smuzhiyun 		clk_disable_unprepare(cesa->engines[i].zclk);
593*4882a593Smuzhiyun 		clk_disable_unprepare(cesa->engines[i].clk);
594*4882a593Smuzhiyun 		mv_cesa_put_sram(pdev, i);
595*4882a593Smuzhiyun 		irq_set_affinity_hint(cesa->engines[i].irq, NULL);
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return 0;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun static const struct platform_device_id mv_cesa_plat_id_table[] = {
602*4882a593Smuzhiyun 	{ .name = "mv_crypto" },
603*4882a593Smuzhiyun 	{ /* sentinel */ },
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, mv_cesa_plat_id_table);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static struct platform_driver marvell_cesa = {
608*4882a593Smuzhiyun 	.probe		= mv_cesa_probe,
609*4882a593Smuzhiyun 	.remove		= mv_cesa_remove,
610*4882a593Smuzhiyun 	.id_table	= mv_cesa_plat_id_table,
611*4882a593Smuzhiyun 	.driver		= {
612*4882a593Smuzhiyun 		.name	= "marvell-cesa",
613*4882a593Smuzhiyun 		.of_match_table = mv_cesa_of_match_table,
614*4882a593Smuzhiyun 	},
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun module_platform_driver(marvell_cesa);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun MODULE_ALIAS("platform:mv_crypto");
619*4882a593Smuzhiyun MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
620*4882a593Smuzhiyun MODULE_AUTHOR("Arnaud Ebalard <arno@natisbad.org>");
621*4882a593Smuzhiyun MODULE_DESCRIPTION("Support for Marvell's cryptographic engine");
622*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
623