1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 Imagination Technologies
4*4882a593Smuzhiyun * Authors: Will Thomas, James Hartley
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Interface structure taken from omap-sham driver
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/dmaengine.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/scatterlist.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <crypto/internal/hash.h>
21*4882a593Smuzhiyun #include <crypto/md5.h>
22*4882a593Smuzhiyun #include <crypto/sha.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CR_RESET 0
25*4882a593Smuzhiyun #define CR_RESET_SET 1
26*4882a593Smuzhiyun #define CR_RESET_UNSET 0
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define CR_MESSAGE_LENGTH_H 0x4
29*4882a593Smuzhiyun #define CR_MESSAGE_LENGTH_L 0x8
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define CR_CONTROL 0xc
32*4882a593Smuzhiyun #define CR_CONTROL_BYTE_ORDER_3210 0
33*4882a593Smuzhiyun #define CR_CONTROL_BYTE_ORDER_0123 1
34*4882a593Smuzhiyun #define CR_CONTROL_BYTE_ORDER_2310 2
35*4882a593Smuzhiyun #define CR_CONTROL_BYTE_ORDER_1032 3
36*4882a593Smuzhiyun #define CR_CONTROL_BYTE_ORDER_SHIFT 8
37*4882a593Smuzhiyun #define CR_CONTROL_ALGO_MD5 0
38*4882a593Smuzhiyun #define CR_CONTROL_ALGO_SHA1 1
39*4882a593Smuzhiyun #define CR_CONTROL_ALGO_SHA224 2
40*4882a593Smuzhiyun #define CR_CONTROL_ALGO_SHA256 3
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define CR_INTSTAT 0x10
43*4882a593Smuzhiyun #define CR_INTENAB 0x14
44*4882a593Smuzhiyun #define CR_INTCLEAR 0x18
45*4882a593Smuzhiyun #define CR_INT_RESULTS_AVAILABLE BIT(0)
46*4882a593Smuzhiyun #define CR_INT_NEW_RESULTS_SET BIT(1)
47*4882a593Smuzhiyun #define CR_INT_RESULT_READ_ERR BIT(2)
48*4882a593Smuzhiyun #define CR_INT_MESSAGE_WRITE_ERROR BIT(3)
49*4882a593Smuzhiyun #define CR_INT_STATUS BIT(8)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define CR_RESULT_QUEUE 0x1c
52*4882a593Smuzhiyun #define CR_RSD0 0x40
53*4882a593Smuzhiyun #define CR_CORE_REV 0x50
54*4882a593Smuzhiyun #define CR_CORE_DES1 0x60
55*4882a593Smuzhiyun #define CR_CORE_DES2 0x70
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define DRIVER_FLAGS_BUSY BIT(0)
58*4882a593Smuzhiyun #define DRIVER_FLAGS_FINAL BIT(1)
59*4882a593Smuzhiyun #define DRIVER_FLAGS_DMA_ACTIVE BIT(2)
60*4882a593Smuzhiyun #define DRIVER_FLAGS_OUTPUT_READY BIT(3)
61*4882a593Smuzhiyun #define DRIVER_FLAGS_INIT BIT(4)
62*4882a593Smuzhiyun #define DRIVER_FLAGS_CPU BIT(5)
63*4882a593Smuzhiyun #define DRIVER_FLAGS_DMA_READY BIT(6)
64*4882a593Smuzhiyun #define DRIVER_FLAGS_ERROR BIT(7)
65*4882a593Smuzhiyun #define DRIVER_FLAGS_SG BIT(8)
66*4882a593Smuzhiyun #define DRIVER_FLAGS_SHA1 BIT(18)
67*4882a593Smuzhiyun #define DRIVER_FLAGS_SHA224 BIT(19)
68*4882a593Smuzhiyun #define DRIVER_FLAGS_SHA256 BIT(20)
69*4882a593Smuzhiyun #define DRIVER_FLAGS_MD5 BIT(21)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define IMG_HASH_QUEUE_LENGTH 20
72*4882a593Smuzhiyun #define IMG_HASH_DMA_BURST 4
73*4882a593Smuzhiyun #define IMG_HASH_DMA_THRESHOLD 64
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
76*4882a593Smuzhiyun #define IMG_HASH_BYTE_ORDER CR_CONTROL_BYTE_ORDER_3210
77*4882a593Smuzhiyun #else
78*4882a593Smuzhiyun #define IMG_HASH_BYTE_ORDER CR_CONTROL_BYTE_ORDER_0123
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct img_hash_dev;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct img_hash_request_ctx {
84*4882a593Smuzhiyun struct img_hash_dev *hdev;
85*4882a593Smuzhiyun u8 digest[SHA256_DIGEST_SIZE] __aligned(sizeof(u32));
86*4882a593Smuzhiyun unsigned long flags;
87*4882a593Smuzhiyun size_t digsize;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun dma_addr_t dma_addr;
90*4882a593Smuzhiyun size_t dma_ct;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* sg root */
93*4882a593Smuzhiyun struct scatterlist *sgfirst;
94*4882a593Smuzhiyun /* walk state */
95*4882a593Smuzhiyun struct scatterlist *sg;
96*4882a593Smuzhiyun size_t nents;
97*4882a593Smuzhiyun size_t offset;
98*4882a593Smuzhiyun unsigned int total;
99*4882a593Smuzhiyun size_t sent;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun unsigned long op;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun size_t bufcnt;
104*4882a593Smuzhiyun struct ahash_request fallback_req;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Zero length buffer must remain last member of struct */
107*4882a593Smuzhiyun u8 buffer[] __aligned(sizeof(u32));
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun struct img_hash_ctx {
111*4882a593Smuzhiyun struct img_hash_dev *hdev;
112*4882a593Smuzhiyun unsigned long flags;
113*4882a593Smuzhiyun struct crypto_ahash *fallback;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun struct img_hash_dev {
117*4882a593Smuzhiyun struct list_head list;
118*4882a593Smuzhiyun struct device *dev;
119*4882a593Smuzhiyun struct clk *hash_clk;
120*4882a593Smuzhiyun struct clk *sys_clk;
121*4882a593Smuzhiyun void __iomem *io_base;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun phys_addr_t bus_addr;
124*4882a593Smuzhiyun void __iomem *cpu_addr;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun spinlock_t lock;
127*4882a593Smuzhiyun int err;
128*4882a593Smuzhiyun struct tasklet_struct done_task;
129*4882a593Smuzhiyun struct tasklet_struct dma_task;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun unsigned long flags;
132*4882a593Smuzhiyun struct crypto_queue queue;
133*4882a593Smuzhiyun struct ahash_request *req;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun struct dma_chan *dma_lch;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct img_hash_drv {
139*4882a593Smuzhiyun struct list_head dev_list;
140*4882a593Smuzhiyun spinlock_t lock;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static struct img_hash_drv img_hash = {
144*4882a593Smuzhiyun .dev_list = LIST_HEAD_INIT(img_hash.dev_list),
145*4882a593Smuzhiyun .lock = __SPIN_LOCK_UNLOCKED(img_hash.lock),
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
img_hash_read(struct img_hash_dev * hdev,u32 offset)148*4882a593Smuzhiyun static inline u32 img_hash_read(struct img_hash_dev *hdev, u32 offset)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun return readl_relaxed(hdev->io_base + offset);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
img_hash_write(struct img_hash_dev * hdev,u32 offset,u32 value)153*4882a593Smuzhiyun static inline void img_hash_write(struct img_hash_dev *hdev,
154*4882a593Smuzhiyun u32 offset, u32 value)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun writel_relaxed(value, hdev->io_base + offset);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
img_hash_read_result_queue(struct img_hash_dev * hdev)159*4882a593Smuzhiyun static inline u32 img_hash_read_result_queue(struct img_hash_dev *hdev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun return be32_to_cpu(img_hash_read(hdev, CR_RESULT_QUEUE));
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
img_hash_start(struct img_hash_dev * hdev,bool dma)164*4882a593Smuzhiyun static void img_hash_start(struct img_hash_dev *hdev, bool dma)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(hdev->req);
167*4882a593Smuzhiyun u32 cr = IMG_HASH_BYTE_ORDER << CR_CONTROL_BYTE_ORDER_SHIFT;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (ctx->flags & DRIVER_FLAGS_MD5)
170*4882a593Smuzhiyun cr |= CR_CONTROL_ALGO_MD5;
171*4882a593Smuzhiyun else if (ctx->flags & DRIVER_FLAGS_SHA1)
172*4882a593Smuzhiyun cr |= CR_CONTROL_ALGO_SHA1;
173*4882a593Smuzhiyun else if (ctx->flags & DRIVER_FLAGS_SHA224)
174*4882a593Smuzhiyun cr |= CR_CONTROL_ALGO_SHA224;
175*4882a593Smuzhiyun else if (ctx->flags & DRIVER_FLAGS_SHA256)
176*4882a593Smuzhiyun cr |= CR_CONTROL_ALGO_SHA256;
177*4882a593Smuzhiyun dev_dbg(hdev->dev, "Starting hash process\n");
178*4882a593Smuzhiyun img_hash_write(hdev, CR_CONTROL, cr);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun * The hardware block requires two cycles between writing the control
182*4882a593Smuzhiyun * register and writing the first word of data in non DMA mode, to
183*4882a593Smuzhiyun * ensure the first data write is not grouped in burst with the control
184*4882a593Smuzhiyun * register write a read is issued to 'flush' the bus.
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun if (!dma)
187*4882a593Smuzhiyun img_hash_read(hdev, CR_CONTROL);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
img_hash_xmit_cpu(struct img_hash_dev * hdev,const u8 * buf,size_t length,int final)190*4882a593Smuzhiyun static int img_hash_xmit_cpu(struct img_hash_dev *hdev, const u8 *buf,
191*4882a593Smuzhiyun size_t length, int final)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun u32 count, len32;
194*4882a593Smuzhiyun const u32 *buffer = (const u32 *)buf;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun dev_dbg(hdev->dev, "xmit_cpu: length: %zu bytes\n", length);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (final)
199*4882a593Smuzhiyun hdev->flags |= DRIVER_FLAGS_FINAL;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun len32 = DIV_ROUND_UP(length, sizeof(u32));
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun for (count = 0; count < len32; count++)
204*4882a593Smuzhiyun writel_relaxed(buffer[count], hdev->cpu_addr);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return -EINPROGRESS;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
img_hash_dma_callback(void * data)209*4882a593Smuzhiyun static void img_hash_dma_callback(void *data)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct img_hash_dev *hdev = (struct img_hash_dev *)data;
212*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(hdev->req);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (ctx->bufcnt) {
215*4882a593Smuzhiyun img_hash_xmit_cpu(hdev, ctx->buffer, ctx->bufcnt, 0);
216*4882a593Smuzhiyun ctx->bufcnt = 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun if (ctx->sg)
219*4882a593Smuzhiyun tasklet_schedule(&hdev->dma_task);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
img_hash_xmit_dma(struct img_hash_dev * hdev,struct scatterlist * sg)222*4882a593Smuzhiyun static int img_hash_xmit_dma(struct img_hash_dev *hdev, struct scatterlist *sg)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
225*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(hdev->req);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ctx->dma_ct = dma_map_sg(hdev->dev, sg, 1, DMA_TO_DEVICE);
228*4882a593Smuzhiyun if (ctx->dma_ct == 0) {
229*4882a593Smuzhiyun dev_err(hdev->dev, "Invalid DMA sg\n");
230*4882a593Smuzhiyun hdev->err = -EINVAL;
231*4882a593Smuzhiyun return -EINVAL;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun desc = dmaengine_prep_slave_sg(hdev->dma_lch,
235*4882a593Smuzhiyun sg,
236*4882a593Smuzhiyun ctx->dma_ct,
237*4882a593Smuzhiyun DMA_MEM_TO_DEV,
238*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
239*4882a593Smuzhiyun if (!desc) {
240*4882a593Smuzhiyun dev_err(hdev->dev, "Null DMA descriptor\n");
241*4882a593Smuzhiyun hdev->err = -EINVAL;
242*4882a593Smuzhiyun dma_unmap_sg(hdev->dev, sg, 1, DMA_TO_DEVICE);
243*4882a593Smuzhiyun return -EINVAL;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun desc->callback = img_hash_dma_callback;
246*4882a593Smuzhiyun desc->callback_param = hdev;
247*4882a593Smuzhiyun dmaengine_submit(desc);
248*4882a593Smuzhiyun dma_async_issue_pending(hdev->dma_lch);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
img_hash_write_via_cpu(struct img_hash_dev * hdev)253*4882a593Smuzhiyun static int img_hash_write_via_cpu(struct img_hash_dev *hdev)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(hdev->req);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ctx->bufcnt = sg_copy_to_buffer(hdev->req->src, sg_nents(ctx->sg),
258*4882a593Smuzhiyun ctx->buffer, hdev->req->nbytes);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun ctx->total = hdev->req->nbytes;
261*4882a593Smuzhiyun ctx->bufcnt = 0;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun hdev->flags |= (DRIVER_FLAGS_CPU | DRIVER_FLAGS_FINAL);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun img_hash_start(hdev, false);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return img_hash_xmit_cpu(hdev, ctx->buffer, ctx->total, 1);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
img_hash_finish(struct ahash_request * req)270*4882a593Smuzhiyun static int img_hash_finish(struct ahash_request *req)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(req);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (!req->result)
275*4882a593Smuzhiyun return -EINVAL;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun memcpy(req->result, ctx->digest, ctx->digsize);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
img_hash_copy_hash(struct ahash_request * req)282*4882a593Smuzhiyun static void img_hash_copy_hash(struct ahash_request *req)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(req);
285*4882a593Smuzhiyun u32 *hash = (u32 *)ctx->digest;
286*4882a593Smuzhiyun int i;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun for (i = (ctx->digsize / sizeof(u32)) - 1; i >= 0; i--)
289*4882a593Smuzhiyun hash[i] = img_hash_read_result_queue(ctx->hdev);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
img_hash_finish_req(struct ahash_request * req,int err)292*4882a593Smuzhiyun static void img_hash_finish_req(struct ahash_request *req, int err)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(req);
295*4882a593Smuzhiyun struct img_hash_dev *hdev = ctx->hdev;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (!err) {
298*4882a593Smuzhiyun img_hash_copy_hash(req);
299*4882a593Smuzhiyun if (DRIVER_FLAGS_FINAL & hdev->flags)
300*4882a593Smuzhiyun err = img_hash_finish(req);
301*4882a593Smuzhiyun } else {
302*4882a593Smuzhiyun dev_warn(hdev->dev, "Hash failed with error %d\n", err);
303*4882a593Smuzhiyun ctx->flags |= DRIVER_FLAGS_ERROR;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun hdev->flags &= ~(DRIVER_FLAGS_DMA_READY | DRIVER_FLAGS_OUTPUT_READY |
307*4882a593Smuzhiyun DRIVER_FLAGS_CPU | DRIVER_FLAGS_BUSY | DRIVER_FLAGS_FINAL);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (req->base.complete)
310*4882a593Smuzhiyun req->base.complete(&req->base, err);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
img_hash_write_via_dma(struct img_hash_dev * hdev)313*4882a593Smuzhiyun static int img_hash_write_via_dma(struct img_hash_dev *hdev)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(hdev->req);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun img_hash_start(hdev, true);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun dev_dbg(hdev->dev, "xmit dma size: %d\n", ctx->total);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (!ctx->total)
322*4882a593Smuzhiyun hdev->flags |= DRIVER_FLAGS_FINAL;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun hdev->flags |= DRIVER_FLAGS_DMA_ACTIVE | DRIVER_FLAGS_FINAL;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun tasklet_schedule(&hdev->dma_task);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun return -EINPROGRESS;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
img_hash_dma_init(struct img_hash_dev * hdev)331*4882a593Smuzhiyun static int img_hash_dma_init(struct img_hash_dev *hdev)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct dma_slave_config dma_conf;
334*4882a593Smuzhiyun int err;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun hdev->dma_lch = dma_request_chan(hdev->dev, "tx");
337*4882a593Smuzhiyun if (IS_ERR(hdev->dma_lch)) {
338*4882a593Smuzhiyun dev_err(hdev->dev, "Couldn't acquire a slave DMA channel.\n");
339*4882a593Smuzhiyun return PTR_ERR(hdev->dma_lch);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun dma_conf.direction = DMA_MEM_TO_DEV;
342*4882a593Smuzhiyun dma_conf.dst_addr = hdev->bus_addr;
343*4882a593Smuzhiyun dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
344*4882a593Smuzhiyun dma_conf.dst_maxburst = IMG_HASH_DMA_BURST;
345*4882a593Smuzhiyun dma_conf.device_fc = false;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun err = dmaengine_slave_config(hdev->dma_lch, &dma_conf);
348*4882a593Smuzhiyun if (err) {
349*4882a593Smuzhiyun dev_err(hdev->dev, "Couldn't configure DMA slave.\n");
350*4882a593Smuzhiyun dma_release_channel(hdev->dma_lch);
351*4882a593Smuzhiyun return err;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
img_hash_dma_task(unsigned long d)357*4882a593Smuzhiyun static void img_hash_dma_task(unsigned long d)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct img_hash_dev *hdev = (struct img_hash_dev *)d;
360*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(hdev->req);
361*4882a593Smuzhiyun u8 *addr;
362*4882a593Smuzhiyun size_t nbytes, bleft, wsend, len, tbc;
363*4882a593Smuzhiyun struct scatterlist tsg;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (!hdev->req || !ctx->sg)
366*4882a593Smuzhiyun return;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun addr = sg_virt(ctx->sg);
369*4882a593Smuzhiyun nbytes = ctx->sg->length - ctx->offset;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun * The hash accelerator does not support a data valid mask. This means
373*4882a593Smuzhiyun * that if each dma (i.e. per page) is not a multiple of 4 bytes, the
374*4882a593Smuzhiyun * padding bytes in the last word written by that dma would erroneously
375*4882a593Smuzhiyun * be included in the hash. To avoid this we round down the transfer,
376*4882a593Smuzhiyun * and add the excess to the start of the next dma. It does not matter
377*4882a593Smuzhiyun * that the final dma may not be a multiple of 4 bytes as the hashing
378*4882a593Smuzhiyun * block is programmed to accept the correct number of bytes.
379*4882a593Smuzhiyun */
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun bleft = nbytes % 4;
382*4882a593Smuzhiyun wsend = (nbytes / 4);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (wsend) {
385*4882a593Smuzhiyun sg_init_one(&tsg, addr + ctx->offset, wsend * 4);
386*4882a593Smuzhiyun if (img_hash_xmit_dma(hdev, &tsg)) {
387*4882a593Smuzhiyun dev_err(hdev->dev, "DMA failed, falling back to CPU");
388*4882a593Smuzhiyun ctx->flags |= DRIVER_FLAGS_CPU;
389*4882a593Smuzhiyun hdev->err = 0;
390*4882a593Smuzhiyun img_hash_xmit_cpu(hdev, addr + ctx->offset,
391*4882a593Smuzhiyun wsend * 4, 0);
392*4882a593Smuzhiyun ctx->sent += wsend * 4;
393*4882a593Smuzhiyun wsend = 0;
394*4882a593Smuzhiyun } else {
395*4882a593Smuzhiyun ctx->sent += wsend * 4;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (bleft) {
400*4882a593Smuzhiyun ctx->bufcnt = sg_pcopy_to_buffer(ctx->sgfirst, ctx->nents,
401*4882a593Smuzhiyun ctx->buffer, bleft, ctx->sent);
402*4882a593Smuzhiyun tbc = 0;
403*4882a593Smuzhiyun ctx->sg = sg_next(ctx->sg);
404*4882a593Smuzhiyun while (ctx->sg && (ctx->bufcnt < 4)) {
405*4882a593Smuzhiyun len = ctx->sg->length;
406*4882a593Smuzhiyun if (likely(len > (4 - ctx->bufcnt)))
407*4882a593Smuzhiyun len = 4 - ctx->bufcnt;
408*4882a593Smuzhiyun tbc = sg_pcopy_to_buffer(ctx->sgfirst, ctx->nents,
409*4882a593Smuzhiyun ctx->buffer + ctx->bufcnt, len,
410*4882a593Smuzhiyun ctx->sent + ctx->bufcnt);
411*4882a593Smuzhiyun ctx->bufcnt += tbc;
412*4882a593Smuzhiyun if (tbc >= ctx->sg->length) {
413*4882a593Smuzhiyun ctx->sg = sg_next(ctx->sg);
414*4882a593Smuzhiyun tbc = 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun ctx->sent += ctx->bufcnt;
419*4882a593Smuzhiyun ctx->offset = tbc;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (!wsend)
422*4882a593Smuzhiyun img_hash_dma_callback(hdev);
423*4882a593Smuzhiyun } else {
424*4882a593Smuzhiyun ctx->offset = 0;
425*4882a593Smuzhiyun ctx->sg = sg_next(ctx->sg);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
img_hash_write_via_dma_stop(struct img_hash_dev * hdev)429*4882a593Smuzhiyun static int img_hash_write_via_dma_stop(struct img_hash_dev *hdev)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(hdev->req);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (ctx->flags & DRIVER_FLAGS_SG)
434*4882a593Smuzhiyun dma_unmap_sg(hdev->dev, ctx->sg, ctx->dma_ct, DMA_TO_DEVICE);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
img_hash_process_data(struct img_hash_dev * hdev)439*4882a593Smuzhiyun static int img_hash_process_data(struct img_hash_dev *hdev)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct ahash_request *req = hdev->req;
442*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(req);
443*4882a593Smuzhiyun int err = 0;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun ctx->bufcnt = 0;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (req->nbytes >= IMG_HASH_DMA_THRESHOLD) {
448*4882a593Smuzhiyun dev_dbg(hdev->dev, "process data request(%d bytes) using DMA\n",
449*4882a593Smuzhiyun req->nbytes);
450*4882a593Smuzhiyun err = img_hash_write_via_dma(hdev);
451*4882a593Smuzhiyun } else {
452*4882a593Smuzhiyun dev_dbg(hdev->dev, "process data request(%d bytes) using CPU\n",
453*4882a593Smuzhiyun req->nbytes);
454*4882a593Smuzhiyun err = img_hash_write_via_cpu(hdev);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun return err;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
img_hash_hw_init(struct img_hash_dev * hdev)459*4882a593Smuzhiyun static int img_hash_hw_init(struct img_hash_dev *hdev)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun unsigned long long nbits;
462*4882a593Smuzhiyun u32 u, l;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun img_hash_write(hdev, CR_RESET, CR_RESET_SET);
465*4882a593Smuzhiyun img_hash_write(hdev, CR_RESET, CR_RESET_UNSET);
466*4882a593Smuzhiyun img_hash_write(hdev, CR_INTENAB, CR_INT_NEW_RESULTS_SET);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun nbits = (u64)hdev->req->nbytes << 3;
469*4882a593Smuzhiyun u = nbits >> 32;
470*4882a593Smuzhiyun l = nbits;
471*4882a593Smuzhiyun img_hash_write(hdev, CR_MESSAGE_LENGTH_H, u);
472*4882a593Smuzhiyun img_hash_write(hdev, CR_MESSAGE_LENGTH_L, l);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (!(DRIVER_FLAGS_INIT & hdev->flags)) {
475*4882a593Smuzhiyun hdev->flags |= DRIVER_FLAGS_INIT;
476*4882a593Smuzhiyun hdev->err = 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun dev_dbg(hdev->dev, "hw initialized, nbits: %llx\n", nbits);
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
img_hash_init(struct ahash_request * req)482*4882a593Smuzhiyun static int img_hash_init(struct ahash_request *req)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
485*4882a593Smuzhiyun struct img_hash_request_ctx *rctx = ahash_request_ctx(req);
486*4882a593Smuzhiyun struct img_hash_ctx *ctx = crypto_ahash_ctx(tfm);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ahash_request_set_tfm(&rctx->fallback_req, ctx->fallback);
489*4882a593Smuzhiyun rctx->fallback_req.base.flags = req->base.flags
490*4882a593Smuzhiyun & CRYPTO_TFM_REQ_MAY_SLEEP;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return crypto_ahash_init(&rctx->fallback_req);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
img_hash_handle_queue(struct img_hash_dev * hdev,struct ahash_request * req)495*4882a593Smuzhiyun static int img_hash_handle_queue(struct img_hash_dev *hdev,
496*4882a593Smuzhiyun struct ahash_request *req)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct crypto_async_request *async_req, *backlog;
499*4882a593Smuzhiyun struct img_hash_request_ctx *ctx;
500*4882a593Smuzhiyun unsigned long flags;
501*4882a593Smuzhiyun int err = 0, res = 0;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun spin_lock_irqsave(&hdev->lock, flags);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (req)
506*4882a593Smuzhiyun res = ahash_enqueue_request(&hdev->queue, req);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (DRIVER_FLAGS_BUSY & hdev->flags) {
509*4882a593Smuzhiyun spin_unlock_irqrestore(&hdev->lock, flags);
510*4882a593Smuzhiyun return res;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun backlog = crypto_get_backlog(&hdev->queue);
514*4882a593Smuzhiyun async_req = crypto_dequeue_request(&hdev->queue);
515*4882a593Smuzhiyun if (async_req)
516*4882a593Smuzhiyun hdev->flags |= DRIVER_FLAGS_BUSY;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun spin_unlock_irqrestore(&hdev->lock, flags);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (!async_req)
521*4882a593Smuzhiyun return res;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (backlog)
524*4882a593Smuzhiyun backlog->complete(backlog, -EINPROGRESS);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun req = ahash_request_cast(async_req);
527*4882a593Smuzhiyun hdev->req = req;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun ctx = ahash_request_ctx(req);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun dev_info(hdev->dev, "processing req, op: %lu, bytes: %d\n",
532*4882a593Smuzhiyun ctx->op, req->nbytes);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun err = img_hash_hw_init(hdev);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (!err)
537*4882a593Smuzhiyun err = img_hash_process_data(hdev);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun if (err != -EINPROGRESS) {
540*4882a593Smuzhiyun /* done_task will not finish so do it here */
541*4882a593Smuzhiyun img_hash_finish_req(req, err);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun return res;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
img_hash_update(struct ahash_request * req)546*4882a593Smuzhiyun static int img_hash_update(struct ahash_request *req)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct img_hash_request_ctx *rctx = ahash_request_ctx(req);
549*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
550*4882a593Smuzhiyun struct img_hash_ctx *ctx = crypto_ahash_ctx(tfm);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun ahash_request_set_tfm(&rctx->fallback_req, ctx->fallback);
553*4882a593Smuzhiyun rctx->fallback_req.base.flags = req->base.flags
554*4882a593Smuzhiyun & CRYPTO_TFM_REQ_MAY_SLEEP;
555*4882a593Smuzhiyun rctx->fallback_req.nbytes = req->nbytes;
556*4882a593Smuzhiyun rctx->fallback_req.src = req->src;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun return crypto_ahash_update(&rctx->fallback_req);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
img_hash_final(struct ahash_request * req)561*4882a593Smuzhiyun static int img_hash_final(struct ahash_request *req)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct img_hash_request_ctx *rctx = ahash_request_ctx(req);
564*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
565*4882a593Smuzhiyun struct img_hash_ctx *ctx = crypto_ahash_ctx(tfm);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun ahash_request_set_tfm(&rctx->fallback_req, ctx->fallback);
568*4882a593Smuzhiyun rctx->fallback_req.base.flags = req->base.flags
569*4882a593Smuzhiyun & CRYPTO_TFM_REQ_MAY_SLEEP;
570*4882a593Smuzhiyun rctx->fallback_req.result = req->result;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun return crypto_ahash_final(&rctx->fallback_req);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
img_hash_finup(struct ahash_request * req)575*4882a593Smuzhiyun static int img_hash_finup(struct ahash_request *req)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun struct img_hash_request_ctx *rctx = ahash_request_ctx(req);
578*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
579*4882a593Smuzhiyun struct img_hash_ctx *ctx = crypto_ahash_ctx(tfm);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun ahash_request_set_tfm(&rctx->fallback_req, ctx->fallback);
582*4882a593Smuzhiyun rctx->fallback_req.base.flags = req->base.flags
583*4882a593Smuzhiyun & CRYPTO_TFM_REQ_MAY_SLEEP;
584*4882a593Smuzhiyun rctx->fallback_req.nbytes = req->nbytes;
585*4882a593Smuzhiyun rctx->fallback_req.src = req->src;
586*4882a593Smuzhiyun rctx->fallback_req.result = req->result;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun return crypto_ahash_finup(&rctx->fallback_req);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
img_hash_import(struct ahash_request * req,const void * in)591*4882a593Smuzhiyun static int img_hash_import(struct ahash_request *req, const void *in)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun struct img_hash_request_ctx *rctx = ahash_request_ctx(req);
594*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
595*4882a593Smuzhiyun struct img_hash_ctx *ctx = crypto_ahash_ctx(tfm);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun ahash_request_set_tfm(&rctx->fallback_req, ctx->fallback);
598*4882a593Smuzhiyun rctx->fallback_req.base.flags = req->base.flags
599*4882a593Smuzhiyun & CRYPTO_TFM_REQ_MAY_SLEEP;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun return crypto_ahash_import(&rctx->fallback_req, in);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
img_hash_export(struct ahash_request * req,void * out)604*4882a593Smuzhiyun static int img_hash_export(struct ahash_request *req, void *out)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun struct img_hash_request_ctx *rctx = ahash_request_ctx(req);
607*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
608*4882a593Smuzhiyun struct img_hash_ctx *ctx = crypto_ahash_ctx(tfm);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun ahash_request_set_tfm(&rctx->fallback_req, ctx->fallback);
611*4882a593Smuzhiyun rctx->fallback_req.base.flags = req->base.flags
612*4882a593Smuzhiyun & CRYPTO_TFM_REQ_MAY_SLEEP;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun return crypto_ahash_export(&rctx->fallback_req, out);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
img_hash_digest(struct ahash_request * req)617*4882a593Smuzhiyun static int img_hash_digest(struct ahash_request *req)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
620*4882a593Smuzhiyun struct img_hash_ctx *tctx = crypto_ahash_ctx(tfm);
621*4882a593Smuzhiyun struct img_hash_request_ctx *ctx = ahash_request_ctx(req);
622*4882a593Smuzhiyun struct img_hash_dev *hdev = NULL;
623*4882a593Smuzhiyun struct img_hash_dev *tmp;
624*4882a593Smuzhiyun int err;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun spin_lock(&img_hash.lock);
627*4882a593Smuzhiyun if (!tctx->hdev) {
628*4882a593Smuzhiyun list_for_each_entry(tmp, &img_hash.dev_list, list) {
629*4882a593Smuzhiyun hdev = tmp;
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun tctx->hdev = hdev;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun } else {
635*4882a593Smuzhiyun hdev = tctx->hdev;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun spin_unlock(&img_hash.lock);
639*4882a593Smuzhiyun ctx->hdev = hdev;
640*4882a593Smuzhiyun ctx->flags = 0;
641*4882a593Smuzhiyun ctx->digsize = crypto_ahash_digestsize(tfm);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun switch (ctx->digsize) {
644*4882a593Smuzhiyun case SHA1_DIGEST_SIZE:
645*4882a593Smuzhiyun ctx->flags |= DRIVER_FLAGS_SHA1;
646*4882a593Smuzhiyun break;
647*4882a593Smuzhiyun case SHA256_DIGEST_SIZE:
648*4882a593Smuzhiyun ctx->flags |= DRIVER_FLAGS_SHA256;
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun case SHA224_DIGEST_SIZE:
651*4882a593Smuzhiyun ctx->flags |= DRIVER_FLAGS_SHA224;
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun case MD5_DIGEST_SIZE:
654*4882a593Smuzhiyun ctx->flags |= DRIVER_FLAGS_MD5;
655*4882a593Smuzhiyun break;
656*4882a593Smuzhiyun default:
657*4882a593Smuzhiyun return -EINVAL;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun ctx->bufcnt = 0;
661*4882a593Smuzhiyun ctx->offset = 0;
662*4882a593Smuzhiyun ctx->sent = 0;
663*4882a593Smuzhiyun ctx->total = req->nbytes;
664*4882a593Smuzhiyun ctx->sg = req->src;
665*4882a593Smuzhiyun ctx->sgfirst = req->src;
666*4882a593Smuzhiyun ctx->nents = sg_nents(ctx->sg);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun err = img_hash_handle_queue(tctx->hdev, req);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return err;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
img_hash_cra_init(struct crypto_tfm * tfm,const char * alg_name)673*4882a593Smuzhiyun static int img_hash_cra_init(struct crypto_tfm *tfm, const char *alg_name)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct img_hash_ctx *ctx = crypto_tfm_ctx(tfm);
676*4882a593Smuzhiyun int err = -ENOMEM;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun ctx->fallback = crypto_alloc_ahash(alg_name, 0,
679*4882a593Smuzhiyun CRYPTO_ALG_NEED_FALLBACK);
680*4882a593Smuzhiyun if (IS_ERR(ctx->fallback)) {
681*4882a593Smuzhiyun pr_err("img_hash: Could not load fallback driver.\n");
682*4882a593Smuzhiyun err = PTR_ERR(ctx->fallback);
683*4882a593Smuzhiyun goto err;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
686*4882a593Smuzhiyun sizeof(struct img_hash_request_ctx) +
687*4882a593Smuzhiyun crypto_ahash_reqsize(ctx->fallback) +
688*4882a593Smuzhiyun IMG_HASH_DMA_THRESHOLD);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun return 0;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun err:
693*4882a593Smuzhiyun return err;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
img_hash_cra_md5_init(struct crypto_tfm * tfm)696*4882a593Smuzhiyun static int img_hash_cra_md5_init(struct crypto_tfm *tfm)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun return img_hash_cra_init(tfm, "md5-generic");
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
img_hash_cra_sha1_init(struct crypto_tfm * tfm)701*4882a593Smuzhiyun static int img_hash_cra_sha1_init(struct crypto_tfm *tfm)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun return img_hash_cra_init(tfm, "sha1-generic");
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
img_hash_cra_sha224_init(struct crypto_tfm * tfm)706*4882a593Smuzhiyun static int img_hash_cra_sha224_init(struct crypto_tfm *tfm)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun return img_hash_cra_init(tfm, "sha224-generic");
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
img_hash_cra_sha256_init(struct crypto_tfm * tfm)711*4882a593Smuzhiyun static int img_hash_cra_sha256_init(struct crypto_tfm *tfm)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun return img_hash_cra_init(tfm, "sha256-generic");
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
img_hash_cra_exit(struct crypto_tfm * tfm)716*4882a593Smuzhiyun static void img_hash_cra_exit(struct crypto_tfm *tfm)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun struct img_hash_ctx *tctx = crypto_tfm_ctx(tfm);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun crypto_free_ahash(tctx->fallback);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
img_irq_handler(int irq,void * dev_id)723*4882a593Smuzhiyun static irqreturn_t img_irq_handler(int irq, void *dev_id)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun struct img_hash_dev *hdev = dev_id;
726*4882a593Smuzhiyun u32 reg;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun reg = img_hash_read(hdev, CR_INTSTAT);
729*4882a593Smuzhiyun img_hash_write(hdev, CR_INTCLEAR, reg);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun if (reg & CR_INT_NEW_RESULTS_SET) {
732*4882a593Smuzhiyun dev_dbg(hdev->dev, "IRQ CR_INT_NEW_RESULTS_SET\n");
733*4882a593Smuzhiyun if (DRIVER_FLAGS_BUSY & hdev->flags) {
734*4882a593Smuzhiyun hdev->flags |= DRIVER_FLAGS_OUTPUT_READY;
735*4882a593Smuzhiyun if (!(DRIVER_FLAGS_CPU & hdev->flags))
736*4882a593Smuzhiyun hdev->flags |= DRIVER_FLAGS_DMA_READY;
737*4882a593Smuzhiyun tasklet_schedule(&hdev->done_task);
738*4882a593Smuzhiyun } else {
739*4882a593Smuzhiyun dev_warn(hdev->dev,
740*4882a593Smuzhiyun "HASH interrupt when no active requests.\n");
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun } else if (reg & CR_INT_RESULTS_AVAILABLE) {
743*4882a593Smuzhiyun dev_warn(hdev->dev,
744*4882a593Smuzhiyun "IRQ triggered before the hash had completed\n");
745*4882a593Smuzhiyun } else if (reg & CR_INT_RESULT_READ_ERR) {
746*4882a593Smuzhiyun dev_warn(hdev->dev,
747*4882a593Smuzhiyun "Attempt to read from an empty result queue\n");
748*4882a593Smuzhiyun } else if (reg & CR_INT_MESSAGE_WRITE_ERROR) {
749*4882a593Smuzhiyun dev_warn(hdev->dev,
750*4882a593Smuzhiyun "Data written before the hardware was configured\n");
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun return IRQ_HANDLED;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun static struct ahash_alg img_algs[] = {
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun .init = img_hash_init,
758*4882a593Smuzhiyun .update = img_hash_update,
759*4882a593Smuzhiyun .final = img_hash_final,
760*4882a593Smuzhiyun .finup = img_hash_finup,
761*4882a593Smuzhiyun .export = img_hash_export,
762*4882a593Smuzhiyun .import = img_hash_import,
763*4882a593Smuzhiyun .digest = img_hash_digest,
764*4882a593Smuzhiyun .halg = {
765*4882a593Smuzhiyun .digestsize = MD5_DIGEST_SIZE,
766*4882a593Smuzhiyun .statesize = sizeof(struct md5_state),
767*4882a593Smuzhiyun .base = {
768*4882a593Smuzhiyun .cra_name = "md5",
769*4882a593Smuzhiyun .cra_driver_name = "img-md5",
770*4882a593Smuzhiyun .cra_priority = 300,
771*4882a593Smuzhiyun .cra_flags =
772*4882a593Smuzhiyun CRYPTO_ALG_ASYNC |
773*4882a593Smuzhiyun CRYPTO_ALG_NEED_FALLBACK,
774*4882a593Smuzhiyun .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
775*4882a593Smuzhiyun .cra_ctxsize = sizeof(struct img_hash_ctx),
776*4882a593Smuzhiyun .cra_init = img_hash_cra_md5_init,
777*4882a593Smuzhiyun .cra_exit = img_hash_cra_exit,
778*4882a593Smuzhiyun .cra_module = THIS_MODULE,
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun },
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun .init = img_hash_init,
784*4882a593Smuzhiyun .update = img_hash_update,
785*4882a593Smuzhiyun .final = img_hash_final,
786*4882a593Smuzhiyun .finup = img_hash_finup,
787*4882a593Smuzhiyun .export = img_hash_export,
788*4882a593Smuzhiyun .import = img_hash_import,
789*4882a593Smuzhiyun .digest = img_hash_digest,
790*4882a593Smuzhiyun .halg = {
791*4882a593Smuzhiyun .digestsize = SHA1_DIGEST_SIZE,
792*4882a593Smuzhiyun .statesize = sizeof(struct sha1_state),
793*4882a593Smuzhiyun .base = {
794*4882a593Smuzhiyun .cra_name = "sha1",
795*4882a593Smuzhiyun .cra_driver_name = "img-sha1",
796*4882a593Smuzhiyun .cra_priority = 300,
797*4882a593Smuzhiyun .cra_flags =
798*4882a593Smuzhiyun CRYPTO_ALG_ASYNC |
799*4882a593Smuzhiyun CRYPTO_ALG_NEED_FALLBACK,
800*4882a593Smuzhiyun .cra_blocksize = SHA1_BLOCK_SIZE,
801*4882a593Smuzhiyun .cra_ctxsize = sizeof(struct img_hash_ctx),
802*4882a593Smuzhiyun .cra_init = img_hash_cra_sha1_init,
803*4882a593Smuzhiyun .cra_exit = img_hash_cra_exit,
804*4882a593Smuzhiyun .cra_module = THIS_MODULE,
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun },
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun .init = img_hash_init,
810*4882a593Smuzhiyun .update = img_hash_update,
811*4882a593Smuzhiyun .final = img_hash_final,
812*4882a593Smuzhiyun .finup = img_hash_finup,
813*4882a593Smuzhiyun .export = img_hash_export,
814*4882a593Smuzhiyun .import = img_hash_import,
815*4882a593Smuzhiyun .digest = img_hash_digest,
816*4882a593Smuzhiyun .halg = {
817*4882a593Smuzhiyun .digestsize = SHA224_DIGEST_SIZE,
818*4882a593Smuzhiyun .statesize = sizeof(struct sha256_state),
819*4882a593Smuzhiyun .base = {
820*4882a593Smuzhiyun .cra_name = "sha224",
821*4882a593Smuzhiyun .cra_driver_name = "img-sha224",
822*4882a593Smuzhiyun .cra_priority = 300,
823*4882a593Smuzhiyun .cra_flags =
824*4882a593Smuzhiyun CRYPTO_ALG_ASYNC |
825*4882a593Smuzhiyun CRYPTO_ALG_NEED_FALLBACK,
826*4882a593Smuzhiyun .cra_blocksize = SHA224_BLOCK_SIZE,
827*4882a593Smuzhiyun .cra_ctxsize = sizeof(struct img_hash_ctx),
828*4882a593Smuzhiyun .cra_init = img_hash_cra_sha224_init,
829*4882a593Smuzhiyun .cra_exit = img_hash_cra_exit,
830*4882a593Smuzhiyun .cra_module = THIS_MODULE,
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun },
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun .init = img_hash_init,
836*4882a593Smuzhiyun .update = img_hash_update,
837*4882a593Smuzhiyun .final = img_hash_final,
838*4882a593Smuzhiyun .finup = img_hash_finup,
839*4882a593Smuzhiyun .export = img_hash_export,
840*4882a593Smuzhiyun .import = img_hash_import,
841*4882a593Smuzhiyun .digest = img_hash_digest,
842*4882a593Smuzhiyun .halg = {
843*4882a593Smuzhiyun .digestsize = SHA256_DIGEST_SIZE,
844*4882a593Smuzhiyun .statesize = sizeof(struct sha256_state),
845*4882a593Smuzhiyun .base = {
846*4882a593Smuzhiyun .cra_name = "sha256",
847*4882a593Smuzhiyun .cra_driver_name = "img-sha256",
848*4882a593Smuzhiyun .cra_priority = 300,
849*4882a593Smuzhiyun .cra_flags =
850*4882a593Smuzhiyun CRYPTO_ALG_ASYNC |
851*4882a593Smuzhiyun CRYPTO_ALG_NEED_FALLBACK,
852*4882a593Smuzhiyun .cra_blocksize = SHA256_BLOCK_SIZE,
853*4882a593Smuzhiyun .cra_ctxsize = sizeof(struct img_hash_ctx),
854*4882a593Smuzhiyun .cra_init = img_hash_cra_sha256_init,
855*4882a593Smuzhiyun .cra_exit = img_hash_cra_exit,
856*4882a593Smuzhiyun .cra_module = THIS_MODULE,
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun
img_register_algs(struct img_hash_dev * hdev)862*4882a593Smuzhiyun static int img_register_algs(struct img_hash_dev *hdev)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun int i, err;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(img_algs); i++) {
867*4882a593Smuzhiyun err = crypto_register_ahash(&img_algs[i]);
868*4882a593Smuzhiyun if (err)
869*4882a593Smuzhiyun goto err_reg;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun return 0;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun err_reg:
874*4882a593Smuzhiyun for (; i--; )
875*4882a593Smuzhiyun crypto_unregister_ahash(&img_algs[i]);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun return err;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
img_unregister_algs(struct img_hash_dev * hdev)880*4882a593Smuzhiyun static int img_unregister_algs(struct img_hash_dev *hdev)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun int i;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(img_algs); i++)
885*4882a593Smuzhiyun crypto_unregister_ahash(&img_algs[i]);
886*4882a593Smuzhiyun return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
img_hash_done_task(unsigned long data)889*4882a593Smuzhiyun static void img_hash_done_task(unsigned long data)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun struct img_hash_dev *hdev = (struct img_hash_dev *)data;
892*4882a593Smuzhiyun int err = 0;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun if (hdev->err == -EINVAL) {
895*4882a593Smuzhiyun err = hdev->err;
896*4882a593Smuzhiyun goto finish;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (!(DRIVER_FLAGS_BUSY & hdev->flags)) {
900*4882a593Smuzhiyun img_hash_handle_queue(hdev, NULL);
901*4882a593Smuzhiyun return;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun if (DRIVER_FLAGS_CPU & hdev->flags) {
905*4882a593Smuzhiyun if (DRIVER_FLAGS_OUTPUT_READY & hdev->flags) {
906*4882a593Smuzhiyun hdev->flags &= ~DRIVER_FLAGS_OUTPUT_READY;
907*4882a593Smuzhiyun goto finish;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun } else if (DRIVER_FLAGS_DMA_READY & hdev->flags) {
910*4882a593Smuzhiyun if (DRIVER_FLAGS_DMA_ACTIVE & hdev->flags) {
911*4882a593Smuzhiyun hdev->flags &= ~DRIVER_FLAGS_DMA_ACTIVE;
912*4882a593Smuzhiyun img_hash_write_via_dma_stop(hdev);
913*4882a593Smuzhiyun if (hdev->err) {
914*4882a593Smuzhiyun err = hdev->err;
915*4882a593Smuzhiyun goto finish;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun if (DRIVER_FLAGS_OUTPUT_READY & hdev->flags) {
919*4882a593Smuzhiyun hdev->flags &= ~(DRIVER_FLAGS_DMA_READY |
920*4882a593Smuzhiyun DRIVER_FLAGS_OUTPUT_READY);
921*4882a593Smuzhiyun goto finish;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun return;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun finish:
927*4882a593Smuzhiyun img_hash_finish_req(hdev->req, err);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun static const struct of_device_id img_hash_match[] = {
931*4882a593Smuzhiyun { .compatible = "img,hash-accelerator" },
932*4882a593Smuzhiyun {}
933*4882a593Smuzhiyun };
934*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, img_hash_match);
935*4882a593Smuzhiyun
img_hash_probe(struct platform_device * pdev)936*4882a593Smuzhiyun static int img_hash_probe(struct platform_device *pdev)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun struct img_hash_dev *hdev;
939*4882a593Smuzhiyun struct device *dev = &pdev->dev;
940*4882a593Smuzhiyun struct resource *hash_res;
941*4882a593Smuzhiyun int irq;
942*4882a593Smuzhiyun int err;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun hdev = devm_kzalloc(dev, sizeof(*hdev), GFP_KERNEL);
945*4882a593Smuzhiyun if (hdev == NULL)
946*4882a593Smuzhiyun return -ENOMEM;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun spin_lock_init(&hdev->lock);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun hdev->dev = dev;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun platform_set_drvdata(pdev, hdev);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun INIT_LIST_HEAD(&hdev->list);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun tasklet_init(&hdev->done_task, img_hash_done_task, (unsigned long)hdev);
957*4882a593Smuzhiyun tasklet_init(&hdev->dma_task, img_hash_dma_task, (unsigned long)hdev);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun crypto_init_queue(&hdev->queue, IMG_HASH_QUEUE_LENGTH);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Register bank */
962*4882a593Smuzhiyun hdev->io_base = devm_platform_ioremap_resource(pdev, 0);
963*4882a593Smuzhiyun if (IS_ERR(hdev->io_base)) {
964*4882a593Smuzhiyun err = PTR_ERR(hdev->io_base);
965*4882a593Smuzhiyun dev_err(dev, "can't ioremap, returned %d\n", err);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun goto res_err;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* Write port (DMA or CPU) */
971*4882a593Smuzhiyun hash_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
972*4882a593Smuzhiyun hdev->cpu_addr = devm_ioremap_resource(dev, hash_res);
973*4882a593Smuzhiyun if (IS_ERR(hdev->cpu_addr)) {
974*4882a593Smuzhiyun dev_err(dev, "can't ioremap write port\n");
975*4882a593Smuzhiyun err = PTR_ERR(hdev->cpu_addr);
976*4882a593Smuzhiyun goto res_err;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun hdev->bus_addr = hash_res->start;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
981*4882a593Smuzhiyun if (irq < 0) {
982*4882a593Smuzhiyun err = irq;
983*4882a593Smuzhiyun goto res_err;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun err = devm_request_irq(dev, irq, img_irq_handler, 0,
987*4882a593Smuzhiyun dev_name(dev), hdev);
988*4882a593Smuzhiyun if (err) {
989*4882a593Smuzhiyun dev_err(dev, "unable to request irq\n");
990*4882a593Smuzhiyun goto res_err;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun dev_dbg(dev, "using IRQ channel %d\n", irq);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun hdev->hash_clk = devm_clk_get(&pdev->dev, "hash");
995*4882a593Smuzhiyun if (IS_ERR(hdev->hash_clk)) {
996*4882a593Smuzhiyun dev_err(dev, "clock initialization failed.\n");
997*4882a593Smuzhiyun err = PTR_ERR(hdev->hash_clk);
998*4882a593Smuzhiyun goto res_err;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun hdev->sys_clk = devm_clk_get(&pdev->dev, "sys");
1002*4882a593Smuzhiyun if (IS_ERR(hdev->sys_clk)) {
1003*4882a593Smuzhiyun dev_err(dev, "clock initialization failed.\n");
1004*4882a593Smuzhiyun err = PTR_ERR(hdev->sys_clk);
1005*4882a593Smuzhiyun goto res_err;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun err = clk_prepare_enable(hdev->hash_clk);
1009*4882a593Smuzhiyun if (err)
1010*4882a593Smuzhiyun goto res_err;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun err = clk_prepare_enable(hdev->sys_clk);
1013*4882a593Smuzhiyun if (err)
1014*4882a593Smuzhiyun goto clk_err;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun err = img_hash_dma_init(hdev);
1017*4882a593Smuzhiyun if (err)
1018*4882a593Smuzhiyun goto dma_err;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun dev_dbg(dev, "using %s for DMA transfers\n",
1021*4882a593Smuzhiyun dma_chan_name(hdev->dma_lch));
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun spin_lock(&img_hash.lock);
1024*4882a593Smuzhiyun list_add_tail(&hdev->list, &img_hash.dev_list);
1025*4882a593Smuzhiyun spin_unlock(&img_hash.lock);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun err = img_register_algs(hdev);
1028*4882a593Smuzhiyun if (err)
1029*4882a593Smuzhiyun goto err_algs;
1030*4882a593Smuzhiyun dev_info(dev, "Img MD5/SHA1/SHA224/SHA256 Hardware accelerator initialized\n");
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun return 0;
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun err_algs:
1035*4882a593Smuzhiyun spin_lock(&img_hash.lock);
1036*4882a593Smuzhiyun list_del(&hdev->list);
1037*4882a593Smuzhiyun spin_unlock(&img_hash.lock);
1038*4882a593Smuzhiyun dma_release_channel(hdev->dma_lch);
1039*4882a593Smuzhiyun dma_err:
1040*4882a593Smuzhiyun clk_disable_unprepare(hdev->sys_clk);
1041*4882a593Smuzhiyun clk_err:
1042*4882a593Smuzhiyun clk_disable_unprepare(hdev->hash_clk);
1043*4882a593Smuzhiyun res_err:
1044*4882a593Smuzhiyun tasklet_kill(&hdev->done_task);
1045*4882a593Smuzhiyun tasklet_kill(&hdev->dma_task);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun return err;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
img_hash_remove(struct platform_device * pdev)1050*4882a593Smuzhiyun static int img_hash_remove(struct platform_device *pdev)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun struct img_hash_dev *hdev;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun hdev = platform_get_drvdata(pdev);
1055*4882a593Smuzhiyun spin_lock(&img_hash.lock);
1056*4882a593Smuzhiyun list_del(&hdev->list);
1057*4882a593Smuzhiyun spin_unlock(&img_hash.lock);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun img_unregister_algs(hdev);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun tasklet_kill(&hdev->done_task);
1062*4882a593Smuzhiyun tasklet_kill(&hdev->dma_task);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun dma_release_channel(hdev->dma_lch);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun clk_disable_unprepare(hdev->hash_clk);
1067*4882a593Smuzhiyun clk_disable_unprepare(hdev->sys_clk);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun return 0;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
img_hash_suspend(struct device * dev)1073*4882a593Smuzhiyun static int img_hash_suspend(struct device *dev)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun struct img_hash_dev *hdev = dev_get_drvdata(dev);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun clk_disable_unprepare(hdev->hash_clk);
1078*4882a593Smuzhiyun clk_disable_unprepare(hdev->sys_clk);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun return 0;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
img_hash_resume(struct device * dev)1083*4882a593Smuzhiyun static int img_hash_resume(struct device *dev)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun struct img_hash_dev *hdev = dev_get_drvdata(dev);
1086*4882a593Smuzhiyun int ret;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun ret = clk_prepare_enable(hdev->hash_clk);
1089*4882a593Smuzhiyun if (ret)
1090*4882a593Smuzhiyun return ret;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun ret = clk_prepare_enable(hdev->sys_clk);
1093*4882a593Smuzhiyun if (ret) {
1094*4882a593Smuzhiyun clk_disable_unprepare(hdev->hash_clk);
1095*4882a593Smuzhiyun return ret;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun return 0;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun static const struct dev_pm_ops img_hash_pm_ops = {
1103*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(img_hash_suspend, img_hash_resume)
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun static struct platform_driver img_hash_driver = {
1107*4882a593Smuzhiyun .probe = img_hash_probe,
1108*4882a593Smuzhiyun .remove = img_hash_remove,
1109*4882a593Smuzhiyun .driver = {
1110*4882a593Smuzhiyun .name = "img-hash-accelerator",
1111*4882a593Smuzhiyun .pm = &img_hash_pm_ops,
1112*4882a593Smuzhiyun .of_match_table = of_match_ptr(img_hash_match),
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun module_platform_driver(img_hash_driver);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1118*4882a593Smuzhiyun MODULE_DESCRIPTION("Imgtec SHA1/224/256 & MD5 hw accelerator driver");
1119*4882a593Smuzhiyun MODULE_AUTHOR("Will Thomas.");
1120*4882a593Smuzhiyun MODULE_AUTHOR("James Hartley <james.hartley@imgtec.com>");
1121