xref: /OK3568_Linux_fs/kernel/drivers/crypto/hisilicon/zip/zip_main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2019 HiSilicon Limited. */
3*4882a593Smuzhiyun #include <linux/acpi.h>
4*4882a593Smuzhiyun #include <linux/aer.h>
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/debugfs.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/seq_file.h>
13*4882a593Smuzhiyun #include <linux/topology.h>
14*4882a593Smuzhiyun #include <linux/uacce.h>
15*4882a593Smuzhiyun #include "zip.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define PCI_DEVICE_ID_ZIP_PF		0xa250
18*4882a593Smuzhiyun #define PCI_DEVICE_ID_ZIP_VF		0xa251
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define HZIP_QUEUE_NUM_V1		4096
21*4882a593Smuzhiyun #define HZIP_QUEUE_NUM_V2		1024
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define HZIP_CLOCK_GATE_CTRL		0x301004
24*4882a593Smuzhiyun #define COMP0_ENABLE			BIT(0)
25*4882a593Smuzhiyun #define COMP1_ENABLE			BIT(1)
26*4882a593Smuzhiyun #define DECOMP0_ENABLE			BIT(2)
27*4882a593Smuzhiyun #define DECOMP1_ENABLE			BIT(3)
28*4882a593Smuzhiyun #define DECOMP2_ENABLE			BIT(4)
29*4882a593Smuzhiyun #define DECOMP3_ENABLE			BIT(5)
30*4882a593Smuzhiyun #define DECOMP4_ENABLE			BIT(6)
31*4882a593Smuzhiyun #define DECOMP5_ENABLE			BIT(7)
32*4882a593Smuzhiyun #define HZIP_ALL_COMP_DECOMP_EN		(COMP0_ENABLE | COMP1_ENABLE | \
33*4882a593Smuzhiyun 					 DECOMP0_ENABLE | DECOMP1_ENABLE | \
34*4882a593Smuzhiyun 					 DECOMP2_ENABLE | DECOMP3_ENABLE | \
35*4882a593Smuzhiyun 					 DECOMP4_ENABLE | DECOMP5_ENABLE)
36*4882a593Smuzhiyun #define HZIP_DECOMP_CHECK_ENABLE	BIT(16)
37*4882a593Smuzhiyun #define HZIP_FSM_MAX_CNT		0x301008
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define HZIP_PORT_ARCA_CHE_0		0x301040
40*4882a593Smuzhiyun #define HZIP_PORT_ARCA_CHE_1		0x301044
41*4882a593Smuzhiyun #define HZIP_PORT_AWCA_CHE_0		0x301060
42*4882a593Smuzhiyun #define HZIP_PORT_AWCA_CHE_1		0x301064
43*4882a593Smuzhiyun #define HZIP_CACHE_ALL_EN		0xffffffff
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define HZIP_BD_RUSER_32_63		0x301110
46*4882a593Smuzhiyun #define HZIP_SGL_RUSER_32_63		0x30111c
47*4882a593Smuzhiyun #define HZIP_DATA_RUSER_32_63		0x301128
48*4882a593Smuzhiyun #define HZIP_DATA_WUSER_32_63		0x301134
49*4882a593Smuzhiyun #define HZIP_BD_WUSER_32_63		0x301140
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define HZIP_QM_IDEL_STATUS		0x3040e4
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define HZIP_CORE_DEBUG_COMP_0		0x302000
54*4882a593Smuzhiyun #define HZIP_CORE_DEBUG_COMP_1		0x303000
55*4882a593Smuzhiyun #define HZIP_CORE_DEBUG_DECOMP_0	0x304000
56*4882a593Smuzhiyun #define HZIP_CORE_DEBUG_DECOMP_1	0x305000
57*4882a593Smuzhiyun #define HZIP_CORE_DEBUG_DECOMP_2	0x306000
58*4882a593Smuzhiyun #define HZIP_CORE_DEBUG_DECOMP_3	0x307000
59*4882a593Smuzhiyun #define HZIP_CORE_DEBUG_DECOMP_4	0x308000
60*4882a593Smuzhiyun #define HZIP_CORE_DEBUG_DECOMP_5	0x309000
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define HZIP_CORE_INT_SOURCE		0x3010A0
63*4882a593Smuzhiyun #define HZIP_CORE_INT_MASK_REG		0x3010A4
64*4882a593Smuzhiyun #define HZIP_CORE_INT_SET		0x3010A8
65*4882a593Smuzhiyun #define HZIP_CORE_INT_STATUS		0x3010AC
66*4882a593Smuzhiyun #define HZIP_CORE_INT_STATUS_M_ECC	BIT(1)
67*4882a593Smuzhiyun #define HZIP_CORE_SRAM_ECC_ERR_INFO	0x301148
68*4882a593Smuzhiyun #define HZIP_CORE_INT_RAS_CE_ENB	0x301160
69*4882a593Smuzhiyun #define HZIP_CORE_INT_RAS_NFE_ENB	0x301164
70*4882a593Smuzhiyun #define HZIP_CORE_INT_RAS_FE_ENB        0x301168
71*4882a593Smuzhiyun #define HZIP_CORE_INT_RAS_NFE_ENABLE	0x7FE
72*4882a593Smuzhiyun #define HZIP_SRAM_ECC_ERR_NUM_SHIFT	16
73*4882a593Smuzhiyun #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT	24
74*4882a593Smuzhiyun #define HZIP_CORE_INT_MASK_ALL		GENMASK(10, 0)
75*4882a593Smuzhiyun #define HZIP_COMP_CORE_NUM		2
76*4882a593Smuzhiyun #define HZIP_DECOMP_CORE_NUM		6
77*4882a593Smuzhiyun #define HZIP_CORE_NUM			(HZIP_COMP_CORE_NUM + \
78*4882a593Smuzhiyun 					 HZIP_DECOMP_CORE_NUM)
79*4882a593Smuzhiyun #define HZIP_SQE_SIZE			128
80*4882a593Smuzhiyun #define HZIP_SQ_SIZE			(HZIP_SQE_SIZE * QM_Q_DEPTH)
81*4882a593Smuzhiyun #define HZIP_PF_DEF_Q_NUM		64
82*4882a593Smuzhiyun #define HZIP_PF_DEF_Q_BASE		0
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define HZIP_SOFT_CTRL_CNT_CLR_CE	0x301000
85*4882a593Smuzhiyun #define HZIP_SOFT_CTRL_CNT_CLR_CE_BIT	BIT(0)
86*4882a593Smuzhiyun #define HZIP_SOFT_CTRL_ZIP_CONTROL	0x30100C
87*4882a593Smuzhiyun #define HZIP_AXI_SHUTDOWN_ENABLE	BIT(14)
88*4882a593Smuzhiyun #define HZIP_WR_PORT			BIT(11)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define HZIP_BUF_SIZE			22
91*4882a593Smuzhiyun #define HZIP_SQE_MASK_OFFSET		64
92*4882a593Smuzhiyun #define HZIP_SQE_MASK_LEN		48
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define HZIP_CNT_CLR_CE_EN		BIT(0)
95*4882a593Smuzhiyun #define HZIP_RO_CNT_CLR_CE_EN		BIT(2)
96*4882a593Smuzhiyun #define HZIP_RD_CNT_CLR_CE_EN		(HZIP_CNT_CLR_CE_EN | \
97*4882a593Smuzhiyun 					 HZIP_RO_CNT_CLR_CE_EN)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const char hisi_zip_name[] = "hisi_zip";
100*4882a593Smuzhiyun static struct dentry *hzip_debugfs_root;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun struct hisi_zip_hw_error {
103*4882a593Smuzhiyun 	u32 int_msk;
104*4882a593Smuzhiyun 	const char *msg;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun struct zip_dfx_item {
108*4882a593Smuzhiyun 	const char *name;
109*4882a593Smuzhiyun 	u32 offset;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static struct hisi_qm_list zip_devices = {
113*4882a593Smuzhiyun 	.register_to_crypto	= hisi_zip_register_to_crypto,
114*4882a593Smuzhiyun 	.unregister_from_crypto	= hisi_zip_unregister_from_crypto,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static struct zip_dfx_item zip_dfx_files[] = {
118*4882a593Smuzhiyun 	{"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)},
119*4882a593Smuzhiyun 	{"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)},
120*4882a593Smuzhiyun 	{"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)},
121*4882a593Smuzhiyun 	{"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)},
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static const struct hisi_zip_hw_error zip_hw_error[] = {
125*4882a593Smuzhiyun 	{ .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" },
126*4882a593Smuzhiyun 	{ .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" },
127*4882a593Smuzhiyun 	{ .int_msk = BIT(2), .msg = "zip_axi_rresp_err" },
128*4882a593Smuzhiyun 	{ .int_msk = BIT(3), .msg = "zip_axi_bresp_err" },
129*4882a593Smuzhiyun 	{ .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" },
130*4882a593Smuzhiyun 	{ .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" },
131*4882a593Smuzhiyun 	{ .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" },
132*4882a593Smuzhiyun 	{ .int_msk = BIT(7), .msg = "zip_pre_in_data_err" },
133*4882a593Smuzhiyun 	{ .int_msk = BIT(8), .msg = "zip_com_inf_err" },
134*4882a593Smuzhiyun 	{ .int_msk = BIT(9), .msg = "zip_enc_inf_err" },
135*4882a593Smuzhiyun 	{ .int_msk = BIT(10), .msg = "zip_pre_out_err" },
136*4882a593Smuzhiyun 	{ /* sentinel */ }
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun enum ctrl_debug_file_index {
140*4882a593Smuzhiyun 	HZIP_CURRENT_QM,
141*4882a593Smuzhiyun 	HZIP_CLEAR_ENABLE,
142*4882a593Smuzhiyun 	HZIP_DEBUG_FILE_NUM,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static const char * const ctrl_debug_file_name[] = {
146*4882a593Smuzhiyun 	[HZIP_CURRENT_QM]   = "current_qm",
147*4882a593Smuzhiyun 	[HZIP_CLEAR_ENABLE] = "clear_enable",
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun struct ctrl_debug_file {
151*4882a593Smuzhiyun 	enum ctrl_debug_file_index index;
152*4882a593Smuzhiyun 	spinlock_t lock;
153*4882a593Smuzhiyun 	struct hisi_zip_ctrl *ctrl;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun  * One ZIP controller has one PF and multiple VFs, some global configurations
158*4882a593Smuzhiyun  * which PF has need this structure.
159*4882a593Smuzhiyun  *
160*4882a593Smuzhiyun  * Just relevant for PF.
161*4882a593Smuzhiyun  */
162*4882a593Smuzhiyun struct hisi_zip_ctrl {
163*4882a593Smuzhiyun 	struct hisi_zip *hisi_zip;
164*4882a593Smuzhiyun 	struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM];
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun enum {
168*4882a593Smuzhiyun 	HZIP_COMP_CORE0,
169*4882a593Smuzhiyun 	HZIP_COMP_CORE1,
170*4882a593Smuzhiyun 	HZIP_DECOMP_CORE0,
171*4882a593Smuzhiyun 	HZIP_DECOMP_CORE1,
172*4882a593Smuzhiyun 	HZIP_DECOMP_CORE2,
173*4882a593Smuzhiyun 	HZIP_DECOMP_CORE3,
174*4882a593Smuzhiyun 	HZIP_DECOMP_CORE4,
175*4882a593Smuzhiyun 	HZIP_DECOMP_CORE5,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static const u64 core_offsets[] = {
179*4882a593Smuzhiyun 	[HZIP_COMP_CORE0]   = 0x302000,
180*4882a593Smuzhiyun 	[HZIP_COMP_CORE1]   = 0x303000,
181*4882a593Smuzhiyun 	[HZIP_DECOMP_CORE0] = 0x304000,
182*4882a593Smuzhiyun 	[HZIP_DECOMP_CORE1] = 0x305000,
183*4882a593Smuzhiyun 	[HZIP_DECOMP_CORE2] = 0x306000,
184*4882a593Smuzhiyun 	[HZIP_DECOMP_CORE3] = 0x307000,
185*4882a593Smuzhiyun 	[HZIP_DECOMP_CORE4] = 0x308000,
186*4882a593Smuzhiyun 	[HZIP_DECOMP_CORE5] = 0x309000,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static const struct debugfs_reg32 hzip_dfx_regs[] = {
190*4882a593Smuzhiyun 	{"HZIP_GET_BD_NUM                ",  0x00ull},
191*4882a593Smuzhiyun 	{"HZIP_GET_RIGHT_BD              ",  0x04ull},
192*4882a593Smuzhiyun 	{"HZIP_GET_ERROR_BD              ",  0x08ull},
193*4882a593Smuzhiyun 	{"HZIP_DONE_BD_NUM               ",  0x0cull},
194*4882a593Smuzhiyun 	{"HZIP_WORK_CYCLE                ",  0x10ull},
195*4882a593Smuzhiyun 	{"HZIP_IDLE_CYCLE                ",  0x18ull},
196*4882a593Smuzhiyun 	{"HZIP_MAX_DELAY                 ",  0x20ull},
197*4882a593Smuzhiyun 	{"HZIP_MIN_DELAY                 ",  0x24ull},
198*4882a593Smuzhiyun 	{"HZIP_AVG_DELAY                 ",  0x28ull},
199*4882a593Smuzhiyun 	{"HZIP_MEM_VISIBLE_DATA          ",  0x30ull},
200*4882a593Smuzhiyun 	{"HZIP_MEM_VISIBLE_ADDR          ",  0x34ull},
201*4882a593Smuzhiyun 	{"HZIP_COMSUMED_BYTE             ",  0x38ull},
202*4882a593Smuzhiyun 	{"HZIP_PRODUCED_BYTE             ",  0x40ull},
203*4882a593Smuzhiyun 	{"HZIP_COMP_INF                  ",  0x70ull},
204*4882a593Smuzhiyun 	{"HZIP_PRE_OUT                   ",  0x78ull},
205*4882a593Smuzhiyun 	{"HZIP_BD_RD                     ",  0x7cull},
206*4882a593Smuzhiyun 	{"HZIP_BD_WR                     ",  0x80ull},
207*4882a593Smuzhiyun 	{"HZIP_GET_BD_AXI_ERR_NUM        ",  0x84ull},
208*4882a593Smuzhiyun 	{"HZIP_GET_BD_PARSE_ERR_NUM      ",  0x88ull},
209*4882a593Smuzhiyun 	{"HZIP_ADD_BD_AXI_ERR_NUM        ",  0x8cull},
210*4882a593Smuzhiyun 	{"HZIP_DECOMP_STF_RELOAD_CURR_ST ",  0x94ull},
211*4882a593Smuzhiyun 	{"HZIP_DECOMP_LZ77_CURR_ST       ",  0x9cull},
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
pf_q_num_set(const char * val,const struct kernel_param * kp)214*4882a593Smuzhiyun static int pf_q_num_set(const char *val, const struct kernel_param *kp)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	return q_num_set(val, kp, PCI_DEVICE_ID_ZIP_PF);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static const struct kernel_param_ops pf_q_num_ops = {
220*4882a593Smuzhiyun 	.set = pf_q_num_set,
221*4882a593Smuzhiyun 	.get = param_get_int,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun static u32 pf_q_num = HZIP_PF_DEF_Q_NUM;
225*4882a593Smuzhiyun module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444);
226*4882a593Smuzhiyun MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)");
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static const struct kernel_param_ops vfs_num_ops = {
229*4882a593Smuzhiyun 	.set = vfs_num_set,
230*4882a593Smuzhiyun 	.get = param_get_int,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static u32 vfs_num;
234*4882a593Smuzhiyun module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444);
235*4882a593Smuzhiyun MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)");
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const struct pci_device_id hisi_zip_dev_ids[] = {
238*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_PF) },
239*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_VF) },
240*4882a593Smuzhiyun 	{ 0, }
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids);
243*4882a593Smuzhiyun 
zip_create_qps(struct hisi_qp ** qps,int qp_num,int node)244*4882a593Smuzhiyun int zip_create_qps(struct hisi_qp **qps, int qp_num, int node)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	if (node == NUMA_NO_NODE)
247*4882a593Smuzhiyun 		node = cpu_to_node(smp_processor_id());
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
hisi_zip_set_user_domain_and_cache(struct hisi_qm * qm)252*4882a593Smuzhiyun static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	void __iomem *base = qm->io_base;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* qm user domain */
257*4882a593Smuzhiyun 	writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1);
258*4882a593Smuzhiyun 	writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE);
259*4882a593Smuzhiyun 	writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1);
260*4882a593Smuzhiyun 	writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE);
261*4882a593Smuzhiyun 	writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* qm cache */
264*4882a593Smuzhiyun 	writel(AXI_M_CFG, base + QM_AXI_M_CFG);
265*4882a593Smuzhiyun 	writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* disable FLR triggered by BME(bus master enable) */
268*4882a593Smuzhiyun 	writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG);
269*4882a593Smuzhiyun 	writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* cache */
272*4882a593Smuzhiyun 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0);
273*4882a593Smuzhiyun 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1);
274*4882a593Smuzhiyun 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0);
275*4882a593Smuzhiyun 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* user domain configurations */
278*4882a593Smuzhiyun 	writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63);
279*4882a593Smuzhiyun 	writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63);
280*4882a593Smuzhiyun 	writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (qm->use_sva) {
283*4882a593Smuzhiyun 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63);
284*4882a593Smuzhiyun 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63);
285*4882a593Smuzhiyun 	} else {
286*4882a593Smuzhiyun 		writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63);
287*4882a593Smuzhiyun 		writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63);
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* let's open all compression/decompression cores */
291*4882a593Smuzhiyun 	writel(HZIP_DECOMP_CHECK_ENABLE | HZIP_ALL_COMP_DECOMP_EN,
292*4882a593Smuzhiyun 	       base + HZIP_CLOCK_GATE_CTRL);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* enable sqc,cqc writeback */
295*4882a593Smuzhiyun 	writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE |
296*4882a593Smuzhiyun 	       CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) |
297*4882a593Smuzhiyun 	       FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
hisi_zip_hw_error_enable(struct hisi_qm * qm)302*4882a593Smuzhiyun static void hisi_zip_hw_error_enable(struct hisi_qm *qm)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	u32 val;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (qm->ver == QM_HW_V1) {
307*4882a593Smuzhiyun 		writel(HZIP_CORE_INT_MASK_ALL,
308*4882a593Smuzhiyun 		       qm->io_base + HZIP_CORE_INT_MASK_REG);
309*4882a593Smuzhiyun 		dev_info(&qm->pdev->dev, "Does not support hw error handle\n");
310*4882a593Smuzhiyun 		return;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* clear ZIP hw error source if having */
314*4882a593Smuzhiyun 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* configure error type */
317*4882a593Smuzhiyun 	writel(0x1, qm->io_base + HZIP_CORE_INT_RAS_CE_ENB);
318*4882a593Smuzhiyun 	writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB);
319*4882a593Smuzhiyun 	writel(HZIP_CORE_INT_RAS_NFE_ENABLE,
320*4882a593Smuzhiyun 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* enable ZIP hw error interrupts */
323*4882a593Smuzhiyun 	writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* enable ZIP block master OOO when m-bit error occur */
326*4882a593Smuzhiyun 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
327*4882a593Smuzhiyun 	val = val | HZIP_AXI_SHUTDOWN_ENABLE;
328*4882a593Smuzhiyun 	writel(val, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
hisi_zip_hw_error_disable(struct hisi_qm * qm)331*4882a593Smuzhiyun static void hisi_zip_hw_error_disable(struct hisi_qm *qm)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	u32 val;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* disable ZIP hw error interrupts */
336*4882a593Smuzhiyun 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* disable ZIP block master OOO when m-bit error occur */
339*4882a593Smuzhiyun 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
340*4882a593Smuzhiyun 	val = val & ~HZIP_AXI_SHUTDOWN_ENABLE;
341*4882a593Smuzhiyun 	writel(val, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
file_to_qm(struct ctrl_debug_file * file)344*4882a593Smuzhiyun static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct hisi_zip *hisi_zip = file->ctrl->hisi_zip;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	return &hisi_zip->qm;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
current_qm_read(struct ctrl_debug_file * file)351*4882a593Smuzhiyun static u32 current_qm_read(struct ctrl_debug_file *file)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	struct hisi_qm *qm = file_to_qm(file);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return readl(qm->io_base + QM_DFX_MB_CNT_VF);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
current_qm_write(struct ctrl_debug_file * file,u32 val)358*4882a593Smuzhiyun static int current_qm_write(struct ctrl_debug_file *file, u32 val)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct hisi_qm *qm = file_to_qm(file);
361*4882a593Smuzhiyun 	u32 vfq_num;
362*4882a593Smuzhiyun 	u32 tmp;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (val > qm->vfs_num)
365*4882a593Smuzhiyun 		return -EINVAL;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* According PF or VF Dev ID to calculation curr_qm_qp_num and store */
368*4882a593Smuzhiyun 	if (val == 0) {
369*4882a593Smuzhiyun 		qm->debug.curr_qm_qp_num = qm->qp_num;
370*4882a593Smuzhiyun 	} else {
371*4882a593Smuzhiyun 		vfq_num = (qm->ctrl_qp_num - qm->qp_num) / qm->vfs_num;
372*4882a593Smuzhiyun 		if (val == qm->vfs_num)
373*4882a593Smuzhiyun 			qm->debug.curr_qm_qp_num = qm->ctrl_qp_num -
374*4882a593Smuzhiyun 				qm->qp_num - (qm->vfs_num - 1) * vfq_num;
375*4882a593Smuzhiyun 		else
376*4882a593Smuzhiyun 			qm->debug.curr_qm_qp_num = vfq_num;
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	writel(val, qm->io_base + QM_DFX_MB_CNT_VF);
380*4882a593Smuzhiyun 	writel(val, qm->io_base + QM_DFX_DB_CNT_VF);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	tmp = val |
383*4882a593Smuzhiyun 	      (readl(qm->io_base + QM_DFX_SQE_CNT_VF_SQN) & CURRENT_Q_MASK);
384*4882a593Smuzhiyun 	writel(tmp, qm->io_base + QM_DFX_SQE_CNT_VF_SQN);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	tmp = val |
387*4882a593Smuzhiyun 	      (readl(qm->io_base + QM_DFX_CQE_CNT_VF_CQN) & CURRENT_Q_MASK);
388*4882a593Smuzhiyun 	writel(tmp, qm->io_base + QM_DFX_CQE_CNT_VF_CQN);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return  0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
clear_enable_read(struct ctrl_debug_file * file)393*4882a593Smuzhiyun static u32 clear_enable_read(struct ctrl_debug_file *file)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct hisi_qm *qm = file_to_qm(file);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
398*4882a593Smuzhiyun 		     HZIP_SOFT_CTRL_CNT_CLR_CE_BIT;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
clear_enable_write(struct ctrl_debug_file * file,u32 val)401*4882a593Smuzhiyun static int clear_enable_write(struct ctrl_debug_file *file, u32 val)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct hisi_qm *qm = file_to_qm(file);
404*4882a593Smuzhiyun 	u32 tmp;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (val != 1 && val != 0)
407*4882a593Smuzhiyun 		return -EINVAL;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
410*4882a593Smuzhiyun 	       ~HZIP_SOFT_CTRL_CNT_CLR_CE_BIT) | val;
411*4882a593Smuzhiyun 	writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return  0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
hisi_zip_ctrl_debug_read(struct file * filp,char __user * buf,size_t count,loff_t * pos)416*4882a593Smuzhiyun static ssize_t hisi_zip_ctrl_debug_read(struct file *filp, char __user *buf,
417*4882a593Smuzhiyun 					size_t count, loff_t *pos)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	struct ctrl_debug_file *file = filp->private_data;
420*4882a593Smuzhiyun 	char tbuf[HZIP_BUF_SIZE];
421*4882a593Smuzhiyun 	u32 val;
422*4882a593Smuzhiyun 	int ret;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	spin_lock_irq(&file->lock);
425*4882a593Smuzhiyun 	switch (file->index) {
426*4882a593Smuzhiyun 	case HZIP_CURRENT_QM:
427*4882a593Smuzhiyun 		val = current_qm_read(file);
428*4882a593Smuzhiyun 		break;
429*4882a593Smuzhiyun 	case HZIP_CLEAR_ENABLE:
430*4882a593Smuzhiyun 		val = clear_enable_read(file);
431*4882a593Smuzhiyun 		break;
432*4882a593Smuzhiyun 	default:
433*4882a593Smuzhiyun 		spin_unlock_irq(&file->lock);
434*4882a593Smuzhiyun 		return -EINVAL;
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 	spin_unlock_irq(&file->lock);
437*4882a593Smuzhiyun 	ret = scnprintf(tbuf, sizeof(tbuf), "%u\n", val);
438*4882a593Smuzhiyun 	return simple_read_from_buffer(buf, count, pos, tbuf, ret);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
hisi_zip_ctrl_debug_write(struct file * filp,const char __user * buf,size_t count,loff_t * pos)441*4882a593Smuzhiyun static ssize_t hisi_zip_ctrl_debug_write(struct file *filp,
442*4882a593Smuzhiyun 					 const char __user *buf,
443*4882a593Smuzhiyun 					 size_t count, loff_t *pos)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	struct ctrl_debug_file *file = filp->private_data;
446*4882a593Smuzhiyun 	char tbuf[HZIP_BUF_SIZE];
447*4882a593Smuzhiyun 	unsigned long val;
448*4882a593Smuzhiyun 	int len, ret;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (*pos != 0)
451*4882a593Smuzhiyun 		return 0;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (count >= HZIP_BUF_SIZE)
454*4882a593Smuzhiyun 		return -ENOSPC;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count);
457*4882a593Smuzhiyun 	if (len < 0)
458*4882a593Smuzhiyun 		return len;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	tbuf[len] = '\0';
461*4882a593Smuzhiyun 	if (kstrtoul(tbuf, 0, &val))
462*4882a593Smuzhiyun 		return -EFAULT;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	spin_lock_irq(&file->lock);
465*4882a593Smuzhiyun 	switch (file->index) {
466*4882a593Smuzhiyun 	case HZIP_CURRENT_QM:
467*4882a593Smuzhiyun 		ret = current_qm_write(file, val);
468*4882a593Smuzhiyun 		if (ret)
469*4882a593Smuzhiyun 			goto err_input;
470*4882a593Smuzhiyun 		break;
471*4882a593Smuzhiyun 	case HZIP_CLEAR_ENABLE:
472*4882a593Smuzhiyun 		ret = clear_enable_write(file, val);
473*4882a593Smuzhiyun 		if (ret)
474*4882a593Smuzhiyun 			goto err_input;
475*4882a593Smuzhiyun 		break;
476*4882a593Smuzhiyun 	default:
477*4882a593Smuzhiyun 		ret = -EINVAL;
478*4882a593Smuzhiyun 		goto err_input;
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 	spin_unlock_irq(&file->lock);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	return count;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun err_input:
485*4882a593Smuzhiyun 	spin_unlock_irq(&file->lock);
486*4882a593Smuzhiyun 	return ret;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun static const struct file_operations ctrl_debug_fops = {
490*4882a593Smuzhiyun 	.owner = THIS_MODULE,
491*4882a593Smuzhiyun 	.open = simple_open,
492*4882a593Smuzhiyun 	.read = hisi_zip_ctrl_debug_read,
493*4882a593Smuzhiyun 	.write = hisi_zip_ctrl_debug_write,
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun 
zip_debugfs_atomic64_set(void * data,u64 val)496*4882a593Smuzhiyun static int zip_debugfs_atomic64_set(void *data, u64 val)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	if (val)
499*4882a593Smuzhiyun 		return -EINVAL;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	atomic64_set((atomic64_t *)data, 0);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
zip_debugfs_atomic64_get(void * data,u64 * val)506*4882a593Smuzhiyun static int zip_debugfs_atomic64_get(void *data, u64 *val)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	*val = atomic64_read((atomic64_t *)data);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get,
514*4882a593Smuzhiyun 			 zip_debugfs_atomic64_set, "%llu\n");
515*4882a593Smuzhiyun 
hisi_zip_core_debug_init(struct hisi_qm * qm)516*4882a593Smuzhiyun static int hisi_zip_core_debug_init(struct hisi_qm *qm)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct device *dev = &qm->pdev->dev;
519*4882a593Smuzhiyun 	struct debugfs_regset32 *regset;
520*4882a593Smuzhiyun 	struct dentry *tmp_d;
521*4882a593Smuzhiyun 	char buf[HZIP_BUF_SIZE];
522*4882a593Smuzhiyun 	int i;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	for (i = 0; i < HZIP_CORE_NUM; i++) {
525*4882a593Smuzhiyun 		if (i < HZIP_COMP_CORE_NUM)
526*4882a593Smuzhiyun 			scnprintf(buf, sizeof(buf), "comp_core%d", i);
527*4882a593Smuzhiyun 		else
528*4882a593Smuzhiyun 			scnprintf(buf, sizeof(buf), "decomp_core%d",
529*4882a593Smuzhiyun 				  i - HZIP_COMP_CORE_NUM);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 		regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
532*4882a593Smuzhiyun 		if (!regset)
533*4882a593Smuzhiyun 			return -ENOENT;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 		regset->regs = hzip_dfx_regs;
536*4882a593Smuzhiyun 		regset->nregs = ARRAY_SIZE(hzip_dfx_regs);
537*4882a593Smuzhiyun 		regset->base = qm->io_base + core_offsets[i];
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 		tmp_d = debugfs_create_dir(buf, qm->debug.debug_root);
540*4882a593Smuzhiyun 		debugfs_create_regset32("regs", 0444, tmp_d, regset);
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
hisi_zip_dfx_debug_init(struct hisi_qm * qm)546*4882a593Smuzhiyun static void hisi_zip_dfx_debug_init(struct hisi_qm *qm)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm);
549*4882a593Smuzhiyun 	struct hisi_zip_dfx *dfx = &zip->dfx;
550*4882a593Smuzhiyun 	struct dentry *tmp_dir;
551*4882a593Smuzhiyun 	void *data;
552*4882a593Smuzhiyun 	int i;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root);
555*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) {
556*4882a593Smuzhiyun 		data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset);
557*4882a593Smuzhiyun 		debugfs_create_file(zip_dfx_files[i].name,
558*4882a593Smuzhiyun 				    0644, tmp_dir, data,
559*4882a593Smuzhiyun 				    &zip_atomic64_ops);
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
hisi_zip_ctrl_debug_init(struct hisi_qm * qm)563*4882a593Smuzhiyun static int hisi_zip_ctrl_debug_init(struct hisi_qm *qm)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm);
566*4882a593Smuzhiyun 	int i;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	for (i = HZIP_CURRENT_QM; i < HZIP_DEBUG_FILE_NUM; i++) {
569*4882a593Smuzhiyun 		spin_lock_init(&zip->ctrl->files[i].lock);
570*4882a593Smuzhiyun 		zip->ctrl->files[i].ctrl = zip->ctrl;
571*4882a593Smuzhiyun 		zip->ctrl->files[i].index = i;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 		debugfs_create_file(ctrl_debug_file_name[i], 0600,
574*4882a593Smuzhiyun 				    qm->debug.debug_root,
575*4882a593Smuzhiyun 				    zip->ctrl->files + i,
576*4882a593Smuzhiyun 				    &ctrl_debug_fops);
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	return hisi_zip_core_debug_init(qm);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
hisi_zip_debugfs_init(struct hisi_qm * qm)582*4882a593Smuzhiyun static int hisi_zip_debugfs_init(struct hisi_qm *qm)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct device *dev = &qm->pdev->dev;
585*4882a593Smuzhiyun 	struct dentry *dev_d;
586*4882a593Smuzhiyun 	int ret;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	qm->debug.sqe_mask_offset = HZIP_SQE_MASK_OFFSET;
591*4882a593Smuzhiyun 	qm->debug.sqe_mask_len = HZIP_SQE_MASK_LEN;
592*4882a593Smuzhiyun 	qm->debug.debug_root = dev_d;
593*4882a593Smuzhiyun 	ret = hisi_qm_debug_init(qm);
594*4882a593Smuzhiyun 	if (ret)
595*4882a593Smuzhiyun 		goto failed_to_create;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	if (qm->fun_type == QM_HW_PF) {
598*4882a593Smuzhiyun 		ret = hisi_zip_ctrl_debug_init(qm);
599*4882a593Smuzhiyun 		if (ret)
600*4882a593Smuzhiyun 			goto failed_to_create;
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	hisi_zip_dfx_debug_init(qm);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return 0;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun failed_to_create:
608*4882a593Smuzhiyun 	debugfs_remove_recursive(hzip_debugfs_root);
609*4882a593Smuzhiyun 	return ret;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun /* hisi_zip_debug_regs_clear() - clear the zip debug regs */
hisi_zip_debug_regs_clear(struct hisi_qm * qm)613*4882a593Smuzhiyun static void hisi_zip_debug_regs_clear(struct hisi_qm *qm)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	int i, j;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/* clear current_qm */
618*4882a593Smuzhiyun 	writel(0x0, qm->io_base + QM_DFX_MB_CNT_VF);
619*4882a593Smuzhiyun 	writel(0x0, qm->io_base + QM_DFX_DB_CNT_VF);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/* enable register read_clear bit */
622*4882a593Smuzhiyun 	writel(HZIP_RD_CNT_CLR_CE_EN, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
623*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(core_offsets); i++)
624*4882a593Smuzhiyun 		for (j = 0; j < ARRAY_SIZE(hzip_dfx_regs); j++)
625*4882a593Smuzhiyun 			readl(qm->io_base + core_offsets[i] +
626*4882a593Smuzhiyun 			      hzip_dfx_regs[j].offset);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* disable register read_clear bit */
629*4882a593Smuzhiyun 	writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	hisi_qm_debug_regs_clear(qm);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
hisi_zip_debugfs_exit(struct hisi_qm * qm)634*4882a593Smuzhiyun static void hisi_zip_debugfs_exit(struct hisi_qm *qm)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	debugfs_remove_recursive(qm->debug.debug_root);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	if (qm->fun_type == QM_HW_PF) {
639*4882a593Smuzhiyun 		hisi_zip_debug_regs_clear(qm);
640*4882a593Smuzhiyun 		qm->debug.curr_qm_qp_num = 0;
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
hisi_zip_log_hw_error(struct hisi_qm * qm,u32 err_sts)644*4882a593Smuzhiyun static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	const struct hisi_zip_hw_error *err = zip_hw_error;
647*4882a593Smuzhiyun 	struct device *dev = &qm->pdev->dev;
648*4882a593Smuzhiyun 	u32 err_val;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	while (err->msg) {
651*4882a593Smuzhiyun 		if (err->int_msk & err_sts) {
652*4882a593Smuzhiyun 			dev_err(dev, "%s [error status=0x%x] found\n",
653*4882a593Smuzhiyun 				err->msg, err->int_msk);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 			if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) {
656*4882a593Smuzhiyun 				err_val = readl(qm->io_base +
657*4882a593Smuzhiyun 						HZIP_CORE_SRAM_ECC_ERR_INFO);
658*4882a593Smuzhiyun 				dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n",
659*4882a593Smuzhiyun 					((err_val >>
660*4882a593Smuzhiyun 					HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF));
661*4882a593Smuzhiyun 			}
662*4882a593Smuzhiyun 		}
663*4882a593Smuzhiyun 		err++;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
hisi_zip_get_hw_err_status(struct hisi_qm * qm)667*4882a593Smuzhiyun static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	return readl(qm->io_base + HZIP_CORE_INT_STATUS);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
hisi_zip_clear_hw_err_status(struct hisi_qm * qm,u32 err_sts)672*4882a593Smuzhiyun static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
hisi_zip_open_axi_master_ooo(struct hisi_qm * qm)677*4882a593Smuzhiyun static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	u32 val;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE,
684*4882a593Smuzhiyun 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	writel(val | HZIP_AXI_SHUTDOWN_ENABLE,
687*4882a593Smuzhiyun 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
hisi_zip_close_axi_master_ooo(struct hisi_qm * qm)690*4882a593Smuzhiyun static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	u32 nfe_enb;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* Disable ECC Mbit error report. */
695*4882a593Smuzhiyun 	nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
696*4882a593Smuzhiyun 	writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC,
697*4882a593Smuzhiyun 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* Inject zip ECC Mbit error to block master ooo. */
700*4882a593Smuzhiyun 	writel(HZIP_CORE_INT_STATUS_M_ECC,
701*4882a593Smuzhiyun 	       qm->io_base + HZIP_CORE_INT_SET);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun static const struct hisi_qm_err_ini hisi_zip_err_ini = {
705*4882a593Smuzhiyun 	.hw_init		= hisi_zip_set_user_domain_and_cache,
706*4882a593Smuzhiyun 	.hw_err_enable		= hisi_zip_hw_error_enable,
707*4882a593Smuzhiyun 	.hw_err_disable		= hisi_zip_hw_error_disable,
708*4882a593Smuzhiyun 	.get_dev_hw_err_status	= hisi_zip_get_hw_err_status,
709*4882a593Smuzhiyun 	.clear_dev_hw_err_status = hisi_zip_clear_hw_err_status,
710*4882a593Smuzhiyun 	.log_dev_hw_err		= hisi_zip_log_hw_error,
711*4882a593Smuzhiyun 	.open_axi_master_ooo	= hisi_zip_open_axi_master_ooo,
712*4882a593Smuzhiyun 	.close_axi_master_ooo	= hisi_zip_close_axi_master_ooo,
713*4882a593Smuzhiyun 	.err_info		= {
714*4882a593Smuzhiyun 		.ce			= QM_BASE_CE,
715*4882a593Smuzhiyun 		.nfe			= QM_BASE_NFE |
716*4882a593Smuzhiyun 					  QM_ACC_WB_NOT_READY_TIMEOUT,
717*4882a593Smuzhiyun 		.fe			= 0,
718*4882a593Smuzhiyun 		.ecc_2bits_mask		= HZIP_CORE_INT_STATUS_M_ECC,
719*4882a593Smuzhiyun 		.msi_wr_port		= HZIP_WR_PORT,
720*4882a593Smuzhiyun 		.acpi_rst		= "ZRST",
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun 
hisi_zip_pf_probe_init(struct hisi_zip * hisi_zip)724*4882a593Smuzhiyun static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct hisi_qm *qm = &hisi_zip->qm;
727*4882a593Smuzhiyun 	struct hisi_zip_ctrl *ctrl;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL);
730*4882a593Smuzhiyun 	if (!ctrl)
731*4882a593Smuzhiyun 		return -ENOMEM;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	hisi_zip->ctrl = ctrl;
734*4882a593Smuzhiyun 	ctrl->hisi_zip = hisi_zip;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if (qm->ver == QM_HW_V1)
737*4882a593Smuzhiyun 		qm->ctrl_qp_num = HZIP_QUEUE_NUM_V1;
738*4882a593Smuzhiyun 	else
739*4882a593Smuzhiyun 		qm->ctrl_qp_num = HZIP_QUEUE_NUM_V2;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	qm->err_ini = &hisi_zip_err_ini;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	hisi_zip_set_user_domain_and_cache(qm);
744*4882a593Smuzhiyun 	hisi_qm_dev_err_init(qm);
745*4882a593Smuzhiyun 	hisi_zip_debug_regs_clear(qm);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
hisi_zip_qm_init(struct hisi_qm * qm,struct pci_dev * pdev)750*4882a593Smuzhiyun static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	qm->pdev = pdev;
753*4882a593Smuzhiyun 	qm->ver = pdev->revision;
754*4882a593Smuzhiyun 	qm->algs = "zlib\ngzip";
755*4882a593Smuzhiyun 	qm->sqe_size = HZIP_SQE_SIZE;
756*4882a593Smuzhiyun 	qm->dev_name = hisi_zip_name;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	qm->fun_type = (pdev->device == PCI_DEVICE_ID_ZIP_PF) ?
759*4882a593Smuzhiyun 			QM_HW_PF : QM_HW_VF;
760*4882a593Smuzhiyun 	if (qm->fun_type == QM_HW_PF) {
761*4882a593Smuzhiyun 		qm->qp_base = HZIP_PF_DEF_Q_BASE;
762*4882a593Smuzhiyun 		qm->qp_num = pf_q_num;
763*4882a593Smuzhiyun 		qm->debug.curr_qm_qp_num = pf_q_num;
764*4882a593Smuzhiyun 		qm->qm_list = &zip_devices;
765*4882a593Smuzhiyun 	} else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) {
766*4882a593Smuzhiyun 		/*
767*4882a593Smuzhiyun 		 * have no way to get qm configure in VM in v1 hardware,
768*4882a593Smuzhiyun 		 * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force
769*4882a593Smuzhiyun 		 * to trigger only one VF in v1 hardware.
770*4882a593Smuzhiyun 		 *
771*4882a593Smuzhiyun 		 * v2 hardware has no such problem.
772*4882a593Smuzhiyun 		 */
773*4882a593Smuzhiyun 		qm->qp_base = HZIP_PF_DEF_Q_NUM;
774*4882a593Smuzhiyun 		qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM;
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	return hisi_qm_init(qm);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
hisi_zip_probe_init(struct hisi_zip * hisi_zip)780*4882a593Smuzhiyun static int hisi_zip_probe_init(struct hisi_zip *hisi_zip)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun 	struct hisi_qm *qm = &hisi_zip->qm;
783*4882a593Smuzhiyun 	int ret;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	if (qm->fun_type == QM_HW_PF) {
786*4882a593Smuzhiyun 		ret = hisi_zip_pf_probe_init(hisi_zip);
787*4882a593Smuzhiyun 		if (ret)
788*4882a593Smuzhiyun 			return ret;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
hisi_zip_probe(struct pci_dev * pdev,const struct pci_device_id * id)794*4882a593Smuzhiyun static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct hisi_zip *hisi_zip;
797*4882a593Smuzhiyun 	struct hisi_qm *qm;
798*4882a593Smuzhiyun 	int ret;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL);
801*4882a593Smuzhiyun 	if (!hisi_zip)
802*4882a593Smuzhiyun 		return -ENOMEM;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	qm = &hisi_zip->qm;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	ret = hisi_zip_qm_init(qm, pdev);
807*4882a593Smuzhiyun 	if (ret) {
808*4882a593Smuzhiyun 		pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret);
809*4882a593Smuzhiyun 		return ret;
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	ret = hisi_zip_probe_init(hisi_zip);
813*4882a593Smuzhiyun 	if (ret) {
814*4882a593Smuzhiyun 		pci_err(pdev, "Failed to probe (%d)!\n", ret);
815*4882a593Smuzhiyun 		goto err_qm_uninit;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	ret = hisi_qm_start(qm);
819*4882a593Smuzhiyun 	if (ret)
820*4882a593Smuzhiyun 		goto err_dev_err_uninit;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	ret = hisi_zip_debugfs_init(qm);
823*4882a593Smuzhiyun 	if (ret)
824*4882a593Smuzhiyun 		pci_err(pdev, "failed to init debugfs (%d)!\n", ret);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	ret = hisi_qm_alg_register(qm, &zip_devices);
827*4882a593Smuzhiyun 	if (ret < 0) {
828*4882a593Smuzhiyun 		pci_err(pdev, "failed to register driver to crypto!\n");
829*4882a593Smuzhiyun 		goto err_qm_stop;
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	if (qm->uacce) {
833*4882a593Smuzhiyun 		ret = uacce_register(qm->uacce);
834*4882a593Smuzhiyun 		if (ret) {
835*4882a593Smuzhiyun 			pci_err(pdev, "failed to register uacce (%d)!\n", ret);
836*4882a593Smuzhiyun 			goto err_qm_alg_unregister;
837*4882a593Smuzhiyun 		}
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (qm->fun_type == QM_HW_PF && vfs_num > 0) {
841*4882a593Smuzhiyun 		ret = hisi_qm_sriov_enable(pdev, vfs_num);
842*4882a593Smuzhiyun 		if (ret < 0)
843*4882a593Smuzhiyun 			goto err_qm_alg_unregister;
844*4882a593Smuzhiyun 	}
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	return 0;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun err_qm_alg_unregister:
849*4882a593Smuzhiyun 	hisi_qm_alg_unregister(qm, &zip_devices);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun err_qm_stop:
852*4882a593Smuzhiyun 	hisi_zip_debugfs_exit(qm);
853*4882a593Smuzhiyun 	hisi_qm_stop(qm, QM_NORMAL);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun err_dev_err_uninit:
856*4882a593Smuzhiyun 	hisi_qm_dev_err_uninit(qm);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun err_qm_uninit:
859*4882a593Smuzhiyun 	hisi_qm_uninit(qm);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return ret;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
hisi_zip_remove(struct pci_dev * pdev)864*4882a593Smuzhiyun static void hisi_zip_remove(struct pci_dev *pdev)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct hisi_qm *qm = pci_get_drvdata(pdev);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	hisi_qm_wait_task_finish(qm, &zip_devices);
869*4882a593Smuzhiyun 	hisi_qm_alg_unregister(qm, &zip_devices);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	if (qm->fun_type == QM_HW_PF && qm->vfs_num)
872*4882a593Smuzhiyun 		hisi_qm_sriov_disable(pdev, qm->is_frozen);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	hisi_zip_debugfs_exit(qm);
875*4882a593Smuzhiyun 	hisi_qm_stop(qm, QM_NORMAL);
876*4882a593Smuzhiyun 	hisi_qm_dev_err_uninit(qm);
877*4882a593Smuzhiyun 	hisi_qm_uninit(qm);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun static const struct pci_error_handlers hisi_zip_err_handler = {
881*4882a593Smuzhiyun 	.error_detected	= hisi_qm_dev_err_detected,
882*4882a593Smuzhiyun 	.slot_reset	= hisi_qm_dev_slot_reset,
883*4882a593Smuzhiyun 	.reset_prepare	= hisi_qm_reset_prepare,
884*4882a593Smuzhiyun 	.reset_done	= hisi_qm_reset_done,
885*4882a593Smuzhiyun };
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun static struct pci_driver hisi_zip_pci_driver = {
888*4882a593Smuzhiyun 	.name			= "hisi_zip",
889*4882a593Smuzhiyun 	.id_table		= hisi_zip_dev_ids,
890*4882a593Smuzhiyun 	.probe			= hisi_zip_probe,
891*4882a593Smuzhiyun 	.remove			= hisi_zip_remove,
892*4882a593Smuzhiyun 	.sriov_configure	= IS_ENABLED(CONFIG_PCI_IOV) ?
893*4882a593Smuzhiyun 					hisi_qm_sriov_configure : NULL,
894*4882a593Smuzhiyun 	.err_handler		= &hisi_zip_err_handler,
895*4882a593Smuzhiyun 	.shutdown		= hisi_qm_dev_shutdown,
896*4882a593Smuzhiyun };
897*4882a593Smuzhiyun 
hisi_zip_register_debugfs(void)898*4882a593Smuzhiyun static void hisi_zip_register_debugfs(void)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	if (!debugfs_initialized())
901*4882a593Smuzhiyun 		return;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
hisi_zip_unregister_debugfs(void)906*4882a593Smuzhiyun static void hisi_zip_unregister_debugfs(void)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	debugfs_remove_recursive(hzip_debugfs_root);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
hisi_zip_init(void)911*4882a593Smuzhiyun static int __init hisi_zip_init(void)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	int ret;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	hisi_qm_init_list(&zip_devices);
916*4882a593Smuzhiyun 	hisi_zip_register_debugfs();
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	ret = pci_register_driver(&hisi_zip_pci_driver);
919*4882a593Smuzhiyun 	if (ret < 0) {
920*4882a593Smuzhiyun 		hisi_zip_unregister_debugfs();
921*4882a593Smuzhiyun 		pr_err("Failed to register pci driver.\n");
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	return ret;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun 
hisi_zip_exit(void)927*4882a593Smuzhiyun static void __exit hisi_zip_exit(void)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	pci_unregister_driver(&hisi_zip_pci_driver);
930*4882a593Smuzhiyun 	hisi_zip_unregister_debugfs();
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun module_init(hisi_zip_init);
934*4882a593Smuzhiyun module_exit(hisi_zip_exit);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
937*4882a593Smuzhiyun MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>");
938*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator");
939