1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the Hisilicon SEC units found on Hip06 Hip07
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016-2017 Hisilicon Limited.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/acpi.h>
8*4882a593Smuzhiyun #include <linux/atomic.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/dma-direction.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/dmapool.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/iommu.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <linux/irqreturn.h>
18*4882a593Smuzhiyun #include <linux/mm.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "sec_drv.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define SEC_QUEUE_AR_FROCE_ALLOC 0
27*4882a593Smuzhiyun #define SEC_QUEUE_AR_FROCE_NOALLOC 1
28*4882a593Smuzhiyun #define SEC_QUEUE_AR_FROCE_DIS 2
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define SEC_QUEUE_AW_FROCE_ALLOC 0
31*4882a593Smuzhiyun #define SEC_QUEUE_AW_FROCE_NOALLOC 1
32*4882a593Smuzhiyun #define SEC_QUEUE_AW_FROCE_DIS 2
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* SEC_ALGSUB registers */
35*4882a593Smuzhiyun #define SEC_ALGSUB_CLK_EN_REG 0x03b8
36*4882a593Smuzhiyun #define SEC_ALGSUB_CLK_DIS_REG 0x03bc
37*4882a593Smuzhiyun #define SEC_ALGSUB_CLK_ST_REG 0x535c
38*4882a593Smuzhiyun #define SEC_ALGSUB_RST_REQ_REG 0x0aa8
39*4882a593Smuzhiyun #define SEC_ALGSUB_RST_DREQ_REG 0x0aac
40*4882a593Smuzhiyun #define SEC_ALGSUB_RST_ST_REG 0x5a54
41*4882a593Smuzhiyun #define SEC_ALGSUB_RST_ST_IS_RST BIT(0)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SEC_ALGSUB_BUILD_RST_REQ_REG 0x0ab8
44*4882a593Smuzhiyun #define SEC_ALGSUB_BUILD_RST_DREQ_REG 0x0abc
45*4882a593Smuzhiyun #define SEC_ALGSUB_BUILD_RST_ST_REG 0x5a5c
46*4882a593Smuzhiyun #define SEC_ALGSUB_BUILD_RST_ST_IS_RST BIT(0)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SEC_SAA_BASE 0x00001000UL
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* SEC_SAA registers */
51*4882a593Smuzhiyun #define SEC_SAA_CTRL_REG(x) ((x) * SEC_SAA_ADDR_SIZE)
52*4882a593Smuzhiyun #define SEC_SAA_CTRL_GET_QM_EN BIT(0)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SEC_ST_INTMSK1_REG 0x0200
55*4882a593Smuzhiyun #define SEC_ST_RINT1_REG 0x0400
56*4882a593Smuzhiyun #define SEC_ST_INTSTS1_REG 0x0600
57*4882a593Smuzhiyun #define SEC_BD_MNG_STAT_REG 0x0800
58*4882a593Smuzhiyun #define SEC_PARSING_STAT_REG 0x0804
59*4882a593Smuzhiyun #define SEC_LOAD_TIME_OUT_CNT_REG 0x0808
60*4882a593Smuzhiyun #define SEC_CORE_WORK_TIME_OUT_CNT_REG 0x080c
61*4882a593Smuzhiyun #define SEC_BACK_TIME_OUT_CNT_REG 0x0810
62*4882a593Smuzhiyun #define SEC_BD1_PARSING_RD_TIME_OUT_CNT_REG 0x0814
63*4882a593Smuzhiyun #define SEC_BD1_PARSING_WR_TIME_OUT_CNT_REG 0x0818
64*4882a593Smuzhiyun #define SEC_BD2_PARSING_RD_TIME_OUT_CNT_REG 0x081c
65*4882a593Smuzhiyun #define SEC_BD2_PARSING_WR_TIME_OUT_CNT_REG 0x0820
66*4882a593Smuzhiyun #define SEC_SAA_ACC_REG 0x083c
67*4882a593Smuzhiyun #define SEC_BD_NUM_CNT_IN_SEC_REG 0x0858
68*4882a593Smuzhiyun #define SEC_LOAD_WORK_TIME_CNT_REG 0x0860
69*4882a593Smuzhiyun #define SEC_CORE_WORK_WORK_TIME_CNT_REG 0x0864
70*4882a593Smuzhiyun #define SEC_BACK_WORK_TIME_CNT_REG 0x0868
71*4882a593Smuzhiyun #define SEC_SAA_IDLE_TIME_CNT_REG 0x086c
72*4882a593Smuzhiyun #define SEC_SAA_CLK_CNT_REG 0x0870
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* SEC_COMMON registers */
75*4882a593Smuzhiyun #define SEC_CLK_EN_REG 0x0000
76*4882a593Smuzhiyun #define SEC_CTRL_REG 0x0004
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define SEC_COMMON_CNT_CLR_CE_REG 0x0008
79*4882a593Smuzhiyun #define SEC_COMMON_CNT_CLR_CE_CLEAR BIT(0)
80*4882a593Smuzhiyun #define SEC_COMMON_CNT_CLR_CE_SNAP_EN BIT(1)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define SEC_SECURE_CTRL_REG 0x000c
83*4882a593Smuzhiyun #define SEC_AXI_CACHE_CFG_REG 0x0010
84*4882a593Smuzhiyun #define SEC_AXI_QOS_CFG_REG 0x0014
85*4882a593Smuzhiyun #define SEC_IPV4_MASK_TABLE_REG 0x0020
86*4882a593Smuzhiyun #define SEC_IPV6_MASK_TABLE_X_REG(x) (0x0024 + (x) * 4)
87*4882a593Smuzhiyun #define SEC_FSM_MAX_CNT_REG 0x0064
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define SEC_CTRL2_REG 0x0068
90*4882a593Smuzhiyun #define SEC_CTRL2_DATA_AXI_RD_OTSD_CFG_M GENMASK(3, 0)
91*4882a593Smuzhiyun #define SEC_CTRL2_DATA_AXI_RD_OTSD_CFG_S 0
92*4882a593Smuzhiyun #define SEC_CTRL2_DATA_AXI_WR_OTSD_CFG_M GENMASK(6, 4)
93*4882a593Smuzhiyun #define SEC_CTRL2_DATA_AXI_WR_OTSD_CFG_S 4
94*4882a593Smuzhiyun #define SEC_CTRL2_CLK_GATE_EN BIT(7)
95*4882a593Smuzhiyun #define SEC_CTRL2_ENDIAN_BD BIT(8)
96*4882a593Smuzhiyun #define SEC_CTRL2_ENDIAN_BD_TYPE BIT(9)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define SEC_CNT_PRECISION_CFG_REG 0x006c
99*4882a593Smuzhiyun #define SEC_DEBUG_BD_CFG_REG 0x0070
100*4882a593Smuzhiyun #define SEC_DEBUG_BD_CFG_WB_NORMAL BIT(0)
101*4882a593Smuzhiyun #define SEC_DEBUG_BD_CFG_WB_EN BIT(1)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define SEC_Q_SIGHT_SEL 0x0074
104*4882a593Smuzhiyun #define SEC_Q_SIGHT_HIS_CLR 0x0078
105*4882a593Smuzhiyun #define SEC_Q_VMID_CFG_REG(q) (0x0100 + (q) * 4)
106*4882a593Smuzhiyun #define SEC_Q_WEIGHT_CFG_REG(q) (0x200 + (q) * 4)
107*4882a593Smuzhiyun #define SEC_STAT_CLR_REG 0x0a00
108*4882a593Smuzhiyun #define SEC_SAA_IDLE_CNT_CLR_REG 0x0a04
109*4882a593Smuzhiyun #define SEC_QM_CPL_Q_IDBUF_DFX_CFG_REG 0x0b00
110*4882a593Smuzhiyun #define SEC_QM_CPL_Q_IDBUF_DFX_RESULT_REG 0x0b04
111*4882a593Smuzhiyun #define SEC_QM_BD_DFX_CFG_REG 0x0b08
112*4882a593Smuzhiyun #define SEC_QM_BD_DFX_RESULT_REG 0x0b0c
113*4882a593Smuzhiyun #define SEC_QM_BDID_DFX_RESULT_REG 0x0b10
114*4882a593Smuzhiyun #define SEC_QM_BD_DFIFO_STATUS_REG 0x0b14
115*4882a593Smuzhiyun #define SEC_QM_BD_DFX_CFG2_REG 0x0b1c
116*4882a593Smuzhiyun #define SEC_QM_BD_DFX_RESULT2_REG 0x0b20
117*4882a593Smuzhiyun #define SEC_QM_BD_IDFIFO_STATUS_REG 0x0b18
118*4882a593Smuzhiyun #define SEC_QM_BD_DFIFO_STATUS2_REG 0x0b28
119*4882a593Smuzhiyun #define SEC_QM_BD_IDFIFO_STATUS2_REG 0x0b2c
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define SEC_HASH_IPV4_MASK 0xfff00000
122*4882a593Smuzhiyun #define SEC_MAX_SAA_NUM 0xa
123*4882a593Smuzhiyun #define SEC_SAA_ADDR_SIZE 0x1000
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define SEC_Q_INIT_REG 0x0
126*4882a593Smuzhiyun #define SEC_Q_INIT_WO_STAT_CLEAR 0x2
127*4882a593Smuzhiyun #define SEC_Q_INIT_AND_STAT_CLEAR 0x3
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define SEC_Q_CFG_REG 0x8
130*4882a593Smuzhiyun #define SEC_Q_CFG_REORDER BIT(0)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define SEC_Q_PROC_NUM_CFG_REG 0x10
133*4882a593Smuzhiyun #define SEC_QUEUE_ENB_REG 0x18
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define SEC_Q_DEPTH_CFG_REG 0x50
136*4882a593Smuzhiyun #define SEC_Q_DEPTH_CFG_DEPTH_M GENMASK(11, 0)
137*4882a593Smuzhiyun #define SEC_Q_DEPTH_CFG_DEPTH_S 0
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define SEC_Q_BASE_HADDR_REG 0x54
140*4882a593Smuzhiyun #define SEC_Q_BASE_LADDR_REG 0x58
141*4882a593Smuzhiyun #define SEC_Q_WR_PTR_REG 0x5c
142*4882a593Smuzhiyun #define SEC_Q_OUTORDER_BASE_HADDR_REG 0x60
143*4882a593Smuzhiyun #define SEC_Q_OUTORDER_BASE_LADDR_REG 0x64
144*4882a593Smuzhiyun #define SEC_Q_OUTORDER_RD_PTR_REG 0x68
145*4882a593Smuzhiyun #define SEC_Q_OT_TH_REG 0x6c
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define SEC_Q_ARUSER_CFG_REG 0x70
148*4882a593Smuzhiyun #define SEC_Q_ARUSER_CFG_FA BIT(0)
149*4882a593Smuzhiyun #define SEC_Q_ARUSER_CFG_FNA BIT(1)
150*4882a593Smuzhiyun #define SEC_Q_ARUSER_CFG_RINVLD BIT(2)
151*4882a593Smuzhiyun #define SEC_Q_ARUSER_CFG_PKG BIT(3)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define SEC_Q_AWUSER_CFG_REG 0x74
154*4882a593Smuzhiyun #define SEC_Q_AWUSER_CFG_FA BIT(0)
155*4882a593Smuzhiyun #define SEC_Q_AWUSER_CFG_FNA BIT(1)
156*4882a593Smuzhiyun #define SEC_Q_AWUSER_CFG_PKG BIT(2)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define SEC_Q_ERR_BASE_HADDR_REG 0x7c
159*4882a593Smuzhiyun #define SEC_Q_ERR_BASE_LADDR_REG 0x80
160*4882a593Smuzhiyun #define SEC_Q_CFG_VF_NUM_REG 0x84
161*4882a593Smuzhiyun #define SEC_Q_SOFT_PROC_PTR_REG 0x88
162*4882a593Smuzhiyun #define SEC_Q_FAIL_INT_MSK_REG 0x300
163*4882a593Smuzhiyun #define SEC_Q_FLOW_INT_MKS_REG 0x304
164*4882a593Smuzhiyun #define SEC_Q_FAIL_RINT_REG 0x400
165*4882a593Smuzhiyun #define SEC_Q_FLOW_RINT_REG 0x404
166*4882a593Smuzhiyun #define SEC_Q_FAIL_INT_STATUS_REG 0x500
167*4882a593Smuzhiyun #define SEC_Q_FLOW_INT_STATUS_REG 0x504
168*4882a593Smuzhiyun #define SEC_Q_STATUS_REG 0x600
169*4882a593Smuzhiyun #define SEC_Q_RD_PTR_REG 0x604
170*4882a593Smuzhiyun #define SEC_Q_PRO_PTR_REG 0x608
171*4882a593Smuzhiyun #define SEC_Q_OUTORDER_WR_PTR_REG 0x60c
172*4882a593Smuzhiyun #define SEC_Q_OT_CNT_STATUS_REG 0x610
173*4882a593Smuzhiyun #define SEC_Q_INORDER_BD_NUM_ST_REG 0x650
174*4882a593Smuzhiyun #define SEC_Q_INORDER_GET_FLAG_ST_REG 0x654
175*4882a593Smuzhiyun #define SEC_Q_INORDER_ADD_FLAG_ST_REG 0x658
176*4882a593Smuzhiyun #define SEC_Q_INORDER_TASK_INT_NUM_LEFT_ST_REG 0x65c
177*4882a593Smuzhiyun #define SEC_Q_RD_DONE_PTR_REG 0x660
178*4882a593Smuzhiyun #define SEC_Q_CPL_Q_BD_NUM_ST_REG 0x700
179*4882a593Smuzhiyun #define SEC_Q_CPL_Q_PTR_ST_REG 0x704
180*4882a593Smuzhiyun #define SEC_Q_CPL_Q_H_ADDR_ST_REG 0x708
181*4882a593Smuzhiyun #define SEC_Q_CPL_Q_L_ADDR_ST_REG 0x70c
182*4882a593Smuzhiyun #define SEC_Q_CPL_TASK_INT_NUM_LEFT_ST_REG 0x710
183*4882a593Smuzhiyun #define SEC_Q_WRR_ID_CHECK_REG 0x714
184*4882a593Smuzhiyun #define SEC_Q_CPLQ_FULL_CHECK_REG 0x718
185*4882a593Smuzhiyun #define SEC_Q_SUCCESS_BD_CNT_REG 0x800
186*4882a593Smuzhiyun #define SEC_Q_FAIL_BD_CNT_REG 0x804
187*4882a593Smuzhiyun #define SEC_Q_GET_BD_CNT_REG 0x808
188*4882a593Smuzhiyun #define SEC_Q_IVLD_CNT_REG 0x80c
189*4882a593Smuzhiyun #define SEC_Q_BD_PROC_GET_CNT_REG 0x810
190*4882a593Smuzhiyun #define SEC_Q_BD_PROC_DONE_CNT_REG 0x814
191*4882a593Smuzhiyun #define SEC_Q_LAT_CLR_REG 0x850
192*4882a593Smuzhiyun #define SEC_Q_PKT_LAT_MAX_REG 0x854
193*4882a593Smuzhiyun #define SEC_Q_PKT_LAT_AVG_REG 0x858
194*4882a593Smuzhiyun #define SEC_Q_PKT_LAT_MIN_REG 0x85c
195*4882a593Smuzhiyun #define SEC_Q_ID_CLR_CFG_REG 0x900
196*4882a593Smuzhiyun #define SEC_Q_1ST_BD_ERR_ID_REG 0x904
197*4882a593Smuzhiyun #define SEC_Q_1ST_AUTH_FAIL_ID_REG 0x908
198*4882a593Smuzhiyun #define SEC_Q_1ST_RD_ERR_ID_REG 0x90c
199*4882a593Smuzhiyun #define SEC_Q_1ST_ECC2_ERR_ID_REG 0x910
200*4882a593Smuzhiyun #define SEC_Q_1ST_IVLD_ID_REG 0x914
201*4882a593Smuzhiyun #define SEC_Q_1ST_BD_WR_ERR_ID_REG 0x918
202*4882a593Smuzhiyun #define SEC_Q_1ST_ERR_BD_WR_ERR_ID_REG 0x91c
203*4882a593Smuzhiyun #define SEC_Q_1ST_BD_MAC_WR_ERR_ID_REG 0x920
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun struct sec_debug_bd_info {
206*4882a593Smuzhiyun #define SEC_DEBUG_BD_INFO_SOFT_ERR_CHECK_M GENMASK(22, 0)
207*4882a593Smuzhiyun u32 soft_err_check;
208*4882a593Smuzhiyun #define SEC_DEBUG_BD_INFO_HARD_ERR_CHECK_M GENMASK(9, 0)
209*4882a593Smuzhiyun u32 hard_err_check;
210*4882a593Smuzhiyun u32 icv_mac1st_word;
211*4882a593Smuzhiyun #define SEC_DEBUG_BD_INFO_GET_ID_M GENMASK(19, 0)
212*4882a593Smuzhiyun u32 sec_get_id;
213*4882a593Smuzhiyun /* W4---W15 */
214*4882a593Smuzhiyun u32 reserv_left[12];
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun struct sec_out_bd_info {
218*4882a593Smuzhiyun #define SEC_OUT_BD_INFO_Q_ID_M GENMASK(11, 0)
219*4882a593Smuzhiyun #define SEC_OUT_BD_INFO_ECC_2BIT_ERR BIT(14)
220*4882a593Smuzhiyun u16 data;
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define SEC_MAX_DEVICES 8
224*4882a593Smuzhiyun static struct sec_dev_info *sec_devices[SEC_MAX_DEVICES];
225*4882a593Smuzhiyun static DEFINE_MUTEX(sec_id_lock);
226*4882a593Smuzhiyun
sec_queue_map_io(struct sec_queue * queue)227*4882a593Smuzhiyun static int sec_queue_map_io(struct sec_queue *queue)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun struct device *dev = queue->dev_info->dev;
230*4882a593Smuzhiyun struct resource *res;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun res = platform_get_resource(to_platform_device(dev),
233*4882a593Smuzhiyun IORESOURCE_MEM,
234*4882a593Smuzhiyun 2 + queue->queue_id);
235*4882a593Smuzhiyun if (!res) {
236*4882a593Smuzhiyun dev_err(dev, "Failed to get queue %d memory resource\n",
237*4882a593Smuzhiyun queue->queue_id);
238*4882a593Smuzhiyun return -ENOMEM;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun queue->regs = ioremap(res->start, resource_size(res));
241*4882a593Smuzhiyun if (!queue->regs)
242*4882a593Smuzhiyun return -ENOMEM;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
sec_queue_unmap_io(struct sec_queue * queue)247*4882a593Smuzhiyun static void sec_queue_unmap_io(struct sec_queue *queue)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun iounmap(queue->regs);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
sec_queue_ar_pkgattr(struct sec_queue * queue,u32 ar_pkg)252*4882a593Smuzhiyun static int sec_queue_ar_pkgattr(struct sec_queue *queue, u32 ar_pkg)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun void __iomem *addr = queue->regs + SEC_Q_ARUSER_CFG_REG;
255*4882a593Smuzhiyun u32 regval;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun regval = readl_relaxed(addr);
258*4882a593Smuzhiyun if (ar_pkg)
259*4882a593Smuzhiyun regval |= SEC_Q_ARUSER_CFG_PKG;
260*4882a593Smuzhiyun else
261*4882a593Smuzhiyun regval &= ~SEC_Q_ARUSER_CFG_PKG;
262*4882a593Smuzhiyun writel_relaxed(regval, addr);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
sec_queue_aw_pkgattr(struct sec_queue * queue,u32 aw_pkg)267*4882a593Smuzhiyun static int sec_queue_aw_pkgattr(struct sec_queue *queue, u32 aw_pkg)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun void __iomem *addr = queue->regs + SEC_Q_AWUSER_CFG_REG;
270*4882a593Smuzhiyun u32 regval;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun regval = readl_relaxed(addr);
273*4882a593Smuzhiyun regval |= SEC_Q_AWUSER_CFG_PKG;
274*4882a593Smuzhiyun writel_relaxed(regval, addr);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
sec_clk_en(struct sec_dev_info * info)279*4882a593Smuzhiyun static int sec_clk_en(struct sec_dev_info *info)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun void __iomem *base = info->regs[SEC_COMMON];
282*4882a593Smuzhiyun u32 i = 0;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun writel_relaxed(0x7, base + SEC_ALGSUB_CLK_EN_REG);
285*4882a593Smuzhiyun do {
286*4882a593Smuzhiyun usleep_range(1000, 10000);
287*4882a593Smuzhiyun if ((readl_relaxed(base + SEC_ALGSUB_CLK_ST_REG) & 0x7) == 0x7)
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun i++;
290*4882a593Smuzhiyun } while (i < 10);
291*4882a593Smuzhiyun dev_err(info->dev, "sec clock enable fail!\n");
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return -EIO;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
sec_clk_dis(struct sec_dev_info * info)296*4882a593Smuzhiyun static int sec_clk_dis(struct sec_dev_info *info)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun void __iomem *base = info->regs[SEC_COMMON];
299*4882a593Smuzhiyun u32 i = 0;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun writel_relaxed(0x7, base + SEC_ALGSUB_CLK_DIS_REG);
302*4882a593Smuzhiyun do {
303*4882a593Smuzhiyun usleep_range(1000, 10000);
304*4882a593Smuzhiyun if ((readl_relaxed(base + SEC_ALGSUB_CLK_ST_REG) & 0x7) == 0)
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun i++;
307*4882a593Smuzhiyun } while (i < 10);
308*4882a593Smuzhiyun dev_err(info->dev, "sec clock disable fail!\n");
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun return -EIO;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
sec_reset_whole_module(struct sec_dev_info * info)313*4882a593Smuzhiyun static int sec_reset_whole_module(struct sec_dev_info *info)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun void __iomem *base = info->regs[SEC_COMMON];
316*4882a593Smuzhiyun bool is_reset, b_is_reset;
317*4882a593Smuzhiyun u32 i = 0;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun writel_relaxed(1, base + SEC_ALGSUB_RST_REQ_REG);
320*4882a593Smuzhiyun writel_relaxed(1, base + SEC_ALGSUB_BUILD_RST_REQ_REG);
321*4882a593Smuzhiyun while (1) {
322*4882a593Smuzhiyun usleep_range(1000, 10000);
323*4882a593Smuzhiyun is_reset = readl_relaxed(base + SEC_ALGSUB_RST_ST_REG) &
324*4882a593Smuzhiyun SEC_ALGSUB_RST_ST_IS_RST;
325*4882a593Smuzhiyun b_is_reset = readl_relaxed(base + SEC_ALGSUB_BUILD_RST_ST_REG) &
326*4882a593Smuzhiyun SEC_ALGSUB_BUILD_RST_ST_IS_RST;
327*4882a593Smuzhiyun if (is_reset && b_is_reset)
328*4882a593Smuzhiyun break;
329*4882a593Smuzhiyun i++;
330*4882a593Smuzhiyun if (i > 10) {
331*4882a593Smuzhiyun dev_err(info->dev, "Reset req failed\n");
332*4882a593Smuzhiyun return -EIO;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun i = 0;
337*4882a593Smuzhiyun writel_relaxed(1, base + SEC_ALGSUB_RST_DREQ_REG);
338*4882a593Smuzhiyun writel_relaxed(1, base + SEC_ALGSUB_BUILD_RST_DREQ_REG);
339*4882a593Smuzhiyun while (1) {
340*4882a593Smuzhiyun usleep_range(1000, 10000);
341*4882a593Smuzhiyun is_reset = readl_relaxed(base + SEC_ALGSUB_RST_ST_REG) &
342*4882a593Smuzhiyun SEC_ALGSUB_RST_ST_IS_RST;
343*4882a593Smuzhiyun b_is_reset = readl_relaxed(base + SEC_ALGSUB_BUILD_RST_ST_REG) &
344*4882a593Smuzhiyun SEC_ALGSUB_BUILD_RST_ST_IS_RST;
345*4882a593Smuzhiyun if (!is_reset && !b_is_reset)
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun i++;
349*4882a593Smuzhiyun if (i > 10) {
350*4882a593Smuzhiyun dev_err(info->dev, "Reset dreq failed\n");
351*4882a593Smuzhiyun return -EIO;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
sec_bd_endian_little(struct sec_dev_info * info)358*4882a593Smuzhiyun static void sec_bd_endian_little(struct sec_dev_info *info)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun void __iomem *addr = info->regs[SEC_SAA] + SEC_CTRL2_REG;
361*4882a593Smuzhiyun u32 regval;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun regval = readl_relaxed(addr);
364*4882a593Smuzhiyun regval &= ~(SEC_CTRL2_ENDIAN_BD | SEC_CTRL2_ENDIAN_BD_TYPE);
365*4882a593Smuzhiyun writel_relaxed(regval, addr);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /*
369*4882a593Smuzhiyun * sec_cache_config - configure optimum cache placement
370*4882a593Smuzhiyun */
sec_cache_config(struct sec_dev_info * info)371*4882a593Smuzhiyun static void sec_cache_config(struct sec_dev_info *info)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct iommu_domain *domain;
374*4882a593Smuzhiyun void __iomem *addr = info->regs[SEC_SAA] + SEC_CTRL_REG;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun domain = iommu_get_domain_for_dev(info->dev);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* Check that translation is occurring */
379*4882a593Smuzhiyun if (domain && (domain->type & __IOMMU_DOMAIN_PAGING))
380*4882a593Smuzhiyun writel_relaxed(0x44cf9e, addr);
381*4882a593Smuzhiyun else
382*4882a593Smuzhiyun writel_relaxed(0x4cfd9, addr);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
sec_data_axiwr_otsd_cfg(struct sec_dev_info * info,u32 cfg)385*4882a593Smuzhiyun static void sec_data_axiwr_otsd_cfg(struct sec_dev_info *info, u32 cfg)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun void __iomem *addr = info->regs[SEC_SAA] + SEC_CTRL2_REG;
388*4882a593Smuzhiyun u32 regval;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun regval = readl_relaxed(addr);
391*4882a593Smuzhiyun regval &= ~SEC_CTRL2_DATA_AXI_WR_OTSD_CFG_M;
392*4882a593Smuzhiyun regval |= (cfg << SEC_CTRL2_DATA_AXI_WR_OTSD_CFG_S) &
393*4882a593Smuzhiyun SEC_CTRL2_DATA_AXI_WR_OTSD_CFG_M;
394*4882a593Smuzhiyun writel_relaxed(regval, addr);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
sec_data_axird_otsd_cfg(struct sec_dev_info * info,u32 cfg)397*4882a593Smuzhiyun static void sec_data_axird_otsd_cfg(struct sec_dev_info *info, u32 cfg)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun void __iomem *addr = info->regs[SEC_SAA] + SEC_CTRL2_REG;
400*4882a593Smuzhiyun u32 regval;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun regval = readl_relaxed(addr);
403*4882a593Smuzhiyun regval &= ~SEC_CTRL2_DATA_AXI_RD_OTSD_CFG_M;
404*4882a593Smuzhiyun regval |= (cfg << SEC_CTRL2_DATA_AXI_RD_OTSD_CFG_S) &
405*4882a593Smuzhiyun SEC_CTRL2_DATA_AXI_RD_OTSD_CFG_M;
406*4882a593Smuzhiyun writel_relaxed(regval, addr);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
sec_clk_gate_en(struct sec_dev_info * info,bool clkgate)409*4882a593Smuzhiyun static void sec_clk_gate_en(struct sec_dev_info *info, bool clkgate)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun void __iomem *addr = info->regs[SEC_SAA] + SEC_CTRL2_REG;
412*4882a593Smuzhiyun u32 regval;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun regval = readl_relaxed(addr);
415*4882a593Smuzhiyun if (clkgate)
416*4882a593Smuzhiyun regval |= SEC_CTRL2_CLK_GATE_EN;
417*4882a593Smuzhiyun else
418*4882a593Smuzhiyun regval &= ~SEC_CTRL2_CLK_GATE_EN;
419*4882a593Smuzhiyun writel_relaxed(regval, addr);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
sec_comm_cnt_cfg(struct sec_dev_info * info,bool clr_ce)422*4882a593Smuzhiyun static void sec_comm_cnt_cfg(struct sec_dev_info *info, bool clr_ce)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun void __iomem *addr = info->regs[SEC_SAA] + SEC_COMMON_CNT_CLR_CE_REG;
425*4882a593Smuzhiyun u32 regval;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun regval = readl_relaxed(addr);
428*4882a593Smuzhiyun if (clr_ce)
429*4882a593Smuzhiyun regval |= SEC_COMMON_CNT_CLR_CE_CLEAR;
430*4882a593Smuzhiyun else
431*4882a593Smuzhiyun regval &= ~SEC_COMMON_CNT_CLR_CE_CLEAR;
432*4882a593Smuzhiyun writel_relaxed(regval, addr);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
sec_commsnap_en(struct sec_dev_info * info,bool snap_en)435*4882a593Smuzhiyun static void sec_commsnap_en(struct sec_dev_info *info, bool snap_en)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun void __iomem *addr = info->regs[SEC_SAA] + SEC_COMMON_CNT_CLR_CE_REG;
438*4882a593Smuzhiyun u32 regval;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun regval = readl_relaxed(addr);
441*4882a593Smuzhiyun if (snap_en)
442*4882a593Smuzhiyun regval |= SEC_COMMON_CNT_CLR_CE_SNAP_EN;
443*4882a593Smuzhiyun else
444*4882a593Smuzhiyun regval &= ~SEC_COMMON_CNT_CLR_CE_SNAP_EN;
445*4882a593Smuzhiyun writel_relaxed(regval, addr);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
sec_ipv6_hashmask(struct sec_dev_info * info,u32 hash_mask[])448*4882a593Smuzhiyun static void sec_ipv6_hashmask(struct sec_dev_info *info, u32 hash_mask[])
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun void __iomem *base = info->regs[SEC_SAA];
451*4882a593Smuzhiyun int i;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun for (i = 0; i < 10; i++)
454*4882a593Smuzhiyun writel_relaxed(hash_mask[0],
455*4882a593Smuzhiyun base + SEC_IPV6_MASK_TABLE_X_REG(i));
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
sec_ipv4_hashmask(struct sec_dev_info * info,u32 hash_mask)458*4882a593Smuzhiyun static int sec_ipv4_hashmask(struct sec_dev_info *info, u32 hash_mask)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun if (hash_mask & SEC_HASH_IPV4_MASK) {
461*4882a593Smuzhiyun dev_err(info->dev, "Sec Ipv4 Hash Mask Input Error!\n ");
462*4882a593Smuzhiyun return -EINVAL;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun writel_relaxed(hash_mask,
466*4882a593Smuzhiyun info->regs[SEC_SAA] + SEC_IPV4_MASK_TABLE_REG);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
sec_set_dbg_bd_cfg(struct sec_dev_info * info,u32 cfg)471*4882a593Smuzhiyun static void sec_set_dbg_bd_cfg(struct sec_dev_info *info, u32 cfg)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun void __iomem *addr = info->regs[SEC_SAA] + SEC_DEBUG_BD_CFG_REG;
474*4882a593Smuzhiyun u32 regval;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun regval = readl_relaxed(addr);
477*4882a593Smuzhiyun /* Always disable write back of normal bd */
478*4882a593Smuzhiyun regval &= ~SEC_DEBUG_BD_CFG_WB_NORMAL;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (cfg)
481*4882a593Smuzhiyun regval &= ~SEC_DEBUG_BD_CFG_WB_EN;
482*4882a593Smuzhiyun else
483*4882a593Smuzhiyun regval |= SEC_DEBUG_BD_CFG_WB_EN;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun writel_relaxed(regval, addr);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
sec_saa_getqm_en(struct sec_dev_info * info,u32 saa_indx,u32 en)488*4882a593Smuzhiyun static void sec_saa_getqm_en(struct sec_dev_info *info, u32 saa_indx, u32 en)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun void __iomem *addr = info->regs[SEC_SAA] + SEC_SAA_BASE +
491*4882a593Smuzhiyun SEC_SAA_CTRL_REG(saa_indx);
492*4882a593Smuzhiyun u32 regval;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun regval = readl_relaxed(addr);
495*4882a593Smuzhiyun if (en)
496*4882a593Smuzhiyun regval |= SEC_SAA_CTRL_GET_QM_EN;
497*4882a593Smuzhiyun else
498*4882a593Smuzhiyun regval &= ~SEC_SAA_CTRL_GET_QM_EN;
499*4882a593Smuzhiyun writel_relaxed(regval, addr);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
sec_saa_int_mask(struct sec_dev_info * info,u32 saa_indx,u32 saa_int_mask)502*4882a593Smuzhiyun static void sec_saa_int_mask(struct sec_dev_info *info, u32 saa_indx,
503*4882a593Smuzhiyun u32 saa_int_mask)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun writel_relaxed(saa_int_mask,
506*4882a593Smuzhiyun info->regs[SEC_SAA] + SEC_SAA_BASE + SEC_ST_INTMSK1_REG +
507*4882a593Smuzhiyun saa_indx * SEC_SAA_ADDR_SIZE);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
sec_streamid(struct sec_dev_info * info,int i)510*4882a593Smuzhiyun static void sec_streamid(struct sec_dev_info *info, int i)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun #define SEC_SID 0x600
513*4882a593Smuzhiyun #define SEC_VMID 0
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun writel_relaxed((SEC_VMID | ((SEC_SID & 0xffff) << 8)),
516*4882a593Smuzhiyun info->regs[SEC_SAA] + SEC_Q_VMID_CFG_REG(i));
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
sec_queue_ar_alloc(struct sec_queue * queue,u32 alloc)519*4882a593Smuzhiyun static void sec_queue_ar_alloc(struct sec_queue *queue, u32 alloc)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun void __iomem *addr = queue->regs + SEC_Q_ARUSER_CFG_REG;
522*4882a593Smuzhiyun u32 regval;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun regval = readl_relaxed(addr);
525*4882a593Smuzhiyun if (alloc == SEC_QUEUE_AR_FROCE_ALLOC) {
526*4882a593Smuzhiyun regval |= SEC_Q_ARUSER_CFG_FA;
527*4882a593Smuzhiyun regval &= ~SEC_Q_ARUSER_CFG_FNA;
528*4882a593Smuzhiyun } else {
529*4882a593Smuzhiyun regval &= ~SEC_Q_ARUSER_CFG_FA;
530*4882a593Smuzhiyun regval |= SEC_Q_ARUSER_CFG_FNA;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun writel_relaxed(regval, addr);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
sec_queue_aw_alloc(struct sec_queue * queue,u32 alloc)536*4882a593Smuzhiyun static void sec_queue_aw_alloc(struct sec_queue *queue, u32 alloc)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun void __iomem *addr = queue->regs + SEC_Q_AWUSER_CFG_REG;
539*4882a593Smuzhiyun u32 regval;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun regval = readl_relaxed(addr);
542*4882a593Smuzhiyun if (alloc == SEC_QUEUE_AW_FROCE_ALLOC) {
543*4882a593Smuzhiyun regval |= SEC_Q_AWUSER_CFG_FA;
544*4882a593Smuzhiyun regval &= ~SEC_Q_AWUSER_CFG_FNA;
545*4882a593Smuzhiyun } else {
546*4882a593Smuzhiyun regval &= ~SEC_Q_AWUSER_CFG_FA;
547*4882a593Smuzhiyun regval |= SEC_Q_AWUSER_CFG_FNA;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun writel_relaxed(regval, addr);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
sec_queue_reorder(struct sec_queue * queue,bool reorder)553*4882a593Smuzhiyun static void sec_queue_reorder(struct sec_queue *queue, bool reorder)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun void __iomem *base = queue->regs;
556*4882a593Smuzhiyun u32 regval;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun regval = readl_relaxed(base + SEC_Q_CFG_REG);
559*4882a593Smuzhiyun if (reorder)
560*4882a593Smuzhiyun regval |= SEC_Q_CFG_REORDER;
561*4882a593Smuzhiyun else
562*4882a593Smuzhiyun regval &= ~SEC_Q_CFG_REORDER;
563*4882a593Smuzhiyun writel_relaxed(regval, base + SEC_Q_CFG_REG);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
sec_queue_depth(struct sec_queue * queue,u32 depth)566*4882a593Smuzhiyun static void sec_queue_depth(struct sec_queue *queue, u32 depth)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun void __iomem *addr = queue->regs + SEC_Q_DEPTH_CFG_REG;
569*4882a593Smuzhiyun u32 regval;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun regval = readl_relaxed(addr);
572*4882a593Smuzhiyun regval &= ~SEC_Q_DEPTH_CFG_DEPTH_M;
573*4882a593Smuzhiyun regval |= (depth << SEC_Q_DEPTH_CFG_DEPTH_S) & SEC_Q_DEPTH_CFG_DEPTH_M;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun writel_relaxed(regval, addr);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
sec_queue_cmdbase_addr(struct sec_queue * queue,u64 addr)578*4882a593Smuzhiyun static void sec_queue_cmdbase_addr(struct sec_queue *queue, u64 addr)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun writel_relaxed(upper_32_bits(addr), queue->regs + SEC_Q_BASE_HADDR_REG);
581*4882a593Smuzhiyun writel_relaxed(lower_32_bits(addr), queue->regs + SEC_Q_BASE_LADDR_REG);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
sec_queue_outorder_addr(struct sec_queue * queue,u64 addr)584*4882a593Smuzhiyun static void sec_queue_outorder_addr(struct sec_queue *queue, u64 addr)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun writel_relaxed(upper_32_bits(addr),
587*4882a593Smuzhiyun queue->regs + SEC_Q_OUTORDER_BASE_HADDR_REG);
588*4882a593Smuzhiyun writel_relaxed(lower_32_bits(addr),
589*4882a593Smuzhiyun queue->regs + SEC_Q_OUTORDER_BASE_LADDR_REG);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
sec_queue_errbase_addr(struct sec_queue * queue,u64 addr)592*4882a593Smuzhiyun static void sec_queue_errbase_addr(struct sec_queue *queue, u64 addr)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun writel_relaxed(upper_32_bits(addr),
595*4882a593Smuzhiyun queue->regs + SEC_Q_ERR_BASE_HADDR_REG);
596*4882a593Smuzhiyun writel_relaxed(lower_32_bits(addr),
597*4882a593Smuzhiyun queue->regs + SEC_Q_ERR_BASE_LADDR_REG);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
sec_queue_irq_disable(struct sec_queue * queue)600*4882a593Smuzhiyun static void sec_queue_irq_disable(struct sec_queue *queue)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun writel_relaxed((u32)~0, queue->regs + SEC_Q_FLOW_INT_MKS_REG);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
sec_queue_irq_enable(struct sec_queue * queue)605*4882a593Smuzhiyun static void sec_queue_irq_enable(struct sec_queue *queue)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun writel_relaxed(0, queue->regs + SEC_Q_FLOW_INT_MKS_REG);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
sec_queue_abn_irq_disable(struct sec_queue * queue)610*4882a593Smuzhiyun static void sec_queue_abn_irq_disable(struct sec_queue *queue)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun writel_relaxed((u32)~0, queue->regs + SEC_Q_FAIL_INT_MSK_REG);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
sec_queue_stop(struct sec_queue * queue)615*4882a593Smuzhiyun static void sec_queue_stop(struct sec_queue *queue)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun disable_irq(queue->task_irq);
618*4882a593Smuzhiyun sec_queue_irq_disable(queue);
619*4882a593Smuzhiyun writel_relaxed(0x0, queue->regs + SEC_QUEUE_ENB_REG);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
sec_queue_start(struct sec_queue * queue)622*4882a593Smuzhiyun static void sec_queue_start(struct sec_queue *queue)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun sec_queue_irq_enable(queue);
625*4882a593Smuzhiyun enable_irq(queue->task_irq);
626*4882a593Smuzhiyun queue->expected = 0;
627*4882a593Smuzhiyun writel_relaxed(SEC_Q_INIT_AND_STAT_CLEAR, queue->regs + SEC_Q_INIT_REG);
628*4882a593Smuzhiyun writel_relaxed(0x1, queue->regs + SEC_QUEUE_ENB_REG);
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
sec_alloc_queue(struct sec_dev_info * info)631*4882a593Smuzhiyun static struct sec_queue *sec_alloc_queue(struct sec_dev_info *info)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun int i;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun mutex_lock(&info->dev_lock);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* Get the first idle queue in SEC device */
638*4882a593Smuzhiyun for (i = 0; i < SEC_Q_NUM; i++)
639*4882a593Smuzhiyun if (!info->queues[i].in_use) {
640*4882a593Smuzhiyun info->queues[i].in_use = true;
641*4882a593Smuzhiyun info->queues_in_use++;
642*4882a593Smuzhiyun mutex_unlock(&info->dev_lock);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun return &info->queues[i];
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun mutex_unlock(&info->dev_lock);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
sec_queue_free(struct sec_queue * queue)651*4882a593Smuzhiyun static int sec_queue_free(struct sec_queue *queue)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun struct sec_dev_info *info = queue->dev_info;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun if (queue->queue_id >= SEC_Q_NUM) {
656*4882a593Smuzhiyun dev_err(info->dev, "No queue %d\n", queue->queue_id);
657*4882a593Smuzhiyun return -ENODEV;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun if (!queue->in_use) {
661*4882a593Smuzhiyun dev_err(info->dev, "Queue %d is idle\n", queue->queue_id);
662*4882a593Smuzhiyun return -ENODEV;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun mutex_lock(&info->dev_lock);
666*4882a593Smuzhiyun queue->in_use = false;
667*4882a593Smuzhiyun info->queues_in_use--;
668*4882a593Smuzhiyun mutex_unlock(&info->dev_lock);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
sec_isr_handle_th(int irq,void * q)673*4882a593Smuzhiyun static irqreturn_t sec_isr_handle_th(int irq, void *q)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun sec_queue_irq_disable(q);
676*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
sec_isr_handle(int irq,void * q)679*4882a593Smuzhiyun static irqreturn_t sec_isr_handle(int irq, void *q)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun struct sec_queue *queue = q;
682*4882a593Smuzhiyun struct sec_queue_ring_cmd *msg_ring = &queue->ring_cmd;
683*4882a593Smuzhiyun struct sec_queue_ring_cq *cq_ring = &queue->ring_cq;
684*4882a593Smuzhiyun struct sec_out_bd_info *outorder_msg;
685*4882a593Smuzhiyun struct sec_bd_info *msg;
686*4882a593Smuzhiyun u32 ooo_read, ooo_write;
687*4882a593Smuzhiyun void __iomem *base = queue->regs;
688*4882a593Smuzhiyun int q_id;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun ooo_read = readl(base + SEC_Q_OUTORDER_RD_PTR_REG);
691*4882a593Smuzhiyun ooo_write = readl(base + SEC_Q_OUTORDER_WR_PTR_REG);
692*4882a593Smuzhiyun outorder_msg = cq_ring->vaddr + ooo_read;
693*4882a593Smuzhiyun q_id = outorder_msg->data & SEC_OUT_BD_INFO_Q_ID_M;
694*4882a593Smuzhiyun msg = msg_ring->vaddr + q_id;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun while ((ooo_write != ooo_read) && msg->w0 & SEC_BD_W0_DONE) {
697*4882a593Smuzhiyun /*
698*4882a593Smuzhiyun * Must be before callback otherwise blocks adding other chained
699*4882a593Smuzhiyun * elements
700*4882a593Smuzhiyun */
701*4882a593Smuzhiyun set_bit(q_id, queue->unprocessed);
702*4882a593Smuzhiyun if (q_id == queue->expected)
703*4882a593Smuzhiyun while (test_bit(queue->expected, queue->unprocessed)) {
704*4882a593Smuzhiyun clear_bit(queue->expected, queue->unprocessed);
705*4882a593Smuzhiyun msg = msg_ring->vaddr + queue->expected;
706*4882a593Smuzhiyun msg->w0 &= ~SEC_BD_W0_DONE;
707*4882a593Smuzhiyun msg_ring->callback(msg,
708*4882a593Smuzhiyun queue->shadow[queue->expected]);
709*4882a593Smuzhiyun queue->shadow[queue->expected] = NULL;
710*4882a593Smuzhiyun queue->expected = (queue->expected + 1) %
711*4882a593Smuzhiyun SEC_QUEUE_LEN;
712*4882a593Smuzhiyun atomic_dec(&msg_ring->used);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun ooo_read = (ooo_read + 1) % SEC_QUEUE_LEN;
716*4882a593Smuzhiyun writel(ooo_read, base + SEC_Q_OUTORDER_RD_PTR_REG);
717*4882a593Smuzhiyun ooo_write = readl(base + SEC_Q_OUTORDER_WR_PTR_REG);
718*4882a593Smuzhiyun outorder_msg = cq_ring->vaddr + ooo_read;
719*4882a593Smuzhiyun q_id = outorder_msg->data & SEC_OUT_BD_INFO_Q_ID_M;
720*4882a593Smuzhiyun msg = msg_ring->vaddr + q_id;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun sec_queue_irq_enable(queue);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun return IRQ_HANDLED;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
sec_queue_irq_init(struct sec_queue * queue)728*4882a593Smuzhiyun static int sec_queue_irq_init(struct sec_queue *queue)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun struct sec_dev_info *info = queue->dev_info;
731*4882a593Smuzhiyun int irq = queue->task_irq;
732*4882a593Smuzhiyun int ret;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun ret = request_threaded_irq(irq, sec_isr_handle_th, sec_isr_handle,
735*4882a593Smuzhiyun IRQF_TRIGGER_RISING, queue->name, queue);
736*4882a593Smuzhiyun if (ret) {
737*4882a593Smuzhiyun dev_err(info->dev, "request irq(%d) failed %d\n", irq, ret);
738*4882a593Smuzhiyun return ret;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun disable_irq(irq);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun return 0;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
sec_queue_irq_uninit(struct sec_queue * queue)745*4882a593Smuzhiyun static int sec_queue_irq_uninit(struct sec_queue *queue)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun free_irq(queue->task_irq, queue);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
sec_device_get(void)752*4882a593Smuzhiyun static struct sec_dev_info *sec_device_get(void)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct sec_dev_info *sec_dev = NULL;
755*4882a593Smuzhiyun struct sec_dev_info *this_sec_dev;
756*4882a593Smuzhiyun int least_busy_n = SEC_Q_NUM + 1;
757*4882a593Smuzhiyun int i;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* Find which one is least busy and use that first */
760*4882a593Smuzhiyun for (i = 0; i < SEC_MAX_DEVICES; i++) {
761*4882a593Smuzhiyun this_sec_dev = sec_devices[i];
762*4882a593Smuzhiyun if (this_sec_dev &&
763*4882a593Smuzhiyun this_sec_dev->queues_in_use < least_busy_n) {
764*4882a593Smuzhiyun least_busy_n = this_sec_dev->queues_in_use;
765*4882a593Smuzhiyun sec_dev = this_sec_dev;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun return sec_dev;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
sec_queue_alloc_start(struct sec_dev_info * info)772*4882a593Smuzhiyun static struct sec_queue *sec_queue_alloc_start(struct sec_dev_info *info)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun struct sec_queue *queue;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun queue = sec_alloc_queue(info);
777*4882a593Smuzhiyun if (IS_ERR(queue)) {
778*4882a593Smuzhiyun dev_err(info->dev, "alloc sec queue failed! %ld\n",
779*4882a593Smuzhiyun PTR_ERR(queue));
780*4882a593Smuzhiyun return queue;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun sec_queue_start(queue);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun return queue;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /**
789*4882a593Smuzhiyun * sec_queue_alloc_start_safe - get a hw queue from appropriate instance
790*4882a593Smuzhiyun *
791*4882a593Smuzhiyun * This function does extremely simplistic load balancing. It does not take into
792*4882a593Smuzhiyun * account NUMA locality of the accelerator, or which cpu has requested the
793*4882a593Smuzhiyun * queue. Future work may focus on optimizing this in order to improve full
794*4882a593Smuzhiyun * machine throughput.
795*4882a593Smuzhiyun */
sec_queue_alloc_start_safe(void)796*4882a593Smuzhiyun struct sec_queue *sec_queue_alloc_start_safe(void)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun struct sec_dev_info *info;
799*4882a593Smuzhiyun struct sec_queue *queue = ERR_PTR(-ENODEV);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun mutex_lock(&sec_id_lock);
802*4882a593Smuzhiyun info = sec_device_get();
803*4882a593Smuzhiyun if (!info)
804*4882a593Smuzhiyun goto unlock;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun queue = sec_queue_alloc_start(info);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun unlock:
809*4882a593Smuzhiyun mutex_unlock(&sec_id_lock);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun return queue;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /**
815*4882a593Smuzhiyun * sec_queue_stop_release() - free up a hw queue for reuse
816*4882a593Smuzhiyun * @queue: The queue we are done with.
817*4882a593Smuzhiyun *
818*4882a593Smuzhiyun * This will stop the current queue, terminanting any transactions
819*4882a593Smuzhiyun * that are inflight an return it to the pool of available hw queuess
820*4882a593Smuzhiyun */
sec_queue_stop_release(struct sec_queue * queue)821*4882a593Smuzhiyun int sec_queue_stop_release(struct sec_queue *queue)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun struct device *dev = queue->dev_info->dev;
824*4882a593Smuzhiyun int ret;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun sec_queue_stop(queue);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun ret = sec_queue_free(queue);
829*4882a593Smuzhiyun if (ret)
830*4882a593Smuzhiyun dev_err(dev, "Releasing queue failed %d\n", ret);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return ret;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /**
836*4882a593Smuzhiyun * sec_queue_empty() - Is this hardware queue currently empty.
837*4882a593Smuzhiyun *
838*4882a593Smuzhiyun * We need to know if we have an empty queue for some of the chaining modes
839*4882a593Smuzhiyun * as if it is not empty we may need to hold the message in a software queue
840*4882a593Smuzhiyun * until the hw queue is drained.
841*4882a593Smuzhiyun */
sec_queue_empty(struct sec_queue * queue)842*4882a593Smuzhiyun bool sec_queue_empty(struct sec_queue *queue)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun struct sec_queue_ring_cmd *msg_ring = &queue->ring_cmd;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun return !atomic_read(&msg_ring->used);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /**
850*4882a593Smuzhiyun * sec_queue_send() - queue up a single operation in the hw queue
851*4882a593Smuzhiyun * @queue: The queue in which to put the message
852*4882a593Smuzhiyun * @msg: The message
853*4882a593Smuzhiyun * @ctx: Context to be put in the shadow array and passed back to cb on result.
854*4882a593Smuzhiyun *
855*4882a593Smuzhiyun * This function will return -EAGAIN if the queue is currently full.
856*4882a593Smuzhiyun */
sec_queue_send(struct sec_queue * queue,struct sec_bd_info * msg,void * ctx)857*4882a593Smuzhiyun int sec_queue_send(struct sec_queue *queue, struct sec_bd_info *msg, void *ctx)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun struct sec_queue_ring_cmd *msg_ring = &queue->ring_cmd;
860*4882a593Smuzhiyun void __iomem *base = queue->regs;
861*4882a593Smuzhiyun u32 write, read;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun mutex_lock(&msg_ring->lock);
864*4882a593Smuzhiyun read = readl(base + SEC_Q_RD_PTR_REG);
865*4882a593Smuzhiyun write = readl(base + SEC_Q_WR_PTR_REG);
866*4882a593Smuzhiyun if (write == read && atomic_read(&msg_ring->used) == SEC_QUEUE_LEN) {
867*4882a593Smuzhiyun mutex_unlock(&msg_ring->lock);
868*4882a593Smuzhiyun return -EAGAIN;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun memcpy(msg_ring->vaddr + write, msg, sizeof(*msg));
871*4882a593Smuzhiyun queue->shadow[write] = ctx;
872*4882a593Smuzhiyun write = (write + 1) % SEC_QUEUE_LEN;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* Ensure content updated before queue advance */
875*4882a593Smuzhiyun wmb();
876*4882a593Smuzhiyun writel(write, base + SEC_Q_WR_PTR_REG);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun atomic_inc(&msg_ring->used);
879*4882a593Smuzhiyun mutex_unlock(&msg_ring->lock);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
sec_queue_can_enqueue(struct sec_queue * queue,int num)884*4882a593Smuzhiyun bool sec_queue_can_enqueue(struct sec_queue *queue, int num)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun struct sec_queue_ring_cmd *msg_ring = &queue->ring_cmd;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun return SEC_QUEUE_LEN - atomic_read(&msg_ring->used) >= num;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
sec_queue_hw_init(struct sec_queue * queue)891*4882a593Smuzhiyun static void sec_queue_hw_init(struct sec_queue *queue)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun sec_queue_ar_alloc(queue, SEC_QUEUE_AR_FROCE_NOALLOC);
894*4882a593Smuzhiyun sec_queue_aw_alloc(queue, SEC_QUEUE_AR_FROCE_NOALLOC);
895*4882a593Smuzhiyun sec_queue_ar_pkgattr(queue, 1);
896*4882a593Smuzhiyun sec_queue_aw_pkgattr(queue, 1);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /* Enable out of order queue */
899*4882a593Smuzhiyun sec_queue_reorder(queue, true);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun /* Interrupt after a single complete element */
902*4882a593Smuzhiyun writel_relaxed(1, queue->regs + SEC_Q_PROC_NUM_CFG_REG);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun sec_queue_depth(queue, SEC_QUEUE_LEN - 1);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun sec_queue_cmdbase_addr(queue, queue->ring_cmd.paddr);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun sec_queue_outorder_addr(queue, queue->ring_cq.paddr);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun sec_queue_errbase_addr(queue, queue->ring_db.paddr);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun writel_relaxed(0x100, queue->regs + SEC_Q_OT_TH_REG);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun sec_queue_abn_irq_disable(queue);
915*4882a593Smuzhiyun sec_queue_irq_disable(queue);
916*4882a593Smuzhiyun writel_relaxed(SEC_Q_INIT_AND_STAT_CLEAR, queue->regs + SEC_Q_INIT_REG);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
sec_hw_init(struct sec_dev_info * info)919*4882a593Smuzhiyun static int sec_hw_init(struct sec_dev_info *info)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct iommu_domain *domain;
922*4882a593Smuzhiyun u32 sec_ipv4_mask = 0;
923*4882a593Smuzhiyun u32 sec_ipv6_mask[10] = {};
924*4882a593Smuzhiyun u32 i, ret;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun domain = iommu_get_domain_for_dev(info->dev);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /*
929*4882a593Smuzhiyun * Enable all available processing unit clocks.
930*4882a593Smuzhiyun * Only the first cluster is usable with translations.
931*4882a593Smuzhiyun */
932*4882a593Smuzhiyun if (domain && (domain->type & __IOMMU_DOMAIN_PAGING))
933*4882a593Smuzhiyun info->num_saas = 5;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun else
936*4882a593Smuzhiyun info->num_saas = 10;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun writel_relaxed(GENMASK(info->num_saas - 1, 0),
939*4882a593Smuzhiyun info->regs[SEC_SAA] + SEC_CLK_EN_REG);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /* 32 bit little endian */
942*4882a593Smuzhiyun sec_bd_endian_little(info);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun sec_cache_config(info);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* Data axi port write and read outstanding config as per datasheet */
947*4882a593Smuzhiyun sec_data_axiwr_otsd_cfg(info, 0x7);
948*4882a593Smuzhiyun sec_data_axird_otsd_cfg(info, 0x7);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /* Enable clock gating */
951*4882a593Smuzhiyun sec_clk_gate_en(info, true);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* Set CNT_CYC register not read clear */
954*4882a593Smuzhiyun sec_comm_cnt_cfg(info, false);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* Enable CNT_CYC */
957*4882a593Smuzhiyun sec_commsnap_en(info, false);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun writel_relaxed((u32)~0, info->regs[SEC_SAA] + SEC_FSM_MAX_CNT_REG);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun ret = sec_ipv4_hashmask(info, sec_ipv4_mask);
962*4882a593Smuzhiyun if (ret) {
963*4882a593Smuzhiyun dev_err(info->dev, "Failed to set ipv4 hashmask %d\n", ret);
964*4882a593Smuzhiyun return -EIO;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun sec_ipv6_hashmask(info, sec_ipv6_mask);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /* do not use debug bd */
970*4882a593Smuzhiyun sec_set_dbg_bd_cfg(info, 0);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun if (domain && (domain->type & __IOMMU_DOMAIN_PAGING)) {
973*4882a593Smuzhiyun for (i = 0; i < SEC_Q_NUM; i++) {
974*4882a593Smuzhiyun sec_streamid(info, i);
975*4882a593Smuzhiyun /* Same QoS for all queues */
976*4882a593Smuzhiyun writel_relaxed(0x3f,
977*4882a593Smuzhiyun info->regs[SEC_SAA] +
978*4882a593Smuzhiyun SEC_Q_WEIGHT_CFG_REG(i));
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun for (i = 0; i < info->num_saas; i++) {
983*4882a593Smuzhiyun sec_saa_getqm_en(info, i, 1);
984*4882a593Smuzhiyun sec_saa_int_mask(info, i, 0);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun return 0;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
sec_hw_exit(struct sec_dev_info * info)990*4882a593Smuzhiyun static void sec_hw_exit(struct sec_dev_info *info)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun int i;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun for (i = 0; i < SEC_MAX_SAA_NUM; i++) {
995*4882a593Smuzhiyun sec_saa_int_mask(info, i, (u32)~0);
996*4882a593Smuzhiyun sec_saa_getqm_en(info, i, 0);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
sec_queue_base_init(struct sec_dev_info * info,struct sec_queue * queue,int queue_id)1000*4882a593Smuzhiyun static void sec_queue_base_init(struct sec_dev_info *info,
1001*4882a593Smuzhiyun struct sec_queue *queue, int queue_id)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun queue->dev_info = info;
1004*4882a593Smuzhiyun queue->queue_id = queue_id;
1005*4882a593Smuzhiyun snprintf(queue->name, sizeof(queue->name),
1006*4882a593Smuzhiyun "%s_%d", dev_name(info->dev), queue->queue_id);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
sec_map_io(struct sec_dev_info * info,struct platform_device * pdev)1009*4882a593Smuzhiyun static int sec_map_io(struct sec_dev_info *info, struct platform_device *pdev)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun struct resource *res;
1012*4882a593Smuzhiyun int i;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun for (i = 0; i < SEC_NUM_ADDR_REGIONS; i++) {
1015*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, i);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (!res) {
1018*4882a593Smuzhiyun dev_err(info->dev, "Memory resource %d not found\n", i);
1019*4882a593Smuzhiyun return -EINVAL;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun info->regs[i] = devm_ioremap(info->dev, res->start,
1023*4882a593Smuzhiyun resource_size(res));
1024*4882a593Smuzhiyun if (!info->regs[i]) {
1025*4882a593Smuzhiyun dev_err(info->dev,
1026*4882a593Smuzhiyun "Memory resource %d could not be remapped\n",
1027*4882a593Smuzhiyun i);
1028*4882a593Smuzhiyun return -EINVAL;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun return 0;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
sec_base_init(struct sec_dev_info * info,struct platform_device * pdev)1035*4882a593Smuzhiyun static int sec_base_init(struct sec_dev_info *info,
1036*4882a593Smuzhiyun struct platform_device *pdev)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun int ret;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun ret = sec_map_io(info, pdev);
1041*4882a593Smuzhiyun if (ret)
1042*4882a593Smuzhiyun return ret;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun ret = sec_clk_en(info);
1045*4882a593Smuzhiyun if (ret)
1046*4882a593Smuzhiyun return ret;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun ret = sec_reset_whole_module(info);
1049*4882a593Smuzhiyun if (ret)
1050*4882a593Smuzhiyun goto sec_clk_disable;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun ret = sec_hw_init(info);
1053*4882a593Smuzhiyun if (ret)
1054*4882a593Smuzhiyun goto sec_clk_disable;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun return 0;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun sec_clk_disable:
1059*4882a593Smuzhiyun sec_clk_dis(info);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return ret;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
sec_base_exit(struct sec_dev_info * info)1064*4882a593Smuzhiyun static void sec_base_exit(struct sec_dev_info *info)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun sec_hw_exit(info);
1067*4882a593Smuzhiyun sec_clk_dis(info);
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun #define SEC_Q_CMD_SIZE \
1071*4882a593Smuzhiyun round_up(SEC_QUEUE_LEN * sizeof(struct sec_bd_info), PAGE_SIZE)
1072*4882a593Smuzhiyun #define SEC_Q_CQ_SIZE \
1073*4882a593Smuzhiyun round_up(SEC_QUEUE_LEN * sizeof(struct sec_out_bd_info), PAGE_SIZE)
1074*4882a593Smuzhiyun #define SEC_Q_DB_SIZE \
1075*4882a593Smuzhiyun round_up(SEC_QUEUE_LEN * sizeof(struct sec_debug_bd_info), PAGE_SIZE)
1076*4882a593Smuzhiyun
sec_queue_res_cfg(struct sec_queue * queue)1077*4882a593Smuzhiyun static int sec_queue_res_cfg(struct sec_queue *queue)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun struct device *dev = queue->dev_info->dev;
1080*4882a593Smuzhiyun struct sec_queue_ring_cmd *ring_cmd = &queue->ring_cmd;
1081*4882a593Smuzhiyun struct sec_queue_ring_cq *ring_cq = &queue->ring_cq;
1082*4882a593Smuzhiyun struct sec_queue_ring_db *ring_db = &queue->ring_db;
1083*4882a593Smuzhiyun int ret;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun ring_cmd->vaddr = dma_alloc_coherent(dev, SEC_Q_CMD_SIZE,
1086*4882a593Smuzhiyun &ring_cmd->paddr, GFP_KERNEL);
1087*4882a593Smuzhiyun if (!ring_cmd->vaddr)
1088*4882a593Smuzhiyun return -ENOMEM;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun atomic_set(&ring_cmd->used, 0);
1091*4882a593Smuzhiyun mutex_init(&ring_cmd->lock);
1092*4882a593Smuzhiyun ring_cmd->callback = sec_alg_callback;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun ring_cq->vaddr = dma_alloc_coherent(dev, SEC_Q_CQ_SIZE,
1095*4882a593Smuzhiyun &ring_cq->paddr, GFP_KERNEL);
1096*4882a593Smuzhiyun if (!ring_cq->vaddr) {
1097*4882a593Smuzhiyun ret = -ENOMEM;
1098*4882a593Smuzhiyun goto err_free_ring_cmd;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun ring_db->vaddr = dma_alloc_coherent(dev, SEC_Q_DB_SIZE,
1102*4882a593Smuzhiyun &ring_db->paddr, GFP_KERNEL);
1103*4882a593Smuzhiyun if (!ring_db->vaddr) {
1104*4882a593Smuzhiyun ret = -ENOMEM;
1105*4882a593Smuzhiyun goto err_free_ring_cq;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun queue->task_irq = platform_get_irq(to_platform_device(dev),
1108*4882a593Smuzhiyun queue->queue_id * 2 + 1);
1109*4882a593Smuzhiyun if (queue->task_irq <= 0) {
1110*4882a593Smuzhiyun ret = -EINVAL;
1111*4882a593Smuzhiyun goto err_free_ring_db;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun return 0;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun err_free_ring_db:
1117*4882a593Smuzhiyun dma_free_coherent(dev, SEC_Q_DB_SIZE, queue->ring_db.vaddr,
1118*4882a593Smuzhiyun queue->ring_db.paddr);
1119*4882a593Smuzhiyun err_free_ring_cq:
1120*4882a593Smuzhiyun dma_free_coherent(dev, SEC_Q_CQ_SIZE, queue->ring_cq.vaddr,
1121*4882a593Smuzhiyun queue->ring_cq.paddr);
1122*4882a593Smuzhiyun err_free_ring_cmd:
1123*4882a593Smuzhiyun dma_free_coherent(dev, SEC_Q_CMD_SIZE, queue->ring_cmd.vaddr,
1124*4882a593Smuzhiyun queue->ring_cmd.paddr);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun return ret;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
sec_queue_free_ring_pages(struct sec_queue * queue)1129*4882a593Smuzhiyun static void sec_queue_free_ring_pages(struct sec_queue *queue)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun struct device *dev = queue->dev_info->dev;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun dma_free_coherent(dev, SEC_Q_DB_SIZE, queue->ring_db.vaddr,
1134*4882a593Smuzhiyun queue->ring_db.paddr);
1135*4882a593Smuzhiyun dma_free_coherent(dev, SEC_Q_CQ_SIZE, queue->ring_cq.vaddr,
1136*4882a593Smuzhiyun queue->ring_cq.paddr);
1137*4882a593Smuzhiyun dma_free_coherent(dev, SEC_Q_CMD_SIZE, queue->ring_cmd.vaddr,
1138*4882a593Smuzhiyun queue->ring_cmd.paddr);
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
sec_queue_config(struct sec_dev_info * info,struct sec_queue * queue,int queue_id)1141*4882a593Smuzhiyun static int sec_queue_config(struct sec_dev_info *info, struct sec_queue *queue,
1142*4882a593Smuzhiyun int queue_id)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun int ret;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun sec_queue_base_init(info, queue, queue_id);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun ret = sec_queue_res_cfg(queue);
1149*4882a593Smuzhiyun if (ret)
1150*4882a593Smuzhiyun return ret;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun ret = sec_queue_map_io(queue);
1153*4882a593Smuzhiyun if (ret) {
1154*4882a593Smuzhiyun dev_err(info->dev, "Queue map failed %d\n", ret);
1155*4882a593Smuzhiyun sec_queue_free_ring_pages(queue);
1156*4882a593Smuzhiyun return ret;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun sec_queue_hw_init(queue);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun return 0;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
sec_queue_unconfig(struct sec_dev_info * info,struct sec_queue * queue)1164*4882a593Smuzhiyun static void sec_queue_unconfig(struct sec_dev_info *info,
1165*4882a593Smuzhiyun struct sec_queue *queue)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun sec_queue_unmap_io(queue);
1168*4882a593Smuzhiyun sec_queue_free_ring_pages(queue);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
sec_id_alloc(struct sec_dev_info * info)1171*4882a593Smuzhiyun static int sec_id_alloc(struct sec_dev_info *info)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun int ret = 0;
1174*4882a593Smuzhiyun int i;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun mutex_lock(&sec_id_lock);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun for (i = 0; i < SEC_MAX_DEVICES; i++)
1179*4882a593Smuzhiyun if (!sec_devices[i])
1180*4882a593Smuzhiyun break;
1181*4882a593Smuzhiyun if (i == SEC_MAX_DEVICES) {
1182*4882a593Smuzhiyun ret = -ENOMEM;
1183*4882a593Smuzhiyun goto unlock;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun info->sec_id = i;
1186*4882a593Smuzhiyun sec_devices[info->sec_id] = info;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun unlock:
1189*4882a593Smuzhiyun mutex_unlock(&sec_id_lock);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun return ret;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
sec_id_free(struct sec_dev_info * info)1194*4882a593Smuzhiyun static void sec_id_free(struct sec_dev_info *info)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun mutex_lock(&sec_id_lock);
1197*4882a593Smuzhiyun sec_devices[info->sec_id] = NULL;
1198*4882a593Smuzhiyun mutex_unlock(&sec_id_lock);
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
sec_probe(struct platform_device * pdev)1201*4882a593Smuzhiyun static int sec_probe(struct platform_device *pdev)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun struct sec_dev_info *info;
1204*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1205*4882a593Smuzhiyun int i, j;
1206*4882a593Smuzhiyun int ret;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
1209*4882a593Smuzhiyun if (ret) {
1210*4882a593Smuzhiyun dev_err(dev, "Failed to set 64 bit dma mask %d", ret);
1211*4882a593Smuzhiyun return -ENODEV;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun info = devm_kzalloc(dev, (sizeof(*info)), GFP_KERNEL);
1215*4882a593Smuzhiyun if (!info)
1216*4882a593Smuzhiyun return -ENOMEM;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun info->dev = dev;
1219*4882a593Smuzhiyun mutex_init(&info->dev_lock);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun info->hw_sgl_pool = dmam_pool_create("sgl", dev,
1222*4882a593Smuzhiyun sizeof(struct sec_hw_sgl), 64, 0);
1223*4882a593Smuzhiyun if (!info->hw_sgl_pool) {
1224*4882a593Smuzhiyun dev_err(dev, "Failed to create sec sgl dma pool\n");
1225*4882a593Smuzhiyun return -ENOMEM;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun ret = sec_base_init(info, pdev);
1229*4882a593Smuzhiyun if (ret) {
1230*4882a593Smuzhiyun dev_err(dev, "Base initialization fail! %d\n", ret);
1231*4882a593Smuzhiyun return ret;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun for (i = 0; i < SEC_Q_NUM; i++) {
1235*4882a593Smuzhiyun ret = sec_queue_config(info, &info->queues[i], i);
1236*4882a593Smuzhiyun if (ret)
1237*4882a593Smuzhiyun goto queues_unconfig;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun ret = sec_queue_irq_init(&info->queues[i]);
1240*4882a593Smuzhiyun if (ret) {
1241*4882a593Smuzhiyun sec_queue_unconfig(info, &info->queues[i]);
1242*4882a593Smuzhiyun goto queues_unconfig;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun ret = sec_algs_register();
1247*4882a593Smuzhiyun if (ret) {
1248*4882a593Smuzhiyun dev_err(dev, "Failed to register algorithms with crypto %d\n",
1249*4882a593Smuzhiyun ret);
1250*4882a593Smuzhiyun goto queues_unconfig;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun platform_set_drvdata(pdev, info);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun ret = sec_id_alloc(info);
1256*4882a593Smuzhiyun if (ret)
1257*4882a593Smuzhiyun goto algs_unregister;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun return 0;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun algs_unregister:
1262*4882a593Smuzhiyun sec_algs_unregister();
1263*4882a593Smuzhiyun queues_unconfig:
1264*4882a593Smuzhiyun for (j = i - 1; j >= 0; j--) {
1265*4882a593Smuzhiyun sec_queue_irq_uninit(&info->queues[j]);
1266*4882a593Smuzhiyun sec_queue_unconfig(info, &info->queues[j]);
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun sec_base_exit(info);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun return ret;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
sec_remove(struct platform_device * pdev)1273*4882a593Smuzhiyun static int sec_remove(struct platform_device *pdev)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun struct sec_dev_info *info = platform_get_drvdata(pdev);
1276*4882a593Smuzhiyun int i;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /* Unexpose as soon as possible, reuse during remove is fine */
1279*4882a593Smuzhiyun sec_id_free(info);
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun sec_algs_unregister();
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun for (i = 0; i < SEC_Q_NUM; i++) {
1284*4882a593Smuzhiyun sec_queue_irq_uninit(&info->queues[i]);
1285*4882a593Smuzhiyun sec_queue_unconfig(info, &info->queues[i]);
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun sec_base_exit(info);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun return 0;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun static const __maybe_unused struct of_device_id sec_match[] = {
1294*4882a593Smuzhiyun { .compatible = "hisilicon,hip06-sec" },
1295*4882a593Smuzhiyun { .compatible = "hisilicon,hip07-sec" },
1296*4882a593Smuzhiyun {}
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sec_match);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun static const __maybe_unused struct acpi_device_id sec_acpi_match[] = {
1301*4882a593Smuzhiyun { "HISI02C1", 0 },
1302*4882a593Smuzhiyun { }
1303*4882a593Smuzhiyun };
1304*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, sec_acpi_match);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun static struct platform_driver sec_driver = {
1307*4882a593Smuzhiyun .probe = sec_probe,
1308*4882a593Smuzhiyun .remove = sec_remove,
1309*4882a593Smuzhiyun .driver = {
1310*4882a593Smuzhiyun .name = "hisi_sec_platform_driver",
1311*4882a593Smuzhiyun .of_match_table = sec_match,
1312*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(sec_acpi_match),
1313*4882a593Smuzhiyun },
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun module_platform_driver(sec_driver);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1318*4882a593Smuzhiyun MODULE_DESCRIPTION("Hisilicon Security Accelerators");
1319*4882a593Smuzhiyun MODULE_AUTHOR("Zaibo Xu <xuzaibo@huawei.com");
1320*4882a593Smuzhiyun MODULE_AUTHOR("Jonathan Cameron <jonathan.cameron@huawei.com>");
1321