xref: /OK3568_Linux_fs/kernel/drivers/crypto/hisilicon/qm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright (c) 2019 HiSilicon Limited. */
3*4882a593Smuzhiyun #ifndef HISI_ACC_QM_H
4*4882a593Smuzhiyun #define HISI_ACC_QM_H
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/iopoll.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define QM_QNUM_V1			4096
12*4882a593Smuzhiyun #define QM_QNUM_V2			1024
13*4882a593Smuzhiyun #define QM_MAX_VFS_NUM_V2		63
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* qm user domain */
16*4882a593Smuzhiyun #define QM_ARUSER_M_CFG_1		0x100088
17*4882a593Smuzhiyun #define AXUSER_SNOOP_ENABLE		BIT(30)
18*4882a593Smuzhiyun #define AXUSER_CMD_TYPE			GENMASK(14, 12)
19*4882a593Smuzhiyun #define AXUSER_CMD_SMMU_NORMAL		1
20*4882a593Smuzhiyun #define AXUSER_NS			BIT(6)
21*4882a593Smuzhiyun #define AXUSER_NO			BIT(5)
22*4882a593Smuzhiyun #define AXUSER_FP			BIT(4)
23*4882a593Smuzhiyun #define AXUSER_SSV			BIT(0)
24*4882a593Smuzhiyun #define AXUSER_BASE			(AXUSER_SNOOP_ENABLE |		\
25*4882a593Smuzhiyun 					FIELD_PREP(AXUSER_CMD_TYPE,	\
26*4882a593Smuzhiyun 					AXUSER_CMD_SMMU_NORMAL) |	\
27*4882a593Smuzhiyun 					AXUSER_NS | AXUSER_NO | AXUSER_FP)
28*4882a593Smuzhiyun #define QM_ARUSER_M_CFG_ENABLE		0x100090
29*4882a593Smuzhiyun #define ARUSER_M_CFG_ENABLE		0xfffffffe
30*4882a593Smuzhiyun #define QM_AWUSER_M_CFG_1		0x100098
31*4882a593Smuzhiyun #define QM_AWUSER_M_CFG_ENABLE		0x1000a0
32*4882a593Smuzhiyun #define AWUSER_M_CFG_ENABLE		0xfffffffe
33*4882a593Smuzhiyun #define QM_WUSER_M_CFG_ENABLE		0x1000a8
34*4882a593Smuzhiyun #define WUSER_M_CFG_ENABLE		0xffffffff
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* qm cache */
37*4882a593Smuzhiyun #define QM_CACHE_CTL			0x100050
38*4882a593Smuzhiyun #define SQC_CACHE_ENABLE		BIT(0)
39*4882a593Smuzhiyun #define CQC_CACHE_ENABLE		BIT(1)
40*4882a593Smuzhiyun #define SQC_CACHE_WB_ENABLE		BIT(4)
41*4882a593Smuzhiyun #define SQC_CACHE_WB_THRD		GENMASK(10, 5)
42*4882a593Smuzhiyun #define CQC_CACHE_WB_ENABLE		BIT(11)
43*4882a593Smuzhiyun #define CQC_CACHE_WB_THRD		GENMASK(17, 12)
44*4882a593Smuzhiyun #define QM_AXI_M_CFG			0x1000ac
45*4882a593Smuzhiyun #define AXI_M_CFG			0xffff
46*4882a593Smuzhiyun #define QM_AXI_M_CFG_ENABLE		0x1000b0
47*4882a593Smuzhiyun #define AM_CFG_SINGLE_PORT_MAX_TRANS	0x300014
48*4882a593Smuzhiyun #define AXI_M_CFG_ENABLE		0xffffffff
49*4882a593Smuzhiyun #define QM_PEH_AXUSER_CFG		0x1000cc
50*4882a593Smuzhiyun #define QM_PEH_AXUSER_CFG_ENABLE	0x1000d0
51*4882a593Smuzhiyun #define PEH_AXUSER_CFG			0x401001
52*4882a593Smuzhiyun #define PEH_AXUSER_CFG_ENABLE		0xffffffff
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define QM_DFX_MB_CNT_VF		0x104010
55*4882a593Smuzhiyun #define QM_DFX_DB_CNT_VF		0x104020
56*4882a593Smuzhiyun #define QM_DFX_SQE_CNT_VF_SQN		0x104030
57*4882a593Smuzhiyun #define QM_DFX_CQE_CNT_VF_CQN		0x104040
58*4882a593Smuzhiyun #define QM_DFX_QN_SHIFT			16
59*4882a593Smuzhiyun #define CURRENT_FUN_MASK		GENMASK(5, 0)
60*4882a593Smuzhiyun #define CURRENT_Q_MASK			GENMASK(31, 16)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define QM_AXI_RRESP			BIT(0)
63*4882a593Smuzhiyun #define QM_AXI_BRESP			BIT(1)
64*4882a593Smuzhiyun #define QM_ECC_MBIT			BIT(2)
65*4882a593Smuzhiyun #define QM_ECC_1BIT			BIT(3)
66*4882a593Smuzhiyun #define QM_ACC_GET_TASK_TIMEOUT		BIT(4)
67*4882a593Smuzhiyun #define QM_ACC_DO_TASK_TIMEOUT		BIT(5)
68*4882a593Smuzhiyun #define QM_ACC_WB_NOT_READY_TIMEOUT	BIT(6)
69*4882a593Smuzhiyun #define QM_SQ_CQ_VF_INVALID		BIT(7)
70*4882a593Smuzhiyun #define QM_CQ_VF_INVALID		BIT(8)
71*4882a593Smuzhiyun #define QM_SQ_VF_INVALID		BIT(9)
72*4882a593Smuzhiyun #define QM_DB_TIMEOUT			BIT(10)
73*4882a593Smuzhiyun #define QM_OF_FIFO_OF			BIT(11)
74*4882a593Smuzhiyun #define QM_DB_RANDOM_INVALID		BIT(12)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define QM_BASE_NFE	(QM_AXI_RRESP | QM_AXI_BRESP | QM_ECC_MBIT | \
77*4882a593Smuzhiyun 			 QM_ACC_GET_TASK_TIMEOUT | QM_DB_TIMEOUT | \
78*4882a593Smuzhiyun 			 QM_OF_FIFO_OF | QM_DB_RANDOM_INVALID)
79*4882a593Smuzhiyun #define QM_BASE_CE			QM_ECC_1BIT
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define QM_Q_DEPTH			1024
82*4882a593Smuzhiyun #define QM_MIN_QNUM                     2
83*4882a593Smuzhiyun #define HISI_ACC_SGL_SGE_NR_MAX		255
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* page number for queue file region */
86*4882a593Smuzhiyun #define QM_DOORBELL_PAGE_NR		1
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun enum qm_stop_reason {
89*4882a593Smuzhiyun 	QM_NORMAL,
90*4882a593Smuzhiyun 	QM_SOFT_RESET,
91*4882a593Smuzhiyun 	QM_FLR,
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun enum qm_state {
95*4882a593Smuzhiyun 	QM_INIT = 0,
96*4882a593Smuzhiyun 	QM_START,
97*4882a593Smuzhiyun 	QM_CLOSE,
98*4882a593Smuzhiyun 	QM_STOP,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun enum qp_state {
102*4882a593Smuzhiyun 	QP_INIT = 1,
103*4882a593Smuzhiyun 	QP_START,
104*4882a593Smuzhiyun 	QP_STOP,
105*4882a593Smuzhiyun 	QP_CLOSE,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun enum qm_hw_ver {
109*4882a593Smuzhiyun 	QM_HW_UNKNOWN = -1,
110*4882a593Smuzhiyun 	QM_HW_V1 = 0x20,
111*4882a593Smuzhiyun 	QM_HW_V2 = 0x21,
112*4882a593Smuzhiyun 	QM_HW_V3 = 0x30,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun enum qm_fun_type {
116*4882a593Smuzhiyun 	QM_HW_PF,
117*4882a593Smuzhiyun 	QM_HW_VF,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun enum qm_debug_file {
121*4882a593Smuzhiyun 	CURRENT_Q,
122*4882a593Smuzhiyun 	CLEAR_ENABLE,
123*4882a593Smuzhiyun 	DEBUG_FILE_NUM,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun struct qm_dfx {
127*4882a593Smuzhiyun 	atomic64_t err_irq_cnt;
128*4882a593Smuzhiyun 	atomic64_t aeq_irq_cnt;
129*4882a593Smuzhiyun 	atomic64_t abnormal_irq_cnt;
130*4882a593Smuzhiyun 	atomic64_t create_qp_err_cnt;
131*4882a593Smuzhiyun 	atomic64_t mb_err_cnt;
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun struct debugfs_file {
135*4882a593Smuzhiyun 	enum qm_debug_file index;
136*4882a593Smuzhiyun 	struct mutex lock;
137*4882a593Smuzhiyun 	struct qm_debug *debug;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun struct qm_debug {
141*4882a593Smuzhiyun 	u32 curr_qm_qp_num;
142*4882a593Smuzhiyun 	u32 sqe_mask_offset;
143*4882a593Smuzhiyun 	u32 sqe_mask_len;
144*4882a593Smuzhiyun 	struct qm_dfx dfx;
145*4882a593Smuzhiyun 	struct dentry *debug_root;
146*4882a593Smuzhiyun 	struct dentry *qm_d;
147*4882a593Smuzhiyun 	struct debugfs_file files[DEBUG_FILE_NUM];
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun struct qm_dma {
151*4882a593Smuzhiyun 	void *va;
152*4882a593Smuzhiyun 	dma_addr_t dma;
153*4882a593Smuzhiyun 	size_t size;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun struct hisi_qm_status {
157*4882a593Smuzhiyun 	u32 eq_head;
158*4882a593Smuzhiyun 	bool eqc_phase;
159*4882a593Smuzhiyun 	u32 aeq_head;
160*4882a593Smuzhiyun 	bool aeqc_phase;
161*4882a593Smuzhiyun 	atomic_t flags;
162*4882a593Smuzhiyun 	int stop_reason;
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun struct hisi_qm;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun struct hisi_qm_err_info {
168*4882a593Smuzhiyun 	char *acpi_rst;
169*4882a593Smuzhiyun 	u32 msi_wr_port;
170*4882a593Smuzhiyun 	u32 ecc_2bits_mask;
171*4882a593Smuzhiyun 	u32 ce;
172*4882a593Smuzhiyun 	u32 nfe;
173*4882a593Smuzhiyun 	u32 fe;
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun struct hisi_qm_err_status {
177*4882a593Smuzhiyun 	u32 is_qm_ecc_mbit;
178*4882a593Smuzhiyun 	u32 is_dev_ecc_mbit;
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun struct hisi_qm_err_ini {
182*4882a593Smuzhiyun 	int (*hw_init)(struct hisi_qm *qm);
183*4882a593Smuzhiyun 	void (*hw_err_enable)(struct hisi_qm *qm);
184*4882a593Smuzhiyun 	void (*hw_err_disable)(struct hisi_qm *qm);
185*4882a593Smuzhiyun 	u32 (*get_dev_hw_err_status)(struct hisi_qm *qm);
186*4882a593Smuzhiyun 	void (*clear_dev_hw_err_status)(struct hisi_qm *qm, u32 err_sts);
187*4882a593Smuzhiyun 	void (*open_axi_master_ooo)(struct hisi_qm *qm);
188*4882a593Smuzhiyun 	void (*close_axi_master_ooo)(struct hisi_qm *qm);
189*4882a593Smuzhiyun 	void (*log_dev_hw_err)(struct hisi_qm *qm, u32 err_sts);
190*4882a593Smuzhiyun 	struct hisi_qm_err_info err_info;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun struct hisi_qm_list {
194*4882a593Smuzhiyun 	struct mutex lock;
195*4882a593Smuzhiyun 	struct list_head list;
196*4882a593Smuzhiyun 	int (*register_to_crypto)(void);
197*4882a593Smuzhiyun 	void (*unregister_from_crypto)(void);
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun struct hisi_qm {
201*4882a593Smuzhiyun 	enum qm_hw_ver ver;
202*4882a593Smuzhiyun 	enum qm_fun_type fun_type;
203*4882a593Smuzhiyun 	const char *dev_name;
204*4882a593Smuzhiyun 	struct pci_dev *pdev;
205*4882a593Smuzhiyun 	void __iomem *io_base;
206*4882a593Smuzhiyun 	u32 sqe_size;
207*4882a593Smuzhiyun 	u32 qp_base;
208*4882a593Smuzhiyun 	u32 qp_num;
209*4882a593Smuzhiyun 	u32 qp_in_used;
210*4882a593Smuzhiyun 	u32 ctrl_qp_num;
211*4882a593Smuzhiyun 	u32 vfs_num;
212*4882a593Smuzhiyun 	struct list_head list;
213*4882a593Smuzhiyun 	struct hisi_qm_list *qm_list;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	struct qm_dma qdma;
216*4882a593Smuzhiyun 	struct qm_sqc *sqc;
217*4882a593Smuzhiyun 	struct qm_cqc *cqc;
218*4882a593Smuzhiyun 	struct qm_eqe *eqe;
219*4882a593Smuzhiyun 	struct qm_aeqe *aeqe;
220*4882a593Smuzhiyun 	dma_addr_t sqc_dma;
221*4882a593Smuzhiyun 	dma_addr_t cqc_dma;
222*4882a593Smuzhiyun 	dma_addr_t eqe_dma;
223*4882a593Smuzhiyun 	dma_addr_t aeqe_dma;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	struct hisi_qm_status status;
226*4882a593Smuzhiyun 	const struct hisi_qm_err_ini *err_ini;
227*4882a593Smuzhiyun 	struct hisi_qm_err_status err_status;
228*4882a593Smuzhiyun 	unsigned long reset_flag;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	struct rw_semaphore qps_lock;
231*4882a593Smuzhiyun 	struct idr qp_idr;
232*4882a593Smuzhiyun 	struct hisi_qp *qp_array;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	struct mutex mailbox_lock;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	const struct hisi_qm_hw_ops *ops;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	struct qm_debug debug;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	u32 error_mask;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	struct workqueue_struct *wq;
243*4882a593Smuzhiyun 	struct work_struct work;
244*4882a593Smuzhiyun 	struct work_struct rst_work;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	const char *algs;
247*4882a593Smuzhiyun 	bool use_sva;
248*4882a593Smuzhiyun 	bool is_frozen;
249*4882a593Smuzhiyun 	resource_size_t phys_base;
250*4882a593Smuzhiyun 	resource_size_t phys_size;
251*4882a593Smuzhiyun 	struct uacce_device *uacce;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun struct hisi_qp_status {
255*4882a593Smuzhiyun 	atomic_t used;
256*4882a593Smuzhiyun 	u16 sq_tail;
257*4882a593Smuzhiyun 	u16 cq_head;
258*4882a593Smuzhiyun 	bool cqc_phase;
259*4882a593Smuzhiyun 	atomic_t flags;
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun struct hisi_qp_ops {
263*4882a593Smuzhiyun 	int (*fill_sqe)(void *sqe, void *q_parm, void *d_parm);
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun struct hisi_qp {
267*4882a593Smuzhiyun 	u32 qp_id;
268*4882a593Smuzhiyun 	u8 alg_type;
269*4882a593Smuzhiyun 	u8 req_type;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	struct qm_dma qdma;
272*4882a593Smuzhiyun 	void *sqe;
273*4882a593Smuzhiyun 	struct qm_cqe *cqe;
274*4882a593Smuzhiyun 	dma_addr_t sqe_dma;
275*4882a593Smuzhiyun 	dma_addr_t cqe_dma;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	struct hisi_qp_status qp_status;
278*4882a593Smuzhiyun 	struct hisi_qp_ops *hw_ops;
279*4882a593Smuzhiyun 	void *qp_ctx;
280*4882a593Smuzhiyun 	void (*req_cb)(struct hisi_qp *qp, void *data);
281*4882a593Smuzhiyun 	void (*event_cb)(struct hisi_qp *qp);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	struct hisi_qm *qm;
284*4882a593Smuzhiyun 	bool is_resetting;
285*4882a593Smuzhiyun 	u16 pasid;
286*4882a593Smuzhiyun 	struct uacce_queue *uacce_q;
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
q_num_set(const char * val,const struct kernel_param * kp,unsigned int device)289*4882a593Smuzhiyun static inline int q_num_set(const char *val, const struct kernel_param *kp,
290*4882a593Smuzhiyun 			    unsigned int device)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct pci_dev *pdev = pci_get_device(PCI_VENDOR_ID_HUAWEI,
293*4882a593Smuzhiyun 					      device, NULL);
294*4882a593Smuzhiyun 	u32 n, q_num;
295*4882a593Smuzhiyun 	int ret;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (!val)
298*4882a593Smuzhiyun 		return -EINVAL;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (!pdev) {
301*4882a593Smuzhiyun 		q_num = min_t(u32, QM_QNUM_V1, QM_QNUM_V2);
302*4882a593Smuzhiyun 		pr_info("No device found currently, suppose queue number is %d\n",
303*4882a593Smuzhiyun 			q_num);
304*4882a593Smuzhiyun 	} else {
305*4882a593Smuzhiyun 		if (pdev->revision == QM_HW_V1)
306*4882a593Smuzhiyun 			q_num = QM_QNUM_V1;
307*4882a593Smuzhiyun 		else
308*4882a593Smuzhiyun 			q_num = QM_QNUM_V2;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ret = kstrtou32(val, 10, &n);
312*4882a593Smuzhiyun 	if (ret || n < QM_MIN_QNUM || n > q_num)
313*4882a593Smuzhiyun 		return -EINVAL;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return param_set_int(val, kp);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
vfs_num_set(const char * val,const struct kernel_param * kp)318*4882a593Smuzhiyun static inline int vfs_num_set(const char *val, const struct kernel_param *kp)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	u32 n;
321*4882a593Smuzhiyun 	int ret;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	if (!val)
324*4882a593Smuzhiyun 		return -EINVAL;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	ret = kstrtou32(val, 10, &n);
327*4882a593Smuzhiyun 	if (ret < 0)
328*4882a593Smuzhiyun 		return ret;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (n > QM_MAX_VFS_NUM_V2)
331*4882a593Smuzhiyun 		return -EINVAL;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return param_set_int(val, kp);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
hisi_qm_init_list(struct hisi_qm_list * qm_list)336*4882a593Smuzhiyun static inline void hisi_qm_init_list(struct hisi_qm_list *qm_list)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	INIT_LIST_HEAD(&qm_list->list);
339*4882a593Smuzhiyun 	mutex_init(&qm_list->lock);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun int hisi_qm_init(struct hisi_qm *qm);
343*4882a593Smuzhiyun void hisi_qm_uninit(struct hisi_qm *qm);
344*4882a593Smuzhiyun int hisi_qm_start(struct hisi_qm *qm);
345*4882a593Smuzhiyun int hisi_qm_stop(struct hisi_qm *qm, enum qm_stop_reason r);
346*4882a593Smuzhiyun struct hisi_qp *hisi_qm_create_qp(struct hisi_qm *qm, u8 alg_type);
347*4882a593Smuzhiyun int hisi_qm_start_qp(struct hisi_qp *qp, unsigned long arg);
348*4882a593Smuzhiyun int hisi_qm_stop_qp(struct hisi_qp *qp);
349*4882a593Smuzhiyun void hisi_qm_release_qp(struct hisi_qp *qp);
350*4882a593Smuzhiyun int hisi_qp_send(struct hisi_qp *qp, const void *msg);
351*4882a593Smuzhiyun int hisi_qm_get_free_qp_num(struct hisi_qm *qm);
352*4882a593Smuzhiyun int hisi_qm_get_vft(struct hisi_qm *qm, u32 *base, u32 *number);
353*4882a593Smuzhiyun int hisi_qm_debug_init(struct hisi_qm *qm);
354*4882a593Smuzhiyun enum qm_hw_ver hisi_qm_get_hw_version(struct pci_dev *pdev);
355*4882a593Smuzhiyun void hisi_qm_debug_regs_clear(struct hisi_qm *qm);
356*4882a593Smuzhiyun int hisi_qm_sriov_enable(struct pci_dev *pdev, int max_vfs);
357*4882a593Smuzhiyun int hisi_qm_sriov_disable(struct pci_dev *pdev, bool is_frozen);
358*4882a593Smuzhiyun int hisi_qm_sriov_configure(struct pci_dev *pdev, int num_vfs);
359*4882a593Smuzhiyun void hisi_qm_dev_err_init(struct hisi_qm *qm);
360*4882a593Smuzhiyun void hisi_qm_dev_err_uninit(struct hisi_qm *qm);
361*4882a593Smuzhiyun pci_ers_result_t hisi_qm_dev_err_detected(struct pci_dev *pdev,
362*4882a593Smuzhiyun 					  pci_channel_state_t state);
363*4882a593Smuzhiyun pci_ers_result_t hisi_qm_dev_slot_reset(struct pci_dev *pdev);
364*4882a593Smuzhiyun void hisi_qm_reset_prepare(struct pci_dev *pdev);
365*4882a593Smuzhiyun void hisi_qm_reset_done(struct pci_dev *pdev);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun struct hisi_acc_sgl_pool;
368*4882a593Smuzhiyun struct hisi_acc_hw_sgl *hisi_acc_sg_buf_map_to_hw_sgl(struct device *dev,
369*4882a593Smuzhiyun 	struct scatterlist *sgl, struct hisi_acc_sgl_pool *pool,
370*4882a593Smuzhiyun 	u32 index, dma_addr_t *hw_sgl_dma);
371*4882a593Smuzhiyun void hisi_acc_sg_buf_unmap(struct device *dev, struct scatterlist *sgl,
372*4882a593Smuzhiyun 			   struct hisi_acc_hw_sgl *hw_sgl);
373*4882a593Smuzhiyun struct hisi_acc_sgl_pool *hisi_acc_create_sgl_pool(struct device *dev,
374*4882a593Smuzhiyun 						   u32 count, u32 sge_nr);
375*4882a593Smuzhiyun void hisi_acc_free_sgl_pool(struct device *dev,
376*4882a593Smuzhiyun 			    struct hisi_acc_sgl_pool *pool);
377*4882a593Smuzhiyun int hisi_qm_alloc_qps_node(struct hisi_qm_list *qm_list, int qp_num,
378*4882a593Smuzhiyun 			   u8 alg_type, int node, struct hisi_qp **qps);
379*4882a593Smuzhiyun void hisi_qm_free_qps(struct hisi_qp **qps, int qp_num);
380*4882a593Smuzhiyun void hisi_qm_dev_shutdown(struct pci_dev *pdev);
381*4882a593Smuzhiyun void hisi_qm_wait_task_finish(struct hisi_qm *qm, struct hisi_qm_list *qm_list);
382*4882a593Smuzhiyun int hisi_qm_alg_register(struct hisi_qm *qm, struct hisi_qm_list *qm_list);
383*4882a593Smuzhiyun void hisi_qm_alg_unregister(struct hisi_qm *qm, struct hisi_qm_list *qm_list);
384*4882a593Smuzhiyun #endif
385