1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2018-2019 HiSilicon Limited. */
3*4882a593Smuzhiyun #include <linux/acpi.h>
4*4882a593Smuzhiyun #include <linux/aer.h>
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/debugfs.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/topology.h>
13*4882a593Smuzhiyun #include "hpre.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define HPRE_QUEUE_NUM_V2 1024
16*4882a593Smuzhiyun #define HPRE_QM_ABNML_INT_MASK 0x100004
17*4882a593Smuzhiyun #define HPRE_CTRL_CNT_CLR_CE_BIT BIT(0)
18*4882a593Smuzhiyun #define HPRE_COMM_CNT_CLR_CE 0x0
19*4882a593Smuzhiyun #define HPRE_CTRL_CNT_CLR_CE 0x301000
20*4882a593Smuzhiyun #define HPRE_FSM_MAX_CNT 0x301008
21*4882a593Smuzhiyun #define HPRE_VFG_AXQOS 0x30100c
22*4882a593Smuzhiyun #define HPRE_VFG_AXCACHE 0x301010
23*4882a593Smuzhiyun #define HPRE_RDCHN_INI_CFG 0x301014
24*4882a593Smuzhiyun #define HPRE_AWUSR_FP_CFG 0x301018
25*4882a593Smuzhiyun #define HPRE_BD_ENDIAN 0x301020
26*4882a593Smuzhiyun #define HPRE_ECC_BYPASS 0x301024
27*4882a593Smuzhiyun #define HPRE_RAS_WIDTH_CFG 0x301028
28*4882a593Smuzhiyun #define HPRE_POISON_BYPASS 0x30102c
29*4882a593Smuzhiyun #define HPRE_BD_ARUSR_CFG 0x301030
30*4882a593Smuzhiyun #define HPRE_BD_AWUSR_CFG 0x301034
31*4882a593Smuzhiyun #define HPRE_TYPES_ENB 0x301038
32*4882a593Smuzhiyun #define HPRE_DATA_RUSER_CFG 0x30103c
33*4882a593Smuzhiyun #define HPRE_DATA_WUSER_CFG 0x301040
34*4882a593Smuzhiyun #define HPRE_INT_MASK 0x301400
35*4882a593Smuzhiyun #define HPRE_INT_STATUS 0x301800
36*4882a593Smuzhiyun #define HPRE_CORE_INT_ENABLE 0
37*4882a593Smuzhiyun #define HPRE_CORE_INT_DISABLE 0x003fffff
38*4882a593Smuzhiyun #define HPRE_RAS_ECC_1BIT_TH 0x30140c
39*4882a593Smuzhiyun #define HPRE_RDCHN_INI_ST 0x301a00
40*4882a593Smuzhiyun #define HPRE_CLSTR_BASE 0x302000
41*4882a593Smuzhiyun #define HPRE_CORE_EN_OFFSET 0x04
42*4882a593Smuzhiyun #define HPRE_CORE_INI_CFG_OFFSET 0x20
43*4882a593Smuzhiyun #define HPRE_CORE_INI_STATUS_OFFSET 0x80
44*4882a593Smuzhiyun #define HPRE_CORE_HTBT_WARN_OFFSET 0x8c
45*4882a593Smuzhiyun #define HPRE_CORE_IS_SCHD_OFFSET 0x90
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define HPRE_RAS_CE_ENB 0x301410
48*4882a593Smuzhiyun #define HPRE_HAC_RAS_CE_ENABLE 0x1
49*4882a593Smuzhiyun #define HPRE_RAS_NFE_ENB 0x301414
50*4882a593Smuzhiyun #define HPRE_HAC_RAS_NFE_ENABLE 0x3ffffe
51*4882a593Smuzhiyun #define HPRE_RAS_FE_ENB 0x301418
52*4882a593Smuzhiyun #define HPRE_HAC_RAS_FE_ENABLE 0
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define HPRE_CORE_ENB (HPRE_CLSTR_BASE + HPRE_CORE_EN_OFFSET)
55*4882a593Smuzhiyun #define HPRE_CORE_INI_CFG (HPRE_CLSTR_BASE + HPRE_CORE_INI_CFG_OFFSET)
56*4882a593Smuzhiyun #define HPRE_CORE_INI_STATUS (HPRE_CLSTR_BASE + HPRE_CORE_INI_STATUS_OFFSET)
57*4882a593Smuzhiyun #define HPRE_HAC_ECC1_CNT 0x301a04
58*4882a593Smuzhiyun #define HPRE_HAC_ECC2_CNT 0x301a08
59*4882a593Smuzhiyun #define HPRE_HAC_INT_STATUS 0x301800
60*4882a593Smuzhiyun #define HPRE_HAC_SOURCE_INT 0x301600
61*4882a593Smuzhiyun #define HPRE_CLSTR_ADDR_INTRVL 0x1000
62*4882a593Smuzhiyun #define HPRE_CLUSTER_INQURY 0x100
63*4882a593Smuzhiyun #define HPRE_CLSTR_ADDR_INQRY_RSLT 0x104
64*4882a593Smuzhiyun #define HPRE_TIMEOUT_ABNML_BIT 6
65*4882a593Smuzhiyun #define HPRE_PASID_EN_BIT 9
66*4882a593Smuzhiyun #define HPRE_REG_RD_INTVRL_US 10
67*4882a593Smuzhiyun #define HPRE_REG_RD_TMOUT_US 1000
68*4882a593Smuzhiyun #define HPRE_DBGFS_VAL_MAX_LEN 20
69*4882a593Smuzhiyun #define HPRE_PCI_DEVICE_ID 0xa258
70*4882a593Smuzhiyun #define HPRE_PCI_VF_DEVICE_ID 0xa259
71*4882a593Smuzhiyun #define HPRE_ADDR(qm, offset) ((qm)->io_base + (offset))
72*4882a593Smuzhiyun #define HPRE_QM_USR_CFG_MASK 0xfffffffe
73*4882a593Smuzhiyun #define HPRE_QM_AXI_CFG_MASK 0xffff
74*4882a593Smuzhiyun #define HPRE_QM_VFG_AX_MASK 0xff
75*4882a593Smuzhiyun #define HPRE_BD_USR_MASK 0x3
76*4882a593Smuzhiyun #define HPRE_CLUSTER_CORE_MASK 0xf
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define HPRE_AM_OOO_SHUTDOWN_ENB 0x301044
79*4882a593Smuzhiyun #define HPRE_AM_OOO_SHUTDOWN_ENABLE BIT(0)
80*4882a593Smuzhiyun #define HPRE_WR_MSI_PORT BIT(2)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define HPRE_CORE_ECC_2BIT_ERR BIT(1)
83*4882a593Smuzhiyun #define HPRE_OOO_ECC_2BIT_ERR BIT(5)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define HPRE_QM_BME_FLR BIT(7)
86*4882a593Smuzhiyun #define HPRE_QM_PM_FLR BIT(11)
87*4882a593Smuzhiyun #define HPRE_QM_SRIOV_FLR BIT(12)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define HPRE_VIA_MSI_DSM 1
90*4882a593Smuzhiyun #define HPRE_SQE_MASK_OFFSET 8
91*4882a593Smuzhiyun #define HPRE_SQE_MASK_LEN 24
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const char hpre_name[] = "hisi_hpre";
94*4882a593Smuzhiyun static struct dentry *hpre_debugfs_root;
95*4882a593Smuzhiyun static const struct pci_device_id hpre_dev_ids[] = {
96*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, HPRE_PCI_DEVICE_ID) },
97*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, HPRE_PCI_VF_DEVICE_ID) },
98*4882a593Smuzhiyun { 0, }
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, hpre_dev_ids);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct hpre_hw_error {
104*4882a593Smuzhiyun u32 int_msk;
105*4882a593Smuzhiyun const char *msg;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static struct hisi_qm_list hpre_devices = {
109*4882a593Smuzhiyun .register_to_crypto = hpre_algs_register,
110*4882a593Smuzhiyun .unregister_from_crypto = hpre_algs_unregister,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const char * const hpre_debug_file_name[] = {
114*4882a593Smuzhiyun [HPRE_CURRENT_QM] = "current_qm",
115*4882a593Smuzhiyun [HPRE_CLEAR_ENABLE] = "rdclr_en",
116*4882a593Smuzhiyun [HPRE_CLUSTER_CTRL] = "cluster_ctrl",
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const struct hpre_hw_error hpre_hw_errors[] = {
120*4882a593Smuzhiyun { .int_msk = BIT(0), .msg = "core_ecc_1bit_err_int_set" },
121*4882a593Smuzhiyun { .int_msk = BIT(1), .msg = "core_ecc_2bit_err_int_set" },
122*4882a593Smuzhiyun { .int_msk = BIT(2), .msg = "dat_wb_poison_int_set" },
123*4882a593Smuzhiyun { .int_msk = BIT(3), .msg = "dat_rd_poison_int_set" },
124*4882a593Smuzhiyun { .int_msk = BIT(4), .msg = "bd_rd_poison_int_set" },
125*4882a593Smuzhiyun { .int_msk = BIT(5), .msg = "ooo_ecc_2bit_err_int_set" },
126*4882a593Smuzhiyun { .int_msk = BIT(6), .msg = "cluster1_shb_timeout_int_set" },
127*4882a593Smuzhiyun { .int_msk = BIT(7), .msg = "cluster2_shb_timeout_int_set" },
128*4882a593Smuzhiyun { .int_msk = BIT(8), .msg = "cluster3_shb_timeout_int_set" },
129*4882a593Smuzhiyun { .int_msk = BIT(9), .msg = "cluster4_shb_timeout_int_set" },
130*4882a593Smuzhiyun { .int_msk = GENMASK(15, 10), .msg = "ooo_rdrsp_err_int_set" },
131*4882a593Smuzhiyun { .int_msk = GENMASK(21, 16), .msg = "ooo_wrrsp_err_int_set" },
132*4882a593Smuzhiyun { /* sentinel */ }
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static const u64 hpre_cluster_offsets[] = {
136*4882a593Smuzhiyun [HPRE_CLUSTER0] =
137*4882a593Smuzhiyun HPRE_CLSTR_BASE + HPRE_CLUSTER0 * HPRE_CLSTR_ADDR_INTRVL,
138*4882a593Smuzhiyun [HPRE_CLUSTER1] =
139*4882a593Smuzhiyun HPRE_CLSTR_BASE + HPRE_CLUSTER1 * HPRE_CLSTR_ADDR_INTRVL,
140*4882a593Smuzhiyun [HPRE_CLUSTER2] =
141*4882a593Smuzhiyun HPRE_CLSTR_BASE + HPRE_CLUSTER2 * HPRE_CLSTR_ADDR_INTRVL,
142*4882a593Smuzhiyun [HPRE_CLUSTER3] =
143*4882a593Smuzhiyun HPRE_CLSTR_BASE + HPRE_CLUSTER3 * HPRE_CLSTR_ADDR_INTRVL,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static const struct debugfs_reg32 hpre_cluster_dfx_regs[] = {
147*4882a593Smuzhiyun {"CORES_EN_STATUS ", HPRE_CORE_EN_OFFSET},
148*4882a593Smuzhiyun {"CORES_INI_CFG ", HPRE_CORE_INI_CFG_OFFSET},
149*4882a593Smuzhiyun {"CORES_INI_STATUS ", HPRE_CORE_INI_STATUS_OFFSET},
150*4882a593Smuzhiyun {"CORES_HTBT_WARN ", HPRE_CORE_HTBT_WARN_OFFSET},
151*4882a593Smuzhiyun {"CORES_IS_SCHD ", HPRE_CORE_IS_SCHD_OFFSET},
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static const struct debugfs_reg32 hpre_com_dfx_regs[] = {
155*4882a593Smuzhiyun {"READ_CLR_EN ", HPRE_CTRL_CNT_CLR_CE},
156*4882a593Smuzhiyun {"AXQOS ", HPRE_VFG_AXQOS},
157*4882a593Smuzhiyun {"AWUSR_CFG ", HPRE_AWUSR_FP_CFG},
158*4882a593Smuzhiyun {"QM_ARUSR_MCFG1 ", QM_ARUSER_M_CFG_1},
159*4882a593Smuzhiyun {"QM_AWUSR_MCFG1 ", QM_AWUSER_M_CFG_1},
160*4882a593Smuzhiyun {"BD_ENDIAN ", HPRE_BD_ENDIAN},
161*4882a593Smuzhiyun {"ECC_CHECK_CTRL ", HPRE_ECC_BYPASS},
162*4882a593Smuzhiyun {"RAS_INT_WIDTH ", HPRE_RAS_WIDTH_CFG},
163*4882a593Smuzhiyun {"POISON_BYPASS ", HPRE_POISON_BYPASS},
164*4882a593Smuzhiyun {"BD_ARUSER ", HPRE_BD_ARUSR_CFG},
165*4882a593Smuzhiyun {"BD_AWUSER ", HPRE_BD_AWUSR_CFG},
166*4882a593Smuzhiyun {"DATA_ARUSER ", HPRE_DATA_RUSER_CFG},
167*4882a593Smuzhiyun {"DATA_AWUSER ", HPRE_DATA_WUSER_CFG},
168*4882a593Smuzhiyun {"INT_STATUS ", HPRE_INT_STATUS},
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static const char *hpre_dfx_files[HPRE_DFX_FILE_NUM] = {
172*4882a593Smuzhiyun "send_cnt",
173*4882a593Smuzhiyun "recv_cnt",
174*4882a593Smuzhiyun "send_fail_cnt",
175*4882a593Smuzhiyun "send_busy_cnt",
176*4882a593Smuzhiyun "over_thrhld_cnt",
177*4882a593Smuzhiyun "overtime_thrhld",
178*4882a593Smuzhiyun "invalid_req_cnt"
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
pf_q_num_set(const char * val,const struct kernel_param * kp)181*4882a593Smuzhiyun static int pf_q_num_set(const char *val, const struct kernel_param *kp)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun return q_num_set(val, kp, HPRE_PCI_DEVICE_ID);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const struct kernel_param_ops hpre_pf_q_num_ops = {
187*4882a593Smuzhiyun .set = pf_q_num_set,
188*4882a593Smuzhiyun .get = param_get_int,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static u32 pf_q_num = HPRE_PF_DEF_Q_NUM;
192*4882a593Smuzhiyun module_param_cb(pf_q_num, &hpre_pf_q_num_ops, &pf_q_num, 0444);
193*4882a593Smuzhiyun MODULE_PARM_DESC(pf_q_num, "Number of queues in PF of CS(2-1024)");
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static const struct kernel_param_ops vfs_num_ops = {
196*4882a593Smuzhiyun .set = vfs_num_set,
197*4882a593Smuzhiyun .get = param_get_int,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static u32 vfs_num;
201*4882a593Smuzhiyun module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444);
202*4882a593Smuzhiyun MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)");
203*4882a593Smuzhiyun
hpre_create_qp(void)204*4882a593Smuzhiyun struct hisi_qp *hpre_create_qp(void)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun int node = cpu_to_node(smp_processor_id());
207*4882a593Smuzhiyun struct hisi_qp *qp = NULL;
208*4882a593Smuzhiyun int ret;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun ret = hisi_qm_alloc_qps_node(&hpre_devices, 1, 0, node, &qp);
211*4882a593Smuzhiyun if (!ret)
212*4882a593Smuzhiyun return qp;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return NULL;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
hpre_cfg_by_dsm(struct hisi_qm * qm)217*4882a593Smuzhiyun static int hpre_cfg_by_dsm(struct hisi_qm *qm)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct device *dev = &qm->pdev->dev;
220*4882a593Smuzhiyun union acpi_object *obj;
221*4882a593Smuzhiyun guid_t guid;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (guid_parse("b06b81ab-0134-4a45-9b0c-483447b95fa7", &guid)) {
224*4882a593Smuzhiyun dev_err(dev, "Hpre GUID failed\n");
225*4882a593Smuzhiyun return -EINVAL;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Switch over to MSI handling due to non-standard PCI implementation */
229*4882a593Smuzhiyun obj = acpi_evaluate_dsm(ACPI_HANDLE(dev), &guid,
230*4882a593Smuzhiyun 0, HPRE_VIA_MSI_DSM, NULL);
231*4882a593Smuzhiyun if (!obj) {
232*4882a593Smuzhiyun dev_err(dev, "ACPI handle failed!\n");
233*4882a593Smuzhiyun return -EIO;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ACPI_FREE(obj);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun * For Hi1620, we shoul disable FLR triggered by hardware (BME/PM/SRIOV).
243*4882a593Smuzhiyun * Or it may stay in D3 state when we bind and unbind hpre quickly,
244*4882a593Smuzhiyun * as it does FLR triggered by hardware.
245*4882a593Smuzhiyun */
disable_flr_of_bme(struct hisi_qm * qm)246*4882a593Smuzhiyun static void disable_flr_of_bme(struct hisi_qm *qm)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun u32 val;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun val = readl(HPRE_ADDR(qm, QM_PEH_AXUSER_CFG));
251*4882a593Smuzhiyun val &= ~(HPRE_QM_BME_FLR | HPRE_QM_SRIOV_FLR);
252*4882a593Smuzhiyun val |= HPRE_QM_PM_FLR;
253*4882a593Smuzhiyun writel(val, HPRE_ADDR(qm, QM_PEH_AXUSER_CFG));
254*4882a593Smuzhiyun writel(PEH_AXUSER_CFG_ENABLE, HPRE_ADDR(qm, QM_PEH_AXUSER_CFG_ENABLE));
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
hpre_set_user_domain_and_cache(struct hisi_qm * qm)257*4882a593Smuzhiyun static int hpre_set_user_domain_and_cache(struct hisi_qm *qm)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct device *dev = &qm->pdev->dev;
260*4882a593Smuzhiyun unsigned long offset;
261*4882a593Smuzhiyun int ret, i;
262*4882a593Smuzhiyun u32 val;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun writel(HPRE_QM_USR_CFG_MASK, HPRE_ADDR(qm, QM_ARUSER_M_CFG_ENABLE));
265*4882a593Smuzhiyun writel(HPRE_QM_USR_CFG_MASK, HPRE_ADDR(qm, QM_AWUSER_M_CFG_ENABLE));
266*4882a593Smuzhiyun writel_relaxed(HPRE_QM_AXI_CFG_MASK, HPRE_ADDR(qm, QM_AXI_M_CFG));
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* HPRE need more time, we close this interrupt */
269*4882a593Smuzhiyun val = readl_relaxed(HPRE_ADDR(qm, HPRE_QM_ABNML_INT_MASK));
270*4882a593Smuzhiyun val |= BIT(HPRE_TIMEOUT_ABNML_BIT);
271*4882a593Smuzhiyun writel_relaxed(val, HPRE_ADDR(qm, HPRE_QM_ABNML_INT_MASK));
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun writel(0x1, HPRE_ADDR(qm, HPRE_TYPES_ENB));
274*4882a593Smuzhiyun writel(HPRE_QM_VFG_AX_MASK, HPRE_ADDR(qm, HPRE_VFG_AXCACHE));
275*4882a593Smuzhiyun writel(0x0, HPRE_ADDR(qm, HPRE_BD_ENDIAN));
276*4882a593Smuzhiyun writel(0x0, HPRE_ADDR(qm, HPRE_INT_MASK));
277*4882a593Smuzhiyun writel(0x0, HPRE_ADDR(qm, HPRE_RAS_ECC_1BIT_TH));
278*4882a593Smuzhiyun writel(0x0, HPRE_ADDR(qm, HPRE_POISON_BYPASS));
279*4882a593Smuzhiyun writel(0x0, HPRE_ADDR(qm, HPRE_COMM_CNT_CLR_CE));
280*4882a593Smuzhiyun writel(0x0, HPRE_ADDR(qm, HPRE_ECC_BYPASS));
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun writel(HPRE_BD_USR_MASK, HPRE_ADDR(qm, HPRE_BD_ARUSR_CFG));
283*4882a593Smuzhiyun writel(HPRE_BD_USR_MASK, HPRE_ADDR(qm, HPRE_BD_AWUSR_CFG));
284*4882a593Smuzhiyun writel(0x1, HPRE_ADDR(qm, HPRE_RDCHN_INI_CFG));
285*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(HPRE_ADDR(qm, HPRE_RDCHN_INI_ST), val,
286*4882a593Smuzhiyun val & BIT(0),
287*4882a593Smuzhiyun HPRE_REG_RD_INTVRL_US,
288*4882a593Smuzhiyun HPRE_REG_RD_TMOUT_US);
289*4882a593Smuzhiyun if (ret) {
290*4882a593Smuzhiyun dev_err(dev, "read rd channel timeout fail!\n");
291*4882a593Smuzhiyun return -ETIMEDOUT;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun for (i = 0; i < HPRE_CLUSTERS_NUM; i++) {
295*4882a593Smuzhiyun offset = i * HPRE_CLSTR_ADDR_INTRVL;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* clusters initiating */
298*4882a593Smuzhiyun writel(HPRE_CLUSTER_CORE_MASK,
299*4882a593Smuzhiyun HPRE_ADDR(qm, offset + HPRE_CORE_ENB));
300*4882a593Smuzhiyun writel(0x1, HPRE_ADDR(qm, offset + HPRE_CORE_INI_CFG));
301*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(HPRE_ADDR(qm, offset +
302*4882a593Smuzhiyun HPRE_CORE_INI_STATUS), val,
303*4882a593Smuzhiyun ((val & HPRE_CLUSTER_CORE_MASK) ==
304*4882a593Smuzhiyun HPRE_CLUSTER_CORE_MASK),
305*4882a593Smuzhiyun HPRE_REG_RD_INTVRL_US,
306*4882a593Smuzhiyun HPRE_REG_RD_TMOUT_US);
307*4882a593Smuzhiyun if (ret) {
308*4882a593Smuzhiyun dev_err(dev,
309*4882a593Smuzhiyun "cluster %d int st status timeout!\n", i);
310*4882a593Smuzhiyun return -ETIMEDOUT;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun ret = hpre_cfg_by_dsm(qm);
315*4882a593Smuzhiyun if (ret)
316*4882a593Smuzhiyun dev_err(dev, "acpi_evaluate_dsm err.\n");
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun disable_flr_of_bme(qm);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return ret;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
hpre_cnt_regs_clear(struct hisi_qm * qm)323*4882a593Smuzhiyun static void hpre_cnt_regs_clear(struct hisi_qm *qm)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun unsigned long offset;
326*4882a593Smuzhiyun int i;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* clear current_qm */
329*4882a593Smuzhiyun writel(0x0, qm->io_base + QM_DFX_MB_CNT_VF);
330*4882a593Smuzhiyun writel(0x0, qm->io_base + QM_DFX_DB_CNT_VF);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* clear clusterX/cluster_ctrl */
333*4882a593Smuzhiyun for (i = 0; i < HPRE_CLUSTERS_NUM; i++) {
334*4882a593Smuzhiyun offset = HPRE_CLSTR_BASE + i * HPRE_CLSTR_ADDR_INTRVL;
335*4882a593Smuzhiyun writel(0x0, qm->io_base + offset + HPRE_CLUSTER_INQURY);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* clear rdclr_en */
339*4882a593Smuzhiyun writel(0x0, qm->io_base + HPRE_CTRL_CNT_CLR_CE);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun hisi_qm_debug_regs_clear(qm);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
hpre_hw_error_disable(struct hisi_qm * qm)344*4882a593Smuzhiyun static void hpre_hw_error_disable(struct hisi_qm *qm)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun u32 val;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* disable hpre hw error interrupts */
349*4882a593Smuzhiyun writel(HPRE_CORE_INT_DISABLE, qm->io_base + HPRE_INT_MASK);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* disable HPRE block master OOO when m-bit error occur */
352*4882a593Smuzhiyun val = readl(qm->io_base + HPRE_AM_OOO_SHUTDOWN_ENB);
353*4882a593Smuzhiyun val &= ~HPRE_AM_OOO_SHUTDOWN_ENABLE;
354*4882a593Smuzhiyun writel(val, qm->io_base + HPRE_AM_OOO_SHUTDOWN_ENB);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
hpre_hw_error_enable(struct hisi_qm * qm)357*4882a593Smuzhiyun static void hpre_hw_error_enable(struct hisi_qm *qm)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun u32 val;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* clear HPRE hw error source if having */
362*4882a593Smuzhiyun writel(HPRE_CORE_INT_DISABLE, qm->io_base + HPRE_HAC_SOURCE_INT);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* enable hpre hw error interrupts */
365*4882a593Smuzhiyun writel(HPRE_CORE_INT_ENABLE, qm->io_base + HPRE_INT_MASK);
366*4882a593Smuzhiyun writel(HPRE_HAC_RAS_CE_ENABLE, qm->io_base + HPRE_RAS_CE_ENB);
367*4882a593Smuzhiyun writel(HPRE_HAC_RAS_NFE_ENABLE, qm->io_base + HPRE_RAS_NFE_ENB);
368*4882a593Smuzhiyun writel(HPRE_HAC_RAS_FE_ENABLE, qm->io_base + HPRE_RAS_FE_ENB);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* enable HPRE block master OOO when m-bit error occur */
371*4882a593Smuzhiyun val = readl(qm->io_base + HPRE_AM_OOO_SHUTDOWN_ENB);
372*4882a593Smuzhiyun val |= HPRE_AM_OOO_SHUTDOWN_ENABLE;
373*4882a593Smuzhiyun writel(val, qm->io_base + HPRE_AM_OOO_SHUTDOWN_ENB);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
hpre_file_to_qm(struct hpre_debugfs_file * file)376*4882a593Smuzhiyun static inline struct hisi_qm *hpre_file_to_qm(struct hpre_debugfs_file *file)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct hpre *hpre = container_of(file->debug, struct hpre, debug);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return &hpre->qm;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
hpre_current_qm_read(struct hpre_debugfs_file * file)383*4882a593Smuzhiyun static u32 hpre_current_qm_read(struct hpre_debugfs_file *file)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct hisi_qm *qm = hpre_file_to_qm(file);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return readl(qm->io_base + QM_DFX_MB_CNT_VF);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
hpre_current_qm_write(struct hpre_debugfs_file * file,u32 val)390*4882a593Smuzhiyun static int hpre_current_qm_write(struct hpre_debugfs_file *file, u32 val)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct hisi_qm *qm = hpre_file_to_qm(file);
393*4882a593Smuzhiyun u32 num_vfs = qm->vfs_num;
394*4882a593Smuzhiyun u32 vfq_num, tmp;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (val > num_vfs)
397*4882a593Smuzhiyun return -EINVAL;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* According PF or VF Dev ID to calculation curr_qm_qp_num and store */
400*4882a593Smuzhiyun if (val == 0) {
401*4882a593Smuzhiyun qm->debug.curr_qm_qp_num = qm->qp_num;
402*4882a593Smuzhiyun } else {
403*4882a593Smuzhiyun vfq_num = (qm->ctrl_qp_num - qm->qp_num) / num_vfs;
404*4882a593Smuzhiyun if (val == num_vfs) {
405*4882a593Smuzhiyun qm->debug.curr_qm_qp_num =
406*4882a593Smuzhiyun qm->ctrl_qp_num - qm->qp_num - (num_vfs - 1) * vfq_num;
407*4882a593Smuzhiyun } else {
408*4882a593Smuzhiyun qm->debug.curr_qm_qp_num = vfq_num;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun writel(val, qm->io_base + QM_DFX_MB_CNT_VF);
413*4882a593Smuzhiyun writel(val, qm->io_base + QM_DFX_DB_CNT_VF);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun tmp = val |
416*4882a593Smuzhiyun (readl(qm->io_base + QM_DFX_SQE_CNT_VF_SQN) & CURRENT_Q_MASK);
417*4882a593Smuzhiyun writel(tmp, qm->io_base + QM_DFX_SQE_CNT_VF_SQN);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun tmp = val |
420*4882a593Smuzhiyun (readl(qm->io_base + QM_DFX_CQE_CNT_VF_CQN) & CURRENT_Q_MASK);
421*4882a593Smuzhiyun writel(tmp, qm->io_base + QM_DFX_CQE_CNT_VF_CQN);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
hpre_clear_enable_read(struct hpre_debugfs_file * file)426*4882a593Smuzhiyun static u32 hpre_clear_enable_read(struct hpre_debugfs_file *file)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun struct hisi_qm *qm = hpre_file_to_qm(file);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun return readl(qm->io_base + HPRE_CTRL_CNT_CLR_CE) &
431*4882a593Smuzhiyun HPRE_CTRL_CNT_CLR_CE_BIT;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
hpre_clear_enable_write(struct hpre_debugfs_file * file,u32 val)434*4882a593Smuzhiyun static int hpre_clear_enable_write(struct hpre_debugfs_file *file, u32 val)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun struct hisi_qm *qm = hpre_file_to_qm(file);
437*4882a593Smuzhiyun u32 tmp;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (val != 1 && val != 0)
440*4882a593Smuzhiyun return -EINVAL;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun tmp = (readl(qm->io_base + HPRE_CTRL_CNT_CLR_CE) &
443*4882a593Smuzhiyun ~HPRE_CTRL_CNT_CLR_CE_BIT) | val;
444*4882a593Smuzhiyun writel(tmp, qm->io_base + HPRE_CTRL_CNT_CLR_CE);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
hpre_cluster_inqry_read(struct hpre_debugfs_file * file)449*4882a593Smuzhiyun static u32 hpre_cluster_inqry_read(struct hpre_debugfs_file *file)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct hisi_qm *qm = hpre_file_to_qm(file);
452*4882a593Smuzhiyun int cluster_index = file->index - HPRE_CLUSTER_CTRL;
453*4882a593Smuzhiyun unsigned long offset = HPRE_CLSTR_BASE +
454*4882a593Smuzhiyun cluster_index * HPRE_CLSTR_ADDR_INTRVL;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun return readl(qm->io_base + offset + HPRE_CLSTR_ADDR_INQRY_RSLT);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
hpre_cluster_inqry_write(struct hpre_debugfs_file * file,u32 val)459*4882a593Smuzhiyun static int hpre_cluster_inqry_write(struct hpre_debugfs_file *file, u32 val)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct hisi_qm *qm = hpre_file_to_qm(file);
462*4882a593Smuzhiyun int cluster_index = file->index - HPRE_CLUSTER_CTRL;
463*4882a593Smuzhiyun unsigned long offset = HPRE_CLSTR_BASE + cluster_index *
464*4882a593Smuzhiyun HPRE_CLSTR_ADDR_INTRVL;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun writel(val, qm->io_base + offset + HPRE_CLUSTER_INQURY);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
hpre_ctrl_debug_read(struct file * filp,char __user * buf,size_t count,loff_t * pos)471*4882a593Smuzhiyun static ssize_t hpre_ctrl_debug_read(struct file *filp, char __user *buf,
472*4882a593Smuzhiyun size_t count, loff_t *pos)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun struct hpre_debugfs_file *file = filp->private_data;
475*4882a593Smuzhiyun char tbuf[HPRE_DBGFS_VAL_MAX_LEN];
476*4882a593Smuzhiyun u32 val;
477*4882a593Smuzhiyun int ret;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun spin_lock_irq(&file->lock);
480*4882a593Smuzhiyun switch (file->type) {
481*4882a593Smuzhiyun case HPRE_CURRENT_QM:
482*4882a593Smuzhiyun val = hpre_current_qm_read(file);
483*4882a593Smuzhiyun break;
484*4882a593Smuzhiyun case HPRE_CLEAR_ENABLE:
485*4882a593Smuzhiyun val = hpre_clear_enable_read(file);
486*4882a593Smuzhiyun break;
487*4882a593Smuzhiyun case HPRE_CLUSTER_CTRL:
488*4882a593Smuzhiyun val = hpre_cluster_inqry_read(file);
489*4882a593Smuzhiyun break;
490*4882a593Smuzhiyun default:
491*4882a593Smuzhiyun spin_unlock_irq(&file->lock);
492*4882a593Smuzhiyun return -EINVAL;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun spin_unlock_irq(&file->lock);
495*4882a593Smuzhiyun ret = snprintf(tbuf, HPRE_DBGFS_VAL_MAX_LEN, "%u\n", val);
496*4882a593Smuzhiyun return simple_read_from_buffer(buf, count, pos, tbuf, ret);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
hpre_ctrl_debug_write(struct file * filp,const char __user * buf,size_t count,loff_t * pos)499*4882a593Smuzhiyun static ssize_t hpre_ctrl_debug_write(struct file *filp, const char __user *buf,
500*4882a593Smuzhiyun size_t count, loff_t *pos)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun struct hpre_debugfs_file *file = filp->private_data;
503*4882a593Smuzhiyun char tbuf[HPRE_DBGFS_VAL_MAX_LEN];
504*4882a593Smuzhiyun unsigned long val;
505*4882a593Smuzhiyun int len, ret;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (*pos != 0)
508*4882a593Smuzhiyun return 0;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (count >= HPRE_DBGFS_VAL_MAX_LEN)
511*4882a593Smuzhiyun return -ENOSPC;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun len = simple_write_to_buffer(tbuf, HPRE_DBGFS_VAL_MAX_LEN - 1,
514*4882a593Smuzhiyun pos, buf, count);
515*4882a593Smuzhiyun if (len < 0)
516*4882a593Smuzhiyun return len;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun tbuf[len] = '\0';
519*4882a593Smuzhiyun if (kstrtoul(tbuf, 0, &val))
520*4882a593Smuzhiyun return -EFAULT;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun spin_lock_irq(&file->lock);
523*4882a593Smuzhiyun switch (file->type) {
524*4882a593Smuzhiyun case HPRE_CURRENT_QM:
525*4882a593Smuzhiyun ret = hpre_current_qm_write(file, val);
526*4882a593Smuzhiyun if (ret)
527*4882a593Smuzhiyun goto err_input;
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun case HPRE_CLEAR_ENABLE:
530*4882a593Smuzhiyun ret = hpre_clear_enable_write(file, val);
531*4882a593Smuzhiyun if (ret)
532*4882a593Smuzhiyun goto err_input;
533*4882a593Smuzhiyun break;
534*4882a593Smuzhiyun case HPRE_CLUSTER_CTRL:
535*4882a593Smuzhiyun ret = hpre_cluster_inqry_write(file, val);
536*4882a593Smuzhiyun if (ret)
537*4882a593Smuzhiyun goto err_input;
538*4882a593Smuzhiyun break;
539*4882a593Smuzhiyun default:
540*4882a593Smuzhiyun ret = -EINVAL;
541*4882a593Smuzhiyun goto err_input;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun spin_unlock_irq(&file->lock);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun return count;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun err_input:
548*4882a593Smuzhiyun spin_unlock_irq(&file->lock);
549*4882a593Smuzhiyun return ret;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun static const struct file_operations hpre_ctrl_debug_fops = {
553*4882a593Smuzhiyun .owner = THIS_MODULE,
554*4882a593Smuzhiyun .open = simple_open,
555*4882a593Smuzhiyun .read = hpre_ctrl_debug_read,
556*4882a593Smuzhiyun .write = hpre_ctrl_debug_write,
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
hpre_debugfs_atomic64_get(void * data,u64 * val)559*4882a593Smuzhiyun static int hpre_debugfs_atomic64_get(void *data, u64 *val)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct hpre_dfx *dfx_item = data;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun *val = atomic64_read(&dfx_item->value);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
hpre_debugfs_atomic64_set(void * data,u64 val)568*4882a593Smuzhiyun static int hpre_debugfs_atomic64_set(void *data, u64 val)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun struct hpre_dfx *dfx_item = data;
571*4882a593Smuzhiyun struct hpre_dfx *hpre_dfx = NULL;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun if (dfx_item->type == HPRE_OVERTIME_THRHLD) {
574*4882a593Smuzhiyun hpre_dfx = dfx_item - HPRE_OVERTIME_THRHLD;
575*4882a593Smuzhiyun atomic64_set(&hpre_dfx[HPRE_OVER_THRHLD_CNT].value, 0);
576*4882a593Smuzhiyun } else if (val) {
577*4882a593Smuzhiyun return -EINVAL;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun atomic64_set(&dfx_item->value, val);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun return 0;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun DEFINE_DEBUGFS_ATTRIBUTE(hpre_atomic64_ops, hpre_debugfs_atomic64_get,
586*4882a593Smuzhiyun hpre_debugfs_atomic64_set, "%llu\n");
587*4882a593Smuzhiyun
hpre_create_debugfs_file(struct hisi_qm * qm,struct dentry * dir,enum hpre_ctrl_dbgfs_file type,int indx)588*4882a593Smuzhiyun static int hpre_create_debugfs_file(struct hisi_qm *qm, struct dentry *dir,
589*4882a593Smuzhiyun enum hpre_ctrl_dbgfs_file type, int indx)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct hpre *hpre = container_of(qm, struct hpre, qm);
592*4882a593Smuzhiyun struct hpre_debug *dbg = &hpre->debug;
593*4882a593Smuzhiyun struct dentry *file_dir;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun if (dir)
596*4882a593Smuzhiyun file_dir = dir;
597*4882a593Smuzhiyun else
598*4882a593Smuzhiyun file_dir = qm->debug.debug_root;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (type >= HPRE_DEBUG_FILE_NUM)
601*4882a593Smuzhiyun return -EINVAL;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun spin_lock_init(&dbg->files[indx].lock);
604*4882a593Smuzhiyun dbg->files[indx].debug = dbg;
605*4882a593Smuzhiyun dbg->files[indx].type = type;
606*4882a593Smuzhiyun dbg->files[indx].index = indx;
607*4882a593Smuzhiyun debugfs_create_file(hpre_debug_file_name[type], 0600, file_dir,
608*4882a593Smuzhiyun dbg->files + indx, &hpre_ctrl_debug_fops);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
hpre_pf_comm_regs_debugfs_init(struct hisi_qm * qm)613*4882a593Smuzhiyun static int hpre_pf_comm_regs_debugfs_init(struct hisi_qm *qm)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun struct device *dev = &qm->pdev->dev;
616*4882a593Smuzhiyun struct debugfs_regset32 *regset;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
619*4882a593Smuzhiyun if (!regset)
620*4882a593Smuzhiyun return -ENOMEM;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun regset->regs = hpre_com_dfx_regs;
623*4882a593Smuzhiyun regset->nregs = ARRAY_SIZE(hpre_com_dfx_regs);
624*4882a593Smuzhiyun regset->base = qm->io_base;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun debugfs_create_regset32("regs", 0444, qm->debug.debug_root, regset);
627*4882a593Smuzhiyun return 0;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
hpre_cluster_debugfs_init(struct hisi_qm * qm)630*4882a593Smuzhiyun static int hpre_cluster_debugfs_init(struct hisi_qm *qm)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct device *dev = &qm->pdev->dev;
633*4882a593Smuzhiyun char buf[HPRE_DBGFS_VAL_MAX_LEN];
634*4882a593Smuzhiyun struct debugfs_regset32 *regset;
635*4882a593Smuzhiyun struct dentry *tmp_d;
636*4882a593Smuzhiyun int i, ret;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun for (i = 0; i < HPRE_CLUSTERS_NUM; i++) {
639*4882a593Smuzhiyun ret = snprintf(buf, HPRE_DBGFS_VAL_MAX_LEN, "cluster%d", i);
640*4882a593Smuzhiyun if (ret < 0)
641*4882a593Smuzhiyun return -EINVAL;
642*4882a593Smuzhiyun tmp_d = debugfs_create_dir(buf, qm->debug.debug_root);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
645*4882a593Smuzhiyun if (!regset)
646*4882a593Smuzhiyun return -ENOMEM;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun regset->regs = hpre_cluster_dfx_regs;
649*4882a593Smuzhiyun regset->nregs = ARRAY_SIZE(hpre_cluster_dfx_regs);
650*4882a593Smuzhiyun regset->base = qm->io_base + hpre_cluster_offsets[i];
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun debugfs_create_regset32("regs", 0444, tmp_d, regset);
653*4882a593Smuzhiyun ret = hpre_create_debugfs_file(qm, tmp_d, HPRE_CLUSTER_CTRL,
654*4882a593Smuzhiyun i + HPRE_CLUSTER_CTRL);
655*4882a593Smuzhiyun if (ret)
656*4882a593Smuzhiyun return ret;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
hpre_ctrl_debug_init(struct hisi_qm * qm)662*4882a593Smuzhiyun static int hpre_ctrl_debug_init(struct hisi_qm *qm)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun int ret;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun ret = hpre_create_debugfs_file(qm, NULL, HPRE_CURRENT_QM,
667*4882a593Smuzhiyun HPRE_CURRENT_QM);
668*4882a593Smuzhiyun if (ret)
669*4882a593Smuzhiyun return ret;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun ret = hpre_create_debugfs_file(qm, NULL, HPRE_CLEAR_ENABLE,
672*4882a593Smuzhiyun HPRE_CLEAR_ENABLE);
673*4882a593Smuzhiyun if (ret)
674*4882a593Smuzhiyun return ret;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun ret = hpre_pf_comm_regs_debugfs_init(qm);
677*4882a593Smuzhiyun if (ret)
678*4882a593Smuzhiyun return ret;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return hpre_cluster_debugfs_init(qm);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
hpre_dfx_debug_init(struct hisi_qm * qm)683*4882a593Smuzhiyun static void hpre_dfx_debug_init(struct hisi_qm *qm)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun struct hpre *hpre = container_of(qm, struct hpre, qm);
686*4882a593Smuzhiyun struct hpre_dfx *dfx = hpre->debug.dfx;
687*4882a593Smuzhiyun struct dentry *parent;
688*4882a593Smuzhiyun int i;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun parent = debugfs_create_dir("hpre_dfx", qm->debug.debug_root);
691*4882a593Smuzhiyun for (i = 0; i < HPRE_DFX_FILE_NUM; i++) {
692*4882a593Smuzhiyun dfx[i].type = i;
693*4882a593Smuzhiyun debugfs_create_file(hpre_dfx_files[i], 0644, parent, &dfx[i],
694*4882a593Smuzhiyun &hpre_atomic64_ops);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
hpre_debugfs_init(struct hisi_qm * qm)698*4882a593Smuzhiyun static int hpre_debugfs_init(struct hisi_qm *qm)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun struct device *dev = &qm->pdev->dev;
701*4882a593Smuzhiyun int ret;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun qm->debug.debug_root = debugfs_create_dir(dev_name(dev),
704*4882a593Smuzhiyun hpre_debugfs_root);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun qm->debug.sqe_mask_offset = HPRE_SQE_MASK_OFFSET;
707*4882a593Smuzhiyun qm->debug.sqe_mask_len = HPRE_SQE_MASK_LEN;
708*4882a593Smuzhiyun ret = hisi_qm_debug_init(qm);
709*4882a593Smuzhiyun if (ret)
710*4882a593Smuzhiyun goto failed_to_create;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun if (qm->pdev->device == HPRE_PCI_DEVICE_ID) {
713*4882a593Smuzhiyun ret = hpre_ctrl_debug_init(qm);
714*4882a593Smuzhiyun if (ret)
715*4882a593Smuzhiyun goto failed_to_create;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun hpre_dfx_debug_init(qm);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return 0;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun failed_to_create:
723*4882a593Smuzhiyun debugfs_remove_recursive(qm->debug.debug_root);
724*4882a593Smuzhiyun return ret;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
hpre_debugfs_exit(struct hisi_qm * qm)727*4882a593Smuzhiyun static void hpre_debugfs_exit(struct hisi_qm *qm)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun debugfs_remove_recursive(qm->debug.debug_root);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
hpre_qm_init(struct hisi_qm * qm,struct pci_dev * pdev)732*4882a593Smuzhiyun static int hpre_qm_init(struct hisi_qm *qm, struct pci_dev *pdev)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun if (pdev->revision == QM_HW_V1) {
735*4882a593Smuzhiyun pci_warn(pdev, "HPRE version 1 is not supported!\n");
736*4882a593Smuzhiyun return -EINVAL;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun qm->pdev = pdev;
740*4882a593Smuzhiyun qm->ver = pdev->revision;
741*4882a593Smuzhiyun qm->sqe_size = HPRE_SQE_SIZE;
742*4882a593Smuzhiyun qm->dev_name = hpre_name;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun qm->fun_type = (pdev->device == HPRE_PCI_DEVICE_ID) ?
745*4882a593Smuzhiyun QM_HW_PF : QM_HW_VF;
746*4882a593Smuzhiyun if (qm->fun_type == QM_HW_PF) {
747*4882a593Smuzhiyun qm->qp_base = HPRE_PF_DEF_Q_BASE;
748*4882a593Smuzhiyun qm->qp_num = pf_q_num;
749*4882a593Smuzhiyun qm->debug.curr_qm_qp_num = pf_q_num;
750*4882a593Smuzhiyun qm->qm_list = &hpre_devices;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun return hisi_qm_init(qm);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
hpre_log_hw_error(struct hisi_qm * qm,u32 err_sts)756*4882a593Smuzhiyun static void hpre_log_hw_error(struct hisi_qm *qm, u32 err_sts)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun const struct hpre_hw_error *err = hpre_hw_errors;
759*4882a593Smuzhiyun struct device *dev = &qm->pdev->dev;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun while (err->msg) {
762*4882a593Smuzhiyun if (err->int_msk & err_sts)
763*4882a593Smuzhiyun dev_warn(dev, "%s [error status=0x%x] found\n",
764*4882a593Smuzhiyun err->msg, err->int_msk);
765*4882a593Smuzhiyun err++;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
hpre_get_hw_err_status(struct hisi_qm * qm)769*4882a593Smuzhiyun static u32 hpre_get_hw_err_status(struct hisi_qm *qm)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun return readl(qm->io_base + HPRE_HAC_INT_STATUS);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
hpre_clear_hw_err_status(struct hisi_qm * qm,u32 err_sts)774*4882a593Smuzhiyun static void hpre_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun writel(err_sts, qm->io_base + HPRE_HAC_SOURCE_INT);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
hpre_open_axi_master_ooo(struct hisi_qm * qm)779*4882a593Smuzhiyun static void hpre_open_axi_master_ooo(struct hisi_qm *qm)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun u32 value;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun value = readl(qm->io_base + HPRE_AM_OOO_SHUTDOWN_ENB);
784*4882a593Smuzhiyun writel(value & ~HPRE_AM_OOO_SHUTDOWN_ENABLE,
785*4882a593Smuzhiyun HPRE_ADDR(qm, HPRE_AM_OOO_SHUTDOWN_ENB));
786*4882a593Smuzhiyun writel(value | HPRE_AM_OOO_SHUTDOWN_ENABLE,
787*4882a593Smuzhiyun HPRE_ADDR(qm, HPRE_AM_OOO_SHUTDOWN_ENB));
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun static const struct hisi_qm_err_ini hpre_err_ini = {
791*4882a593Smuzhiyun .hw_init = hpre_set_user_domain_and_cache,
792*4882a593Smuzhiyun .hw_err_enable = hpre_hw_error_enable,
793*4882a593Smuzhiyun .hw_err_disable = hpre_hw_error_disable,
794*4882a593Smuzhiyun .get_dev_hw_err_status = hpre_get_hw_err_status,
795*4882a593Smuzhiyun .clear_dev_hw_err_status = hpre_clear_hw_err_status,
796*4882a593Smuzhiyun .log_dev_hw_err = hpre_log_hw_error,
797*4882a593Smuzhiyun .open_axi_master_ooo = hpre_open_axi_master_ooo,
798*4882a593Smuzhiyun .err_info = {
799*4882a593Smuzhiyun .ce = QM_BASE_CE,
800*4882a593Smuzhiyun .nfe = QM_BASE_NFE | QM_ACC_DO_TASK_TIMEOUT,
801*4882a593Smuzhiyun .fe = 0,
802*4882a593Smuzhiyun .ecc_2bits_mask = HPRE_CORE_ECC_2BIT_ERR |
803*4882a593Smuzhiyun HPRE_OOO_ECC_2BIT_ERR,
804*4882a593Smuzhiyun .msi_wr_port = HPRE_WR_MSI_PORT,
805*4882a593Smuzhiyun .acpi_rst = "HRST",
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun
hpre_pf_probe_init(struct hpre * hpre)809*4882a593Smuzhiyun static int hpre_pf_probe_init(struct hpre *hpre)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun struct hisi_qm *qm = &hpre->qm;
812*4882a593Smuzhiyun int ret;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun qm->ctrl_qp_num = HPRE_QUEUE_NUM_V2;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun ret = hpre_set_user_domain_and_cache(qm);
817*4882a593Smuzhiyun if (ret)
818*4882a593Smuzhiyun return ret;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun qm->err_ini = &hpre_err_ini;
821*4882a593Smuzhiyun hisi_qm_dev_err_init(qm);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun return 0;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
hpre_probe_init(struct hpre * hpre)826*4882a593Smuzhiyun static int hpre_probe_init(struct hpre *hpre)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun struct hisi_qm *qm = &hpre->qm;
829*4882a593Smuzhiyun int ret;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun if (qm->fun_type == QM_HW_PF) {
832*4882a593Smuzhiyun ret = hpre_pf_probe_init(hpre);
833*4882a593Smuzhiyun if (ret)
834*4882a593Smuzhiyun return ret;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun return 0;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
hpre_probe(struct pci_dev * pdev,const struct pci_device_id * id)840*4882a593Smuzhiyun static int hpre_probe(struct pci_dev *pdev, const struct pci_device_id *id)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun struct hisi_qm *qm;
843*4882a593Smuzhiyun struct hpre *hpre;
844*4882a593Smuzhiyun int ret;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun hpre = devm_kzalloc(&pdev->dev, sizeof(*hpre), GFP_KERNEL);
847*4882a593Smuzhiyun if (!hpre)
848*4882a593Smuzhiyun return -ENOMEM;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun qm = &hpre->qm;
851*4882a593Smuzhiyun ret = hpre_qm_init(qm, pdev);
852*4882a593Smuzhiyun if (ret) {
853*4882a593Smuzhiyun pci_err(pdev, "Failed to init HPRE QM (%d)!\n", ret);
854*4882a593Smuzhiyun return ret;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun ret = hpre_probe_init(hpre);
858*4882a593Smuzhiyun if (ret) {
859*4882a593Smuzhiyun pci_err(pdev, "Failed to probe (%d)!\n", ret);
860*4882a593Smuzhiyun goto err_with_qm_init;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun ret = hisi_qm_start(qm);
864*4882a593Smuzhiyun if (ret)
865*4882a593Smuzhiyun goto err_with_err_init;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun ret = hpre_debugfs_init(qm);
868*4882a593Smuzhiyun if (ret)
869*4882a593Smuzhiyun dev_warn(&pdev->dev, "init debugfs fail!\n");
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun ret = hisi_qm_alg_register(qm, &hpre_devices);
872*4882a593Smuzhiyun if (ret < 0) {
873*4882a593Smuzhiyun pci_err(pdev, "fail to register algs to crypto!\n");
874*4882a593Smuzhiyun goto err_with_qm_start;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun if (qm->fun_type == QM_HW_PF && vfs_num) {
878*4882a593Smuzhiyun ret = hisi_qm_sriov_enable(pdev, vfs_num);
879*4882a593Smuzhiyun if (ret < 0)
880*4882a593Smuzhiyun goto err_with_alg_register;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun return 0;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun err_with_alg_register:
886*4882a593Smuzhiyun hisi_qm_alg_unregister(qm, &hpre_devices);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun err_with_qm_start:
889*4882a593Smuzhiyun hpre_debugfs_exit(qm);
890*4882a593Smuzhiyun hisi_qm_stop(qm, QM_NORMAL);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun err_with_err_init:
893*4882a593Smuzhiyun hisi_qm_dev_err_uninit(qm);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun err_with_qm_init:
896*4882a593Smuzhiyun hisi_qm_uninit(qm);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun return ret;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
hpre_remove(struct pci_dev * pdev)901*4882a593Smuzhiyun static void hpre_remove(struct pci_dev *pdev)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun struct hisi_qm *qm = pci_get_drvdata(pdev);
904*4882a593Smuzhiyun int ret;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun hisi_qm_wait_task_finish(qm, &hpre_devices);
907*4882a593Smuzhiyun hisi_qm_alg_unregister(qm, &hpre_devices);
908*4882a593Smuzhiyun if (qm->fun_type == QM_HW_PF && qm->vfs_num) {
909*4882a593Smuzhiyun ret = hisi_qm_sriov_disable(pdev, qm->is_frozen);
910*4882a593Smuzhiyun if (ret) {
911*4882a593Smuzhiyun pci_err(pdev, "Disable SRIOV fail!\n");
912*4882a593Smuzhiyun return;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun if (qm->fun_type == QM_HW_PF) {
916*4882a593Smuzhiyun hpre_cnt_regs_clear(qm);
917*4882a593Smuzhiyun qm->debug.curr_qm_qp_num = 0;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun hpre_debugfs_exit(qm);
921*4882a593Smuzhiyun hisi_qm_stop(qm, QM_NORMAL);
922*4882a593Smuzhiyun hisi_qm_dev_err_uninit(qm);
923*4882a593Smuzhiyun hisi_qm_uninit(qm);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun static const struct pci_error_handlers hpre_err_handler = {
928*4882a593Smuzhiyun .error_detected = hisi_qm_dev_err_detected,
929*4882a593Smuzhiyun .slot_reset = hisi_qm_dev_slot_reset,
930*4882a593Smuzhiyun .reset_prepare = hisi_qm_reset_prepare,
931*4882a593Smuzhiyun .reset_done = hisi_qm_reset_done,
932*4882a593Smuzhiyun };
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun static struct pci_driver hpre_pci_driver = {
935*4882a593Smuzhiyun .name = hpre_name,
936*4882a593Smuzhiyun .id_table = hpre_dev_ids,
937*4882a593Smuzhiyun .probe = hpre_probe,
938*4882a593Smuzhiyun .remove = hpre_remove,
939*4882a593Smuzhiyun .sriov_configure = IS_ENABLED(CONFIG_PCI_IOV) ?
940*4882a593Smuzhiyun hisi_qm_sriov_configure : NULL,
941*4882a593Smuzhiyun .err_handler = &hpre_err_handler,
942*4882a593Smuzhiyun .shutdown = hisi_qm_dev_shutdown,
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun
hpre_register_debugfs(void)945*4882a593Smuzhiyun static void hpre_register_debugfs(void)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun if (!debugfs_initialized())
948*4882a593Smuzhiyun return;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun hpre_debugfs_root = debugfs_create_dir(hpre_name, NULL);
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
hpre_unregister_debugfs(void)953*4882a593Smuzhiyun static void hpre_unregister_debugfs(void)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun debugfs_remove_recursive(hpre_debugfs_root);
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
hpre_init(void)958*4882a593Smuzhiyun static int __init hpre_init(void)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun int ret;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun hisi_qm_init_list(&hpre_devices);
963*4882a593Smuzhiyun hpre_register_debugfs();
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun ret = pci_register_driver(&hpre_pci_driver);
966*4882a593Smuzhiyun if (ret) {
967*4882a593Smuzhiyun hpre_unregister_debugfs();
968*4882a593Smuzhiyun pr_err("hpre: can't register hisi hpre driver.\n");
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun return ret;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
hpre_exit(void)974*4882a593Smuzhiyun static void __exit hpre_exit(void)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun pci_unregister_driver(&hpre_pci_driver);
977*4882a593Smuzhiyun hpre_unregister_debugfs();
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun module_init(hpre_init);
981*4882a593Smuzhiyun module_exit(hpre_exit);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
984*4882a593Smuzhiyun MODULE_AUTHOR("Zaibo Xu <xuzaibo@huawei.com>");
985*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for HiSilicon HPRE accelerator");
986