xref: /OK3568_Linux_fs/kernel/drivers/crypto/hifn_795x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
4*4882a593Smuzhiyun  * All rights reserved.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/moduleparam.h>
10*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/mm.h>
16*4882a593Smuzhiyun #include <linux/dma-mapping.h>
17*4882a593Smuzhiyun #include <linux/scatterlist.h>
18*4882a593Smuzhiyun #include <linux/highmem.h>
19*4882a593Smuzhiyun #include <linux/crypto.h>
20*4882a593Smuzhiyun #include <linux/hw_random.h>
21*4882a593Smuzhiyun #include <linux/ktime.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <crypto/algapi.h>
24*4882a593Smuzhiyun #include <crypto/internal/des.h>
25*4882a593Smuzhiyun #include <crypto/internal/skcipher.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static char hifn_pll_ref[sizeof("extNNN")] = "ext";
28*4882a593Smuzhiyun module_param_string(hifn_pll_ref, hifn_pll_ref, sizeof(hifn_pll_ref), 0444);
29*4882a593Smuzhiyun MODULE_PARM_DESC(hifn_pll_ref,
30*4882a593Smuzhiyun 		 "PLL reference clock (pci[freq] or ext[freq], default ext)");
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static atomic_t hifn_dev_number;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define ACRYPTO_OP_DECRYPT	0
35*4882a593Smuzhiyun #define ACRYPTO_OP_ENCRYPT	1
36*4882a593Smuzhiyun #define ACRYPTO_OP_HMAC		2
37*4882a593Smuzhiyun #define ACRYPTO_OP_RNG		3
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define ACRYPTO_MODE_ECB		0
40*4882a593Smuzhiyun #define ACRYPTO_MODE_CBC		1
41*4882a593Smuzhiyun #define ACRYPTO_MODE_CFB		2
42*4882a593Smuzhiyun #define ACRYPTO_MODE_OFB		3
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define ACRYPTO_TYPE_AES_128	0
45*4882a593Smuzhiyun #define ACRYPTO_TYPE_AES_192	1
46*4882a593Smuzhiyun #define ACRYPTO_TYPE_AES_256	2
47*4882a593Smuzhiyun #define ACRYPTO_TYPE_3DES	3
48*4882a593Smuzhiyun #define ACRYPTO_TYPE_DES	4
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define PCI_VENDOR_ID_HIFN		0x13A3
51*4882a593Smuzhiyun #define PCI_DEVICE_ID_HIFN_7955		0x0020
52*4882a593Smuzhiyun #define	PCI_DEVICE_ID_HIFN_7956		0x001d
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* I/O region sizes */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define HIFN_BAR0_SIZE			0x1000
57*4882a593Smuzhiyun #define HIFN_BAR1_SIZE			0x2000
58*4882a593Smuzhiyun #define HIFN_BAR2_SIZE			0x8000
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* DMA registres */
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define HIFN_DMA_CRA			0x0C	/* DMA Command Ring Address */
63*4882a593Smuzhiyun #define HIFN_DMA_SDRA			0x1C	/* DMA Source Data Ring Address */
64*4882a593Smuzhiyun #define HIFN_DMA_RRA			0x2C	/* DMA Result Ring Address */
65*4882a593Smuzhiyun #define HIFN_DMA_DDRA			0x3C	/* DMA Destination Data Ring Address */
66*4882a593Smuzhiyun #define HIFN_DMA_STCTL			0x40	/* DMA Status and Control */
67*4882a593Smuzhiyun #define HIFN_DMA_INTREN			0x44	/* DMA Interrupt Enable */
68*4882a593Smuzhiyun #define HIFN_DMA_CFG1			0x48	/* DMA Configuration #1 */
69*4882a593Smuzhiyun #define HIFN_DMA_CFG2			0x6C	/* DMA Configuration #2 */
70*4882a593Smuzhiyun #define HIFN_CHIP_ID			0x98	/* Chip ID */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  * Processing Unit Registers (offset from BASEREG0)
74*4882a593Smuzhiyun  */
75*4882a593Smuzhiyun #define	HIFN_0_PUDATA		0x00	/* Processing Unit Data */
76*4882a593Smuzhiyun #define	HIFN_0_PUCTRL		0x04	/* Processing Unit Control */
77*4882a593Smuzhiyun #define	HIFN_0_PUISR		0x08	/* Processing Unit Interrupt Status */
78*4882a593Smuzhiyun #define	HIFN_0_PUCNFG		0x0c	/* Processing Unit Configuration */
79*4882a593Smuzhiyun #define	HIFN_0_PUIER		0x10	/* Processing Unit Interrupt Enable */
80*4882a593Smuzhiyun #define	HIFN_0_PUSTAT		0x14	/* Processing Unit Status/Chip ID */
81*4882a593Smuzhiyun #define	HIFN_0_FIFOSTAT		0x18	/* FIFO Status */
82*4882a593Smuzhiyun #define	HIFN_0_FIFOCNFG		0x1c	/* FIFO Configuration */
83*4882a593Smuzhiyun #define	HIFN_0_SPACESIZE	0x20	/* Register space size */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Processing Unit Control Register (HIFN_0_PUCTRL) */
86*4882a593Smuzhiyun #define	HIFN_PUCTRL_CLRSRCFIFO	0x0010	/* clear source fifo */
87*4882a593Smuzhiyun #define	HIFN_PUCTRL_STOP	0x0008	/* stop pu */
88*4882a593Smuzhiyun #define	HIFN_PUCTRL_LOCKRAM	0x0004	/* lock ram */
89*4882a593Smuzhiyun #define	HIFN_PUCTRL_DMAENA	0x0002	/* enable dma */
90*4882a593Smuzhiyun #define	HIFN_PUCTRL_RESET	0x0001	/* Reset processing unit */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Processing Unit Interrupt Status Register (HIFN_0_PUISR) */
93*4882a593Smuzhiyun #define	HIFN_PUISR_CMDINVAL	0x8000	/* Invalid command interrupt */
94*4882a593Smuzhiyun #define	HIFN_PUISR_DATAERR	0x4000	/* Data error interrupt */
95*4882a593Smuzhiyun #define	HIFN_PUISR_SRCFIFO	0x2000	/* Source FIFO ready interrupt */
96*4882a593Smuzhiyun #define	HIFN_PUISR_DSTFIFO	0x1000	/* Destination FIFO ready interrupt */
97*4882a593Smuzhiyun #define	HIFN_PUISR_DSTOVER	0x0200	/* Destination overrun interrupt */
98*4882a593Smuzhiyun #define	HIFN_PUISR_SRCCMD	0x0080	/* Source command interrupt */
99*4882a593Smuzhiyun #define	HIFN_PUISR_SRCCTX	0x0040	/* Source context interrupt */
100*4882a593Smuzhiyun #define	HIFN_PUISR_SRCDATA	0x0020	/* Source data interrupt */
101*4882a593Smuzhiyun #define	HIFN_PUISR_DSTDATA	0x0010	/* Destination data interrupt */
102*4882a593Smuzhiyun #define	HIFN_PUISR_DSTRESULT	0x0004	/* Destination result interrupt */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Processing Unit Configuration Register (HIFN_0_PUCNFG) */
105*4882a593Smuzhiyun #define	HIFN_PUCNFG_DRAMMASK	0xe000	/* DRAM size mask */
106*4882a593Smuzhiyun #define	HIFN_PUCNFG_DSZ_256K	0x0000	/* 256k dram */
107*4882a593Smuzhiyun #define	HIFN_PUCNFG_DSZ_512K	0x2000	/* 512k dram */
108*4882a593Smuzhiyun #define	HIFN_PUCNFG_DSZ_1M	0x4000	/* 1m dram */
109*4882a593Smuzhiyun #define	HIFN_PUCNFG_DSZ_2M	0x6000	/* 2m dram */
110*4882a593Smuzhiyun #define	HIFN_PUCNFG_DSZ_4M	0x8000	/* 4m dram */
111*4882a593Smuzhiyun #define	HIFN_PUCNFG_DSZ_8M	0xa000	/* 8m dram */
112*4882a593Smuzhiyun #define	HIFN_PUNCFG_DSZ_16M	0xc000	/* 16m dram */
113*4882a593Smuzhiyun #define	HIFN_PUCNFG_DSZ_32M	0xe000	/* 32m dram */
114*4882a593Smuzhiyun #define	HIFN_PUCNFG_DRAMREFRESH	0x1800	/* DRAM refresh rate mask */
115*4882a593Smuzhiyun #define	HIFN_PUCNFG_DRFR_512	0x0000	/* 512 divisor of ECLK */
116*4882a593Smuzhiyun #define	HIFN_PUCNFG_DRFR_256	0x0800	/* 256 divisor of ECLK */
117*4882a593Smuzhiyun #define	HIFN_PUCNFG_DRFR_128	0x1000	/* 128 divisor of ECLK */
118*4882a593Smuzhiyun #define	HIFN_PUCNFG_TCALLPHASES	0x0200	/* your guess is as good as mine... */
119*4882a593Smuzhiyun #define	HIFN_PUCNFG_TCDRVTOTEM	0x0100	/* your guess is as good as mine... */
120*4882a593Smuzhiyun #define	HIFN_PUCNFG_BIGENDIAN	0x0080	/* DMA big endian mode */
121*4882a593Smuzhiyun #define	HIFN_PUCNFG_BUS32	0x0040	/* Bus width 32bits */
122*4882a593Smuzhiyun #define	HIFN_PUCNFG_BUS16	0x0000	/* Bus width 16 bits */
123*4882a593Smuzhiyun #define	HIFN_PUCNFG_CHIPID	0x0020	/* Allow chipid from PUSTAT */
124*4882a593Smuzhiyun #define	HIFN_PUCNFG_DRAM	0x0010	/* Context RAM is DRAM */
125*4882a593Smuzhiyun #define	HIFN_PUCNFG_SRAM	0x0000	/* Context RAM is SRAM */
126*4882a593Smuzhiyun #define	HIFN_PUCNFG_COMPSING	0x0004	/* Enable single compression context */
127*4882a593Smuzhiyun #define	HIFN_PUCNFG_ENCCNFG	0x0002	/* Encryption configuration */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Processing Unit Interrupt Enable Register (HIFN_0_PUIER) */
130*4882a593Smuzhiyun #define	HIFN_PUIER_CMDINVAL	0x8000	/* Invalid command interrupt */
131*4882a593Smuzhiyun #define	HIFN_PUIER_DATAERR	0x4000	/* Data error interrupt */
132*4882a593Smuzhiyun #define	HIFN_PUIER_SRCFIFO	0x2000	/* Source FIFO ready interrupt */
133*4882a593Smuzhiyun #define	HIFN_PUIER_DSTFIFO	0x1000	/* Destination FIFO ready interrupt */
134*4882a593Smuzhiyun #define	HIFN_PUIER_DSTOVER	0x0200	/* Destination overrun interrupt */
135*4882a593Smuzhiyun #define	HIFN_PUIER_SRCCMD	0x0080	/* Source command interrupt */
136*4882a593Smuzhiyun #define	HIFN_PUIER_SRCCTX	0x0040	/* Source context interrupt */
137*4882a593Smuzhiyun #define	HIFN_PUIER_SRCDATA	0x0020	/* Source data interrupt */
138*4882a593Smuzhiyun #define	HIFN_PUIER_DSTDATA	0x0010	/* Destination data interrupt */
139*4882a593Smuzhiyun #define	HIFN_PUIER_DSTRESULT	0x0004	/* Destination result interrupt */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* Processing Unit Status Register/Chip ID (HIFN_0_PUSTAT) */
142*4882a593Smuzhiyun #define	HIFN_PUSTAT_CMDINVAL	0x8000	/* Invalid command interrupt */
143*4882a593Smuzhiyun #define	HIFN_PUSTAT_DATAERR	0x4000	/* Data error interrupt */
144*4882a593Smuzhiyun #define	HIFN_PUSTAT_SRCFIFO	0x2000	/* Source FIFO ready interrupt */
145*4882a593Smuzhiyun #define	HIFN_PUSTAT_DSTFIFO	0x1000	/* Destination FIFO ready interrupt */
146*4882a593Smuzhiyun #define	HIFN_PUSTAT_DSTOVER	0x0200	/* Destination overrun interrupt */
147*4882a593Smuzhiyun #define	HIFN_PUSTAT_SRCCMD	0x0080	/* Source command interrupt */
148*4882a593Smuzhiyun #define	HIFN_PUSTAT_SRCCTX	0x0040	/* Source context interrupt */
149*4882a593Smuzhiyun #define	HIFN_PUSTAT_SRCDATA	0x0020	/* Source data interrupt */
150*4882a593Smuzhiyun #define	HIFN_PUSTAT_DSTDATA	0x0010	/* Destination data interrupt */
151*4882a593Smuzhiyun #define	HIFN_PUSTAT_DSTRESULT	0x0004	/* Destination result interrupt */
152*4882a593Smuzhiyun #define	HIFN_PUSTAT_CHIPREV	0x00ff	/* Chip revision mask */
153*4882a593Smuzhiyun #define	HIFN_PUSTAT_CHIPENA	0xff00	/* Chip enabled mask */
154*4882a593Smuzhiyun #define	HIFN_PUSTAT_ENA_2	0x1100	/* Level 2 enabled */
155*4882a593Smuzhiyun #define	HIFN_PUSTAT_ENA_1	0x1000	/* Level 1 enabled */
156*4882a593Smuzhiyun #define	HIFN_PUSTAT_ENA_0	0x3000	/* Level 0 enabled */
157*4882a593Smuzhiyun #define	HIFN_PUSTAT_REV_2	0x0020	/* 7751 PT6/2 */
158*4882a593Smuzhiyun #define	HIFN_PUSTAT_REV_3	0x0030	/* 7751 PT6/3 */
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* FIFO Status Register (HIFN_0_FIFOSTAT) */
161*4882a593Smuzhiyun #define	HIFN_FIFOSTAT_SRC	0x7f00	/* Source FIFO available */
162*4882a593Smuzhiyun #define	HIFN_FIFOSTAT_DST	0x007f	/* Destination FIFO available */
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* FIFO Configuration Register (HIFN_0_FIFOCNFG) */
165*4882a593Smuzhiyun #define	HIFN_FIFOCNFG_THRESHOLD	0x0400	/* must be written as 1 */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun  * DMA Interface Registers (offset from BASEREG1)
169*4882a593Smuzhiyun  */
170*4882a593Smuzhiyun #define	HIFN_1_DMA_CRAR		0x0c	/* DMA Command Ring Address */
171*4882a593Smuzhiyun #define	HIFN_1_DMA_SRAR		0x1c	/* DMA Source Ring Address */
172*4882a593Smuzhiyun #define	HIFN_1_DMA_RRAR		0x2c	/* DMA Result Ring Address */
173*4882a593Smuzhiyun #define	HIFN_1_DMA_DRAR		0x3c	/* DMA Destination Ring Address */
174*4882a593Smuzhiyun #define	HIFN_1_DMA_CSR		0x40	/* DMA Status and Control */
175*4882a593Smuzhiyun #define	HIFN_1_DMA_IER		0x44	/* DMA Interrupt Enable */
176*4882a593Smuzhiyun #define	HIFN_1_DMA_CNFG		0x48	/* DMA Configuration */
177*4882a593Smuzhiyun #define	HIFN_1_PLL		0x4c	/* 795x: PLL config */
178*4882a593Smuzhiyun #define	HIFN_1_7811_RNGENA	0x60	/* 7811: rng enable */
179*4882a593Smuzhiyun #define	HIFN_1_7811_RNGCFG	0x64	/* 7811: rng config */
180*4882a593Smuzhiyun #define	HIFN_1_7811_RNGDAT	0x68	/* 7811: rng data */
181*4882a593Smuzhiyun #define	HIFN_1_7811_RNGSTS	0x6c	/* 7811: rng status */
182*4882a593Smuzhiyun #define	HIFN_1_7811_MIPSRST	0x94	/* 7811: MIPS reset */
183*4882a593Smuzhiyun #define	HIFN_1_REVID		0x98	/* Revision ID */
184*4882a593Smuzhiyun #define	HIFN_1_UNLOCK_SECRET1	0xf4
185*4882a593Smuzhiyun #define	HIFN_1_UNLOCK_SECRET2	0xfc
186*4882a593Smuzhiyun #define	HIFN_1_PUB_RESET	0x204	/* Public/RNG Reset */
187*4882a593Smuzhiyun #define	HIFN_1_PUB_BASE		0x300	/* Public Base Address */
188*4882a593Smuzhiyun #define	HIFN_1_PUB_OPLEN	0x304	/* Public Operand Length */
189*4882a593Smuzhiyun #define	HIFN_1_PUB_OP		0x308	/* Public Operand */
190*4882a593Smuzhiyun #define	HIFN_1_PUB_STATUS	0x30c	/* Public Status */
191*4882a593Smuzhiyun #define	HIFN_1_PUB_IEN		0x310	/* Public Interrupt enable */
192*4882a593Smuzhiyun #define	HIFN_1_RNG_CONFIG	0x314	/* RNG config */
193*4882a593Smuzhiyun #define	HIFN_1_RNG_DATA		0x318	/* RNG data */
194*4882a593Smuzhiyun #define	HIFN_1_PUB_MEM		0x400	/* start of Public key memory */
195*4882a593Smuzhiyun #define	HIFN_1_PUB_MEMEND	0xbff	/* end of Public key memory */
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* DMA Status and Control Register (HIFN_1_DMA_CSR) */
198*4882a593Smuzhiyun #define	HIFN_DMACSR_D_CTRLMASK	0xc0000000	/* Destinition Ring Control */
199*4882a593Smuzhiyun #define	HIFN_DMACSR_D_CTRL_NOP	0x00000000	/* Dest. Control: no-op */
200*4882a593Smuzhiyun #define	HIFN_DMACSR_D_CTRL_DIS	0x40000000	/* Dest. Control: disable */
201*4882a593Smuzhiyun #define	HIFN_DMACSR_D_CTRL_ENA	0x80000000	/* Dest. Control: enable */
202*4882a593Smuzhiyun #define	HIFN_DMACSR_D_ABORT	0x20000000	/* Destinition Ring PCIAbort */
203*4882a593Smuzhiyun #define	HIFN_DMACSR_D_DONE	0x10000000	/* Destinition Ring Done */
204*4882a593Smuzhiyun #define	HIFN_DMACSR_D_LAST	0x08000000	/* Destinition Ring Last */
205*4882a593Smuzhiyun #define	HIFN_DMACSR_D_WAIT	0x04000000	/* Destinition Ring Waiting */
206*4882a593Smuzhiyun #define	HIFN_DMACSR_D_OVER	0x02000000	/* Destinition Ring Overflow */
207*4882a593Smuzhiyun #define	HIFN_DMACSR_R_CTRL	0x00c00000	/* Result Ring Control */
208*4882a593Smuzhiyun #define	HIFN_DMACSR_R_CTRL_NOP	0x00000000	/* Result Control: no-op */
209*4882a593Smuzhiyun #define	HIFN_DMACSR_R_CTRL_DIS	0x00400000	/* Result Control: disable */
210*4882a593Smuzhiyun #define	HIFN_DMACSR_R_CTRL_ENA	0x00800000	/* Result Control: enable */
211*4882a593Smuzhiyun #define	HIFN_DMACSR_R_ABORT	0x00200000	/* Result Ring PCI Abort */
212*4882a593Smuzhiyun #define	HIFN_DMACSR_R_DONE	0x00100000	/* Result Ring Done */
213*4882a593Smuzhiyun #define	HIFN_DMACSR_R_LAST	0x00080000	/* Result Ring Last */
214*4882a593Smuzhiyun #define	HIFN_DMACSR_R_WAIT	0x00040000	/* Result Ring Waiting */
215*4882a593Smuzhiyun #define	HIFN_DMACSR_R_OVER	0x00020000	/* Result Ring Overflow */
216*4882a593Smuzhiyun #define	HIFN_DMACSR_S_CTRL	0x0000c000	/* Source Ring Control */
217*4882a593Smuzhiyun #define	HIFN_DMACSR_S_CTRL_NOP	0x00000000	/* Source Control: no-op */
218*4882a593Smuzhiyun #define	HIFN_DMACSR_S_CTRL_DIS	0x00004000	/* Source Control: disable */
219*4882a593Smuzhiyun #define	HIFN_DMACSR_S_CTRL_ENA	0x00008000	/* Source Control: enable */
220*4882a593Smuzhiyun #define	HIFN_DMACSR_S_ABORT	0x00002000	/* Source Ring PCI Abort */
221*4882a593Smuzhiyun #define	HIFN_DMACSR_S_DONE	0x00001000	/* Source Ring Done */
222*4882a593Smuzhiyun #define	HIFN_DMACSR_S_LAST	0x00000800	/* Source Ring Last */
223*4882a593Smuzhiyun #define	HIFN_DMACSR_S_WAIT	0x00000400	/* Source Ring Waiting */
224*4882a593Smuzhiyun #define	HIFN_DMACSR_ILLW	0x00000200	/* Illegal write (7811 only) */
225*4882a593Smuzhiyun #define	HIFN_DMACSR_ILLR	0x00000100	/* Illegal read (7811 only) */
226*4882a593Smuzhiyun #define	HIFN_DMACSR_C_CTRL	0x000000c0	/* Command Ring Control */
227*4882a593Smuzhiyun #define	HIFN_DMACSR_C_CTRL_NOP	0x00000000	/* Command Control: no-op */
228*4882a593Smuzhiyun #define	HIFN_DMACSR_C_CTRL_DIS	0x00000040	/* Command Control: disable */
229*4882a593Smuzhiyun #define	HIFN_DMACSR_C_CTRL_ENA	0x00000080	/* Command Control: enable */
230*4882a593Smuzhiyun #define	HIFN_DMACSR_C_ABORT	0x00000020	/* Command Ring PCI Abort */
231*4882a593Smuzhiyun #define	HIFN_DMACSR_C_DONE	0x00000010	/* Command Ring Done */
232*4882a593Smuzhiyun #define	HIFN_DMACSR_C_LAST	0x00000008	/* Command Ring Last */
233*4882a593Smuzhiyun #define	HIFN_DMACSR_C_WAIT	0x00000004	/* Command Ring Waiting */
234*4882a593Smuzhiyun #define	HIFN_DMACSR_PUBDONE	0x00000002	/* Public op done (7951 only) */
235*4882a593Smuzhiyun #define	HIFN_DMACSR_ENGINE	0x00000001	/* Command Ring Engine IRQ */
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* DMA Interrupt Enable Register (HIFN_1_DMA_IER) */
238*4882a593Smuzhiyun #define	HIFN_DMAIER_D_ABORT	0x20000000	/* Destination Ring PCIAbort */
239*4882a593Smuzhiyun #define	HIFN_DMAIER_D_DONE	0x10000000	/* Destination Ring Done */
240*4882a593Smuzhiyun #define	HIFN_DMAIER_D_LAST	0x08000000	/* Destination Ring Last */
241*4882a593Smuzhiyun #define	HIFN_DMAIER_D_WAIT	0x04000000	/* Destination Ring Waiting */
242*4882a593Smuzhiyun #define	HIFN_DMAIER_D_OVER	0x02000000	/* Destination Ring Overflow */
243*4882a593Smuzhiyun #define	HIFN_DMAIER_R_ABORT	0x00200000	/* Result Ring PCI Abort */
244*4882a593Smuzhiyun #define	HIFN_DMAIER_R_DONE	0x00100000	/* Result Ring Done */
245*4882a593Smuzhiyun #define	HIFN_DMAIER_R_LAST	0x00080000	/* Result Ring Last */
246*4882a593Smuzhiyun #define	HIFN_DMAIER_R_WAIT	0x00040000	/* Result Ring Waiting */
247*4882a593Smuzhiyun #define	HIFN_DMAIER_R_OVER	0x00020000	/* Result Ring Overflow */
248*4882a593Smuzhiyun #define	HIFN_DMAIER_S_ABORT	0x00002000	/* Source Ring PCI Abort */
249*4882a593Smuzhiyun #define	HIFN_DMAIER_S_DONE	0x00001000	/* Source Ring Done */
250*4882a593Smuzhiyun #define	HIFN_DMAIER_S_LAST	0x00000800	/* Source Ring Last */
251*4882a593Smuzhiyun #define	HIFN_DMAIER_S_WAIT	0x00000400	/* Source Ring Waiting */
252*4882a593Smuzhiyun #define	HIFN_DMAIER_ILLW	0x00000200	/* Illegal write (7811 only) */
253*4882a593Smuzhiyun #define	HIFN_DMAIER_ILLR	0x00000100	/* Illegal read (7811 only) */
254*4882a593Smuzhiyun #define	HIFN_DMAIER_C_ABORT	0x00000020	/* Command Ring PCI Abort */
255*4882a593Smuzhiyun #define	HIFN_DMAIER_C_DONE	0x00000010	/* Command Ring Done */
256*4882a593Smuzhiyun #define	HIFN_DMAIER_C_LAST	0x00000008	/* Command Ring Last */
257*4882a593Smuzhiyun #define	HIFN_DMAIER_C_WAIT	0x00000004	/* Command Ring Waiting */
258*4882a593Smuzhiyun #define	HIFN_DMAIER_PUBDONE	0x00000002	/* public op done (7951 only) */
259*4882a593Smuzhiyun #define	HIFN_DMAIER_ENGINE	0x00000001	/* Engine IRQ */
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /* DMA Configuration Register (HIFN_1_DMA_CNFG) */
262*4882a593Smuzhiyun #define	HIFN_DMACNFG_BIGENDIAN	0x10000000	/* big endian mode */
263*4882a593Smuzhiyun #define	HIFN_DMACNFG_POLLFREQ	0x00ff0000	/* Poll frequency mask */
264*4882a593Smuzhiyun #define	HIFN_DMACNFG_UNLOCK	0x00000800
265*4882a593Smuzhiyun #define	HIFN_DMACNFG_POLLINVAL	0x00000700	/* Invalid Poll Scalar */
266*4882a593Smuzhiyun #define	HIFN_DMACNFG_LAST	0x00000010	/* Host control LAST bit */
267*4882a593Smuzhiyun #define	HIFN_DMACNFG_MODE	0x00000004	/* DMA mode */
268*4882a593Smuzhiyun #define	HIFN_DMACNFG_DMARESET	0x00000002	/* DMA Reset # */
269*4882a593Smuzhiyun #define	HIFN_DMACNFG_MSTRESET	0x00000001	/* Master Reset # */
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* PLL configuration register */
272*4882a593Smuzhiyun #define HIFN_PLL_REF_CLK_HBI	0x00000000	/* HBI reference clock */
273*4882a593Smuzhiyun #define HIFN_PLL_REF_CLK_PLL	0x00000001	/* PLL reference clock */
274*4882a593Smuzhiyun #define HIFN_PLL_BP		0x00000002	/* Reference clock bypass */
275*4882a593Smuzhiyun #define HIFN_PLL_PK_CLK_HBI	0x00000000	/* PK engine HBI clock */
276*4882a593Smuzhiyun #define HIFN_PLL_PK_CLK_PLL	0x00000008	/* PK engine PLL clock */
277*4882a593Smuzhiyun #define HIFN_PLL_PE_CLK_HBI	0x00000000	/* PE engine HBI clock */
278*4882a593Smuzhiyun #define HIFN_PLL_PE_CLK_PLL	0x00000010	/* PE engine PLL clock */
279*4882a593Smuzhiyun #define HIFN_PLL_RESERVED_1	0x00000400	/* Reserved bit, must be 1 */
280*4882a593Smuzhiyun #define HIFN_PLL_ND_SHIFT	11		/* Clock multiplier shift */
281*4882a593Smuzhiyun #define HIFN_PLL_ND_MULT_2	0x00000000	/* PLL clock multiplier 2 */
282*4882a593Smuzhiyun #define HIFN_PLL_ND_MULT_4	0x00000800	/* PLL clock multiplier 4 */
283*4882a593Smuzhiyun #define HIFN_PLL_ND_MULT_6	0x00001000	/* PLL clock multiplier 6 */
284*4882a593Smuzhiyun #define HIFN_PLL_ND_MULT_8	0x00001800	/* PLL clock multiplier 8 */
285*4882a593Smuzhiyun #define HIFN_PLL_ND_MULT_10	0x00002000	/* PLL clock multiplier 10 */
286*4882a593Smuzhiyun #define HIFN_PLL_ND_MULT_12	0x00002800	/* PLL clock multiplier 12 */
287*4882a593Smuzhiyun #define HIFN_PLL_IS_1_8		0x00000000	/* charge pump (mult. 1-8) */
288*4882a593Smuzhiyun #define HIFN_PLL_IS_9_12	0x00010000	/* charge pump (mult. 9-12) */
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define HIFN_PLL_FCK_MAX	266		/* Maximum PLL frequency */
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /* Public key reset register (HIFN_1_PUB_RESET) */
293*4882a593Smuzhiyun #define	HIFN_PUBRST_RESET	0x00000001	/* reset public/rng unit */
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* Public base address register (HIFN_1_PUB_BASE) */
296*4882a593Smuzhiyun #define	HIFN_PUBBASE_ADDR	0x00003fff	/* base address */
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /* Public operand length register (HIFN_1_PUB_OPLEN) */
299*4882a593Smuzhiyun #define	HIFN_PUBOPLEN_MOD_M	0x0000007f	/* modulus length mask */
300*4882a593Smuzhiyun #define	HIFN_PUBOPLEN_MOD_S	0		/* modulus length shift */
301*4882a593Smuzhiyun #define	HIFN_PUBOPLEN_EXP_M	0x0003ff80	/* exponent length mask */
302*4882a593Smuzhiyun #define	HIFN_PUBOPLEN_EXP_S	7		/* exponent length shift */
303*4882a593Smuzhiyun #define	HIFN_PUBOPLEN_RED_M	0x003c0000	/* reducend length mask */
304*4882a593Smuzhiyun #define	HIFN_PUBOPLEN_RED_S	18		/* reducend length shift */
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /* Public operation register (HIFN_1_PUB_OP) */
307*4882a593Smuzhiyun #define	HIFN_PUBOP_AOFFSET_M	0x0000007f	/* A offset mask */
308*4882a593Smuzhiyun #define	HIFN_PUBOP_AOFFSET_S	0		/* A offset shift */
309*4882a593Smuzhiyun #define	HIFN_PUBOP_BOFFSET_M	0x00000f80	/* B offset mask */
310*4882a593Smuzhiyun #define	HIFN_PUBOP_BOFFSET_S	7		/* B offset shift */
311*4882a593Smuzhiyun #define	HIFN_PUBOP_MOFFSET_M	0x0003f000	/* M offset mask */
312*4882a593Smuzhiyun #define	HIFN_PUBOP_MOFFSET_S	12		/* M offset shift */
313*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_MASK	0x003c0000	/* Opcode: */
314*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_NOP	0x00000000	/*  NOP */
315*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_ADD	0x00040000	/*  ADD */
316*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_ADDC	0x00080000	/*  ADD w/carry */
317*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_SUB	0x000c0000	/*  SUB */
318*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_SUBC	0x00100000	/*  SUB w/carry */
319*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_MODADD	0x00140000	/*  Modular ADD */
320*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_MODSUB	0x00180000	/*  Modular SUB */
321*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_INCA	0x001c0000	/*  INC A */
322*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_DECA	0x00200000	/*  DEC A */
323*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_MULT	0x00240000	/*  MULT */
324*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_MODMULT	0x00280000	/*  Modular MULT */
325*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_MODRED	0x002c0000	/*  Modular RED */
326*4882a593Smuzhiyun #define	HIFN_PUBOP_OP_MODEXP	0x00300000	/*  Modular EXP */
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun /* Public status register (HIFN_1_PUB_STATUS) */
329*4882a593Smuzhiyun #define	HIFN_PUBSTS_DONE	0x00000001	/* operation done */
330*4882a593Smuzhiyun #define	HIFN_PUBSTS_CARRY	0x00000002	/* carry */
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /* Public interrupt enable register (HIFN_1_PUB_IEN) */
333*4882a593Smuzhiyun #define	HIFN_PUBIEN_DONE	0x00000001	/* operation done interrupt */
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /* Random number generator config register (HIFN_1_RNG_CONFIG) */
336*4882a593Smuzhiyun #define	HIFN_RNGCFG_ENA		0x00000001	/* enable rng */
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define HIFN_NAMESIZE			32
339*4882a593Smuzhiyun #define HIFN_MAX_RESULT_ORDER		5
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #define	HIFN_D_CMD_RSIZE		(24 * 1)
342*4882a593Smuzhiyun #define	HIFN_D_SRC_RSIZE		(80 * 1)
343*4882a593Smuzhiyun #define	HIFN_D_DST_RSIZE		(80 * 1)
344*4882a593Smuzhiyun #define	HIFN_D_RES_RSIZE		(24 * 1)
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun #define HIFN_D_DST_DALIGN		4
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #define HIFN_QUEUE_LENGTH		(HIFN_D_CMD_RSIZE - 1)
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun #define AES_MIN_KEY_SIZE		16
351*4882a593Smuzhiyun #define AES_MAX_KEY_SIZE		32
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #define HIFN_DES_KEY_LENGTH		8
354*4882a593Smuzhiyun #define HIFN_3DES_KEY_LENGTH		24
355*4882a593Smuzhiyun #define HIFN_MAX_CRYPT_KEY_LENGTH	AES_MAX_KEY_SIZE
356*4882a593Smuzhiyun #define HIFN_IV_LENGTH			8
357*4882a593Smuzhiyun #define HIFN_AES_IV_LENGTH		16
358*4882a593Smuzhiyun #define	HIFN_MAX_IV_LENGTH		HIFN_AES_IV_LENGTH
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define HIFN_MAC_KEY_LENGTH		64
361*4882a593Smuzhiyun #define HIFN_MD5_LENGTH			16
362*4882a593Smuzhiyun #define HIFN_SHA1_LENGTH		20
363*4882a593Smuzhiyun #define HIFN_MAC_TRUNC_LENGTH		12
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #define	HIFN_MAX_COMMAND		(8 + 8 + 8 + 64 + 260)
366*4882a593Smuzhiyun #define	HIFN_MAX_RESULT			(8 + 4 + 4 + 20 + 4)
367*4882a593Smuzhiyun #define HIFN_USED_RESULT		12
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun struct hifn_desc {
370*4882a593Smuzhiyun 	volatile __le32		l;
371*4882a593Smuzhiyun 	volatile __le32		p;
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun struct hifn_dma {
375*4882a593Smuzhiyun 	struct hifn_desc	cmdr[HIFN_D_CMD_RSIZE + 1];
376*4882a593Smuzhiyun 	struct hifn_desc	srcr[HIFN_D_SRC_RSIZE + 1];
377*4882a593Smuzhiyun 	struct hifn_desc	dstr[HIFN_D_DST_RSIZE + 1];
378*4882a593Smuzhiyun 	struct hifn_desc	resr[HIFN_D_RES_RSIZE + 1];
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	u8			command_bufs[HIFN_D_CMD_RSIZE][HIFN_MAX_COMMAND];
381*4882a593Smuzhiyun 	u8			result_bufs[HIFN_D_CMD_RSIZE][HIFN_MAX_RESULT];
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/*
384*4882a593Smuzhiyun 	 *  Our current positions for insertion and removal from the descriptor
385*4882a593Smuzhiyun 	 *  rings.
386*4882a593Smuzhiyun 	 */
387*4882a593Smuzhiyun 	volatile int		cmdi, srci, dsti, resi;
388*4882a593Smuzhiyun 	volatile int		cmdu, srcu, dstu, resu;
389*4882a593Smuzhiyun 	int			cmdk, srck, dstk, resk;
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define HIFN_FLAG_CMD_BUSY	(1 << 0)
393*4882a593Smuzhiyun #define HIFN_FLAG_SRC_BUSY	(1 << 1)
394*4882a593Smuzhiyun #define HIFN_FLAG_DST_BUSY	(1 << 2)
395*4882a593Smuzhiyun #define HIFN_FLAG_RES_BUSY	(1 << 3)
396*4882a593Smuzhiyun #define HIFN_FLAG_OLD_KEY	(1 << 4)
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #define HIFN_DEFAULT_ACTIVE_NUM	5
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun struct hifn_device {
401*4882a593Smuzhiyun 	char			name[HIFN_NAMESIZE];
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	int			irq;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	struct pci_dev		*pdev;
406*4882a593Smuzhiyun 	void __iomem		*bar[3];
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	void			*desc_virt;
409*4882a593Smuzhiyun 	dma_addr_t		desc_dma;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	u32			dmareg;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	void			*sa[HIFN_D_RES_RSIZE];
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	spinlock_t		lock;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	u32			flags;
418*4882a593Smuzhiyun 	int			active, started;
419*4882a593Smuzhiyun 	struct delayed_work	work;
420*4882a593Smuzhiyun 	unsigned long		reset;
421*4882a593Smuzhiyun 	unsigned long		success;
422*4882a593Smuzhiyun 	unsigned long		prev_success;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	u8			snum;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	struct tasklet_struct	tasklet;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	struct crypto_queue	queue;
429*4882a593Smuzhiyun 	struct list_head	alg_list;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	unsigned int		pk_clk_freq;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #ifdef CONFIG_CRYPTO_DEV_HIFN_795X_RNG
434*4882a593Smuzhiyun 	unsigned int		rng_wait_time;
435*4882a593Smuzhiyun 	ktime_t			rngtime;
436*4882a593Smuzhiyun 	struct hwrng		rng;
437*4882a593Smuzhiyun #endif
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #define	HIFN_D_LENGTH			0x0000ffff
441*4882a593Smuzhiyun #define	HIFN_D_NOINVALID		0x01000000
442*4882a593Smuzhiyun #define	HIFN_D_MASKDONEIRQ		0x02000000
443*4882a593Smuzhiyun #define	HIFN_D_DESTOVER			0x04000000
444*4882a593Smuzhiyun #define	HIFN_D_OVER			0x08000000
445*4882a593Smuzhiyun #define	HIFN_D_LAST			0x20000000
446*4882a593Smuzhiyun #define	HIFN_D_JUMP			0x40000000
447*4882a593Smuzhiyun #define	HIFN_D_VALID			0x80000000
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun struct hifn_base_command {
450*4882a593Smuzhiyun 	volatile __le16		masks;
451*4882a593Smuzhiyun 	volatile __le16		session_num;
452*4882a593Smuzhiyun 	volatile __le16		total_source_count;
453*4882a593Smuzhiyun 	volatile __le16		total_dest_count;
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun #define	HIFN_BASE_CMD_COMP		0x0100	/* enable compression engine */
457*4882a593Smuzhiyun #define	HIFN_BASE_CMD_PAD		0x0200	/* enable padding engine */
458*4882a593Smuzhiyun #define	HIFN_BASE_CMD_MAC		0x0400	/* enable MAC engine */
459*4882a593Smuzhiyun #define	HIFN_BASE_CMD_CRYPT		0x0800	/* enable crypt engine */
460*4882a593Smuzhiyun #define	HIFN_BASE_CMD_DECODE		0x2000
461*4882a593Smuzhiyun #define	HIFN_BASE_CMD_SRCLEN_M		0xc000
462*4882a593Smuzhiyun #define	HIFN_BASE_CMD_SRCLEN_S		14
463*4882a593Smuzhiyun #define	HIFN_BASE_CMD_DSTLEN_M		0x3000
464*4882a593Smuzhiyun #define	HIFN_BASE_CMD_DSTLEN_S		12
465*4882a593Smuzhiyun #define	HIFN_BASE_CMD_LENMASK_HI	0x30000
466*4882a593Smuzhiyun #define	HIFN_BASE_CMD_LENMASK_LO	0x0ffff
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun  * Structure to help build up the command data structure.
470*4882a593Smuzhiyun  */
471*4882a593Smuzhiyun struct hifn_crypt_command {
472*4882a593Smuzhiyun 	volatile __le16		masks;
473*4882a593Smuzhiyun 	volatile __le16		header_skip;
474*4882a593Smuzhiyun 	volatile __le16		source_count;
475*4882a593Smuzhiyun 	volatile __le16		reserved;
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_ALG_MASK		0x0003		/* algorithm: */
479*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_ALG_DES		0x0000		/*   DES */
480*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_ALG_3DES		0x0001		/*   3DES */
481*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_ALG_RC4		0x0002		/*   RC4 */
482*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_ALG_AES		0x0003		/*   AES */
483*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_MODE_MASK	0x0018		/* Encrypt mode: */
484*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_MODE_ECB		0x0000		/*   ECB */
485*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_MODE_CBC		0x0008		/*   CBC */
486*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_MODE_CFB		0x0010		/*   CFB */
487*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_MODE_OFB		0x0018		/*   OFB */
488*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_CLR_CTX		0x0040		/* clear context */
489*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_KSZ_MASK		0x0600		/* AES key size: */
490*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_KSZ_128		0x0000		/*  128 bit */
491*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_KSZ_192		0x0200		/*  192 bit */
492*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_KSZ_256		0x0400		/*  256 bit */
493*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_NEW_KEY		0x0800		/* expect new key */
494*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_NEW_IV		0x1000		/* expect new iv */
495*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_SRCLEN_M		0xc000
496*4882a593Smuzhiyun #define	HIFN_CRYPT_CMD_SRCLEN_S		14
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun /*
499*4882a593Smuzhiyun  * Structure to help build up the command data structure.
500*4882a593Smuzhiyun  */
501*4882a593Smuzhiyun struct hifn_mac_command {
502*4882a593Smuzhiyun 	volatile __le16	masks;
503*4882a593Smuzhiyun 	volatile __le16	header_skip;
504*4882a593Smuzhiyun 	volatile __le16	source_count;
505*4882a593Smuzhiyun 	volatile __le16	reserved;
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun #define	HIFN_MAC_CMD_ALG_MASK		0x0001
509*4882a593Smuzhiyun #define	HIFN_MAC_CMD_ALG_SHA1		0x0000
510*4882a593Smuzhiyun #define	HIFN_MAC_CMD_ALG_MD5		0x0001
511*4882a593Smuzhiyun #define	HIFN_MAC_CMD_MODE_MASK		0x000c
512*4882a593Smuzhiyun #define	HIFN_MAC_CMD_MODE_HMAC		0x0000
513*4882a593Smuzhiyun #define	HIFN_MAC_CMD_MODE_SSL_MAC	0x0004
514*4882a593Smuzhiyun #define	HIFN_MAC_CMD_MODE_HASH		0x0008
515*4882a593Smuzhiyun #define	HIFN_MAC_CMD_MODE_FULL		0x0004
516*4882a593Smuzhiyun #define	HIFN_MAC_CMD_TRUNC		0x0010
517*4882a593Smuzhiyun #define	HIFN_MAC_CMD_RESULT		0x0020
518*4882a593Smuzhiyun #define	HIFN_MAC_CMD_APPEND		0x0040
519*4882a593Smuzhiyun #define	HIFN_MAC_CMD_SRCLEN_M		0xc000
520*4882a593Smuzhiyun #define	HIFN_MAC_CMD_SRCLEN_S		14
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun /*
523*4882a593Smuzhiyun  * MAC POS IPsec initiates authentication after encryption on encodes
524*4882a593Smuzhiyun  * and before decryption on decodes.
525*4882a593Smuzhiyun  */
526*4882a593Smuzhiyun #define	HIFN_MAC_CMD_POS_IPSEC		0x0200
527*4882a593Smuzhiyun #define	HIFN_MAC_CMD_NEW_KEY		0x0800
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun struct hifn_comp_command {
530*4882a593Smuzhiyun 	volatile __le16		masks;
531*4882a593Smuzhiyun 	volatile __le16		header_skip;
532*4882a593Smuzhiyun 	volatile __le16		source_count;
533*4882a593Smuzhiyun 	volatile __le16		reserved;
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #define	HIFN_COMP_CMD_SRCLEN_M		0xc000
537*4882a593Smuzhiyun #define	HIFN_COMP_CMD_SRCLEN_S		14
538*4882a593Smuzhiyun #define	HIFN_COMP_CMD_ONE		0x0100	/* must be one */
539*4882a593Smuzhiyun #define	HIFN_COMP_CMD_CLEARHIST		0x0010	/* clear history */
540*4882a593Smuzhiyun #define	HIFN_COMP_CMD_UPDATEHIST	0x0008	/* update history */
541*4882a593Smuzhiyun #define	HIFN_COMP_CMD_LZS_STRIP0	0x0004	/* LZS: strip zero */
542*4882a593Smuzhiyun #define	HIFN_COMP_CMD_MPPC_RESTART	0x0004	/* MPPC: restart */
543*4882a593Smuzhiyun #define	HIFN_COMP_CMD_ALG_MASK		0x0001	/* compression mode: */
544*4882a593Smuzhiyun #define	HIFN_COMP_CMD_ALG_MPPC		0x0001	/*   MPPC */
545*4882a593Smuzhiyun #define	HIFN_COMP_CMD_ALG_LZS		0x0000	/*   LZS */
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun struct hifn_base_result {
548*4882a593Smuzhiyun 	volatile __le16		flags;
549*4882a593Smuzhiyun 	volatile __le16		session;
550*4882a593Smuzhiyun 	volatile __le16		src_cnt;		/* 15:0 of source count */
551*4882a593Smuzhiyun 	volatile __le16		dst_cnt;		/* 15:0 of dest count */
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #define	HIFN_BASE_RES_DSTOVERRUN	0x0200	/* destination overrun */
555*4882a593Smuzhiyun #define	HIFN_BASE_RES_SRCLEN_M		0xc000	/* 17:16 of source count */
556*4882a593Smuzhiyun #define	HIFN_BASE_RES_SRCLEN_S		14
557*4882a593Smuzhiyun #define	HIFN_BASE_RES_DSTLEN_M		0x3000	/* 17:16 of dest count */
558*4882a593Smuzhiyun #define	HIFN_BASE_RES_DSTLEN_S		12
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun struct hifn_comp_result {
561*4882a593Smuzhiyun 	volatile __le16		flags;
562*4882a593Smuzhiyun 	volatile __le16		crc;
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun #define	HIFN_COMP_RES_LCB_M		0xff00	/* longitudinal check byte */
566*4882a593Smuzhiyun #define	HIFN_COMP_RES_LCB_S		8
567*4882a593Smuzhiyun #define	HIFN_COMP_RES_RESTART		0x0004	/* MPPC: restart */
568*4882a593Smuzhiyun #define	HIFN_COMP_RES_ENDMARKER		0x0002	/* LZS: end marker seen */
569*4882a593Smuzhiyun #define	HIFN_COMP_RES_SRC_NOTZERO	0x0001	/* source expired */
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun struct hifn_mac_result {
572*4882a593Smuzhiyun 	volatile __le16		flags;
573*4882a593Smuzhiyun 	volatile __le16		reserved;
574*4882a593Smuzhiyun 	/* followed by 0, 6, 8, or 10 u16's of the MAC, then crypt */
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define	HIFN_MAC_RES_MISCOMPARE		0x0002	/* compare failed */
578*4882a593Smuzhiyun #define	HIFN_MAC_RES_SRC_NOTZERO	0x0001	/* source expired */
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun struct hifn_crypt_result {
581*4882a593Smuzhiyun 	volatile __le16		flags;
582*4882a593Smuzhiyun 	volatile __le16		reserved;
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #define	HIFN_CRYPT_RES_SRC_NOTZERO	0x0001	/* source expired */
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun #ifndef HIFN_POLL_FREQUENCY
588*4882a593Smuzhiyun #define	HIFN_POLL_FREQUENCY	0x1
589*4882a593Smuzhiyun #endif
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun #ifndef HIFN_POLL_SCALAR
592*4882a593Smuzhiyun #define	HIFN_POLL_SCALAR	0x0
593*4882a593Smuzhiyun #endif
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun #define	HIFN_MAX_SEGLEN		0xffff		/* maximum dma segment len */
596*4882a593Smuzhiyun #define	HIFN_MAX_DMALEN		0x3ffff		/* maximum dma length */
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun struct hifn_crypto_alg {
599*4882a593Smuzhiyun 	struct list_head	entry;
600*4882a593Smuzhiyun 	struct skcipher_alg	alg;
601*4882a593Smuzhiyun 	struct hifn_device	*dev;
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun #define ASYNC_SCATTERLIST_CACHE	16
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun #define ASYNC_FLAGS_MISALIGNED	(1 << 0)
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun struct hifn_cipher_walk {
609*4882a593Smuzhiyun 	struct scatterlist	cache[ASYNC_SCATTERLIST_CACHE];
610*4882a593Smuzhiyun 	u32			flags;
611*4882a593Smuzhiyun 	int			num;
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun struct hifn_context {
615*4882a593Smuzhiyun 	u8			key[HIFN_MAX_CRYPT_KEY_LENGTH];
616*4882a593Smuzhiyun 	struct hifn_device	*dev;
617*4882a593Smuzhiyun 	unsigned int		keysize;
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun struct hifn_request_context {
621*4882a593Smuzhiyun 	u8			*iv;
622*4882a593Smuzhiyun 	unsigned int		ivsize;
623*4882a593Smuzhiyun 	u8			op, type, mode, unused;
624*4882a593Smuzhiyun 	struct hifn_cipher_walk	walk;
625*4882a593Smuzhiyun };
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun #define crypto_alg_to_hifn(a)	container_of(a, struct hifn_crypto_alg, alg)
628*4882a593Smuzhiyun 
hifn_read_0(struct hifn_device * dev,u32 reg)629*4882a593Smuzhiyun static inline u32 hifn_read_0(struct hifn_device *dev, u32 reg)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	return readl(dev->bar[0] + reg);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
hifn_read_1(struct hifn_device * dev,u32 reg)634*4882a593Smuzhiyun static inline u32 hifn_read_1(struct hifn_device *dev, u32 reg)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	return readl(dev->bar[1] + reg);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
hifn_write_0(struct hifn_device * dev,u32 reg,u32 val)639*4882a593Smuzhiyun static inline void hifn_write_0(struct hifn_device *dev, u32 reg, u32 val)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	writel((__force u32)cpu_to_le32(val), dev->bar[0] + reg);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
hifn_write_1(struct hifn_device * dev,u32 reg,u32 val)644*4882a593Smuzhiyun static inline void hifn_write_1(struct hifn_device *dev, u32 reg, u32 val)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	writel((__force u32)cpu_to_le32(val), dev->bar[1] + reg);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
hifn_wait_puc(struct hifn_device * dev)649*4882a593Smuzhiyun static void hifn_wait_puc(struct hifn_device *dev)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	int i;
652*4882a593Smuzhiyun 	u32 ret;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	for (i = 10000; i > 0; --i) {
655*4882a593Smuzhiyun 		ret = hifn_read_0(dev, HIFN_0_PUCTRL);
656*4882a593Smuzhiyun 		if (!(ret & HIFN_PUCTRL_RESET))
657*4882a593Smuzhiyun 			break;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		udelay(1);
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	if (!i)
663*4882a593Smuzhiyun 		dev_err(&dev->pdev->dev, "Failed to reset PUC unit.\n");
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
hifn_reset_puc(struct hifn_device * dev)666*4882a593Smuzhiyun static void hifn_reset_puc(struct hifn_device *dev)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	hifn_write_0(dev, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA);
669*4882a593Smuzhiyun 	hifn_wait_puc(dev);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
hifn_stop_device(struct hifn_device * dev)672*4882a593Smuzhiyun static void hifn_stop_device(struct hifn_device *dev)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_CSR,
675*4882a593Smuzhiyun 		HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS |
676*4882a593Smuzhiyun 		HIFN_DMACSR_S_CTRL_DIS | HIFN_DMACSR_C_CTRL_DIS);
677*4882a593Smuzhiyun 	hifn_write_0(dev, HIFN_0_PUIER, 0);
678*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_IER, 0);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
hifn_reset_dma(struct hifn_device * dev,int full)681*4882a593Smuzhiyun static void hifn_reset_dma(struct hifn_device *dev, int full)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	hifn_stop_device(dev);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/*
686*4882a593Smuzhiyun 	 * Setting poll frequency and others to 0.
687*4882a593Smuzhiyun 	 */
688*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
689*4882a593Smuzhiyun 			HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
690*4882a593Smuzhiyun 	mdelay(1);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	/*
693*4882a593Smuzhiyun 	 * Reset DMA.
694*4882a593Smuzhiyun 	 */
695*4882a593Smuzhiyun 	if (full) {
696*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MODE);
697*4882a593Smuzhiyun 		mdelay(1);
698*4882a593Smuzhiyun 	} else {
699*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MODE |
700*4882a593Smuzhiyun 				HIFN_DMACNFG_MSTRESET);
701*4882a593Smuzhiyun 		hifn_reset_puc(dev);
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
705*4882a593Smuzhiyun 			HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	hifn_reset_puc(dev);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun 
hifn_next_signature(u32 a,u_int cnt)710*4882a593Smuzhiyun static u32 hifn_next_signature(u32 a, u_int cnt)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	int i;
713*4882a593Smuzhiyun 	u32 v;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	for (i = 0; i < cnt; i++) {
716*4882a593Smuzhiyun 		/* get the parity */
717*4882a593Smuzhiyun 		v = a & 0x80080125;
718*4882a593Smuzhiyun 		v ^= v >> 16;
719*4882a593Smuzhiyun 		v ^= v >> 8;
720*4882a593Smuzhiyun 		v ^= v >> 4;
721*4882a593Smuzhiyun 		v ^= v >> 2;
722*4882a593Smuzhiyun 		v ^= v >> 1;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		a = (v & 1) ^ (a << 1);
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	return a;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun static struct pci2id {
731*4882a593Smuzhiyun 	u_short		pci_vendor;
732*4882a593Smuzhiyun 	u_short		pci_prod;
733*4882a593Smuzhiyun 	char		card_id[13];
734*4882a593Smuzhiyun } pci2id[] = {
735*4882a593Smuzhiyun 	{
736*4882a593Smuzhiyun 		PCI_VENDOR_ID_HIFN,
737*4882a593Smuzhiyun 		PCI_DEVICE_ID_HIFN_7955,
738*4882a593Smuzhiyun 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
739*4882a593Smuzhiyun 		  0x00, 0x00, 0x00, 0x00, 0x00 }
740*4882a593Smuzhiyun 	},
741*4882a593Smuzhiyun 	{
742*4882a593Smuzhiyun 		PCI_VENDOR_ID_HIFN,
743*4882a593Smuzhiyun 		PCI_DEVICE_ID_HIFN_7956,
744*4882a593Smuzhiyun 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
745*4882a593Smuzhiyun 		  0x00, 0x00, 0x00, 0x00, 0x00 }
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun #ifdef CONFIG_CRYPTO_DEV_HIFN_795X_RNG
hifn_rng_data_present(struct hwrng * rng,int wait)750*4882a593Smuzhiyun static int hifn_rng_data_present(struct hwrng *rng, int wait)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	struct hifn_device *dev = (struct hifn_device *)rng->priv;
753*4882a593Smuzhiyun 	s64 nsec;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	nsec = ktime_to_ns(ktime_sub(ktime_get(), dev->rngtime));
756*4882a593Smuzhiyun 	nsec -= dev->rng_wait_time;
757*4882a593Smuzhiyun 	if (nsec <= 0)
758*4882a593Smuzhiyun 		return 1;
759*4882a593Smuzhiyun 	if (!wait)
760*4882a593Smuzhiyun 		return 0;
761*4882a593Smuzhiyun 	ndelay(nsec);
762*4882a593Smuzhiyun 	return 1;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
hifn_rng_data_read(struct hwrng * rng,u32 * data)765*4882a593Smuzhiyun static int hifn_rng_data_read(struct hwrng *rng, u32 *data)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	struct hifn_device *dev = (struct hifn_device *)rng->priv;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	*data = hifn_read_1(dev, HIFN_1_RNG_DATA);
770*4882a593Smuzhiyun 	dev->rngtime = ktime_get();
771*4882a593Smuzhiyun 	return 4;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
hifn_register_rng(struct hifn_device * dev)774*4882a593Smuzhiyun static int hifn_register_rng(struct hifn_device *dev)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	/*
777*4882a593Smuzhiyun 	 * We must wait at least 256 Pk_clk cycles between two reads of the rng.
778*4882a593Smuzhiyun 	 */
779*4882a593Smuzhiyun 	dev->rng_wait_time	= DIV_ROUND_UP_ULL(NSEC_PER_SEC,
780*4882a593Smuzhiyun 						   dev->pk_clk_freq) * 256;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	dev->rng.name		= dev->name;
783*4882a593Smuzhiyun 	dev->rng.data_present	= hifn_rng_data_present;
784*4882a593Smuzhiyun 	dev->rng.data_read	= hifn_rng_data_read;
785*4882a593Smuzhiyun 	dev->rng.priv		= (unsigned long)dev;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	return hwrng_register(&dev->rng);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
hifn_unregister_rng(struct hifn_device * dev)790*4882a593Smuzhiyun static void hifn_unregister_rng(struct hifn_device *dev)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	hwrng_unregister(&dev->rng);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun #else
795*4882a593Smuzhiyun #define hifn_register_rng(dev)		0
796*4882a593Smuzhiyun #define hifn_unregister_rng(dev)
797*4882a593Smuzhiyun #endif
798*4882a593Smuzhiyun 
hifn_init_pubrng(struct hifn_device * dev)799*4882a593Smuzhiyun static int hifn_init_pubrng(struct hifn_device *dev)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	int i;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_PUB_RESET, hifn_read_1(dev, HIFN_1_PUB_RESET) |
804*4882a593Smuzhiyun 			HIFN_PUBRST_RESET);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	for (i = 100; i > 0; --i) {
807*4882a593Smuzhiyun 		mdelay(1);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 		if ((hifn_read_1(dev, HIFN_1_PUB_RESET) & HIFN_PUBRST_RESET) == 0)
810*4882a593Smuzhiyun 			break;
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	if (!i) {
814*4882a593Smuzhiyun 		dev_err(&dev->pdev->dev, "Failed to initialise public key engine.\n");
815*4882a593Smuzhiyun 	} else {
816*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_PUB_IEN, HIFN_PUBIEN_DONE);
817*4882a593Smuzhiyun 		dev->dmareg |= HIFN_DMAIER_PUBDONE;
818*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_DMA_IER, dev->dmareg);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 		dev_dbg(&dev->pdev->dev, "Public key engine has been successfully initialised.\n");
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	/* Enable RNG engine. */
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_RNG_CONFIG,
826*4882a593Smuzhiyun 			hifn_read_1(dev, HIFN_1_RNG_CONFIG) | HIFN_RNGCFG_ENA);
827*4882a593Smuzhiyun 	dev_dbg(&dev->pdev->dev, "RNG engine has been successfully initialised.\n");
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun #ifdef CONFIG_CRYPTO_DEV_HIFN_795X_RNG
830*4882a593Smuzhiyun 	/* First value must be discarded */
831*4882a593Smuzhiyun 	hifn_read_1(dev, HIFN_1_RNG_DATA);
832*4882a593Smuzhiyun 	dev->rngtime = ktime_get();
833*4882a593Smuzhiyun #endif
834*4882a593Smuzhiyun 	return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
hifn_enable_crypto(struct hifn_device * dev)837*4882a593Smuzhiyun static int hifn_enable_crypto(struct hifn_device *dev)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	u32 dmacfg, addr;
840*4882a593Smuzhiyun 	char *offtbl = NULL;
841*4882a593Smuzhiyun 	int i;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pci2id); i++) {
844*4882a593Smuzhiyun 		if (pci2id[i].pci_vendor == dev->pdev->vendor &&
845*4882a593Smuzhiyun 				pci2id[i].pci_prod == dev->pdev->device) {
846*4882a593Smuzhiyun 			offtbl = pci2id[i].card_id;
847*4882a593Smuzhiyun 			break;
848*4882a593Smuzhiyun 		}
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	if (!offtbl) {
852*4882a593Smuzhiyun 		dev_err(&dev->pdev->dev, "Unknown card!\n");
853*4882a593Smuzhiyun 		return -ENODEV;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	dmacfg = hifn_read_1(dev, HIFN_1_DMA_CNFG);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_CNFG,
859*4882a593Smuzhiyun 			HIFN_DMACNFG_UNLOCK | HIFN_DMACNFG_MSTRESET |
860*4882a593Smuzhiyun 			HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
861*4882a593Smuzhiyun 	mdelay(1);
862*4882a593Smuzhiyun 	addr = hifn_read_1(dev, HIFN_1_UNLOCK_SECRET1);
863*4882a593Smuzhiyun 	mdelay(1);
864*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_UNLOCK_SECRET2, 0);
865*4882a593Smuzhiyun 	mdelay(1);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	for (i = 0; i < 12; ++i) {
868*4882a593Smuzhiyun 		addr = hifn_next_signature(addr, offtbl[i] + 0x101);
869*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_UNLOCK_SECRET2, addr);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 		mdelay(1);
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_CNFG, dmacfg);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	dev_dbg(&dev->pdev->dev, "%s %s.\n", dev->name, pci_name(dev->pdev));
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	return 0;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
hifn_init_dma(struct hifn_device * dev)880*4882a593Smuzhiyun static void hifn_init_dma(struct hifn_device *dev)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
883*4882a593Smuzhiyun 	u32 dptr = dev->desc_dma;
884*4882a593Smuzhiyun 	int i;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	for (i = 0; i < HIFN_D_CMD_RSIZE; ++i)
887*4882a593Smuzhiyun 		dma->cmdr[i].p = __cpu_to_le32(dptr +
888*4882a593Smuzhiyun 				offsetof(struct hifn_dma, command_bufs[i][0]));
889*4882a593Smuzhiyun 	for (i = 0; i < HIFN_D_RES_RSIZE; ++i)
890*4882a593Smuzhiyun 		dma->resr[i].p = __cpu_to_le32(dptr +
891*4882a593Smuzhiyun 				offsetof(struct hifn_dma, result_bufs[i][0]));
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	/* Setup LAST descriptors. */
894*4882a593Smuzhiyun 	dma->cmdr[HIFN_D_CMD_RSIZE].p = __cpu_to_le32(dptr +
895*4882a593Smuzhiyun 			offsetof(struct hifn_dma, cmdr[0]));
896*4882a593Smuzhiyun 	dma->srcr[HIFN_D_SRC_RSIZE].p = __cpu_to_le32(dptr +
897*4882a593Smuzhiyun 			offsetof(struct hifn_dma, srcr[0]));
898*4882a593Smuzhiyun 	dma->dstr[HIFN_D_DST_RSIZE].p = __cpu_to_le32(dptr +
899*4882a593Smuzhiyun 			offsetof(struct hifn_dma, dstr[0]));
900*4882a593Smuzhiyun 	dma->resr[HIFN_D_RES_RSIZE].p = __cpu_to_le32(dptr +
901*4882a593Smuzhiyun 			offsetof(struct hifn_dma, resr[0]));
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	dma->cmdu = dma->srcu = dma->dstu = dma->resu = 0;
904*4882a593Smuzhiyun 	dma->cmdi = dma->srci = dma->dsti = dma->resi = 0;
905*4882a593Smuzhiyun 	dma->cmdk = dma->srck = dma->dstk = dma->resk = 0;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun /*
909*4882a593Smuzhiyun  * Initialize the PLL. We need to know the frequency of the reference clock
910*4882a593Smuzhiyun  * to calculate the optimal multiplier. For PCI we assume 66MHz, since that
911*4882a593Smuzhiyun  * allows us to operate without the risk of overclocking the chip. If it
912*4882a593Smuzhiyun  * actually uses 33MHz, the chip will operate at half the speed, this can be
913*4882a593Smuzhiyun  * overridden by specifying the frequency as module parameter (pci33).
914*4882a593Smuzhiyun  *
915*4882a593Smuzhiyun  * Unfortunately the PCI clock is not very suitable since the HIFN needs a
916*4882a593Smuzhiyun  * stable clock and the PCI clock frequency may vary, so the default is the
917*4882a593Smuzhiyun  * external clock. There is no way to find out its frequency, we default to
918*4882a593Smuzhiyun  * 66MHz since according to Mike Ham of HiFn, almost every board in existence
919*4882a593Smuzhiyun  * has an external crystal populated at 66MHz.
920*4882a593Smuzhiyun  */
hifn_init_pll(struct hifn_device * dev)921*4882a593Smuzhiyun static void hifn_init_pll(struct hifn_device *dev)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun 	unsigned int freq, m;
924*4882a593Smuzhiyun 	u32 pllcfg;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	pllcfg = HIFN_1_PLL | HIFN_PLL_RESERVED_1;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	if (strncmp(hifn_pll_ref, "ext", 3) == 0)
929*4882a593Smuzhiyun 		pllcfg |= HIFN_PLL_REF_CLK_PLL;
930*4882a593Smuzhiyun 	else
931*4882a593Smuzhiyun 		pllcfg |= HIFN_PLL_REF_CLK_HBI;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	if (hifn_pll_ref[3] != '\0')
934*4882a593Smuzhiyun 		freq = simple_strtoul(hifn_pll_ref + 3, NULL, 10);
935*4882a593Smuzhiyun 	else {
936*4882a593Smuzhiyun 		freq = 66;
937*4882a593Smuzhiyun 		dev_info(&dev->pdev->dev, "assuming %uMHz clock speed, override with hifn_pll_ref=%.3s<frequency>\n",
938*4882a593Smuzhiyun 			 freq, hifn_pll_ref);
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	m = HIFN_PLL_FCK_MAX / freq;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	pllcfg |= (m / 2 - 1) << HIFN_PLL_ND_SHIFT;
944*4882a593Smuzhiyun 	if (m <= 8)
945*4882a593Smuzhiyun 		pllcfg |= HIFN_PLL_IS_1_8;
946*4882a593Smuzhiyun 	else
947*4882a593Smuzhiyun 		pllcfg |= HIFN_PLL_IS_9_12;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	/* Select clock source and enable clock bypass */
950*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_PLL, pllcfg |
951*4882a593Smuzhiyun 		     HIFN_PLL_PK_CLK_HBI | HIFN_PLL_PE_CLK_HBI | HIFN_PLL_BP);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	/* Let the chip lock to the input clock */
954*4882a593Smuzhiyun 	mdelay(10);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	/* Disable clock bypass */
957*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_PLL, pllcfg |
958*4882a593Smuzhiyun 		     HIFN_PLL_PK_CLK_HBI | HIFN_PLL_PE_CLK_HBI);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	/* Switch the engines to the PLL */
961*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_PLL, pllcfg |
962*4882a593Smuzhiyun 		     HIFN_PLL_PK_CLK_PLL | HIFN_PLL_PE_CLK_PLL);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/*
965*4882a593Smuzhiyun 	 * The Fpk_clk runs at half the total speed. Its frequency is needed to
966*4882a593Smuzhiyun 	 * calculate the minimum time between two reads of the rng. Since 33MHz
967*4882a593Smuzhiyun 	 * is actually 33.333... we overestimate the frequency here, resulting
968*4882a593Smuzhiyun 	 * in slightly larger intervals.
969*4882a593Smuzhiyun 	 */
970*4882a593Smuzhiyun 	dev->pk_clk_freq = 1000000 * (freq + 1) * m / 2;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun 
hifn_init_registers(struct hifn_device * dev)973*4882a593Smuzhiyun static void hifn_init_registers(struct hifn_device *dev)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	u32 dptr = dev->desc_dma;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	/* Initialization magic... */
978*4882a593Smuzhiyun 	hifn_write_0(dev, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA);
979*4882a593Smuzhiyun 	hifn_write_0(dev, HIFN_0_FIFOCNFG, HIFN_FIFOCNFG_THRESHOLD);
980*4882a593Smuzhiyun 	hifn_write_0(dev, HIFN_0_PUIER, HIFN_PUIER_DSTOVER);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	/* write all 4 ring address registers */
983*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_CRAR, dptr +
984*4882a593Smuzhiyun 				offsetof(struct hifn_dma, cmdr[0]));
985*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_SRAR, dptr +
986*4882a593Smuzhiyun 				offsetof(struct hifn_dma, srcr[0]));
987*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_DRAR, dptr +
988*4882a593Smuzhiyun 				offsetof(struct hifn_dma, dstr[0]));
989*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_RRAR, dptr +
990*4882a593Smuzhiyun 				offsetof(struct hifn_dma, resr[0]));
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	mdelay(2);
993*4882a593Smuzhiyun #if 0
994*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_CSR,
995*4882a593Smuzhiyun 	    HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS |
996*4882a593Smuzhiyun 	    HIFN_DMACSR_S_CTRL_DIS | HIFN_DMACSR_C_CTRL_DIS |
997*4882a593Smuzhiyun 	    HIFN_DMACSR_D_ABORT | HIFN_DMACSR_D_DONE | HIFN_DMACSR_D_LAST |
998*4882a593Smuzhiyun 	    HIFN_DMACSR_D_WAIT | HIFN_DMACSR_D_OVER |
999*4882a593Smuzhiyun 	    HIFN_DMACSR_R_ABORT | HIFN_DMACSR_R_DONE | HIFN_DMACSR_R_LAST |
1000*4882a593Smuzhiyun 	    HIFN_DMACSR_R_WAIT | HIFN_DMACSR_R_OVER |
1001*4882a593Smuzhiyun 	    HIFN_DMACSR_S_ABORT | HIFN_DMACSR_S_DONE | HIFN_DMACSR_S_LAST |
1002*4882a593Smuzhiyun 	    HIFN_DMACSR_S_WAIT |
1003*4882a593Smuzhiyun 	    HIFN_DMACSR_C_ABORT | HIFN_DMACSR_C_DONE | HIFN_DMACSR_C_LAST |
1004*4882a593Smuzhiyun 	    HIFN_DMACSR_C_WAIT |
1005*4882a593Smuzhiyun 	    HIFN_DMACSR_ENGINE |
1006*4882a593Smuzhiyun 	    HIFN_DMACSR_PUBDONE);
1007*4882a593Smuzhiyun #else
1008*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_CSR,
1009*4882a593Smuzhiyun 	    HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA |
1010*4882a593Smuzhiyun 	    HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA |
1011*4882a593Smuzhiyun 	    HIFN_DMACSR_D_ABORT | HIFN_DMACSR_D_DONE | HIFN_DMACSR_D_LAST |
1012*4882a593Smuzhiyun 	    HIFN_DMACSR_D_WAIT | HIFN_DMACSR_D_OVER |
1013*4882a593Smuzhiyun 	    HIFN_DMACSR_R_ABORT | HIFN_DMACSR_R_DONE | HIFN_DMACSR_R_LAST |
1014*4882a593Smuzhiyun 	    HIFN_DMACSR_R_WAIT | HIFN_DMACSR_R_OVER |
1015*4882a593Smuzhiyun 	    HIFN_DMACSR_S_ABORT | HIFN_DMACSR_S_DONE | HIFN_DMACSR_S_LAST |
1016*4882a593Smuzhiyun 	    HIFN_DMACSR_S_WAIT |
1017*4882a593Smuzhiyun 	    HIFN_DMACSR_C_ABORT | HIFN_DMACSR_C_DONE | HIFN_DMACSR_C_LAST |
1018*4882a593Smuzhiyun 	    HIFN_DMACSR_C_WAIT |
1019*4882a593Smuzhiyun 	    HIFN_DMACSR_ENGINE |
1020*4882a593Smuzhiyun 	    HIFN_DMACSR_PUBDONE);
1021*4882a593Smuzhiyun #endif
1022*4882a593Smuzhiyun 	hifn_read_1(dev, HIFN_1_DMA_CSR);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	dev->dmareg |= HIFN_DMAIER_R_DONE | HIFN_DMAIER_C_ABORT |
1025*4882a593Smuzhiyun 	    HIFN_DMAIER_D_OVER | HIFN_DMAIER_R_OVER |
1026*4882a593Smuzhiyun 	    HIFN_DMAIER_S_ABORT | HIFN_DMAIER_D_ABORT | HIFN_DMAIER_R_ABORT |
1027*4882a593Smuzhiyun 	    HIFN_DMAIER_ENGINE;
1028*4882a593Smuzhiyun 	dev->dmareg &= ~HIFN_DMAIER_C_WAIT;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_IER, dev->dmareg);
1031*4882a593Smuzhiyun 	hifn_read_1(dev, HIFN_1_DMA_IER);
1032*4882a593Smuzhiyun #if 0
1033*4882a593Smuzhiyun 	hifn_write_0(dev, HIFN_0_PUCNFG, HIFN_PUCNFG_ENCCNFG |
1034*4882a593Smuzhiyun 		    HIFN_PUCNFG_DRFR_128 | HIFN_PUCNFG_TCALLPHASES |
1035*4882a593Smuzhiyun 		    HIFN_PUCNFG_TCDRVTOTEM | HIFN_PUCNFG_BUS32 |
1036*4882a593Smuzhiyun 		    HIFN_PUCNFG_DRAM);
1037*4882a593Smuzhiyun #else
1038*4882a593Smuzhiyun 	hifn_write_0(dev, HIFN_0_PUCNFG, 0x10342);
1039*4882a593Smuzhiyun #endif
1040*4882a593Smuzhiyun 	hifn_init_pll(dev);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	hifn_write_0(dev, HIFN_0_PUISR, HIFN_PUISR_DSTOVER);
1043*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
1044*4882a593Smuzhiyun 	    HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE | HIFN_DMACNFG_LAST |
1045*4882a593Smuzhiyun 	    ((HIFN_POLL_FREQUENCY << 16 ) & HIFN_DMACNFG_POLLFREQ) |
1046*4882a593Smuzhiyun 	    ((HIFN_POLL_SCALAR << 8) & HIFN_DMACNFG_POLLINVAL));
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun 
hifn_setup_base_command(struct hifn_device * dev,u8 * buf,unsigned dlen,unsigned slen,u16 mask,u8 snum)1049*4882a593Smuzhiyun static int hifn_setup_base_command(struct hifn_device *dev, u8 *buf,
1050*4882a593Smuzhiyun 		unsigned dlen, unsigned slen, u16 mask, u8 snum)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun 	struct hifn_base_command *base_cmd;
1053*4882a593Smuzhiyun 	u8 *buf_pos = buf;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	base_cmd = (struct hifn_base_command *)buf_pos;
1056*4882a593Smuzhiyun 	base_cmd->masks = __cpu_to_le16(mask);
1057*4882a593Smuzhiyun 	base_cmd->total_source_count =
1058*4882a593Smuzhiyun 		__cpu_to_le16(slen & HIFN_BASE_CMD_LENMASK_LO);
1059*4882a593Smuzhiyun 	base_cmd->total_dest_count =
1060*4882a593Smuzhiyun 		__cpu_to_le16(dlen & HIFN_BASE_CMD_LENMASK_LO);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	dlen >>= 16;
1063*4882a593Smuzhiyun 	slen >>= 16;
1064*4882a593Smuzhiyun 	base_cmd->session_num = __cpu_to_le16(snum |
1065*4882a593Smuzhiyun 	    ((slen << HIFN_BASE_CMD_SRCLEN_S) & HIFN_BASE_CMD_SRCLEN_M) |
1066*4882a593Smuzhiyun 	    ((dlen << HIFN_BASE_CMD_DSTLEN_S) & HIFN_BASE_CMD_DSTLEN_M));
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	return sizeof(struct hifn_base_command);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
hifn_setup_crypto_command(struct hifn_device * dev,u8 * buf,unsigned dlen,unsigned slen,u8 * key,int keylen,u8 * iv,int ivsize,u16 mode)1071*4882a593Smuzhiyun static int hifn_setup_crypto_command(struct hifn_device *dev,
1072*4882a593Smuzhiyun 		u8 *buf, unsigned dlen, unsigned slen,
1073*4882a593Smuzhiyun 		u8 *key, int keylen, u8 *iv, int ivsize, u16 mode)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
1076*4882a593Smuzhiyun 	struct hifn_crypt_command *cry_cmd;
1077*4882a593Smuzhiyun 	u8 *buf_pos = buf;
1078*4882a593Smuzhiyun 	u16 cmd_len;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	cry_cmd = (struct hifn_crypt_command *)buf_pos;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	cry_cmd->source_count = __cpu_to_le16(dlen & 0xffff);
1083*4882a593Smuzhiyun 	dlen >>= 16;
1084*4882a593Smuzhiyun 	cry_cmd->masks = __cpu_to_le16(mode |
1085*4882a593Smuzhiyun 			((dlen << HIFN_CRYPT_CMD_SRCLEN_S) &
1086*4882a593Smuzhiyun 			 HIFN_CRYPT_CMD_SRCLEN_M));
1087*4882a593Smuzhiyun 	cry_cmd->header_skip = 0;
1088*4882a593Smuzhiyun 	cry_cmd->reserved = 0;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	buf_pos += sizeof(struct hifn_crypt_command);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	dma->cmdu++;
1093*4882a593Smuzhiyun 	if (dma->cmdu > 1) {
1094*4882a593Smuzhiyun 		dev->dmareg |= HIFN_DMAIER_C_WAIT;
1095*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_DMA_IER, dev->dmareg);
1096*4882a593Smuzhiyun 	}
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	if (keylen) {
1099*4882a593Smuzhiyun 		memcpy(buf_pos, key, keylen);
1100*4882a593Smuzhiyun 		buf_pos += keylen;
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 	if (ivsize) {
1103*4882a593Smuzhiyun 		memcpy(buf_pos, iv, ivsize);
1104*4882a593Smuzhiyun 		buf_pos += ivsize;
1105*4882a593Smuzhiyun 	}
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	cmd_len = buf_pos - buf;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	return cmd_len;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
hifn_setup_cmd_desc(struct hifn_device * dev,struct hifn_context * ctx,struct hifn_request_context * rctx,void * priv,unsigned int nbytes)1112*4882a593Smuzhiyun static int hifn_setup_cmd_desc(struct hifn_device *dev,
1113*4882a593Smuzhiyun 		struct hifn_context *ctx, struct hifn_request_context *rctx,
1114*4882a593Smuzhiyun 		void *priv, unsigned int nbytes)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
1117*4882a593Smuzhiyun 	int cmd_len, sa_idx;
1118*4882a593Smuzhiyun 	u8 *buf, *buf_pos;
1119*4882a593Smuzhiyun 	u16 mask;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	sa_idx = dma->cmdi;
1122*4882a593Smuzhiyun 	buf_pos = buf = dma->command_bufs[dma->cmdi];
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	mask = 0;
1125*4882a593Smuzhiyun 	switch (rctx->op) {
1126*4882a593Smuzhiyun 	case ACRYPTO_OP_DECRYPT:
1127*4882a593Smuzhiyun 		mask = HIFN_BASE_CMD_CRYPT | HIFN_BASE_CMD_DECODE;
1128*4882a593Smuzhiyun 		break;
1129*4882a593Smuzhiyun 	case ACRYPTO_OP_ENCRYPT:
1130*4882a593Smuzhiyun 		mask = HIFN_BASE_CMD_CRYPT;
1131*4882a593Smuzhiyun 		break;
1132*4882a593Smuzhiyun 	case ACRYPTO_OP_HMAC:
1133*4882a593Smuzhiyun 		mask = HIFN_BASE_CMD_MAC;
1134*4882a593Smuzhiyun 		break;
1135*4882a593Smuzhiyun 	default:
1136*4882a593Smuzhiyun 		goto err_out;
1137*4882a593Smuzhiyun 	}
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	buf_pos += hifn_setup_base_command(dev, buf_pos, nbytes,
1140*4882a593Smuzhiyun 			nbytes, mask, dev->snum);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	if (rctx->op == ACRYPTO_OP_ENCRYPT || rctx->op == ACRYPTO_OP_DECRYPT) {
1143*4882a593Smuzhiyun 		u16 md = 0;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 		if (ctx->keysize)
1146*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_NEW_KEY;
1147*4882a593Smuzhiyun 		if (rctx->iv && rctx->mode != ACRYPTO_MODE_ECB)
1148*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_NEW_IV;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 		switch (rctx->mode) {
1151*4882a593Smuzhiyun 		case ACRYPTO_MODE_ECB:
1152*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_MODE_ECB;
1153*4882a593Smuzhiyun 			break;
1154*4882a593Smuzhiyun 		case ACRYPTO_MODE_CBC:
1155*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_MODE_CBC;
1156*4882a593Smuzhiyun 			break;
1157*4882a593Smuzhiyun 		case ACRYPTO_MODE_CFB:
1158*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_MODE_CFB;
1159*4882a593Smuzhiyun 			break;
1160*4882a593Smuzhiyun 		case ACRYPTO_MODE_OFB:
1161*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_MODE_OFB;
1162*4882a593Smuzhiyun 			break;
1163*4882a593Smuzhiyun 		default:
1164*4882a593Smuzhiyun 			goto err_out;
1165*4882a593Smuzhiyun 		}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 		switch (rctx->type) {
1168*4882a593Smuzhiyun 		case ACRYPTO_TYPE_AES_128:
1169*4882a593Smuzhiyun 			if (ctx->keysize != 16)
1170*4882a593Smuzhiyun 				goto err_out;
1171*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_KSZ_128 |
1172*4882a593Smuzhiyun 				HIFN_CRYPT_CMD_ALG_AES;
1173*4882a593Smuzhiyun 			break;
1174*4882a593Smuzhiyun 		case ACRYPTO_TYPE_AES_192:
1175*4882a593Smuzhiyun 			if (ctx->keysize != 24)
1176*4882a593Smuzhiyun 				goto err_out;
1177*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_KSZ_192 |
1178*4882a593Smuzhiyun 				HIFN_CRYPT_CMD_ALG_AES;
1179*4882a593Smuzhiyun 			break;
1180*4882a593Smuzhiyun 		case ACRYPTO_TYPE_AES_256:
1181*4882a593Smuzhiyun 			if (ctx->keysize != 32)
1182*4882a593Smuzhiyun 				goto err_out;
1183*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_KSZ_256 |
1184*4882a593Smuzhiyun 				HIFN_CRYPT_CMD_ALG_AES;
1185*4882a593Smuzhiyun 			break;
1186*4882a593Smuzhiyun 		case ACRYPTO_TYPE_3DES:
1187*4882a593Smuzhiyun 			if (ctx->keysize != 24)
1188*4882a593Smuzhiyun 				goto err_out;
1189*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_ALG_3DES;
1190*4882a593Smuzhiyun 			break;
1191*4882a593Smuzhiyun 		case ACRYPTO_TYPE_DES:
1192*4882a593Smuzhiyun 			if (ctx->keysize != 8)
1193*4882a593Smuzhiyun 				goto err_out;
1194*4882a593Smuzhiyun 			md |= HIFN_CRYPT_CMD_ALG_DES;
1195*4882a593Smuzhiyun 			break;
1196*4882a593Smuzhiyun 		default:
1197*4882a593Smuzhiyun 			goto err_out;
1198*4882a593Smuzhiyun 		}
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 		buf_pos += hifn_setup_crypto_command(dev, buf_pos,
1201*4882a593Smuzhiyun 				nbytes, nbytes, ctx->key, ctx->keysize,
1202*4882a593Smuzhiyun 				rctx->iv, rctx->ivsize, md);
1203*4882a593Smuzhiyun 	}
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	dev->sa[sa_idx] = priv;
1206*4882a593Smuzhiyun 	dev->started++;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	cmd_len = buf_pos - buf;
1209*4882a593Smuzhiyun 	dma->cmdr[dma->cmdi].l = __cpu_to_le32(cmd_len | HIFN_D_VALID |
1210*4882a593Smuzhiyun 			HIFN_D_LAST | HIFN_D_MASKDONEIRQ);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	if (++dma->cmdi == HIFN_D_CMD_RSIZE) {
1213*4882a593Smuzhiyun 		dma->cmdr[dma->cmdi].l = __cpu_to_le32(
1214*4882a593Smuzhiyun 			HIFN_D_VALID | HIFN_D_LAST |
1215*4882a593Smuzhiyun 			HIFN_D_MASKDONEIRQ | HIFN_D_JUMP);
1216*4882a593Smuzhiyun 		dma->cmdi = 0;
1217*4882a593Smuzhiyun 	} else {
1218*4882a593Smuzhiyun 		dma->cmdr[dma->cmdi - 1].l |= __cpu_to_le32(HIFN_D_VALID);
1219*4882a593Smuzhiyun 	}
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	if (!(dev->flags & HIFN_FLAG_CMD_BUSY)) {
1222*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_DMA_CSR, HIFN_DMACSR_C_CTRL_ENA);
1223*4882a593Smuzhiyun 		dev->flags |= HIFN_FLAG_CMD_BUSY;
1224*4882a593Smuzhiyun 	}
1225*4882a593Smuzhiyun 	return 0;
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun err_out:
1228*4882a593Smuzhiyun 	return -EINVAL;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun 
hifn_setup_src_desc(struct hifn_device * dev,struct page * page,unsigned int offset,unsigned int size,int last)1231*4882a593Smuzhiyun static int hifn_setup_src_desc(struct hifn_device *dev, struct page *page,
1232*4882a593Smuzhiyun 		unsigned int offset, unsigned int size, int last)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
1235*4882a593Smuzhiyun 	int idx;
1236*4882a593Smuzhiyun 	dma_addr_t addr;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	addr = dma_map_page(&dev->pdev->dev, page, offset, size,
1239*4882a593Smuzhiyun 			    DMA_TO_DEVICE);
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	idx = dma->srci;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	dma->srcr[idx].p = __cpu_to_le32(addr);
1244*4882a593Smuzhiyun 	dma->srcr[idx].l = __cpu_to_le32(size | HIFN_D_VALID |
1245*4882a593Smuzhiyun 			HIFN_D_MASKDONEIRQ | (last ? HIFN_D_LAST : 0));
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	if (++idx == HIFN_D_SRC_RSIZE) {
1248*4882a593Smuzhiyun 		dma->srcr[idx].l = __cpu_to_le32(HIFN_D_VALID |
1249*4882a593Smuzhiyun 				HIFN_D_JUMP | HIFN_D_MASKDONEIRQ |
1250*4882a593Smuzhiyun 				(last ? HIFN_D_LAST : 0));
1251*4882a593Smuzhiyun 		idx = 0;
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	dma->srci = idx;
1255*4882a593Smuzhiyun 	dma->srcu++;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	if (!(dev->flags & HIFN_FLAG_SRC_BUSY)) {
1258*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_DMA_CSR, HIFN_DMACSR_S_CTRL_ENA);
1259*4882a593Smuzhiyun 		dev->flags |= HIFN_FLAG_SRC_BUSY;
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	return size;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun 
hifn_setup_res_desc(struct hifn_device * dev)1265*4882a593Smuzhiyun static void hifn_setup_res_desc(struct hifn_device *dev)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun 	struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	dma->resr[dma->resi].l = __cpu_to_le32(HIFN_USED_RESULT |
1270*4882a593Smuzhiyun 			HIFN_D_VALID | HIFN_D_LAST);
1271*4882a593Smuzhiyun 	/*
1272*4882a593Smuzhiyun 	 * dma->resr[dma->resi].l = __cpu_to_le32(HIFN_MAX_RESULT | HIFN_D_VALID |
1273*4882a593Smuzhiyun 	 *					HIFN_D_LAST);
1274*4882a593Smuzhiyun 	 */
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	if (++dma->resi == HIFN_D_RES_RSIZE) {
1277*4882a593Smuzhiyun 		dma->resr[HIFN_D_RES_RSIZE].l = __cpu_to_le32(HIFN_D_VALID |
1278*4882a593Smuzhiyun 				HIFN_D_JUMP | HIFN_D_MASKDONEIRQ | HIFN_D_LAST);
1279*4882a593Smuzhiyun 		dma->resi = 0;
1280*4882a593Smuzhiyun 	}
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	dma->resu++;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	if (!(dev->flags & HIFN_FLAG_RES_BUSY)) {
1285*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_DMA_CSR, HIFN_DMACSR_R_CTRL_ENA);
1286*4882a593Smuzhiyun 		dev->flags |= HIFN_FLAG_RES_BUSY;
1287*4882a593Smuzhiyun 	}
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun 
hifn_setup_dst_desc(struct hifn_device * dev,struct page * page,unsigned offset,unsigned size,int last)1290*4882a593Smuzhiyun static void hifn_setup_dst_desc(struct hifn_device *dev, struct page *page,
1291*4882a593Smuzhiyun 		unsigned offset, unsigned size, int last)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun 	struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
1294*4882a593Smuzhiyun 	int idx;
1295*4882a593Smuzhiyun 	dma_addr_t addr;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	addr = dma_map_page(&dev->pdev->dev, page, offset, size,
1298*4882a593Smuzhiyun 			    DMA_FROM_DEVICE);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	idx = dma->dsti;
1301*4882a593Smuzhiyun 	dma->dstr[idx].p = __cpu_to_le32(addr);
1302*4882a593Smuzhiyun 	dma->dstr[idx].l = __cpu_to_le32(size |	HIFN_D_VALID |
1303*4882a593Smuzhiyun 			HIFN_D_MASKDONEIRQ | (last ? HIFN_D_LAST : 0));
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	if (++idx == HIFN_D_DST_RSIZE) {
1306*4882a593Smuzhiyun 		dma->dstr[idx].l = __cpu_to_le32(HIFN_D_VALID |
1307*4882a593Smuzhiyun 				HIFN_D_JUMP | HIFN_D_MASKDONEIRQ |
1308*4882a593Smuzhiyun 				(last ? HIFN_D_LAST : 0));
1309*4882a593Smuzhiyun 		idx = 0;
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 	dma->dsti = idx;
1312*4882a593Smuzhiyun 	dma->dstu++;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	if (!(dev->flags & HIFN_FLAG_DST_BUSY)) {
1315*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_DMA_CSR, HIFN_DMACSR_D_CTRL_ENA);
1316*4882a593Smuzhiyun 		dev->flags |= HIFN_FLAG_DST_BUSY;
1317*4882a593Smuzhiyun 	}
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun 
hifn_setup_dma(struct hifn_device * dev,struct hifn_context * ctx,struct hifn_request_context * rctx,struct scatterlist * src,struct scatterlist * dst,unsigned int nbytes,void * priv)1320*4882a593Smuzhiyun static int hifn_setup_dma(struct hifn_device *dev,
1321*4882a593Smuzhiyun 		struct hifn_context *ctx, struct hifn_request_context *rctx,
1322*4882a593Smuzhiyun 		struct scatterlist *src, struct scatterlist *dst,
1323*4882a593Smuzhiyun 		unsigned int nbytes, void *priv)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun 	struct scatterlist *t;
1326*4882a593Smuzhiyun 	struct page *spage, *dpage;
1327*4882a593Smuzhiyun 	unsigned int soff, doff;
1328*4882a593Smuzhiyun 	unsigned int n, len;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	n = nbytes;
1331*4882a593Smuzhiyun 	while (n) {
1332*4882a593Smuzhiyun 		spage = sg_page(src);
1333*4882a593Smuzhiyun 		soff = src->offset;
1334*4882a593Smuzhiyun 		len = min(src->length, n);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 		hifn_setup_src_desc(dev, spage, soff, len, n - len == 0);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 		src++;
1339*4882a593Smuzhiyun 		n -= len;
1340*4882a593Smuzhiyun 	}
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	t = &rctx->walk.cache[0];
1343*4882a593Smuzhiyun 	n = nbytes;
1344*4882a593Smuzhiyun 	while (n) {
1345*4882a593Smuzhiyun 		if (t->length && rctx->walk.flags & ASYNC_FLAGS_MISALIGNED) {
1346*4882a593Smuzhiyun 			BUG_ON(!sg_page(t));
1347*4882a593Smuzhiyun 			dpage = sg_page(t);
1348*4882a593Smuzhiyun 			doff = 0;
1349*4882a593Smuzhiyun 			len = t->length;
1350*4882a593Smuzhiyun 		} else {
1351*4882a593Smuzhiyun 			BUG_ON(!sg_page(dst));
1352*4882a593Smuzhiyun 			dpage = sg_page(dst);
1353*4882a593Smuzhiyun 			doff = dst->offset;
1354*4882a593Smuzhiyun 			len = dst->length;
1355*4882a593Smuzhiyun 		}
1356*4882a593Smuzhiyun 		len = min(len, n);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 		hifn_setup_dst_desc(dev, dpage, doff, len, n - len == 0);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 		dst++;
1361*4882a593Smuzhiyun 		t++;
1362*4882a593Smuzhiyun 		n -= len;
1363*4882a593Smuzhiyun 	}
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	hifn_setup_cmd_desc(dev, ctx, rctx, priv, nbytes);
1366*4882a593Smuzhiyun 	hifn_setup_res_desc(dev);
1367*4882a593Smuzhiyun 	return 0;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
hifn_cipher_walk_init(struct hifn_cipher_walk * w,int num,gfp_t gfp_flags)1370*4882a593Smuzhiyun static int hifn_cipher_walk_init(struct hifn_cipher_walk *w,
1371*4882a593Smuzhiyun 		int num, gfp_t gfp_flags)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun 	int i;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	num = min(ASYNC_SCATTERLIST_CACHE, num);
1376*4882a593Smuzhiyun 	sg_init_table(w->cache, num);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	w->num = 0;
1379*4882a593Smuzhiyun 	for (i = 0; i < num; ++i) {
1380*4882a593Smuzhiyun 		struct page *page = alloc_page(gfp_flags);
1381*4882a593Smuzhiyun 		struct scatterlist *s;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 		if (!page)
1384*4882a593Smuzhiyun 			break;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 		s = &w->cache[i];
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 		sg_set_page(s, page, PAGE_SIZE, 0);
1389*4882a593Smuzhiyun 		w->num++;
1390*4882a593Smuzhiyun 	}
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	return i;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun 
hifn_cipher_walk_exit(struct hifn_cipher_walk * w)1395*4882a593Smuzhiyun static void hifn_cipher_walk_exit(struct hifn_cipher_walk *w)
1396*4882a593Smuzhiyun {
1397*4882a593Smuzhiyun 	int i;
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	for (i = 0; i < w->num; ++i) {
1400*4882a593Smuzhiyun 		struct scatterlist *s = &w->cache[i];
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 		__free_page(sg_page(s));
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 		s->length = 0;
1405*4882a593Smuzhiyun 	}
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	w->num = 0;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun 
skcipher_add(unsigned int * drestp,struct scatterlist * dst,unsigned int size,unsigned int * nbytesp)1410*4882a593Smuzhiyun static int skcipher_add(unsigned int *drestp, struct scatterlist *dst,
1411*4882a593Smuzhiyun 		unsigned int size, unsigned int *nbytesp)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun 	unsigned int copy, drest = *drestp, nbytes = *nbytesp;
1414*4882a593Smuzhiyun 	int idx = 0;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (drest < size || size > nbytes)
1417*4882a593Smuzhiyun 		return -EINVAL;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	while (size) {
1420*4882a593Smuzhiyun 		copy = min3(drest, size, dst->length);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 		size -= copy;
1423*4882a593Smuzhiyun 		drest -= copy;
1424*4882a593Smuzhiyun 		nbytes -= copy;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 		pr_debug("%s: copy: %u, size: %u, drest: %u, nbytes: %u.\n",
1427*4882a593Smuzhiyun 			 __func__, copy, size, drest, nbytes);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 		dst++;
1430*4882a593Smuzhiyun 		idx++;
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	*nbytesp = nbytes;
1434*4882a593Smuzhiyun 	*drestp = drest;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	return idx;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun 
hifn_cipher_walk(struct skcipher_request * req,struct hifn_cipher_walk * w)1439*4882a593Smuzhiyun static int hifn_cipher_walk(struct skcipher_request *req,
1440*4882a593Smuzhiyun 		struct hifn_cipher_walk *w)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun 	struct scatterlist *dst, *t;
1443*4882a593Smuzhiyun 	unsigned int nbytes = req->cryptlen, offset, copy, diff;
1444*4882a593Smuzhiyun 	int idx, tidx, err;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	tidx = idx = 0;
1447*4882a593Smuzhiyun 	offset = 0;
1448*4882a593Smuzhiyun 	while (nbytes) {
1449*4882a593Smuzhiyun 		if (idx >= w->num && (w->flags & ASYNC_FLAGS_MISALIGNED))
1450*4882a593Smuzhiyun 			return -EINVAL;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 		dst = &req->dst[idx];
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 		pr_debug("\n%s: dlen: %u, doff: %u, offset: %u, nbytes: %u.\n",
1455*4882a593Smuzhiyun 			 __func__, dst->length, dst->offset, offset, nbytes);
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 		if (!IS_ALIGNED(dst->offset, HIFN_D_DST_DALIGN) ||
1458*4882a593Smuzhiyun 		    !IS_ALIGNED(dst->length, HIFN_D_DST_DALIGN) ||
1459*4882a593Smuzhiyun 		    offset) {
1460*4882a593Smuzhiyun 			unsigned slen = min(dst->length - offset, nbytes);
1461*4882a593Smuzhiyun 			unsigned dlen = PAGE_SIZE;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 			t = &w->cache[idx];
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 			err = skcipher_add(&dlen, dst, slen, &nbytes);
1466*4882a593Smuzhiyun 			if (err < 0)
1467*4882a593Smuzhiyun 				return err;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 			idx += err;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 			copy = slen & ~(HIFN_D_DST_DALIGN - 1);
1472*4882a593Smuzhiyun 			diff = slen & (HIFN_D_DST_DALIGN - 1);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 			if (dlen < nbytes) {
1475*4882a593Smuzhiyun 				/*
1476*4882a593Smuzhiyun 				 * Destination page does not have enough space
1477*4882a593Smuzhiyun 				 * to put there additional blocksized chunk,
1478*4882a593Smuzhiyun 				 * so we mark that page as containing only
1479*4882a593Smuzhiyun 				 * blocksize aligned chunks:
1480*4882a593Smuzhiyun 				 *	t->length = (slen & ~(HIFN_D_DST_DALIGN - 1));
1481*4882a593Smuzhiyun 				 * and increase number of bytes to be processed
1482*4882a593Smuzhiyun 				 * in next chunk:
1483*4882a593Smuzhiyun 				 *	nbytes += diff;
1484*4882a593Smuzhiyun 				 */
1485*4882a593Smuzhiyun 				nbytes += diff;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 				/*
1488*4882a593Smuzhiyun 				 * Temporary of course...
1489*4882a593Smuzhiyun 				 * Kick author if you will catch this one.
1490*4882a593Smuzhiyun 				 */
1491*4882a593Smuzhiyun 				pr_err("%s: dlen: %u, nbytes: %u, slen: %u, offset: %u.\n",
1492*4882a593Smuzhiyun 				       __func__, dlen, nbytes, slen, offset);
1493*4882a593Smuzhiyun 				pr_err("%s: please contact author to fix this "
1494*4882a593Smuzhiyun 				       "issue, generally you should not catch "
1495*4882a593Smuzhiyun 				       "this path under any condition but who "
1496*4882a593Smuzhiyun 				       "knows how did you use crypto code.\n"
1497*4882a593Smuzhiyun 				       "Thank you.\n",	__func__);
1498*4882a593Smuzhiyun 				BUG();
1499*4882a593Smuzhiyun 			} else {
1500*4882a593Smuzhiyun 				copy += diff + nbytes;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 				dst = &req->dst[idx];
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 				err = skcipher_add(&dlen, dst, nbytes, &nbytes);
1505*4882a593Smuzhiyun 				if (err < 0)
1506*4882a593Smuzhiyun 					return err;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 				idx += err;
1509*4882a593Smuzhiyun 			}
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 			t->length = copy;
1512*4882a593Smuzhiyun 			t->offset = offset;
1513*4882a593Smuzhiyun 		} else {
1514*4882a593Smuzhiyun 			nbytes -= min(dst->length, nbytes);
1515*4882a593Smuzhiyun 			idx++;
1516*4882a593Smuzhiyun 		}
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 		tidx++;
1519*4882a593Smuzhiyun 	}
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	return tidx;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun 
hifn_setup_session(struct skcipher_request * req)1524*4882a593Smuzhiyun static int hifn_setup_session(struct skcipher_request *req)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun 	struct hifn_context *ctx = crypto_tfm_ctx(req->base.tfm);
1527*4882a593Smuzhiyun 	struct hifn_request_context *rctx = skcipher_request_ctx(req);
1528*4882a593Smuzhiyun 	struct hifn_device *dev = ctx->dev;
1529*4882a593Smuzhiyun 	unsigned long dlen, flags;
1530*4882a593Smuzhiyun 	unsigned int nbytes = req->cryptlen, idx = 0;
1531*4882a593Smuzhiyun 	int err = -EINVAL, sg_num;
1532*4882a593Smuzhiyun 	struct scatterlist *dst;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	if (rctx->iv && !rctx->ivsize && rctx->mode != ACRYPTO_MODE_ECB)
1535*4882a593Smuzhiyun 		goto err_out_exit;
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	rctx->walk.flags = 0;
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	while (nbytes) {
1540*4882a593Smuzhiyun 		dst = &req->dst[idx];
1541*4882a593Smuzhiyun 		dlen = min(dst->length, nbytes);
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 		if (!IS_ALIGNED(dst->offset, HIFN_D_DST_DALIGN) ||
1544*4882a593Smuzhiyun 		    !IS_ALIGNED(dlen, HIFN_D_DST_DALIGN))
1545*4882a593Smuzhiyun 			rctx->walk.flags |= ASYNC_FLAGS_MISALIGNED;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 		nbytes -= dlen;
1548*4882a593Smuzhiyun 		idx++;
1549*4882a593Smuzhiyun 	}
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	if (rctx->walk.flags & ASYNC_FLAGS_MISALIGNED) {
1552*4882a593Smuzhiyun 		err = hifn_cipher_walk_init(&rctx->walk, idx, GFP_ATOMIC);
1553*4882a593Smuzhiyun 		if (err < 0)
1554*4882a593Smuzhiyun 			return err;
1555*4882a593Smuzhiyun 	}
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	sg_num = hifn_cipher_walk(req, &rctx->walk);
1558*4882a593Smuzhiyun 	if (sg_num < 0) {
1559*4882a593Smuzhiyun 		err = sg_num;
1560*4882a593Smuzhiyun 		goto err_out_exit;
1561*4882a593Smuzhiyun 	}
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->lock, flags);
1564*4882a593Smuzhiyun 	if (dev->started + sg_num > HIFN_QUEUE_LENGTH) {
1565*4882a593Smuzhiyun 		err = -EAGAIN;
1566*4882a593Smuzhiyun 		goto err_out;
1567*4882a593Smuzhiyun 	}
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	err = hifn_setup_dma(dev, ctx, rctx, req->src, req->dst, req->cryptlen, req);
1570*4882a593Smuzhiyun 	if (err)
1571*4882a593Smuzhiyun 		goto err_out;
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	dev->snum++;
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	dev->active = HIFN_DEFAULT_ACTIVE_NUM;
1576*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->lock, flags);
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	return 0;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun err_out:
1581*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->lock, flags);
1582*4882a593Smuzhiyun err_out_exit:
1583*4882a593Smuzhiyun 	if (err) {
1584*4882a593Smuzhiyun 		dev_info(&dev->pdev->dev, "iv: %p [%d], key: %p [%d], mode: %u, op: %u, "
1585*4882a593Smuzhiyun 			 "type: %u, err: %d.\n",
1586*4882a593Smuzhiyun 			 rctx->iv, rctx->ivsize,
1587*4882a593Smuzhiyun 			 ctx->key, ctx->keysize,
1588*4882a593Smuzhiyun 			 rctx->mode, rctx->op, rctx->type, err);
1589*4882a593Smuzhiyun 	}
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	return err;
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun 
hifn_start_device(struct hifn_device * dev)1594*4882a593Smuzhiyun static int hifn_start_device(struct hifn_device *dev)
1595*4882a593Smuzhiyun {
1596*4882a593Smuzhiyun 	int err;
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	dev->started = dev->active = 0;
1599*4882a593Smuzhiyun 	hifn_reset_dma(dev, 1);
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	err = hifn_enable_crypto(dev);
1602*4882a593Smuzhiyun 	if (err)
1603*4882a593Smuzhiyun 		return err;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	hifn_reset_puc(dev);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	hifn_init_dma(dev);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	hifn_init_registers(dev);
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	hifn_init_pubrng(dev);
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	return 0;
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun 
skcipher_get(void * saddr,unsigned int * srestp,unsigned int offset,struct scatterlist * dst,unsigned int size,unsigned int * nbytesp)1616*4882a593Smuzhiyun static int skcipher_get(void *saddr, unsigned int *srestp, unsigned int offset,
1617*4882a593Smuzhiyun 		struct scatterlist *dst, unsigned int size, unsigned int *nbytesp)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun 	unsigned int srest = *srestp, nbytes = *nbytesp, copy;
1620*4882a593Smuzhiyun 	void *daddr;
1621*4882a593Smuzhiyun 	int idx = 0;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	if (srest < size || size > nbytes)
1624*4882a593Smuzhiyun 		return -EINVAL;
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	while (size) {
1627*4882a593Smuzhiyun 		copy = min3(srest, dst->length, size);
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 		daddr = kmap_atomic(sg_page(dst));
1630*4882a593Smuzhiyun 		memcpy(daddr + dst->offset + offset, saddr, copy);
1631*4882a593Smuzhiyun 		kunmap_atomic(daddr);
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 		nbytes -= copy;
1634*4882a593Smuzhiyun 		size -= copy;
1635*4882a593Smuzhiyun 		srest -= copy;
1636*4882a593Smuzhiyun 		saddr += copy;
1637*4882a593Smuzhiyun 		offset = 0;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 		pr_debug("%s: copy: %u, size: %u, srest: %u, nbytes: %u.\n",
1640*4882a593Smuzhiyun 			 __func__, copy, size, srest, nbytes);
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 		dst++;
1643*4882a593Smuzhiyun 		idx++;
1644*4882a593Smuzhiyun 	}
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	*nbytesp = nbytes;
1647*4882a593Smuzhiyun 	*srestp = srest;
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	return idx;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun 
hifn_complete_sa(struct hifn_device * dev,int i)1652*4882a593Smuzhiyun static inline void hifn_complete_sa(struct hifn_device *dev, int i)
1653*4882a593Smuzhiyun {
1654*4882a593Smuzhiyun 	unsigned long flags;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->lock, flags);
1657*4882a593Smuzhiyun 	dev->sa[i] = NULL;
1658*4882a593Smuzhiyun 	dev->started--;
1659*4882a593Smuzhiyun 	if (dev->started < 0)
1660*4882a593Smuzhiyun 		dev_info(&dev->pdev->dev, "%s: started: %d.\n", __func__,
1661*4882a593Smuzhiyun 			 dev->started);
1662*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->lock, flags);
1663*4882a593Smuzhiyun 	BUG_ON(dev->started < 0);
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun 
hifn_process_ready(struct skcipher_request * req,int error)1666*4882a593Smuzhiyun static void hifn_process_ready(struct skcipher_request *req, int error)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun 	struct hifn_request_context *rctx = skcipher_request_ctx(req);
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	if (rctx->walk.flags & ASYNC_FLAGS_MISALIGNED) {
1671*4882a593Smuzhiyun 		unsigned int nbytes = req->cryptlen;
1672*4882a593Smuzhiyun 		int idx = 0, err;
1673*4882a593Smuzhiyun 		struct scatterlist *dst, *t;
1674*4882a593Smuzhiyun 		void *saddr;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 		while (nbytes) {
1677*4882a593Smuzhiyun 			t = &rctx->walk.cache[idx];
1678*4882a593Smuzhiyun 			dst = &req->dst[idx];
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 			pr_debug("\n%s: sg_page(t): %p, t->length: %u, "
1681*4882a593Smuzhiyun 				"sg_page(dst): %p, dst->length: %u, "
1682*4882a593Smuzhiyun 				"nbytes: %u.\n",
1683*4882a593Smuzhiyun 				__func__, sg_page(t), t->length,
1684*4882a593Smuzhiyun 				sg_page(dst), dst->length, nbytes);
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 			if (!t->length) {
1687*4882a593Smuzhiyun 				nbytes -= min(dst->length, nbytes);
1688*4882a593Smuzhiyun 				idx++;
1689*4882a593Smuzhiyun 				continue;
1690*4882a593Smuzhiyun 			}
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 			saddr = kmap_atomic(sg_page(t));
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 			err = skcipher_get(saddr, &t->length, t->offset,
1695*4882a593Smuzhiyun 					dst, nbytes, &nbytes);
1696*4882a593Smuzhiyun 			if (err < 0) {
1697*4882a593Smuzhiyun 				kunmap_atomic(saddr);
1698*4882a593Smuzhiyun 				break;
1699*4882a593Smuzhiyun 			}
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 			idx += err;
1702*4882a593Smuzhiyun 			kunmap_atomic(saddr);
1703*4882a593Smuzhiyun 		}
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 		hifn_cipher_walk_exit(&rctx->walk);
1706*4882a593Smuzhiyun 	}
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	req->base.complete(&req->base, error);
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun 
hifn_clear_rings(struct hifn_device * dev,int error)1711*4882a593Smuzhiyun static void hifn_clear_rings(struct hifn_device *dev, int error)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun 	struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
1714*4882a593Smuzhiyun 	int i, u;
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	dev_dbg(&dev->pdev->dev, "ring cleanup 1: i: %d.%d.%d.%d, u: %d.%d.%d.%d, "
1717*4882a593Smuzhiyun 			"k: %d.%d.%d.%d.\n",
1718*4882a593Smuzhiyun 			dma->cmdi, dma->srci, dma->dsti, dma->resi,
1719*4882a593Smuzhiyun 			dma->cmdu, dma->srcu, dma->dstu, dma->resu,
1720*4882a593Smuzhiyun 			dma->cmdk, dma->srck, dma->dstk, dma->resk);
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	i = dma->resk; u = dma->resu;
1723*4882a593Smuzhiyun 	while (u != 0) {
1724*4882a593Smuzhiyun 		if (dma->resr[i].l & __cpu_to_le32(HIFN_D_VALID))
1725*4882a593Smuzhiyun 			break;
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 		if (dev->sa[i]) {
1728*4882a593Smuzhiyun 			dev->success++;
1729*4882a593Smuzhiyun 			dev->reset = 0;
1730*4882a593Smuzhiyun 			hifn_process_ready(dev->sa[i], error);
1731*4882a593Smuzhiyun 			hifn_complete_sa(dev, i);
1732*4882a593Smuzhiyun 		}
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 		if (++i == HIFN_D_RES_RSIZE)
1735*4882a593Smuzhiyun 			i = 0;
1736*4882a593Smuzhiyun 		u--;
1737*4882a593Smuzhiyun 	}
1738*4882a593Smuzhiyun 	dma->resk = i; dma->resu = u;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	i = dma->srck; u = dma->srcu;
1741*4882a593Smuzhiyun 	while (u != 0) {
1742*4882a593Smuzhiyun 		if (dma->srcr[i].l & __cpu_to_le32(HIFN_D_VALID))
1743*4882a593Smuzhiyun 			break;
1744*4882a593Smuzhiyun 		if (++i == HIFN_D_SRC_RSIZE)
1745*4882a593Smuzhiyun 			i = 0;
1746*4882a593Smuzhiyun 		u--;
1747*4882a593Smuzhiyun 	}
1748*4882a593Smuzhiyun 	dma->srck = i; dma->srcu = u;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	i = dma->cmdk; u = dma->cmdu;
1751*4882a593Smuzhiyun 	while (u != 0) {
1752*4882a593Smuzhiyun 		if (dma->cmdr[i].l & __cpu_to_le32(HIFN_D_VALID))
1753*4882a593Smuzhiyun 			break;
1754*4882a593Smuzhiyun 		if (++i == HIFN_D_CMD_RSIZE)
1755*4882a593Smuzhiyun 			i = 0;
1756*4882a593Smuzhiyun 		u--;
1757*4882a593Smuzhiyun 	}
1758*4882a593Smuzhiyun 	dma->cmdk = i; dma->cmdu = u;
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	i = dma->dstk; u = dma->dstu;
1761*4882a593Smuzhiyun 	while (u != 0) {
1762*4882a593Smuzhiyun 		if (dma->dstr[i].l & __cpu_to_le32(HIFN_D_VALID))
1763*4882a593Smuzhiyun 			break;
1764*4882a593Smuzhiyun 		if (++i == HIFN_D_DST_RSIZE)
1765*4882a593Smuzhiyun 			i = 0;
1766*4882a593Smuzhiyun 		u--;
1767*4882a593Smuzhiyun 	}
1768*4882a593Smuzhiyun 	dma->dstk = i; dma->dstu = u;
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	dev_dbg(&dev->pdev->dev, "ring cleanup 2: i: %d.%d.%d.%d, u: %d.%d.%d.%d, "
1771*4882a593Smuzhiyun 			"k: %d.%d.%d.%d.\n",
1772*4882a593Smuzhiyun 			dma->cmdi, dma->srci, dma->dsti, dma->resi,
1773*4882a593Smuzhiyun 			dma->cmdu, dma->srcu, dma->dstu, dma->resu,
1774*4882a593Smuzhiyun 			dma->cmdk, dma->srck, dma->dstk, dma->resk);
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun 
hifn_work(struct work_struct * work)1777*4882a593Smuzhiyun static void hifn_work(struct work_struct *work)
1778*4882a593Smuzhiyun {
1779*4882a593Smuzhiyun 	struct delayed_work *dw = to_delayed_work(work);
1780*4882a593Smuzhiyun 	struct hifn_device *dev = container_of(dw, struct hifn_device, work);
1781*4882a593Smuzhiyun 	unsigned long flags;
1782*4882a593Smuzhiyun 	int reset = 0;
1783*4882a593Smuzhiyun 	u32 r = 0;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->lock, flags);
1786*4882a593Smuzhiyun 	if (dev->active == 0) {
1787*4882a593Smuzhiyun 		struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 		if (dma->cmdu == 0 && (dev->flags & HIFN_FLAG_CMD_BUSY)) {
1790*4882a593Smuzhiyun 			dev->flags &= ~HIFN_FLAG_CMD_BUSY;
1791*4882a593Smuzhiyun 			r |= HIFN_DMACSR_C_CTRL_DIS;
1792*4882a593Smuzhiyun 		}
1793*4882a593Smuzhiyun 		if (dma->srcu == 0 && (dev->flags & HIFN_FLAG_SRC_BUSY)) {
1794*4882a593Smuzhiyun 			dev->flags &= ~HIFN_FLAG_SRC_BUSY;
1795*4882a593Smuzhiyun 			r |= HIFN_DMACSR_S_CTRL_DIS;
1796*4882a593Smuzhiyun 		}
1797*4882a593Smuzhiyun 		if (dma->dstu == 0 && (dev->flags & HIFN_FLAG_DST_BUSY)) {
1798*4882a593Smuzhiyun 			dev->flags &= ~HIFN_FLAG_DST_BUSY;
1799*4882a593Smuzhiyun 			r |= HIFN_DMACSR_D_CTRL_DIS;
1800*4882a593Smuzhiyun 		}
1801*4882a593Smuzhiyun 		if (dma->resu == 0 && (dev->flags & HIFN_FLAG_RES_BUSY)) {
1802*4882a593Smuzhiyun 			dev->flags &= ~HIFN_FLAG_RES_BUSY;
1803*4882a593Smuzhiyun 			r |= HIFN_DMACSR_R_CTRL_DIS;
1804*4882a593Smuzhiyun 		}
1805*4882a593Smuzhiyun 		if (r)
1806*4882a593Smuzhiyun 			hifn_write_1(dev, HIFN_1_DMA_CSR, r);
1807*4882a593Smuzhiyun 	} else
1808*4882a593Smuzhiyun 		dev->active--;
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	if ((dev->prev_success == dev->success) && dev->started)
1811*4882a593Smuzhiyun 		reset = 1;
1812*4882a593Smuzhiyun 	dev->prev_success = dev->success;
1813*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->lock, flags);
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	if (reset) {
1816*4882a593Smuzhiyun 		if (++dev->reset >= 5) {
1817*4882a593Smuzhiyun 			int i;
1818*4882a593Smuzhiyun 			struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 			dev_info(&dev->pdev->dev,
1821*4882a593Smuzhiyun 				 "r: %08x, active: %d, started: %d, "
1822*4882a593Smuzhiyun 				 "success: %lu: qlen: %u/%u, reset: %d.\n",
1823*4882a593Smuzhiyun 				 r, dev->active, dev->started,
1824*4882a593Smuzhiyun 				 dev->success, dev->queue.qlen, dev->queue.max_qlen,
1825*4882a593Smuzhiyun 				 reset);
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 			dev_info(&dev->pdev->dev, "%s: res: ", __func__);
1828*4882a593Smuzhiyun 			for (i = 0; i < HIFN_D_RES_RSIZE; ++i) {
1829*4882a593Smuzhiyun 				pr_info("%x.%p ", dma->resr[i].l, dev->sa[i]);
1830*4882a593Smuzhiyun 				if (dev->sa[i]) {
1831*4882a593Smuzhiyun 					hifn_process_ready(dev->sa[i], -ENODEV);
1832*4882a593Smuzhiyun 					hifn_complete_sa(dev, i);
1833*4882a593Smuzhiyun 				}
1834*4882a593Smuzhiyun 			}
1835*4882a593Smuzhiyun 			pr_info("\n");
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 			hifn_reset_dma(dev, 1);
1838*4882a593Smuzhiyun 			hifn_stop_device(dev);
1839*4882a593Smuzhiyun 			hifn_start_device(dev);
1840*4882a593Smuzhiyun 			dev->reset = 0;
1841*4882a593Smuzhiyun 		}
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 		tasklet_schedule(&dev->tasklet);
1844*4882a593Smuzhiyun 	}
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	schedule_delayed_work(&dev->work, HZ);
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun 
hifn_interrupt(int irq,void * data)1849*4882a593Smuzhiyun static irqreturn_t hifn_interrupt(int irq, void *data)
1850*4882a593Smuzhiyun {
1851*4882a593Smuzhiyun 	struct hifn_device *dev = (struct hifn_device *)data;
1852*4882a593Smuzhiyun 	struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
1853*4882a593Smuzhiyun 	u32 dmacsr, restart;
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	dmacsr = hifn_read_1(dev, HIFN_1_DMA_CSR);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	dev_dbg(&dev->pdev->dev, "1 dmacsr: %08x, dmareg: %08x, res: %08x [%d], "
1858*4882a593Smuzhiyun 			"i: %d.%d.%d.%d, u: %d.%d.%d.%d.\n",
1859*4882a593Smuzhiyun 		dmacsr, dev->dmareg, dmacsr & dev->dmareg, dma->cmdi,
1860*4882a593Smuzhiyun 		dma->cmdi, dma->srci, dma->dsti, dma->resi,
1861*4882a593Smuzhiyun 		dma->cmdu, dma->srcu, dma->dstu, dma->resu);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	if ((dmacsr & dev->dmareg) == 0)
1864*4882a593Smuzhiyun 		return IRQ_NONE;
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	hifn_write_1(dev, HIFN_1_DMA_CSR, dmacsr & dev->dmareg);
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	if (dmacsr & HIFN_DMACSR_ENGINE)
1869*4882a593Smuzhiyun 		hifn_write_0(dev, HIFN_0_PUISR, hifn_read_0(dev, HIFN_0_PUISR));
1870*4882a593Smuzhiyun 	if (dmacsr & HIFN_DMACSR_PUBDONE)
1871*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_PUB_STATUS,
1872*4882a593Smuzhiyun 			hifn_read_1(dev, HIFN_1_PUB_STATUS) | HIFN_PUBSTS_DONE);
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	restart = dmacsr & (HIFN_DMACSR_R_OVER | HIFN_DMACSR_D_OVER);
1875*4882a593Smuzhiyun 	if (restart) {
1876*4882a593Smuzhiyun 		u32 puisr = hifn_read_0(dev, HIFN_0_PUISR);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 		dev_warn(&dev->pdev->dev, "overflow: r: %d, d: %d, puisr: %08x, d: %u.\n",
1879*4882a593Smuzhiyun 			 !!(dmacsr & HIFN_DMACSR_R_OVER),
1880*4882a593Smuzhiyun 			 !!(dmacsr & HIFN_DMACSR_D_OVER),
1881*4882a593Smuzhiyun 			puisr, !!(puisr & HIFN_PUISR_DSTOVER));
1882*4882a593Smuzhiyun 		if (!!(puisr & HIFN_PUISR_DSTOVER))
1883*4882a593Smuzhiyun 			hifn_write_0(dev, HIFN_0_PUISR, HIFN_PUISR_DSTOVER);
1884*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_DMA_CSR, dmacsr & (HIFN_DMACSR_R_OVER |
1885*4882a593Smuzhiyun 					HIFN_DMACSR_D_OVER));
1886*4882a593Smuzhiyun 	}
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	restart = dmacsr & (HIFN_DMACSR_C_ABORT | HIFN_DMACSR_S_ABORT |
1889*4882a593Smuzhiyun 			HIFN_DMACSR_D_ABORT | HIFN_DMACSR_R_ABORT);
1890*4882a593Smuzhiyun 	if (restart) {
1891*4882a593Smuzhiyun 		dev_warn(&dev->pdev->dev, "abort: c: %d, s: %d, d: %d, r: %d.\n",
1892*4882a593Smuzhiyun 			 !!(dmacsr & HIFN_DMACSR_C_ABORT),
1893*4882a593Smuzhiyun 			 !!(dmacsr & HIFN_DMACSR_S_ABORT),
1894*4882a593Smuzhiyun 			 !!(dmacsr & HIFN_DMACSR_D_ABORT),
1895*4882a593Smuzhiyun 			 !!(dmacsr & HIFN_DMACSR_R_ABORT));
1896*4882a593Smuzhiyun 		hifn_reset_dma(dev, 1);
1897*4882a593Smuzhiyun 		hifn_init_dma(dev);
1898*4882a593Smuzhiyun 		hifn_init_registers(dev);
1899*4882a593Smuzhiyun 	}
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	if ((dmacsr & HIFN_DMACSR_C_WAIT) && (dma->cmdu == 0)) {
1902*4882a593Smuzhiyun 		dev_dbg(&dev->pdev->dev, "wait on command.\n");
1903*4882a593Smuzhiyun 		dev->dmareg &= ~(HIFN_DMAIER_C_WAIT);
1904*4882a593Smuzhiyun 		hifn_write_1(dev, HIFN_1_DMA_IER, dev->dmareg);
1905*4882a593Smuzhiyun 	}
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	tasklet_schedule(&dev->tasklet);
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	return IRQ_HANDLED;
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun 
hifn_flush(struct hifn_device * dev)1912*4882a593Smuzhiyun static void hifn_flush(struct hifn_device *dev)
1913*4882a593Smuzhiyun {
1914*4882a593Smuzhiyun 	unsigned long flags;
1915*4882a593Smuzhiyun 	struct crypto_async_request *async_req;
1916*4882a593Smuzhiyun 	struct skcipher_request *req;
1917*4882a593Smuzhiyun 	struct hifn_dma *dma = (struct hifn_dma *)dev->desc_virt;
1918*4882a593Smuzhiyun 	int i;
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	for (i = 0; i < HIFN_D_RES_RSIZE; ++i) {
1921*4882a593Smuzhiyun 		struct hifn_desc *d = &dma->resr[i];
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 		if (dev->sa[i]) {
1924*4882a593Smuzhiyun 			hifn_process_ready(dev->sa[i],
1925*4882a593Smuzhiyun 				(d->l & __cpu_to_le32(HIFN_D_VALID)) ? -ENODEV : 0);
1926*4882a593Smuzhiyun 			hifn_complete_sa(dev, i);
1927*4882a593Smuzhiyun 		}
1928*4882a593Smuzhiyun 	}
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->lock, flags);
1931*4882a593Smuzhiyun 	while ((async_req = crypto_dequeue_request(&dev->queue))) {
1932*4882a593Smuzhiyun 		req = skcipher_request_cast(async_req);
1933*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dev->lock, flags);
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 		hifn_process_ready(req, -ENODEV);
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 		spin_lock_irqsave(&dev->lock, flags);
1938*4882a593Smuzhiyun 	}
1939*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->lock, flags);
1940*4882a593Smuzhiyun }
1941*4882a593Smuzhiyun 
hifn_setkey(struct crypto_skcipher * cipher,const u8 * key,unsigned int len)1942*4882a593Smuzhiyun static int hifn_setkey(struct crypto_skcipher *cipher, const u8 *key,
1943*4882a593Smuzhiyun 		unsigned int len)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun 	struct hifn_context *ctx = crypto_skcipher_ctx(cipher);
1946*4882a593Smuzhiyun 	struct hifn_device *dev = ctx->dev;
1947*4882a593Smuzhiyun 	int err;
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	err = verify_skcipher_des_key(cipher, key);
1950*4882a593Smuzhiyun 	if (err)
1951*4882a593Smuzhiyun 		return err;
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	dev->flags &= ~HIFN_FLAG_OLD_KEY;
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	memcpy(ctx->key, key, len);
1956*4882a593Smuzhiyun 	ctx->keysize = len;
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	return 0;
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun 
hifn_des3_setkey(struct crypto_skcipher * cipher,const u8 * key,unsigned int len)1961*4882a593Smuzhiyun static int hifn_des3_setkey(struct crypto_skcipher *cipher, const u8 *key,
1962*4882a593Smuzhiyun 			    unsigned int len)
1963*4882a593Smuzhiyun {
1964*4882a593Smuzhiyun 	struct hifn_context *ctx = crypto_skcipher_ctx(cipher);
1965*4882a593Smuzhiyun 	struct hifn_device *dev = ctx->dev;
1966*4882a593Smuzhiyun 	int err;
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun 	err = verify_skcipher_des3_key(cipher, key);
1969*4882a593Smuzhiyun 	if (err)
1970*4882a593Smuzhiyun 		return err;
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	dev->flags &= ~HIFN_FLAG_OLD_KEY;
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	memcpy(ctx->key, key, len);
1975*4882a593Smuzhiyun 	ctx->keysize = len;
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	return 0;
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun 
hifn_handle_req(struct skcipher_request * req)1980*4882a593Smuzhiyun static int hifn_handle_req(struct skcipher_request *req)
1981*4882a593Smuzhiyun {
1982*4882a593Smuzhiyun 	struct hifn_context *ctx = crypto_tfm_ctx(req->base.tfm);
1983*4882a593Smuzhiyun 	struct hifn_device *dev = ctx->dev;
1984*4882a593Smuzhiyun 	int err = -EAGAIN;
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	if (dev->started + DIV_ROUND_UP(req->cryptlen, PAGE_SIZE) <= HIFN_QUEUE_LENGTH)
1987*4882a593Smuzhiyun 		err = hifn_setup_session(req);
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	if (err == -EAGAIN) {
1990*4882a593Smuzhiyun 		unsigned long flags;
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 		spin_lock_irqsave(&dev->lock, flags);
1993*4882a593Smuzhiyun 		err = crypto_enqueue_request(&dev->queue, &req->base);
1994*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dev->lock, flags);
1995*4882a593Smuzhiyun 	}
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	return err;
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun 
hifn_setup_crypto_req(struct skcipher_request * req,u8 op,u8 type,u8 mode)2000*4882a593Smuzhiyun static int hifn_setup_crypto_req(struct skcipher_request *req, u8 op,
2001*4882a593Smuzhiyun 		u8 type, u8 mode)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun 	struct hifn_context *ctx = crypto_tfm_ctx(req->base.tfm);
2004*4882a593Smuzhiyun 	struct hifn_request_context *rctx = skcipher_request_ctx(req);
2005*4882a593Smuzhiyun 	unsigned ivsize;
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	ivsize = crypto_skcipher_ivsize(crypto_skcipher_reqtfm(req));
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun 	if (req->iv && mode != ACRYPTO_MODE_ECB) {
2010*4882a593Smuzhiyun 		if (type == ACRYPTO_TYPE_AES_128)
2011*4882a593Smuzhiyun 			ivsize = HIFN_AES_IV_LENGTH;
2012*4882a593Smuzhiyun 		else if (type == ACRYPTO_TYPE_DES)
2013*4882a593Smuzhiyun 			ivsize = HIFN_DES_KEY_LENGTH;
2014*4882a593Smuzhiyun 		else if (type == ACRYPTO_TYPE_3DES)
2015*4882a593Smuzhiyun 			ivsize = HIFN_3DES_KEY_LENGTH;
2016*4882a593Smuzhiyun 	}
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	if (ctx->keysize != 16 && type == ACRYPTO_TYPE_AES_128) {
2019*4882a593Smuzhiyun 		if (ctx->keysize == 24)
2020*4882a593Smuzhiyun 			type = ACRYPTO_TYPE_AES_192;
2021*4882a593Smuzhiyun 		else if (ctx->keysize == 32)
2022*4882a593Smuzhiyun 			type = ACRYPTO_TYPE_AES_256;
2023*4882a593Smuzhiyun 	}
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	rctx->op = op;
2026*4882a593Smuzhiyun 	rctx->mode = mode;
2027*4882a593Smuzhiyun 	rctx->type = type;
2028*4882a593Smuzhiyun 	rctx->iv = req->iv;
2029*4882a593Smuzhiyun 	rctx->ivsize = ivsize;
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 	/*
2032*4882a593Smuzhiyun 	 * HEAVY TODO: needs to kick Herbert XU to write documentation.
2033*4882a593Smuzhiyun 	 * HEAVY TODO: needs to kick Herbert XU to write documentation.
2034*4882a593Smuzhiyun 	 * HEAVY TODO: needs to kick Herbert XU to write documentation.
2035*4882a593Smuzhiyun 	 */
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun 	return hifn_handle_req(req);
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun 
hifn_process_queue(struct hifn_device * dev)2040*4882a593Smuzhiyun static int hifn_process_queue(struct hifn_device *dev)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun 	struct crypto_async_request *async_req, *backlog;
2043*4882a593Smuzhiyun 	struct skcipher_request *req;
2044*4882a593Smuzhiyun 	unsigned long flags;
2045*4882a593Smuzhiyun 	int err = 0;
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	while (dev->started < HIFN_QUEUE_LENGTH) {
2048*4882a593Smuzhiyun 		spin_lock_irqsave(&dev->lock, flags);
2049*4882a593Smuzhiyun 		backlog = crypto_get_backlog(&dev->queue);
2050*4882a593Smuzhiyun 		async_req = crypto_dequeue_request(&dev->queue);
2051*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dev->lock, flags);
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 		if (!async_req)
2054*4882a593Smuzhiyun 			break;
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 		if (backlog)
2057*4882a593Smuzhiyun 			backlog->complete(backlog, -EINPROGRESS);
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun 		req = skcipher_request_cast(async_req);
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 		err = hifn_handle_req(req);
2062*4882a593Smuzhiyun 		if (err)
2063*4882a593Smuzhiyun 			break;
2064*4882a593Smuzhiyun 	}
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun 	return err;
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun 
hifn_setup_crypto(struct skcipher_request * req,u8 op,u8 type,u8 mode)2069*4882a593Smuzhiyun static int hifn_setup_crypto(struct skcipher_request *req, u8 op,
2070*4882a593Smuzhiyun 		u8 type, u8 mode)
2071*4882a593Smuzhiyun {
2072*4882a593Smuzhiyun 	int err;
2073*4882a593Smuzhiyun 	struct hifn_context *ctx = crypto_tfm_ctx(req->base.tfm);
2074*4882a593Smuzhiyun 	struct hifn_device *dev = ctx->dev;
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	err = hifn_setup_crypto_req(req, op, type, mode);
2077*4882a593Smuzhiyun 	if (err)
2078*4882a593Smuzhiyun 		return err;
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	if (dev->started < HIFN_QUEUE_LENGTH &&	dev->queue.qlen)
2081*4882a593Smuzhiyun 		hifn_process_queue(dev);
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	return -EINPROGRESS;
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun /*
2087*4882a593Smuzhiyun  * AES ecryption functions.
2088*4882a593Smuzhiyun  */
hifn_encrypt_aes_ecb(struct skcipher_request * req)2089*4882a593Smuzhiyun static inline int hifn_encrypt_aes_ecb(struct skcipher_request *req)
2090*4882a593Smuzhiyun {
2091*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2092*4882a593Smuzhiyun 			ACRYPTO_TYPE_AES_128, ACRYPTO_MODE_ECB);
2093*4882a593Smuzhiyun }
hifn_encrypt_aes_cbc(struct skcipher_request * req)2094*4882a593Smuzhiyun static inline int hifn_encrypt_aes_cbc(struct skcipher_request *req)
2095*4882a593Smuzhiyun {
2096*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2097*4882a593Smuzhiyun 			ACRYPTO_TYPE_AES_128, ACRYPTO_MODE_CBC);
2098*4882a593Smuzhiyun }
hifn_encrypt_aes_cfb(struct skcipher_request * req)2099*4882a593Smuzhiyun static inline int hifn_encrypt_aes_cfb(struct skcipher_request *req)
2100*4882a593Smuzhiyun {
2101*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2102*4882a593Smuzhiyun 			ACRYPTO_TYPE_AES_128, ACRYPTO_MODE_CFB);
2103*4882a593Smuzhiyun }
hifn_encrypt_aes_ofb(struct skcipher_request * req)2104*4882a593Smuzhiyun static inline int hifn_encrypt_aes_ofb(struct skcipher_request *req)
2105*4882a593Smuzhiyun {
2106*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2107*4882a593Smuzhiyun 			ACRYPTO_TYPE_AES_128, ACRYPTO_MODE_OFB);
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun /*
2111*4882a593Smuzhiyun  * AES decryption functions.
2112*4882a593Smuzhiyun  */
hifn_decrypt_aes_ecb(struct skcipher_request * req)2113*4882a593Smuzhiyun static inline int hifn_decrypt_aes_ecb(struct skcipher_request *req)
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2116*4882a593Smuzhiyun 			ACRYPTO_TYPE_AES_128, ACRYPTO_MODE_ECB);
2117*4882a593Smuzhiyun }
hifn_decrypt_aes_cbc(struct skcipher_request * req)2118*4882a593Smuzhiyun static inline int hifn_decrypt_aes_cbc(struct skcipher_request *req)
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2121*4882a593Smuzhiyun 			ACRYPTO_TYPE_AES_128, ACRYPTO_MODE_CBC);
2122*4882a593Smuzhiyun }
hifn_decrypt_aes_cfb(struct skcipher_request * req)2123*4882a593Smuzhiyun static inline int hifn_decrypt_aes_cfb(struct skcipher_request *req)
2124*4882a593Smuzhiyun {
2125*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2126*4882a593Smuzhiyun 			ACRYPTO_TYPE_AES_128, ACRYPTO_MODE_CFB);
2127*4882a593Smuzhiyun }
hifn_decrypt_aes_ofb(struct skcipher_request * req)2128*4882a593Smuzhiyun static inline int hifn_decrypt_aes_ofb(struct skcipher_request *req)
2129*4882a593Smuzhiyun {
2130*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2131*4882a593Smuzhiyun 			ACRYPTO_TYPE_AES_128, ACRYPTO_MODE_OFB);
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun /*
2135*4882a593Smuzhiyun  * DES ecryption functions.
2136*4882a593Smuzhiyun  */
hifn_encrypt_des_ecb(struct skcipher_request * req)2137*4882a593Smuzhiyun static inline int hifn_encrypt_des_ecb(struct skcipher_request *req)
2138*4882a593Smuzhiyun {
2139*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2140*4882a593Smuzhiyun 			ACRYPTO_TYPE_DES, ACRYPTO_MODE_ECB);
2141*4882a593Smuzhiyun }
hifn_encrypt_des_cbc(struct skcipher_request * req)2142*4882a593Smuzhiyun static inline int hifn_encrypt_des_cbc(struct skcipher_request *req)
2143*4882a593Smuzhiyun {
2144*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2145*4882a593Smuzhiyun 			ACRYPTO_TYPE_DES, ACRYPTO_MODE_CBC);
2146*4882a593Smuzhiyun }
hifn_encrypt_des_cfb(struct skcipher_request * req)2147*4882a593Smuzhiyun static inline int hifn_encrypt_des_cfb(struct skcipher_request *req)
2148*4882a593Smuzhiyun {
2149*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2150*4882a593Smuzhiyun 			ACRYPTO_TYPE_DES, ACRYPTO_MODE_CFB);
2151*4882a593Smuzhiyun }
hifn_encrypt_des_ofb(struct skcipher_request * req)2152*4882a593Smuzhiyun static inline int hifn_encrypt_des_ofb(struct skcipher_request *req)
2153*4882a593Smuzhiyun {
2154*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2155*4882a593Smuzhiyun 			ACRYPTO_TYPE_DES, ACRYPTO_MODE_OFB);
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun /*
2159*4882a593Smuzhiyun  * DES decryption functions.
2160*4882a593Smuzhiyun  */
hifn_decrypt_des_ecb(struct skcipher_request * req)2161*4882a593Smuzhiyun static inline int hifn_decrypt_des_ecb(struct skcipher_request *req)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2164*4882a593Smuzhiyun 			ACRYPTO_TYPE_DES, ACRYPTO_MODE_ECB);
2165*4882a593Smuzhiyun }
hifn_decrypt_des_cbc(struct skcipher_request * req)2166*4882a593Smuzhiyun static inline int hifn_decrypt_des_cbc(struct skcipher_request *req)
2167*4882a593Smuzhiyun {
2168*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2169*4882a593Smuzhiyun 			ACRYPTO_TYPE_DES, ACRYPTO_MODE_CBC);
2170*4882a593Smuzhiyun }
hifn_decrypt_des_cfb(struct skcipher_request * req)2171*4882a593Smuzhiyun static inline int hifn_decrypt_des_cfb(struct skcipher_request *req)
2172*4882a593Smuzhiyun {
2173*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2174*4882a593Smuzhiyun 			ACRYPTO_TYPE_DES, ACRYPTO_MODE_CFB);
2175*4882a593Smuzhiyun }
hifn_decrypt_des_ofb(struct skcipher_request * req)2176*4882a593Smuzhiyun static inline int hifn_decrypt_des_ofb(struct skcipher_request *req)
2177*4882a593Smuzhiyun {
2178*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2179*4882a593Smuzhiyun 			ACRYPTO_TYPE_DES, ACRYPTO_MODE_OFB);
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun /*
2183*4882a593Smuzhiyun  * 3DES ecryption functions.
2184*4882a593Smuzhiyun  */
hifn_encrypt_3des_ecb(struct skcipher_request * req)2185*4882a593Smuzhiyun static inline int hifn_encrypt_3des_ecb(struct skcipher_request *req)
2186*4882a593Smuzhiyun {
2187*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2188*4882a593Smuzhiyun 			ACRYPTO_TYPE_3DES, ACRYPTO_MODE_ECB);
2189*4882a593Smuzhiyun }
hifn_encrypt_3des_cbc(struct skcipher_request * req)2190*4882a593Smuzhiyun static inline int hifn_encrypt_3des_cbc(struct skcipher_request *req)
2191*4882a593Smuzhiyun {
2192*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2193*4882a593Smuzhiyun 			ACRYPTO_TYPE_3DES, ACRYPTO_MODE_CBC);
2194*4882a593Smuzhiyun }
hifn_encrypt_3des_cfb(struct skcipher_request * req)2195*4882a593Smuzhiyun static inline int hifn_encrypt_3des_cfb(struct skcipher_request *req)
2196*4882a593Smuzhiyun {
2197*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2198*4882a593Smuzhiyun 			ACRYPTO_TYPE_3DES, ACRYPTO_MODE_CFB);
2199*4882a593Smuzhiyun }
hifn_encrypt_3des_ofb(struct skcipher_request * req)2200*4882a593Smuzhiyun static inline int hifn_encrypt_3des_ofb(struct skcipher_request *req)
2201*4882a593Smuzhiyun {
2202*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_ENCRYPT,
2203*4882a593Smuzhiyun 			ACRYPTO_TYPE_3DES, ACRYPTO_MODE_OFB);
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun /* 3DES decryption functions. */
hifn_decrypt_3des_ecb(struct skcipher_request * req)2207*4882a593Smuzhiyun static inline int hifn_decrypt_3des_ecb(struct skcipher_request *req)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2210*4882a593Smuzhiyun 			ACRYPTO_TYPE_3DES, ACRYPTO_MODE_ECB);
2211*4882a593Smuzhiyun }
hifn_decrypt_3des_cbc(struct skcipher_request * req)2212*4882a593Smuzhiyun static inline int hifn_decrypt_3des_cbc(struct skcipher_request *req)
2213*4882a593Smuzhiyun {
2214*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2215*4882a593Smuzhiyun 			ACRYPTO_TYPE_3DES, ACRYPTO_MODE_CBC);
2216*4882a593Smuzhiyun }
hifn_decrypt_3des_cfb(struct skcipher_request * req)2217*4882a593Smuzhiyun static inline int hifn_decrypt_3des_cfb(struct skcipher_request *req)
2218*4882a593Smuzhiyun {
2219*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2220*4882a593Smuzhiyun 			ACRYPTO_TYPE_3DES, ACRYPTO_MODE_CFB);
2221*4882a593Smuzhiyun }
hifn_decrypt_3des_ofb(struct skcipher_request * req)2222*4882a593Smuzhiyun static inline int hifn_decrypt_3des_ofb(struct skcipher_request *req)
2223*4882a593Smuzhiyun {
2224*4882a593Smuzhiyun 	return hifn_setup_crypto(req, ACRYPTO_OP_DECRYPT,
2225*4882a593Smuzhiyun 			ACRYPTO_TYPE_3DES, ACRYPTO_MODE_OFB);
2226*4882a593Smuzhiyun }
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun struct hifn_alg_template {
2229*4882a593Smuzhiyun 	char name[CRYPTO_MAX_ALG_NAME];
2230*4882a593Smuzhiyun 	char drv_name[CRYPTO_MAX_ALG_NAME];
2231*4882a593Smuzhiyun 	unsigned int bsize;
2232*4882a593Smuzhiyun 	struct skcipher_alg skcipher;
2233*4882a593Smuzhiyun };
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun static const struct hifn_alg_template hifn_alg_templates[] = {
2236*4882a593Smuzhiyun 	/*
2237*4882a593Smuzhiyun 	 * 3DES ECB, CBC, CFB and OFB modes.
2238*4882a593Smuzhiyun 	 */
2239*4882a593Smuzhiyun 	{
2240*4882a593Smuzhiyun 		.name = "cfb(des3_ede)", .drv_name = "cfb-3des", .bsize = 8,
2241*4882a593Smuzhiyun 		.skcipher = {
2242*4882a593Smuzhiyun 			.min_keysize	=	HIFN_3DES_KEY_LENGTH,
2243*4882a593Smuzhiyun 			.max_keysize	=	HIFN_3DES_KEY_LENGTH,
2244*4882a593Smuzhiyun 			.setkey		=	hifn_des3_setkey,
2245*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_3des_cfb,
2246*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_3des_cfb,
2247*4882a593Smuzhiyun 		},
2248*4882a593Smuzhiyun 	},
2249*4882a593Smuzhiyun 	{
2250*4882a593Smuzhiyun 		.name = "ofb(des3_ede)", .drv_name = "ofb-3des", .bsize = 8,
2251*4882a593Smuzhiyun 		.skcipher = {
2252*4882a593Smuzhiyun 			.min_keysize	=	HIFN_3DES_KEY_LENGTH,
2253*4882a593Smuzhiyun 			.max_keysize	=	HIFN_3DES_KEY_LENGTH,
2254*4882a593Smuzhiyun 			.setkey		=	hifn_des3_setkey,
2255*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_3des_ofb,
2256*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_3des_ofb,
2257*4882a593Smuzhiyun 		},
2258*4882a593Smuzhiyun 	},
2259*4882a593Smuzhiyun 	{
2260*4882a593Smuzhiyun 		.name = "cbc(des3_ede)", .drv_name = "cbc-3des", .bsize = 8,
2261*4882a593Smuzhiyun 		.skcipher = {
2262*4882a593Smuzhiyun 			.ivsize		=	HIFN_IV_LENGTH,
2263*4882a593Smuzhiyun 			.min_keysize	=	HIFN_3DES_KEY_LENGTH,
2264*4882a593Smuzhiyun 			.max_keysize	=	HIFN_3DES_KEY_LENGTH,
2265*4882a593Smuzhiyun 			.setkey		=	hifn_des3_setkey,
2266*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_3des_cbc,
2267*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_3des_cbc,
2268*4882a593Smuzhiyun 		},
2269*4882a593Smuzhiyun 	},
2270*4882a593Smuzhiyun 	{
2271*4882a593Smuzhiyun 		.name = "ecb(des3_ede)", .drv_name = "ecb-3des", .bsize = 8,
2272*4882a593Smuzhiyun 		.skcipher = {
2273*4882a593Smuzhiyun 			.min_keysize	=	HIFN_3DES_KEY_LENGTH,
2274*4882a593Smuzhiyun 			.max_keysize	=	HIFN_3DES_KEY_LENGTH,
2275*4882a593Smuzhiyun 			.setkey		=	hifn_des3_setkey,
2276*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_3des_ecb,
2277*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_3des_ecb,
2278*4882a593Smuzhiyun 		},
2279*4882a593Smuzhiyun 	},
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 	/*
2282*4882a593Smuzhiyun 	 * DES ECB, CBC, CFB and OFB modes.
2283*4882a593Smuzhiyun 	 */
2284*4882a593Smuzhiyun 	{
2285*4882a593Smuzhiyun 		.name = "cfb(des)", .drv_name = "cfb-des", .bsize = 8,
2286*4882a593Smuzhiyun 		.skcipher = {
2287*4882a593Smuzhiyun 			.min_keysize	=	HIFN_DES_KEY_LENGTH,
2288*4882a593Smuzhiyun 			.max_keysize	=	HIFN_DES_KEY_LENGTH,
2289*4882a593Smuzhiyun 			.setkey		=	hifn_setkey,
2290*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_des_cfb,
2291*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_des_cfb,
2292*4882a593Smuzhiyun 		},
2293*4882a593Smuzhiyun 	},
2294*4882a593Smuzhiyun 	{
2295*4882a593Smuzhiyun 		.name = "ofb(des)", .drv_name = "ofb-des", .bsize = 8,
2296*4882a593Smuzhiyun 		.skcipher = {
2297*4882a593Smuzhiyun 			.min_keysize	=	HIFN_DES_KEY_LENGTH,
2298*4882a593Smuzhiyun 			.max_keysize	=	HIFN_DES_KEY_LENGTH,
2299*4882a593Smuzhiyun 			.setkey		=	hifn_setkey,
2300*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_des_ofb,
2301*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_des_ofb,
2302*4882a593Smuzhiyun 		},
2303*4882a593Smuzhiyun 	},
2304*4882a593Smuzhiyun 	{
2305*4882a593Smuzhiyun 		.name = "cbc(des)", .drv_name = "cbc-des", .bsize = 8,
2306*4882a593Smuzhiyun 		.skcipher = {
2307*4882a593Smuzhiyun 			.ivsize		=	HIFN_IV_LENGTH,
2308*4882a593Smuzhiyun 			.min_keysize	=	HIFN_DES_KEY_LENGTH,
2309*4882a593Smuzhiyun 			.max_keysize	=	HIFN_DES_KEY_LENGTH,
2310*4882a593Smuzhiyun 			.setkey		=	hifn_setkey,
2311*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_des_cbc,
2312*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_des_cbc,
2313*4882a593Smuzhiyun 		},
2314*4882a593Smuzhiyun 	},
2315*4882a593Smuzhiyun 	{
2316*4882a593Smuzhiyun 		.name = "ecb(des)", .drv_name = "ecb-des", .bsize = 8,
2317*4882a593Smuzhiyun 		.skcipher = {
2318*4882a593Smuzhiyun 			.min_keysize	=	HIFN_DES_KEY_LENGTH,
2319*4882a593Smuzhiyun 			.max_keysize	=	HIFN_DES_KEY_LENGTH,
2320*4882a593Smuzhiyun 			.setkey		=	hifn_setkey,
2321*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_des_ecb,
2322*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_des_ecb,
2323*4882a593Smuzhiyun 		},
2324*4882a593Smuzhiyun 	},
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 	/*
2327*4882a593Smuzhiyun 	 * AES ECB, CBC, CFB and OFB modes.
2328*4882a593Smuzhiyun 	 */
2329*4882a593Smuzhiyun 	{
2330*4882a593Smuzhiyun 		.name = "ecb(aes)", .drv_name = "ecb-aes", .bsize = 16,
2331*4882a593Smuzhiyun 		.skcipher = {
2332*4882a593Smuzhiyun 			.min_keysize	=	AES_MIN_KEY_SIZE,
2333*4882a593Smuzhiyun 			.max_keysize	=	AES_MAX_KEY_SIZE,
2334*4882a593Smuzhiyun 			.setkey		=	hifn_setkey,
2335*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_aes_ecb,
2336*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_aes_ecb,
2337*4882a593Smuzhiyun 		},
2338*4882a593Smuzhiyun 	},
2339*4882a593Smuzhiyun 	{
2340*4882a593Smuzhiyun 		.name = "cbc(aes)", .drv_name = "cbc-aes", .bsize = 16,
2341*4882a593Smuzhiyun 		.skcipher = {
2342*4882a593Smuzhiyun 			.ivsize		=	HIFN_AES_IV_LENGTH,
2343*4882a593Smuzhiyun 			.min_keysize	=	AES_MIN_KEY_SIZE,
2344*4882a593Smuzhiyun 			.max_keysize	=	AES_MAX_KEY_SIZE,
2345*4882a593Smuzhiyun 			.setkey		=	hifn_setkey,
2346*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_aes_cbc,
2347*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_aes_cbc,
2348*4882a593Smuzhiyun 		},
2349*4882a593Smuzhiyun 	},
2350*4882a593Smuzhiyun 	{
2351*4882a593Smuzhiyun 		.name = "cfb(aes)", .drv_name = "cfb-aes", .bsize = 16,
2352*4882a593Smuzhiyun 		.skcipher = {
2353*4882a593Smuzhiyun 			.min_keysize	=	AES_MIN_KEY_SIZE,
2354*4882a593Smuzhiyun 			.max_keysize	=	AES_MAX_KEY_SIZE,
2355*4882a593Smuzhiyun 			.setkey		=	hifn_setkey,
2356*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_aes_cfb,
2357*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_aes_cfb,
2358*4882a593Smuzhiyun 		},
2359*4882a593Smuzhiyun 	},
2360*4882a593Smuzhiyun 	{
2361*4882a593Smuzhiyun 		.name = "ofb(aes)", .drv_name = "ofb-aes", .bsize = 16,
2362*4882a593Smuzhiyun 		.skcipher = {
2363*4882a593Smuzhiyun 			.min_keysize	=	AES_MIN_KEY_SIZE,
2364*4882a593Smuzhiyun 			.max_keysize	=	AES_MAX_KEY_SIZE,
2365*4882a593Smuzhiyun 			.setkey		=	hifn_setkey,
2366*4882a593Smuzhiyun 			.encrypt	=	hifn_encrypt_aes_ofb,
2367*4882a593Smuzhiyun 			.decrypt	=	hifn_decrypt_aes_ofb,
2368*4882a593Smuzhiyun 		},
2369*4882a593Smuzhiyun 	},
2370*4882a593Smuzhiyun };
2371*4882a593Smuzhiyun 
hifn_init_tfm(struct crypto_skcipher * tfm)2372*4882a593Smuzhiyun static int hifn_init_tfm(struct crypto_skcipher *tfm)
2373*4882a593Smuzhiyun {
2374*4882a593Smuzhiyun 	struct skcipher_alg *alg = crypto_skcipher_alg(tfm);
2375*4882a593Smuzhiyun 	struct hifn_crypto_alg *ha = crypto_alg_to_hifn(alg);
2376*4882a593Smuzhiyun 	struct hifn_context *ctx = crypto_skcipher_ctx(tfm);
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	ctx->dev = ha->dev;
2379*4882a593Smuzhiyun 	crypto_skcipher_set_reqsize(tfm, sizeof(struct hifn_request_context));
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	return 0;
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun 
hifn_alg_alloc(struct hifn_device * dev,const struct hifn_alg_template * t)2384*4882a593Smuzhiyun static int hifn_alg_alloc(struct hifn_device *dev, const struct hifn_alg_template *t)
2385*4882a593Smuzhiyun {
2386*4882a593Smuzhiyun 	struct hifn_crypto_alg *alg;
2387*4882a593Smuzhiyun 	int err;
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 	alg = kzalloc(sizeof(*alg), GFP_KERNEL);
2390*4882a593Smuzhiyun 	if (!alg)
2391*4882a593Smuzhiyun 		return -ENOMEM;
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 	alg->alg = t->skcipher;
2394*4882a593Smuzhiyun 	alg->alg.init = hifn_init_tfm;
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	snprintf(alg->alg.base.cra_name, CRYPTO_MAX_ALG_NAME, "%s", t->name);
2397*4882a593Smuzhiyun 	snprintf(alg->alg.base.cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s-%s",
2398*4882a593Smuzhiyun 		 t->drv_name, dev->name);
2399*4882a593Smuzhiyun 
2400*4882a593Smuzhiyun 	alg->alg.base.cra_priority = 300;
2401*4882a593Smuzhiyun 	alg->alg.base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY | CRYPTO_ALG_ASYNC;
2402*4882a593Smuzhiyun 	alg->alg.base.cra_blocksize = t->bsize;
2403*4882a593Smuzhiyun 	alg->alg.base.cra_ctxsize = sizeof(struct hifn_context);
2404*4882a593Smuzhiyun 	alg->alg.base.cra_alignmask = 0;
2405*4882a593Smuzhiyun 	alg->alg.base.cra_module = THIS_MODULE;
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 	alg->dev = dev;
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	list_add_tail(&alg->entry, &dev->alg_list);
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	err = crypto_register_skcipher(&alg->alg);
2412*4882a593Smuzhiyun 	if (err) {
2413*4882a593Smuzhiyun 		list_del(&alg->entry);
2414*4882a593Smuzhiyun 		kfree(alg);
2415*4882a593Smuzhiyun 	}
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	return err;
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun 
hifn_unregister_alg(struct hifn_device * dev)2420*4882a593Smuzhiyun static void hifn_unregister_alg(struct hifn_device *dev)
2421*4882a593Smuzhiyun {
2422*4882a593Smuzhiyun 	struct hifn_crypto_alg *a, *n;
2423*4882a593Smuzhiyun 
2424*4882a593Smuzhiyun 	list_for_each_entry_safe(a, n, &dev->alg_list, entry) {
2425*4882a593Smuzhiyun 		list_del(&a->entry);
2426*4882a593Smuzhiyun 		crypto_unregister_skcipher(&a->alg);
2427*4882a593Smuzhiyun 		kfree(a);
2428*4882a593Smuzhiyun 	}
2429*4882a593Smuzhiyun }
2430*4882a593Smuzhiyun 
hifn_register_alg(struct hifn_device * dev)2431*4882a593Smuzhiyun static int hifn_register_alg(struct hifn_device *dev)
2432*4882a593Smuzhiyun {
2433*4882a593Smuzhiyun 	int i, err;
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(hifn_alg_templates); ++i) {
2436*4882a593Smuzhiyun 		err = hifn_alg_alloc(dev, &hifn_alg_templates[i]);
2437*4882a593Smuzhiyun 		if (err)
2438*4882a593Smuzhiyun 			goto err_out_exit;
2439*4882a593Smuzhiyun 	}
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	return 0;
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun err_out_exit:
2444*4882a593Smuzhiyun 	hifn_unregister_alg(dev);
2445*4882a593Smuzhiyun 	return err;
2446*4882a593Smuzhiyun }
2447*4882a593Smuzhiyun 
hifn_tasklet_callback(unsigned long data)2448*4882a593Smuzhiyun static void hifn_tasklet_callback(unsigned long data)
2449*4882a593Smuzhiyun {
2450*4882a593Smuzhiyun 	struct hifn_device *dev = (struct hifn_device *)data;
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	/*
2453*4882a593Smuzhiyun 	 * This is ok to call this without lock being held,
2454*4882a593Smuzhiyun 	 * althogh it modifies some parameters used in parallel,
2455*4882a593Smuzhiyun 	 * (like dev->success), but they are used in process
2456*4882a593Smuzhiyun 	 * context or update is atomic (like setting dev->sa[i] to NULL).
2457*4882a593Smuzhiyun 	 */
2458*4882a593Smuzhiyun 	hifn_clear_rings(dev, 0);
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	if (dev->started < HIFN_QUEUE_LENGTH &&	dev->queue.qlen)
2461*4882a593Smuzhiyun 		hifn_process_queue(dev);
2462*4882a593Smuzhiyun }
2463*4882a593Smuzhiyun 
hifn_probe(struct pci_dev * pdev,const struct pci_device_id * id)2464*4882a593Smuzhiyun static int hifn_probe(struct pci_dev *pdev, const struct pci_device_id *id)
2465*4882a593Smuzhiyun {
2466*4882a593Smuzhiyun 	int err, i;
2467*4882a593Smuzhiyun 	struct hifn_device *dev;
2468*4882a593Smuzhiyun 	char name[8];
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
2471*4882a593Smuzhiyun 	if (err)
2472*4882a593Smuzhiyun 		return err;
2473*4882a593Smuzhiyun 	pci_set_master(pdev);
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun 	err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
2476*4882a593Smuzhiyun 	if (err)
2477*4882a593Smuzhiyun 		goto err_out_disable_pci_device;
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 	snprintf(name, sizeof(name), "hifn%d",
2480*4882a593Smuzhiyun 			atomic_inc_return(&hifn_dev_number) - 1);
2481*4882a593Smuzhiyun 
2482*4882a593Smuzhiyun 	err = pci_request_regions(pdev, name);
2483*4882a593Smuzhiyun 	if (err)
2484*4882a593Smuzhiyun 		goto err_out_disable_pci_device;
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 	if (pci_resource_len(pdev, 0) < HIFN_BAR0_SIZE ||
2487*4882a593Smuzhiyun 	    pci_resource_len(pdev, 1) < HIFN_BAR1_SIZE ||
2488*4882a593Smuzhiyun 	    pci_resource_len(pdev, 2) < HIFN_BAR2_SIZE) {
2489*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Broken hardware - I/O regions are too small.\n");
2490*4882a593Smuzhiyun 		err = -ENODEV;
2491*4882a593Smuzhiyun 		goto err_out_free_regions;
2492*4882a593Smuzhiyun 	}
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun 	dev = kzalloc(sizeof(struct hifn_device) + sizeof(struct crypto_alg),
2495*4882a593Smuzhiyun 			GFP_KERNEL);
2496*4882a593Smuzhiyun 	if (!dev) {
2497*4882a593Smuzhiyun 		err = -ENOMEM;
2498*4882a593Smuzhiyun 		goto err_out_free_regions;
2499*4882a593Smuzhiyun 	}
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dev->alg_list);
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	snprintf(dev->name, sizeof(dev->name), "%s", name);
2504*4882a593Smuzhiyun 	spin_lock_init(&dev->lock);
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	for (i = 0; i < 3; ++i) {
2507*4882a593Smuzhiyun 		unsigned long addr, size;
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 		addr = pci_resource_start(pdev, i);
2510*4882a593Smuzhiyun 		size = pci_resource_len(pdev, i);
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 		dev->bar[i] = ioremap(addr, size);
2513*4882a593Smuzhiyun 		if (!dev->bar[i]) {
2514*4882a593Smuzhiyun 			err = -ENOMEM;
2515*4882a593Smuzhiyun 			goto err_out_unmap_bars;
2516*4882a593Smuzhiyun 		}
2517*4882a593Smuzhiyun 	}
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 	dev->desc_virt = dma_alloc_coherent(&pdev->dev,
2520*4882a593Smuzhiyun 					    sizeof(struct hifn_dma),
2521*4882a593Smuzhiyun 					    &dev->desc_dma, GFP_KERNEL);
2522*4882a593Smuzhiyun 	if (!dev->desc_virt) {
2523*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to allocate descriptor rings.\n");
2524*4882a593Smuzhiyun 		err = -ENOMEM;
2525*4882a593Smuzhiyun 		goto err_out_unmap_bars;
2526*4882a593Smuzhiyun 	}
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	dev->pdev = pdev;
2529*4882a593Smuzhiyun 	dev->irq = pdev->irq;
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun 	for (i = 0; i < HIFN_D_RES_RSIZE; ++i)
2532*4882a593Smuzhiyun 		dev->sa[i] = NULL;
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	pci_set_drvdata(pdev, dev);
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	tasklet_init(&dev->tasklet, hifn_tasklet_callback, (unsigned long)dev);
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	crypto_init_queue(&dev->queue, 1);
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 	err = request_irq(dev->irq, hifn_interrupt, IRQF_SHARED, dev->name, dev);
2541*4882a593Smuzhiyun 	if (err) {
2542*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to request IRQ%d: err: %d.\n",
2543*4882a593Smuzhiyun 			dev->irq, err);
2544*4882a593Smuzhiyun 		dev->irq = 0;
2545*4882a593Smuzhiyun 		goto err_out_free_desc;
2546*4882a593Smuzhiyun 	}
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	err = hifn_start_device(dev);
2549*4882a593Smuzhiyun 	if (err)
2550*4882a593Smuzhiyun 		goto err_out_free_irq;
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun 	err = hifn_register_rng(dev);
2553*4882a593Smuzhiyun 	if (err)
2554*4882a593Smuzhiyun 		goto err_out_stop_device;
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 	err = hifn_register_alg(dev);
2557*4882a593Smuzhiyun 	if (err)
2558*4882a593Smuzhiyun 		goto err_out_unregister_rng;
2559*4882a593Smuzhiyun 
2560*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&dev->work, hifn_work);
2561*4882a593Smuzhiyun 	schedule_delayed_work(&dev->work, HZ);
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "HIFN crypto accelerator card at %s has been "
2564*4882a593Smuzhiyun 		"successfully registered as %s.\n",
2565*4882a593Smuzhiyun 		pci_name(pdev), dev->name);
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	return 0;
2568*4882a593Smuzhiyun 
2569*4882a593Smuzhiyun err_out_unregister_rng:
2570*4882a593Smuzhiyun 	hifn_unregister_rng(dev);
2571*4882a593Smuzhiyun err_out_stop_device:
2572*4882a593Smuzhiyun 	hifn_reset_dma(dev, 1);
2573*4882a593Smuzhiyun 	hifn_stop_device(dev);
2574*4882a593Smuzhiyun err_out_free_irq:
2575*4882a593Smuzhiyun 	free_irq(dev->irq, dev);
2576*4882a593Smuzhiyun 	tasklet_kill(&dev->tasklet);
2577*4882a593Smuzhiyun err_out_free_desc:
2578*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, sizeof(struct hifn_dma), dev->desc_virt,
2579*4882a593Smuzhiyun 			  dev->desc_dma);
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun err_out_unmap_bars:
2582*4882a593Smuzhiyun 	for (i = 0; i < 3; ++i)
2583*4882a593Smuzhiyun 		if (dev->bar[i])
2584*4882a593Smuzhiyun 			iounmap(dev->bar[i]);
2585*4882a593Smuzhiyun 	kfree(dev);
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun err_out_free_regions:
2588*4882a593Smuzhiyun 	pci_release_regions(pdev);
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun err_out_disable_pci_device:
2591*4882a593Smuzhiyun 	pci_disable_device(pdev);
2592*4882a593Smuzhiyun 
2593*4882a593Smuzhiyun 	return err;
2594*4882a593Smuzhiyun }
2595*4882a593Smuzhiyun 
hifn_remove(struct pci_dev * pdev)2596*4882a593Smuzhiyun static void hifn_remove(struct pci_dev *pdev)
2597*4882a593Smuzhiyun {
2598*4882a593Smuzhiyun 	int i;
2599*4882a593Smuzhiyun 	struct hifn_device *dev;
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 	dev = pci_get_drvdata(pdev);
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	if (dev) {
2604*4882a593Smuzhiyun 		cancel_delayed_work_sync(&dev->work);
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 		hifn_unregister_rng(dev);
2607*4882a593Smuzhiyun 		hifn_unregister_alg(dev);
2608*4882a593Smuzhiyun 		hifn_reset_dma(dev, 1);
2609*4882a593Smuzhiyun 		hifn_stop_device(dev);
2610*4882a593Smuzhiyun 
2611*4882a593Smuzhiyun 		free_irq(dev->irq, dev);
2612*4882a593Smuzhiyun 		tasklet_kill(&dev->tasklet);
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 		hifn_flush(dev);
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 		dma_free_coherent(&pdev->dev, sizeof(struct hifn_dma),
2617*4882a593Smuzhiyun 				  dev->desc_virt, dev->desc_dma);
2618*4882a593Smuzhiyun 		for (i = 0; i < 3; ++i)
2619*4882a593Smuzhiyun 			if (dev->bar[i])
2620*4882a593Smuzhiyun 				iounmap(dev->bar[i]);
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun 		kfree(dev);
2623*4882a593Smuzhiyun 	}
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 	pci_release_regions(pdev);
2626*4882a593Smuzhiyun 	pci_disable_device(pdev);
2627*4882a593Smuzhiyun }
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun static struct pci_device_id hifn_pci_tbl[] = {
2630*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_HIFN, PCI_DEVICE_ID_HIFN_7955) },
2631*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_HIFN, PCI_DEVICE_ID_HIFN_7956) },
2632*4882a593Smuzhiyun 	{ 0 }
2633*4882a593Smuzhiyun };
2634*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, hifn_pci_tbl);
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun static struct pci_driver hifn_pci_driver = {
2637*4882a593Smuzhiyun 	.name     = "hifn795x",
2638*4882a593Smuzhiyun 	.id_table = hifn_pci_tbl,
2639*4882a593Smuzhiyun 	.probe    = hifn_probe,
2640*4882a593Smuzhiyun 	.remove   = hifn_remove,
2641*4882a593Smuzhiyun };
2642*4882a593Smuzhiyun 
hifn_init(void)2643*4882a593Smuzhiyun static int __init hifn_init(void)
2644*4882a593Smuzhiyun {
2645*4882a593Smuzhiyun 	unsigned int freq;
2646*4882a593Smuzhiyun 	int err;
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 	if (strncmp(hifn_pll_ref, "ext", 3) &&
2649*4882a593Smuzhiyun 	    strncmp(hifn_pll_ref, "pci", 3)) {
2650*4882a593Smuzhiyun 		pr_err("hifn795x: invalid hifn_pll_ref clock, must be pci or ext");
2651*4882a593Smuzhiyun 		return -EINVAL;
2652*4882a593Smuzhiyun 	}
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	/*
2655*4882a593Smuzhiyun 	 * For the 7955/7956 the reference clock frequency must be in the
2656*4882a593Smuzhiyun 	 * range of 20MHz-100MHz. For the 7954 the upper bound is 66.67MHz,
2657*4882a593Smuzhiyun 	 * but this chip is currently not supported.
2658*4882a593Smuzhiyun 	 */
2659*4882a593Smuzhiyun 	if (hifn_pll_ref[3] != '\0') {
2660*4882a593Smuzhiyun 		freq = simple_strtoul(hifn_pll_ref + 3, NULL, 10);
2661*4882a593Smuzhiyun 		if (freq < 20 || freq > 100) {
2662*4882a593Smuzhiyun 			pr_err("hifn795x: invalid hifn_pll_ref frequency, must"
2663*4882a593Smuzhiyun 			       "be in the range of 20-100");
2664*4882a593Smuzhiyun 			return -EINVAL;
2665*4882a593Smuzhiyun 		}
2666*4882a593Smuzhiyun 	}
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 	err = pci_register_driver(&hifn_pci_driver);
2669*4882a593Smuzhiyun 	if (err < 0) {
2670*4882a593Smuzhiyun 		pr_err("Failed to register PCI driver for %s device.\n",
2671*4882a593Smuzhiyun 		       hifn_pci_driver.name);
2672*4882a593Smuzhiyun 		return -ENODEV;
2673*4882a593Smuzhiyun 	}
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun 	pr_info("Driver for HIFN 795x crypto accelerator chip "
2676*4882a593Smuzhiyun 		"has been successfully registered.\n");
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun 	return 0;
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun 
hifn_fini(void)2681*4882a593Smuzhiyun static void __exit hifn_fini(void)
2682*4882a593Smuzhiyun {
2683*4882a593Smuzhiyun 	pci_unregister_driver(&hifn_pci_driver);
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun 	pr_info("Driver for HIFN 795x crypto accelerator chip "
2686*4882a593Smuzhiyun 		"has been successfully unregistered.\n");
2687*4882a593Smuzhiyun }
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun module_init(hifn_init);
2690*4882a593Smuzhiyun module_exit(hifn_fini);
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2693*4882a593Smuzhiyun MODULE_AUTHOR("Evgeniy Polyakov <johnpol@2ka.mipt.ru>");
2694*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for HIFN 795x crypto accelerator chip.");
2695