1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright (C) 2012-2019 ARM Limited (or its affiliates). */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef __CC_HW_QUEUE_DEFS_H__
5*4882a593Smuzhiyun #define __CC_HW_QUEUE_DEFS_H__
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "cc_kernel_regs.h"
10*4882a593Smuzhiyun #include <linux/bitfield.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /******************************************************************************
13*4882a593Smuzhiyun * DEFINITIONS
14*4882a593Smuzhiyun ******************************************************************************/
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define HW_DESC_SIZE_WORDS 6
17*4882a593Smuzhiyun /* Define max. available slots in HW queue */
18*4882a593Smuzhiyun #define HW_QUEUE_SLOTS_MAX 15
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define CC_REG_LOW(name) (name ## _BIT_SHIFT)
21*4882a593Smuzhiyun #define CC_REG_HIGH(name) (CC_REG_LOW(name) + name ## _BIT_SIZE - 1)
22*4882a593Smuzhiyun #define CC_GENMASK(name) GENMASK(CC_REG_HIGH(name), CC_REG_LOW(name))
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CC_HWQ_GENMASK(word, field) \
25*4882a593Smuzhiyun CC_GENMASK(CC_DSCRPTR_QUEUE_WORD ## word ## _ ## field)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define WORD0_VALUE CC_HWQ_GENMASK(0, VALUE)
28*4882a593Smuzhiyun #define WORD0_CPP_CIPHER_MODE CC_HWQ_GENMASK(0, CPP_CIPHER_MODE)
29*4882a593Smuzhiyun #define WORD1_DIN_CONST_VALUE CC_HWQ_GENMASK(1, DIN_CONST_VALUE)
30*4882a593Smuzhiyun #define WORD1_DIN_DMA_MODE CC_HWQ_GENMASK(1, DIN_DMA_MODE)
31*4882a593Smuzhiyun #define WORD1_DIN_SIZE CC_HWQ_GENMASK(1, DIN_SIZE)
32*4882a593Smuzhiyun #define WORD1_NOT_LAST CC_HWQ_GENMASK(1, NOT_LAST)
33*4882a593Smuzhiyun #define WORD1_NS_BIT CC_HWQ_GENMASK(1, NS_BIT)
34*4882a593Smuzhiyun #define WORD1_LOCK_QUEUE CC_HWQ_GENMASK(1, LOCK_QUEUE)
35*4882a593Smuzhiyun #define WORD2_VALUE CC_HWQ_GENMASK(2, VALUE)
36*4882a593Smuzhiyun #define WORD3_DOUT_DMA_MODE CC_HWQ_GENMASK(3, DOUT_DMA_MODE)
37*4882a593Smuzhiyun #define WORD3_DOUT_LAST_IND CC_HWQ_GENMASK(3, DOUT_LAST_IND)
38*4882a593Smuzhiyun #define WORD3_DOUT_SIZE CC_HWQ_GENMASK(3, DOUT_SIZE)
39*4882a593Smuzhiyun #define WORD3_HASH_XOR_BIT CC_HWQ_GENMASK(3, HASH_XOR_BIT)
40*4882a593Smuzhiyun #define WORD3_NS_BIT CC_HWQ_GENMASK(3, NS_BIT)
41*4882a593Smuzhiyun #define WORD3_QUEUE_LAST_IND CC_HWQ_GENMASK(3, QUEUE_LAST_IND)
42*4882a593Smuzhiyun #define WORD4_ACK_NEEDED CC_HWQ_GENMASK(4, ACK_NEEDED)
43*4882a593Smuzhiyun #define WORD4_AES_SEL_N_HASH CC_HWQ_GENMASK(4, AES_SEL_N_HASH)
44*4882a593Smuzhiyun #define WORD4_AES_XOR_CRYPTO_KEY CC_HWQ_GENMASK(4, AES_XOR_CRYPTO_KEY)
45*4882a593Smuzhiyun #define WORD4_BYTES_SWAP CC_HWQ_GENMASK(4, BYTES_SWAP)
46*4882a593Smuzhiyun #define WORD4_CIPHER_CONF0 CC_HWQ_GENMASK(4, CIPHER_CONF0)
47*4882a593Smuzhiyun #define WORD4_CIPHER_CONF1 CC_HWQ_GENMASK(4, CIPHER_CONF1)
48*4882a593Smuzhiyun #define WORD4_CIPHER_CONF2 CC_HWQ_GENMASK(4, CIPHER_CONF2)
49*4882a593Smuzhiyun #define WORD4_CIPHER_DO CC_HWQ_GENMASK(4, CIPHER_DO)
50*4882a593Smuzhiyun #define WORD4_CIPHER_MODE CC_HWQ_GENMASK(4, CIPHER_MODE)
51*4882a593Smuzhiyun #define WORD4_CMAC_SIZE0 CC_HWQ_GENMASK(4, CMAC_SIZE0)
52*4882a593Smuzhiyun #define WORD4_DATA_FLOW_MODE CC_HWQ_GENMASK(4, DATA_FLOW_MODE)
53*4882a593Smuzhiyun #define WORD4_KEY_SIZE CC_HWQ_GENMASK(4, KEY_SIZE)
54*4882a593Smuzhiyun #define WORD4_SETUP_OPERATION CC_HWQ_GENMASK(4, SETUP_OPERATION)
55*4882a593Smuzhiyun #define WORD5_DIN_ADDR_HIGH CC_HWQ_GENMASK(5, DIN_ADDR_HIGH)
56*4882a593Smuzhiyun #define WORD5_DOUT_ADDR_HIGH CC_HWQ_GENMASK(5, DOUT_ADDR_HIGH)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /******************************************************************************
59*4882a593Smuzhiyun * TYPE DEFINITIONS
60*4882a593Smuzhiyun ******************************************************************************/
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct cc_hw_desc {
63*4882a593Smuzhiyun union {
64*4882a593Smuzhiyun u32 word[HW_DESC_SIZE_WORDS];
65*4882a593Smuzhiyun u16 hword[HW_DESC_SIZE_WORDS * 2];
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun enum cc_axi_sec {
70*4882a593Smuzhiyun AXI_SECURE = 0,
71*4882a593Smuzhiyun AXI_NOT_SECURE = 1
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun enum cc_desc_direction {
75*4882a593Smuzhiyun DESC_DIRECTION_ILLEGAL = -1,
76*4882a593Smuzhiyun DESC_DIRECTION_ENCRYPT_ENCRYPT = 0,
77*4882a593Smuzhiyun DESC_DIRECTION_DECRYPT_DECRYPT = 1,
78*4882a593Smuzhiyun DESC_DIRECTION_DECRYPT_ENCRYPT = 3,
79*4882a593Smuzhiyun DESC_DIRECTION_END = S32_MAX,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun enum cc_dma_mode {
83*4882a593Smuzhiyun DMA_MODE_NULL = -1,
84*4882a593Smuzhiyun NO_DMA = 0,
85*4882a593Smuzhiyun DMA_SRAM = 1,
86*4882a593Smuzhiyun DMA_DLLI = 2,
87*4882a593Smuzhiyun DMA_MLLI = 3,
88*4882a593Smuzhiyun DMA_MODE_END = S32_MAX,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun enum cc_flow_mode {
92*4882a593Smuzhiyun FLOW_MODE_NULL = -1,
93*4882a593Smuzhiyun /* data flows */
94*4882a593Smuzhiyun BYPASS = 0,
95*4882a593Smuzhiyun DIN_AES_DOUT = 1,
96*4882a593Smuzhiyun AES_to_HASH = 2,
97*4882a593Smuzhiyun AES_and_HASH = 3,
98*4882a593Smuzhiyun DIN_DES_DOUT = 4,
99*4882a593Smuzhiyun DES_to_HASH = 5,
100*4882a593Smuzhiyun DES_and_HASH = 6,
101*4882a593Smuzhiyun DIN_HASH = 7,
102*4882a593Smuzhiyun DIN_HASH_and_BYPASS = 8,
103*4882a593Smuzhiyun AESMAC_and_BYPASS = 9,
104*4882a593Smuzhiyun AES_to_HASH_and_DOUT = 10,
105*4882a593Smuzhiyun DIN_RC4_DOUT = 11,
106*4882a593Smuzhiyun DES_to_HASH_and_DOUT = 12,
107*4882a593Smuzhiyun AES_to_AES_to_HASH_and_DOUT = 13,
108*4882a593Smuzhiyun AES_to_AES_to_HASH = 14,
109*4882a593Smuzhiyun AES_to_HASH_and_AES = 15,
110*4882a593Smuzhiyun DIN_SM4_DOUT = 16,
111*4882a593Smuzhiyun DIN_AES_AESMAC = 17,
112*4882a593Smuzhiyun HASH_to_DOUT = 18,
113*4882a593Smuzhiyun /* setup flows */
114*4882a593Smuzhiyun S_DIN_to_AES = 32,
115*4882a593Smuzhiyun S_DIN_to_AES2 = 33,
116*4882a593Smuzhiyun S_DIN_to_DES = 34,
117*4882a593Smuzhiyun S_DIN_to_RC4 = 35,
118*4882a593Smuzhiyun S_DIN_to_SM4 = 36,
119*4882a593Smuzhiyun S_DIN_to_HASH = 37,
120*4882a593Smuzhiyun S_AES_to_DOUT = 38,
121*4882a593Smuzhiyun S_AES2_to_DOUT = 39,
122*4882a593Smuzhiyun S_SM4_to_DOUT = 40,
123*4882a593Smuzhiyun S_RC4_to_DOUT = 41,
124*4882a593Smuzhiyun S_DES_to_DOUT = 42,
125*4882a593Smuzhiyun S_HASH_to_DOUT = 43,
126*4882a593Smuzhiyun SET_FLOW_ID = 44,
127*4882a593Smuzhiyun FLOW_MODE_END = S32_MAX,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun enum cc_setup_op {
131*4882a593Smuzhiyun SETUP_LOAD_NOP = 0,
132*4882a593Smuzhiyun SETUP_LOAD_STATE0 = 1,
133*4882a593Smuzhiyun SETUP_LOAD_STATE1 = 2,
134*4882a593Smuzhiyun SETUP_LOAD_STATE2 = 3,
135*4882a593Smuzhiyun SETUP_LOAD_KEY0 = 4,
136*4882a593Smuzhiyun SETUP_LOAD_XEX_KEY = 5,
137*4882a593Smuzhiyun SETUP_WRITE_STATE0 = 8,
138*4882a593Smuzhiyun SETUP_WRITE_STATE1 = 9,
139*4882a593Smuzhiyun SETUP_WRITE_STATE2 = 10,
140*4882a593Smuzhiyun SETUP_WRITE_STATE3 = 11,
141*4882a593Smuzhiyun SETUP_OP_END = S32_MAX,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun enum cc_hash_conf_pad {
145*4882a593Smuzhiyun HASH_PADDING_DISABLED = 0,
146*4882a593Smuzhiyun HASH_PADDING_ENABLED = 1,
147*4882a593Smuzhiyun HASH_DIGEST_RESULT_LITTLE_ENDIAN = 2,
148*4882a593Smuzhiyun HASH_CONFIG1_PADDING_RESERVE32 = S32_MAX,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun enum cc_aes_mac_selector {
152*4882a593Smuzhiyun AES_SK = 1,
153*4882a593Smuzhiyun AES_CMAC_INIT = 2,
154*4882a593Smuzhiyun AES_CMAC_SIZE0 = 3,
155*4882a593Smuzhiyun AES_MAC_END = S32_MAX,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define HW_KEY_MASK_CIPHER_DO 0x3
159*4882a593Smuzhiyun #define HW_KEY_SHIFT_CIPHER_CFG2 2
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* HwCryptoKey[1:0] is mapped to cipher_do[1:0] */
162*4882a593Smuzhiyun /* HwCryptoKey[2:3] is mapped to cipher_config2[1:0] */
163*4882a593Smuzhiyun enum cc_hw_crypto_key {
164*4882a593Smuzhiyun USER_KEY = 0, /* 0x0000 */
165*4882a593Smuzhiyun ROOT_KEY = 1, /* 0x0001 */
166*4882a593Smuzhiyun PROVISIONING_KEY = 2, /* 0x0010 */ /* ==KCP */
167*4882a593Smuzhiyun SESSION_KEY = 3, /* 0x0011 */
168*4882a593Smuzhiyun RESERVED_KEY = 4, /* NA */
169*4882a593Smuzhiyun PLATFORM_KEY = 5, /* 0x0101 */
170*4882a593Smuzhiyun CUSTOMER_KEY = 6, /* 0x0110 */
171*4882a593Smuzhiyun KFDE0_KEY = 7, /* 0x0111 */
172*4882a593Smuzhiyun KFDE1_KEY = 9, /* 0x1001 */
173*4882a593Smuzhiyun KFDE2_KEY = 10, /* 0x1010 */
174*4882a593Smuzhiyun KFDE3_KEY = 11, /* 0x1011 */
175*4882a593Smuzhiyun END_OF_KEYS = S32_MAX,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define CC_NUM_HW_KEY_SLOTS 4
179*4882a593Smuzhiyun #define CC_FIRST_HW_KEY_SLOT 0
180*4882a593Smuzhiyun #define CC_LAST_HW_KEY_SLOT (CC_FIRST_HW_KEY_SLOT + CC_NUM_HW_KEY_SLOTS - 1)
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun #define CC_NUM_CPP_KEY_SLOTS 8
183*4882a593Smuzhiyun #define CC_FIRST_CPP_KEY_SLOT 16
184*4882a593Smuzhiyun #define CC_LAST_CPP_KEY_SLOT (CC_FIRST_CPP_KEY_SLOT + \
185*4882a593Smuzhiyun CC_NUM_CPP_KEY_SLOTS - 1)
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun enum cc_hw_aes_key_size {
188*4882a593Smuzhiyun AES_128_KEY = 0,
189*4882a593Smuzhiyun AES_192_KEY = 1,
190*4882a593Smuzhiyun AES_256_KEY = 2,
191*4882a593Smuzhiyun END_OF_AES_KEYS = S32_MAX,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun enum cc_hash_cipher_pad {
195*4882a593Smuzhiyun DO_NOT_PAD = 0,
196*4882a593Smuzhiyun DO_PAD = 1,
197*4882a593Smuzhiyun HASH_CIPHER_DO_PADDING_RESERVE32 = S32_MAX,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define CC_CPP_DIN_ADDR 0xFF00FF00UL
201*4882a593Smuzhiyun #define CC_CPP_DIN_SIZE 0xFF00FFUL
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /*****************************/
204*4882a593Smuzhiyun /* Descriptor packing macros */
205*4882a593Smuzhiyun /*****************************/
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /**
208*4882a593Smuzhiyun * hw_desc_init() - Init a HW descriptor struct
209*4882a593Smuzhiyun * @pdesc: pointer to HW descriptor struct
210*4882a593Smuzhiyun */
hw_desc_init(struct cc_hw_desc * pdesc)211*4882a593Smuzhiyun static inline void hw_desc_init(struct cc_hw_desc *pdesc)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun memset(pdesc, 0, sizeof(struct cc_hw_desc));
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /**
217*4882a593Smuzhiyun * set_queue_last_ind_bit() - Indicate the end of current HW descriptors flow
218*4882a593Smuzhiyun * and release the HW engines.
219*4882a593Smuzhiyun *
220*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
221*4882a593Smuzhiyun */
set_queue_last_ind_bit(struct cc_hw_desc * pdesc)222*4882a593Smuzhiyun static inline void set_queue_last_ind_bit(struct cc_hw_desc *pdesc)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun pdesc->word[3] |= FIELD_PREP(WORD3_QUEUE_LAST_IND, 1);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /**
228*4882a593Smuzhiyun * set_din_type() - Set the DIN field of a HW descriptor
229*4882a593Smuzhiyun *
230*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
231*4882a593Smuzhiyun * @dma_mode: The DMA mode: NO_DMA, SRAM, DLLI, MLLI, CONSTANT
232*4882a593Smuzhiyun * @addr: DIN address
233*4882a593Smuzhiyun * @size: Data size in bytes
234*4882a593Smuzhiyun * @axi_sec: AXI secure bit
235*4882a593Smuzhiyun */
set_din_type(struct cc_hw_desc * pdesc,enum cc_dma_mode dma_mode,dma_addr_t addr,u32 size,enum cc_axi_sec axi_sec)236*4882a593Smuzhiyun static inline void set_din_type(struct cc_hw_desc *pdesc,
237*4882a593Smuzhiyun enum cc_dma_mode dma_mode, dma_addr_t addr,
238*4882a593Smuzhiyun u32 size, enum cc_axi_sec axi_sec)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun pdesc->word[0] = lower_32_bits(addr);
241*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
242*4882a593Smuzhiyun pdesc->word[5] |= FIELD_PREP(WORD5_DIN_ADDR_HIGH, upper_32_bits(addr));
243*4882a593Smuzhiyun #endif
244*4882a593Smuzhiyun pdesc->word[1] |= FIELD_PREP(WORD1_DIN_DMA_MODE, dma_mode) |
245*4882a593Smuzhiyun FIELD_PREP(WORD1_DIN_SIZE, size) |
246*4882a593Smuzhiyun FIELD_PREP(WORD1_NS_BIT, axi_sec);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /**
250*4882a593Smuzhiyun * set_din_no_dma() - Set the DIN field of a HW descriptor to NO DMA mode.
251*4882a593Smuzhiyun * Used for NOP descriptor, register patches and other special modes.
252*4882a593Smuzhiyun *
253*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
254*4882a593Smuzhiyun * @addr: DIN address
255*4882a593Smuzhiyun * @size: Data size in bytes
256*4882a593Smuzhiyun */
set_din_no_dma(struct cc_hw_desc * pdesc,u32 addr,u32 size)257*4882a593Smuzhiyun static inline void set_din_no_dma(struct cc_hw_desc *pdesc, u32 addr, u32 size)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun pdesc->word[0] = addr;
260*4882a593Smuzhiyun pdesc->word[1] |= FIELD_PREP(WORD1_DIN_SIZE, size);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /**
264*4882a593Smuzhiyun * set_cpp_crypto_key() - Setup the special CPP descriptor
265*4882a593Smuzhiyun *
266*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
267*4882a593Smuzhiyun * @slot: Slot number
268*4882a593Smuzhiyun */
set_cpp_crypto_key(struct cc_hw_desc * pdesc,u8 slot)269*4882a593Smuzhiyun static inline void set_cpp_crypto_key(struct cc_hw_desc *pdesc, u8 slot)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun pdesc->word[0] |= CC_CPP_DIN_ADDR;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun pdesc->word[1] |= FIELD_PREP(WORD1_DIN_SIZE, CC_CPP_DIN_SIZE);
274*4882a593Smuzhiyun pdesc->word[1] |= FIELD_PREP(WORD1_LOCK_QUEUE, 1);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_SETUP_OPERATION, slot);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /**
280*4882a593Smuzhiyun * set_din_sram() - Set the DIN field of a HW descriptor to SRAM mode.
281*4882a593Smuzhiyun * Note: No need to check SRAM alignment since host requests do not use SRAM and
282*4882a593Smuzhiyun * the adaptor will enforce alignment checks.
283*4882a593Smuzhiyun *
284*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
285*4882a593Smuzhiyun * @addr: DIN address
286*4882a593Smuzhiyun * @size: Data size in bytes
287*4882a593Smuzhiyun */
set_din_sram(struct cc_hw_desc * pdesc,u32 addr,u32 size)288*4882a593Smuzhiyun static inline void set_din_sram(struct cc_hw_desc *pdesc, u32 addr, u32 size)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun pdesc->word[0] = addr;
291*4882a593Smuzhiyun pdesc->word[1] |= FIELD_PREP(WORD1_DIN_SIZE, size) |
292*4882a593Smuzhiyun FIELD_PREP(WORD1_DIN_DMA_MODE, DMA_SRAM);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /**
296*4882a593Smuzhiyun * set_din_const() - Set the DIN field of a HW descriptor to CONST mode
297*4882a593Smuzhiyun *
298*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
299*4882a593Smuzhiyun * @val: DIN const value
300*4882a593Smuzhiyun * @size: Data size in bytes
301*4882a593Smuzhiyun */
set_din_const(struct cc_hw_desc * pdesc,u32 val,u32 size)302*4882a593Smuzhiyun static inline void set_din_const(struct cc_hw_desc *pdesc, u32 val, u32 size)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun pdesc->word[0] = val;
305*4882a593Smuzhiyun pdesc->word[1] |= FIELD_PREP(WORD1_DIN_CONST_VALUE, 1) |
306*4882a593Smuzhiyun FIELD_PREP(WORD1_DIN_DMA_MODE, DMA_SRAM) |
307*4882a593Smuzhiyun FIELD_PREP(WORD1_DIN_SIZE, size);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /**
311*4882a593Smuzhiyun * set_din_not_last_indication() - Set the DIN not last input data indicator
312*4882a593Smuzhiyun *
313*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
314*4882a593Smuzhiyun */
set_din_not_last_indication(struct cc_hw_desc * pdesc)315*4882a593Smuzhiyun static inline void set_din_not_last_indication(struct cc_hw_desc *pdesc)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun pdesc->word[1] |= FIELD_PREP(WORD1_NOT_LAST, 1);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /**
321*4882a593Smuzhiyun * set_dout_type() - Set the DOUT field of a HW descriptor
322*4882a593Smuzhiyun *
323*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
324*4882a593Smuzhiyun * @dma_mode: The DMA mode: NO_DMA, SRAM, DLLI, MLLI, CONSTANT
325*4882a593Smuzhiyun * @addr: DOUT address
326*4882a593Smuzhiyun * @size: Data size in bytes
327*4882a593Smuzhiyun * @axi_sec: AXI secure bit
328*4882a593Smuzhiyun */
set_dout_type(struct cc_hw_desc * pdesc,enum cc_dma_mode dma_mode,dma_addr_t addr,u32 size,enum cc_axi_sec axi_sec)329*4882a593Smuzhiyun static inline void set_dout_type(struct cc_hw_desc *pdesc,
330*4882a593Smuzhiyun enum cc_dma_mode dma_mode, dma_addr_t addr,
331*4882a593Smuzhiyun u32 size, enum cc_axi_sec axi_sec)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun pdesc->word[2] = lower_32_bits(addr);
334*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
335*4882a593Smuzhiyun pdesc->word[5] |= FIELD_PREP(WORD5_DOUT_ADDR_HIGH, upper_32_bits(addr));
336*4882a593Smuzhiyun #endif
337*4882a593Smuzhiyun pdesc->word[3] |= FIELD_PREP(WORD3_DOUT_DMA_MODE, dma_mode) |
338*4882a593Smuzhiyun FIELD_PREP(WORD3_DOUT_SIZE, size) |
339*4882a593Smuzhiyun FIELD_PREP(WORD3_NS_BIT, axi_sec);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /**
343*4882a593Smuzhiyun * set_dout_dlli() - Set the DOUT field of a HW descriptor to DLLI type
344*4882a593Smuzhiyun * The LAST INDICATION is provided by the user
345*4882a593Smuzhiyun *
346*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
347*4882a593Smuzhiyun * @addr: DOUT address
348*4882a593Smuzhiyun * @size: Data size in bytes
349*4882a593Smuzhiyun * @axi_sec: AXI secure bit
350*4882a593Smuzhiyun * @last_ind: The last indication bit
351*4882a593Smuzhiyun */
set_dout_dlli(struct cc_hw_desc * pdesc,dma_addr_t addr,u32 size,enum cc_axi_sec axi_sec,u32 last_ind)352*4882a593Smuzhiyun static inline void set_dout_dlli(struct cc_hw_desc *pdesc, dma_addr_t addr,
353*4882a593Smuzhiyun u32 size, enum cc_axi_sec axi_sec,
354*4882a593Smuzhiyun u32 last_ind)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun set_dout_type(pdesc, DMA_DLLI, addr, size, axi_sec);
357*4882a593Smuzhiyun pdesc->word[3] |= FIELD_PREP(WORD3_DOUT_LAST_IND, last_ind);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /**
361*4882a593Smuzhiyun * set_dout_mlli() - Set the DOUT field of a HW descriptor to MLLI type
362*4882a593Smuzhiyun * The LAST INDICATION is provided by the user
363*4882a593Smuzhiyun *
364*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
365*4882a593Smuzhiyun * @addr: DOUT address
366*4882a593Smuzhiyun * @size: Data size in bytes
367*4882a593Smuzhiyun * @axi_sec: AXI secure bit
368*4882a593Smuzhiyun * @last_ind: The last indication bit
369*4882a593Smuzhiyun */
set_dout_mlli(struct cc_hw_desc * pdesc,u32 addr,u32 size,enum cc_axi_sec axi_sec,bool last_ind)370*4882a593Smuzhiyun static inline void set_dout_mlli(struct cc_hw_desc *pdesc, u32 addr, u32 size,
371*4882a593Smuzhiyun enum cc_axi_sec axi_sec, bool last_ind)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun set_dout_type(pdesc, DMA_MLLI, addr, size, axi_sec);
374*4882a593Smuzhiyun pdesc->word[3] |= FIELD_PREP(WORD3_DOUT_LAST_IND, last_ind);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /**
378*4882a593Smuzhiyun * set_dout_no_dma() - Set the DOUT field of a HW descriptor to NO DMA mode.
379*4882a593Smuzhiyun * Used for NOP descriptor, register patches and other special modes.
380*4882a593Smuzhiyun *
381*4882a593Smuzhiyun * @pdesc: pointer to HW descriptor struct
382*4882a593Smuzhiyun * @addr: DOUT address
383*4882a593Smuzhiyun * @size: Data size in bytes
384*4882a593Smuzhiyun * @write_enable: Enables a write operation to a register
385*4882a593Smuzhiyun */
set_dout_no_dma(struct cc_hw_desc * pdesc,u32 addr,u32 size,bool write_enable)386*4882a593Smuzhiyun static inline void set_dout_no_dma(struct cc_hw_desc *pdesc, u32 addr,
387*4882a593Smuzhiyun u32 size, bool write_enable)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun pdesc->word[2] = addr;
390*4882a593Smuzhiyun pdesc->word[3] |= FIELD_PREP(WORD3_DOUT_SIZE, size) |
391*4882a593Smuzhiyun FIELD_PREP(WORD3_DOUT_LAST_IND, write_enable);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /**
395*4882a593Smuzhiyun * set_xor_val() - Set the word for the XOR operation.
396*4882a593Smuzhiyun *
397*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
398*4882a593Smuzhiyun * @val: XOR data value
399*4882a593Smuzhiyun */
set_xor_val(struct cc_hw_desc * pdesc,u32 val)400*4882a593Smuzhiyun static inline void set_xor_val(struct cc_hw_desc *pdesc, u32 val)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun pdesc->word[2] = val;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /**
406*4882a593Smuzhiyun * set_xor_active() - Set the XOR indicator bit in the descriptor
407*4882a593Smuzhiyun *
408*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
409*4882a593Smuzhiyun */
set_xor_active(struct cc_hw_desc * pdesc)410*4882a593Smuzhiyun static inline void set_xor_active(struct cc_hw_desc *pdesc)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun pdesc->word[3] |= FIELD_PREP(WORD3_HASH_XOR_BIT, 1);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /**
416*4882a593Smuzhiyun * set_aes_not_hash_mode() - Select the AES engine instead of HASH engine when
417*4882a593Smuzhiyun * setting up combined mode with AES XCBC MAC
418*4882a593Smuzhiyun *
419*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
420*4882a593Smuzhiyun */
set_aes_not_hash_mode(struct cc_hw_desc * pdesc)421*4882a593Smuzhiyun static inline void set_aes_not_hash_mode(struct cc_hw_desc *pdesc)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_AES_SEL_N_HASH, 1);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /**
427*4882a593Smuzhiyun * set_aes_xor_crypto_key() - Set aes xor crypto key, which in some scenarios
428*4882a593Smuzhiyun * selects the SM3 engine
429*4882a593Smuzhiyun *
430*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
431*4882a593Smuzhiyun */
set_aes_xor_crypto_key(struct cc_hw_desc * pdesc)432*4882a593Smuzhiyun static inline void set_aes_xor_crypto_key(struct cc_hw_desc *pdesc)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_AES_XOR_CRYPTO_KEY, 1);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /**
438*4882a593Smuzhiyun * set_dout_sram() - Set the DOUT field of a HW descriptor to SRAM mode
439*4882a593Smuzhiyun * Note: No need to check SRAM alignment since host requests do not use SRAM and
440*4882a593Smuzhiyun * the adaptor will enforce alignment checks.
441*4882a593Smuzhiyun *
442*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
443*4882a593Smuzhiyun * @addr: DOUT address
444*4882a593Smuzhiyun * @size: Data size in bytes
445*4882a593Smuzhiyun */
set_dout_sram(struct cc_hw_desc * pdesc,u32 addr,u32 size)446*4882a593Smuzhiyun static inline void set_dout_sram(struct cc_hw_desc *pdesc, u32 addr, u32 size)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun pdesc->word[2] = addr;
449*4882a593Smuzhiyun pdesc->word[3] |= FIELD_PREP(WORD3_DOUT_DMA_MODE, DMA_SRAM) |
450*4882a593Smuzhiyun FIELD_PREP(WORD3_DOUT_SIZE, size);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /**
454*4882a593Smuzhiyun * set_xex_data_unit_size() - Set the data unit size for XEX mode in
455*4882a593Smuzhiyun * data_out_addr[15:0]
456*4882a593Smuzhiyun *
457*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
458*4882a593Smuzhiyun * @size: Data unit size for XEX mode
459*4882a593Smuzhiyun */
set_xex_data_unit_size(struct cc_hw_desc * pdesc,u32 size)460*4882a593Smuzhiyun static inline void set_xex_data_unit_size(struct cc_hw_desc *pdesc, u32 size)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun pdesc->word[2] = size;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /**
466*4882a593Smuzhiyun * set_multi2_num_rounds() - Set the number of rounds for Multi2 in
467*4882a593Smuzhiyun * data_out_addr[15:0]
468*4882a593Smuzhiyun *
469*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
470*4882a593Smuzhiyun * @num: Number of rounds for Multi2
471*4882a593Smuzhiyun */
set_multi2_num_rounds(struct cc_hw_desc * pdesc,u32 num)472*4882a593Smuzhiyun static inline void set_multi2_num_rounds(struct cc_hw_desc *pdesc, u32 num)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun pdesc->word[2] = num;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /**
478*4882a593Smuzhiyun * set_flow_mode() - Set the flow mode.
479*4882a593Smuzhiyun *
480*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
481*4882a593Smuzhiyun * @mode: Any one of the modes defined in [CC7x-DESC]
482*4882a593Smuzhiyun */
set_flow_mode(struct cc_hw_desc * pdesc,enum cc_flow_mode mode)483*4882a593Smuzhiyun static inline void set_flow_mode(struct cc_hw_desc *pdesc,
484*4882a593Smuzhiyun enum cc_flow_mode mode)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_DATA_FLOW_MODE, mode);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /**
490*4882a593Smuzhiyun * set_cipher_mode() - Set the cipher mode.
491*4882a593Smuzhiyun *
492*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
493*4882a593Smuzhiyun * @mode: Any one of the modes defined in [CC7x-DESC]
494*4882a593Smuzhiyun */
set_cipher_mode(struct cc_hw_desc * pdesc,int mode)495*4882a593Smuzhiyun static inline void set_cipher_mode(struct cc_hw_desc *pdesc, int mode)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_CIPHER_MODE, mode);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /**
501*4882a593Smuzhiyun * set_hash_cipher_mode() - Set the cipher mode for hash algorithms.
502*4882a593Smuzhiyun *
503*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
504*4882a593Smuzhiyun * @cipher_mode: Any one of the modes defined in [CC7x-DESC]
505*4882a593Smuzhiyun * @hash_mode: specifies which hash is being handled
506*4882a593Smuzhiyun */
set_hash_cipher_mode(struct cc_hw_desc * pdesc,enum drv_cipher_mode cipher_mode,enum drv_hash_mode hash_mode)507*4882a593Smuzhiyun static inline void set_hash_cipher_mode(struct cc_hw_desc *pdesc,
508*4882a593Smuzhiyun enum drv_cipher_mode cipher_mode,
509*4882a593Smuzhiyun enum drv_hash_mode hash_mode)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun set_cipher_mode(pdesc, cipher_mode);
512*4882a593Smuzhiyun if (hash_mode == DRV_HASH_SM3)
513*4882a593Smuzhiyun set_aes_xor_crypto_key(pdesc);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /**
517*4882a593Smuzhiyun * set_cipher_config0() - Set the cipher configuration fields.
518*4882a593Smuzhiyun *
519*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
520*4882a593Smuzhiyun * @mode: Any one of the modes defined in [CC7x-DESC]
521*4882a593Smuzhiyun */
set_cipher_config0(struct cc_hw_desc * pdesc,int mode)522*4882a593Smuzhiyun static inline void set_cipher_config0(struct cc_hw_desc *pdesc, int mode)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_CIPHER_CONF0, mode);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /**
528*4882a593Smuzhiyun * set_cipher_config1() - Set the cipher configuration fields.
529*4882a593Smuzhiyun *
530*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
531*4882a593Smuzhiyun * @config: Padding mode
532*4882a593Smuzhiyun */
set_cipher_config1(struct cc_hw_desc * pdesc,enum cc_hash_conf_pad config)533*4882a593Smuzhiyun static inline void set_cipher_config1(struct cc_hw_desc *pdesc,
534*4882a593Smuzhiyun enum cc_hash_conf_pad config)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_CIPHER_CONF1, config);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /**
540*4882a593Smuzhiyun * set_hw_crypto_key() - Set HW key configuration fields.
541*4882a593Smuzhiyun *
542*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
543*4882a593Smuzhiyun * @hw_key: The HW key slot asdefined in enum cc_hw_crypto_key
544*4882a593Smuzhiyun */
set_hw_crypto_key(struct cc_hw_desc * pdesc,enum cc_hw_crypto_key hw_key)545*4882a593Smuzhiyun static inline void set_hw_crypto_key(struct cc_hw_desc *pdesc,
546*4882a593Smuzhiyun enum cc_hw_crypto_key hw_key)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_CIPHER_DO,
549*4882a593Smuzhiyun (hw_key & HW_KEY_MASK_CIPHER_DO)) |
550*4882a593Smuzhiyun FIELD_PREP(WORD4_CIPHER_CONF2,
551*4882a593Smuzhiyun (hw_key >> HW_KEY_SHIFT_CIPHER_CFG2));
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /**
555*4882a593Smuzhiyun * set_bytes_swap() - Set byte order of all setup-finalize descriptors.
556*4882a593Smuzhiyun *
557*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
558*4882a593Smuzhiyun * @config: True to enable byte swapping
559*4882a593Smuzhiyun */
set_bytes_swap(struct cc_hw_desc * pdesc,bool config)560*4882a593Smuzhiyun static inline void set_bytes_swap(struct cc_hw_desc *pdesc, bool config)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_BYTES_SWAP, config);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /**
566*4882a593Smuzhiyun * set_cmac_size0_mode() - Set CMAC_SIZE0 mode.
567*4882a593Smuzhiyun *
568*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
569*4882a593Smuzhiyun */
set_cmac_size0_mode(struct cc_hw_desc * pdesc)570*4882a593Smuzhiyun static inline void set_cmac_size0_mode(struct cc_hw_desc *pdesc)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_CMAC_SIZE0, 1);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /**
576*4882a593Smuzhiyun * set_key_size() - Set key size descriptor field.
577*4882a593Smuzhiyun *
578*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
579*4882a593Smuzhiyun * @size: Key size in bytes (NOT size code)
580*4882a593Smuzhiyun */
set_key_size(struct cc_hw_desc * pdesc,u32 size)581*4882a593Smuzhiyun static inline void set_key_size(struct cc_hw_desc *pdesc, u32 size)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_KEY_SIZE, size);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /**
587*4882a593Smuzhiyun * set_key_size_aes() - Set AES key size.
588*4882a593Smuzhiyun *
589*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
590*4882a593Smuzhiyun * @size: Key size in bytes (NOT size code)
591*4882a593Smuzhiyun */
set_key_size_aes(struct cc_hw_desc * pdesc,u32 size)592*4882a593Smuzhiyun static inline void set_key_size_aes(struct cc_hw_desc *pdesc, u32 size)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun set_key_size(pdesc, ((size >> 3) - 2));
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /**
598*4882a593Smuzhiyun * set_key_size_des() - Set DES key size.
599*4882a593Smuzhiyun *
600*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
601*4882a593Smuzhiyun * @size: Key size in bytes (NOT size code)
602*4882a593Smuzhiyun */
set_key_size_des(struct cc_hw_desc * pdesc,u32 size)603*4882a593Smuzhiyun static inline void set_key_size_des(struct cc_hw_desc *pdesc, u32 size)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun set_key_size(pdesc, ((size >> 3) - 1));
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /**
609*4882a593Smuzhiyun * set_setup_mode() - Set the descriptor setup mode
610*4882a593Smuzhiyun *
611*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
612*4882a593Smuzhiyun * @mode: Any one of the setup modes defined in [CC7x-DESC]
613*4882a593Smuzhiyun */
set_setup_mode(struct cc_hw_desc * pdesc,enum cc_setup_op mode)614*4882a593Smuzhiyun static inline void set_setup_mode(struct cc_hw_desc *pdesc,
615*4882a593Smuzhiyun enum cc_setup_op mode)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_SETUP_OPERATION, mode);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /**
621*4882a593Smuzhiyun * set_cipher_do() - Set the descriptor cipher DO
622*4882a593Smuzhiyun *
623*4882a593Smuzhiyun * @pdesc: Pointer to HW descriptor struct
624*4882a593Smuzhiyun * @config: Any one of the cipher do defined in [CC7x-DESC]
625*4882a593Smuzhiyun */
set_cipher_do(struct cc_hw_desc * pdesc,enum cc_hash_cipher_pad config)626*4882a593Smuzhiyun static inline void set_cipher_do(struct cc_hw_desc *pdesc,
627*4882a593Smuzhiyun enum cc_hash_cipher_pad config)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun pdesc->word[4] |= FIELD_PREP(WORD4_CIPHER_DO,
630*4882a593Smuzhiyun (config & HW_KEY_MASK_CIPHER_DO));
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun #endif /*__CC_HW_QUEUE_DEFS_H__*/
634