1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (C) 2012-2019 ARM Limited (or its affiliates). */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <crypto/algapi.h>
7*4882a593Smuzhiyun #include <crypto/hash.h>
8*4882a593Smuzhiyun #include <crypto/md5.h>
9*4882a593Smuzhiyun #include <crypto/sm3.h>
10*4882a593Smuzhiyun #include <crypto/internal/hash.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "cc_driver.h"
13*4882a593Smuzhiyun #include "cc_request_mgr.h"
14*4882a593Smuzhiyun #include "cc_buffer_mgr.h"
15*4882a593Smuzhiyun #include "cc_hash.h"
16*4882a593Smuzhiyun #include "cc_sram_mgr.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define CC_MAX_HASH_SEQ_LEN 12
19*4882a593Smuzhiyun #define CC_MAX_OPAD_KEYS_SIZE CC_MAX_HASH_BLCK_SIZE
20*4882a593Smuzhiyun #define CC_SM3_HASH_LEN_SIZE 8
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun struct cc_hash_handle {
23*4882a593Smuzhiyun u32 digest_len_sram_addr; /* const value in SRAM*/
24*4882a593Smuzhiyun u32 larval_digest_sram_addr; /* const value in SRAM */
25*4882a593Smuzhiyun struct list_head hash_list;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const u32 cc_digest_len_init[] = {
29*4882a593Smuzhiyun 0x00000040, 0x00000000, 0x00000000, 0x00000000 };
30*4882a593Smuzhiyun static const u32 cc_md5_init[] = {
31*4882a593Smuzhiyun SHA1_H3, SHA1_H2, SHA1_H1, SHA1_H0 };
32*4882a593Smuzhiyun static const u32 cc_sha1_init[] = {
33*4882a593Smuzhiyun SHA1_H4, SHA1_H3, SHA1_H2, SHA1_H1, SHA1_H0 };
34*4882a593Smuzhiyun static const u32 cc_sha224_init[] = {
35*4882a593Smuzhiyun SHA224_H7, SHA224_H6, SHA224_H5, SHA224_H4,
36*4882a593Smuzhiyun SHA224_H3, SHA224_H2, SHA224_H1, SHA224_H0 };
37*4882a593Smuzhiyun static const u32 cc_sha256_init[] = {
38*4882a593Smuzhiyun SHA256_H7, SHA256_H6, SHA256_H5, SHA256_H4,
39*4882a593Smuzhiyun SHA256_H3, SHA256_H2, SHA256_H1, SHA256_H0 };
40*4882a593Smuzhiyun static const u32 cc_digest_len_sha512_init[] = {
41*4882a593Smuzhiyun 0x00000080, 0x00000000, 0x00000000, 0x00000000 };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * Due to the way the HW works, every double word in the SHA384 and SHA512
45*4882a593Smuzhiyun * larval hashes must be stored in hi/lo order
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun #define hilo(x) upper_32_bits(x), lower_32_bits(x)
48*4882a593Smuzhiyun static const u32 cc_sha384_init[] = {
49*4882a593Smuzhiyun hilo(SHA384_H7), hilo(SHA384_H6), hilo(SHA384_H5), hilo(SHA384_H4),
50*4882a593Smuzhiyun hilo(SHA384_H3), hilo(SHA384_H2), hilo(SHA384_H1), hilo(SHA384_H0) };
51*4882a593Smuzhiyun static const u32 cc_sha512_init[] = {
52*4882a593Smuzhiyun hilo(SHA512_H7), hilo(SHA512_H6), hilo(SHA512_H5), hilo(SHA512_H4),
53*4882a593Smuzhiyun hilo(SHA512_H3), hilo(SHA512_H2), hilo(SHA512_H1), hilo(SHA512_H0) };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const u32 cc_sm3_init[] = {
56*4882a593Smuzhiyun SM3_IVH, SM3_IVG, SM3_IVF, SM3_IVE,
57*4882a593Smuzhiyun SM3_IVD, SM3_IVC, SM3_IVB, SM3_IVA };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static void cc_setup_xcbc(struct ahash_request *areq, struct cc_hw_desc desc[],
60*4882a593Smuzhiyun unsigned int *seq_size);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static void cc_setup_cmac(struct ahash_request *areq, struct cc_hw_desc desc[],
63*4882a593Smuzhiyun unsigned int *seq_size);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const void *cc_larval_digest(struct device *dev, u32 mode);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct cc_hash_alg {
68*4882a593Smuzhiyun struct list_head entry;
69*4882a593Smuzhiyun int hash_mode;
70*4882a593Smuzhiyun int hw_mode;
71*4882a593Smuzhiyun int inter_digestsize;
72*4882a593Smuzhiyun struct cc_drvdata *drvdata;
73*4882a593Smuzhiyun struct ahash_alg ahash_alg;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct hash_key_req_ctx {
77*4882a593Smuzhiyun u32 keylen;
78*4882a593Smuzhiyun dma_addr_t key_dma_addr;
79*4882a593Smuzhiyun u8 *key;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* hash per-session context */
83*4882a593Smuzhiyun struct cc_hash_ctx {
84*4882a593Smuzhiyun struct cc_drvdata *drvdata;
85*4882a593Smuzhiyun /* holds the origin digest; the digest after "setkey" if HMAC,*
86*4882a593Smuzhiyun * the initial digest if HASH.
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun u8 digest_buff[CC_MAX_HASH_DIGEST_SIZE] ____cacheline_aligned;
89*4882a593Smuzhiyun u8 opad_tmp_keys_buff[CC_MAX_OPAD_KEYS_SIZE] ____cacheline_aligned;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun dma_addr_t opad_tmp_keys_dma_addr ____cacheline_aligned;
92*4882a593Smuzhiyun dma_addr_t digest_buff_dma_addr;
93*4882a593Smuzhiyun /* use for hmac with key large then mode block size */
94*4882a593Smuzhiyun struct hash_key_req_ctx key_params;
95*4882a593Smuzhiyun int hash_mode;
96*4882a593Smuzhiyun int hw_mode;
97*4882a593Smuzhiyun int inter_digestsize;
98*4882a593Smuzhiyun unsigned int hash_len;
99*4882a593Smuzhiyun struct completion setkey_comp;
100*4882a593Smuzhiyun bool is_hmac;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static void cc_set_desc(struct ahash_req_ctx *areq_ctx, struct cc_hash_ctx *ctx,
104*4882a593Smuzhiyun unsigned int flow_mode, struct cc_hw_desc desc[],
105*4882a593Smuzhiyun bool is_not_last_data, unsigned int *seq_size);
106*4882a593Smuzhiyun
cc_set_endianity(u32 mode,struct cc_hw_desc * desc)107*4882a593Smuzhiyun static void cc_set_endianity(u32 mode, struct cc_hw_desc *desc)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun if (mode == DRV_HASH_MD5 || mode == DRV_HASH_SHA384 ||
110*4882a593Smuzhiyun mode == DRV_HASH_SHA512) {
111*4882a593Smuzhiyun set_bytes_swap(desc, 1);
112*4882a593Smuzhiyun } else {
113*4882a593Smuzhiyun set_cipher_config0(desc, HASH_DIGEST_RESULT_LITTLE_ENDIAN);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
cc_map_result(struct device * dev,struct ahash_req_ctx * state,unsigned int digestsize)117*4882a593Smuzhiyun static int cc_map_result(struct device *dev, struct ahash_req_ctx *state,
118*4882a593Smuzhiyun unsigned int digestsize)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun state->digest_result_dma_addr =
121*4882a593Smuzhiyun dma_map_single(dev, state->digest_result_buff,
122*4882a593Smuzhiyun digestsize, DMA_BIDIRECTIONAL);
123*4882a593Smuzhiyun if (dma_mapping_error(dev, state->digest_result_dma_addr)) {
124*4882a593Smuzhiyun dev_err(dev, "Mapping digest result buffer %u B for DMA failed\n",
125*4882a593Smuzhiyun digestsize);
126*4882a593Smuzhiyun return -ENOMEM;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun dev_dbg(dev, "Mapped digest result buffer %u B at va=%pK to dma=%pad\n",
129*4882a593Smuzhiyun digestsize, state->digest_result_buff,
130*4882a593Smuzhiyun &state->digest_result_dma_addr);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
cc_init_req(struct device * dev,struct ahash_req_ctx * state,struct cc_hash_ctx * ctx)135*4882a593Smuzhiyun static void cc_init_req(struct device *dev, struct ahash_req_ctx *state,
136*4882a593Smuzhiyun struct cc_hash_ctx *ctx)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun bool is_hmac = ctx->is_hmac;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun memset(state, 0, sizeof(*state));
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (is_hmac) {
143*4882a593Smuzhiyun if (ctx->hw_mode != DRV_CIPHER_XCBC_MAC &&
144*4882a593Smuzhiyun ctx->hw_mode != DRV_CIPHER_CMAC) {
145*4882a593Smuzhiyun dma_sync_single_for_cpu(dev, ctx->digest_buff_dma_addr,
146*4882a593Smuzhiyun ctx->inter_digestsize,
147*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun memcpy(state->digest_buff, ctx->digest_buff,
150*4882a593Smuzhiyun ctx->inter_digestsize);
151*4882a593Smuzhiyun if (ctx->hash_mode == DRV_HASH_SHA512 ||
152*4882a593Smuzhiyun ctx->hash_mode == DRV_HASH_SHA384)
153*4882a593Smuzhiyun memcpy(state->digest_bytes_len,
154*4882a593Smuzhiyun cc_digest_len_sha512_init,
155*4882a593Smuzhiyun ctx->hash_len);
156*4882a593Smuzhiyun else
157*4882a593Smuzhiyun memcpy(state->digest_bytes_len,
158*4882a593Smuzhiyun cc_digest_len_init,
159*4882a593Smuzhiyun ctx->hash_len);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (ctx->hash_mode != DRV_HASH_NULL) {
163*4882a593Smuzhiyun dma_sync_single_for_cpu(dev,
164*4882a593Smuzhiyun ctx->opad_tmp_keys_dma_addr,
165*4882a593Smuzhiyun ctx->inter_digestsize,
166*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
167*4882a593Smuzhiyun memcpy(state->opad_digest_buff,
168*4882a593Smuzhiyun ctx->opad_tmp_keys_buff, ctx->inter_digestsize);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun } else { /*hash*/
171*4882a593Smuzhiyun /* Copy the initial digests if hash flow. */
172*4882a593Smuzhiyun const void *larval = cc_larval_digest(dev, ctx->hash_mode);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun memcpy(state->digest_buff, larval, ctx->inter_digestsize);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
cc_map_req(struct device * dev,struct ahash_req_ctx * state,struct cc_hash_ctx * ctx)178*4882a593Smuzhiyun static int cc_map_req(struct device *dev, struct ahash_req_ctx *state,
179*4882a593Smuzhiyun struct cc_hash_ctx *ctx)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun bool is_hmac = ctx->is_hmac;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun state->digest_buff_dma_addr =
184*4882a593Smuzhiyun dma_map_single(dev, state->digest_buff,
185*4882a593Smuzhiyun ctx->inter_digestsize, DMA_BIDIRECTIONAL);
186*4882a593Smuzhiyun if (dma_mapping_error(dev, state->digest_buff_dma_addr)) {
187*4882a593Smuzhiyun dev_err(dev, "Mapping digest len %d B at va=%pK for DMA failed\n",
188*4882a593Smuzhiyun ctx->inter_digestsize, state->digest_buff);
189*4882a593Smuzhiyun return -EINVAL;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun dev_dbg(dev, "Mapped digest %d B at va=%pK to dma=%pad\n",
192*4882a593Smuzhiyun ctx->inter_digestsize, state->digest_buff,
193*4882a593Smuzhiyun &state->digest_buff_dma_addr);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (ctx->hw_mode != DRV_CIPHER_XCBC_MAC) {
196*4882a593Smuzhiyun state->digest_bytes_len_dma_addr =
197*4882a593Smuzhiyun dma_map_single(dev, state->digest_bytes_len,
198*4882a593Smuzhiyun HASH_MAX_LEN_SIZE, DMA_BIDIRECTIONAL);
199*4882a593Smuzhiyun if (dma_mapping_error(dev, state->digest_bytes_len_dma_addr)) {
200*4882a593Smuzhiyun dev_err(dev, "Mapping digest len %u B at va=%pK for DMA failed\n",
201*4882a593Smuzhiyun HASH_MAX_LEN_SIZE, state->digest_bytes_len);
202*4882a593Smuzhiyun goto unmap_digest_buf;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun dev_dbg(dev, "Mapped digest len %u B at va=%pK to dma=%pad\n",
205*4882a593Smuzhiyun HASH_MAX_LEN_SIZE, state->digest_bytes_len,
206*4882a593Smuzhiyun &state->digest_bytes_len_dma_addr);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (is_hmac && ctx->hash_mode != DRV_HASH_NULL) {
210*4882a593Smuzhiyun state->opad_digest_dma_addr =
211*4882a593Smuzhiyun dma_map_single(dev, state->opad_digest_buff,
212*4882a593Smuzhiyun ctx->inter_digestsize,
213*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
214*4882a593Smuzhiyun if (dma_mapping_error(dev, state->opad_digest_dma_addr)) {
215*4882a593Smuzhiyun dev_err(dev, "Mapping opad digest %d B at va=%pK for DMA failed\n",
216*4882a593Smuzhiyun ctx->inter_digestsize,
217*4882a593Smuzhiyun state->opad_digest_buff);
218*4882a593Smuzhiyun goto unmap_digest_len;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun dev_dbg(dev, "Mapped opad digest %d B at va=%pK to dma=%pad\n",
221*4882a593Smuzhiyun ctx->inter_digestsize, state->opad_digest_buff,
222*4882a593Smuzhiyun &state->opad_digest_dma_addr);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun unmap_digest_len:
228*4882a593Smuzhiyun if (state->digest_bytes_len_dma_addr) {
229*4882a593Smuzhiyun dma_unmap_single(dev, state->digest_bytes_len_dma_addr,
230*4882a593Smuzhiyun HASH_MAX_LEN_SIZE, DMA_BIDIRECTIONAL);
231*4882a593Smuzhiyun state->digest_bytes_len_dma_addr = 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun unmap_digest_buf:
234*4882a593Smuzhiyun if (state->digest_buff_dma_addr) {
235*4882a593Smuzhiyun dma_unmap_single(dev, state->digest_buff_dma_addr,
236*4882a593Smuzhiyun ctx->inter_digestsize, DMA_BIDIRECTIONAL);
237*4882a593Smuzhiyun state->digest_buff_dma_addr = 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return -EINVAL;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
cc_unmap_req(struct device * dev,struct ahash_req_ctx * state,struct cc_hash_ctx * ctx)243*4882a593Smuzhiyun static void cc_unmap_req(struct device *dev, struct ahash_req_ctx *state,
244*4882a593Smuzhiyun struct cc_hash_ctx *ctx)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun if (state->digest_buff_dma_addr) {
247*4882a593Smuzhiyun dma_unmap_single(dev, state->digest_buff_dma_addr,
248*4882a593Smuzhiyun ctx->inter_digestsize, DMA_BIDIRECTIONAL);
249*4882a593Smuzhiyun dev_dbg(dev, "Unmapped digest-buffer: digest_buff_dma_addr=%pad\n",
250*4882a593Smuzhiyun &state->digest_buff_dma_addr);
251*4882a593Smuzhiyun state->digest_buff_dma_addr = 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun if (state->digest_bytes_len_dma_addr) {
254*4882a593Smuzhiyun dma_unmap_single(dev, state->digest_bytes_len_dma_addr,
255*4882a593Smuzhiyun HASH_MAX_LEN_SIZE, DMA_BIDIRECTIONAL);
256*4882a593Smuzhiyun dev_dbg(dev, "Unmapped digest-bytes-len buffer: digest_bytes_len_dma_addr=%pad\n",
257*4882a593Smuzhiyun &state->digest_bytes_len_dma_addr);
258*4882a593Smuzhiyun state->digest_bytes_len_dma_addr = 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun if (state->opad_digest_dma_addr) {
261*4882a593Smuzhiyun dma_unmap_single(dev, state->opad_digest_dma_addr,
262*4882a593Smuzhiyun ctx->inter_digestsize, DMA_BIDIRECTIONAL);
263*4882a593Smuzhiyun dev_dbg(dev, "Unmapped opad-digest: opad_digest_dma_addr=%pad\n",
264*4882a593Smuzhiyun &state->opad_digest_dma_addr);
265*4882a593Smuzhiyun state->opad_digest_dma_addr = 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
cc_unmap_result(struct device * dev,struct ahash_req_ctx * state,unsigned int digestsize,u8 * result)269*4882a593Smuzhiyun static void cc_unmap_result(struct device *dev, struct ahash_req_ctx *state,
270*4882a593Smuzhiyun unsigned int digestsize, u8 *result)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun if (state->digest_result_dma_addr) {
273*4882a593Smuzhiyun dma_unmap_single(dev, state->digest_result_dma_addr, digestsize,
274*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
275*4882a593Smuzhiyun dev_dbg(dev, "unmpa digest result buffer va (%pK) pa (%pad) len %u\n",
276*4882a593Smuzhiyun state->digest_result_buff,
277*4882a593Smuzhiyun &state->digest_result_dma_addr, digestsize);
278*4882a593Smuzhiyun memcpy(result, state->digest_result_buff, digestsize);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun state->digest_result_dma_addr = 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
cc_update_complete(struct device * dev,void * cc_req,int err)283*4882a593Smuzhiyun static void cc_update_complete(struct device *dev, void *cc_req, int err)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct ahash_request *req = (struct ahash_request *)cc_req;
286*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
287*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
288*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun dev_dbg(dev, "req=%pK\n", req);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (err != -EINPROGRESS) {
293*4882a593Smuzhiyun /* Not a BACKLOG notification */
294*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, req->src, false);
295*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ahash_request_complete(req, err);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
cc_digest_complete(struct device * dev,void * cc_req,int err)301*4882a593Smuzhiyun static void cc_digest_complete(struct device *dev, void *cc_req, int err)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct ahash_request *req = (struct ahash_request *)cc_req;
304*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
305*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
306*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
307*4882a593Smuzhiyun u32 digestsize = crypto_ahash_digestsize(tfm);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun dev_dbg(dev, "req=%pK\n", req);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (err != -EINPROGRESS) {
312*4882a593Smuzhiyun /* Not a BACKLOG notification */
313*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, req->src, false);
314*4882a593Smuzhiyun cc_unmap_result(dev, state, digestsize, req->result);
315*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun ahash_request_complete(req, err);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
cc_hash_complete(struct device * dev,void * cc_req,int err)321*4882a593Smuzhiyun static void cc_hash_complete(struct device *dev, void *cc_req, int err)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct ahash_request *req = (struct ahash_request *)cc_req;
324*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
325*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
326*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
327*4882a593Smuzhiyun u32 digestsize = crypto_ahash_digestsize(tfm);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun dev_dbg(dev, "req=%pK\n", req);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (err != -EINPROGRESS) {
332*4882a593Smuzhiyun /* Not a BACKLOG notification */
333*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, req->src, false);
334*4882a593Smuzhiyun cc_unmap_result(dev, state, digestsize, req->result);
335*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ahash_request_complete(req, err);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
cc_fin_result(struct cc_hw_desc * desc,struct ahash_request * req,int idx)341*4882a593Smuzhiyun static int cc_fin_result(struct cc_hw_desc *desc, struct ahash_request *req,
342*4882a593Smuzhiyun int idx)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
345*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
346*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
347*4882a593Smuzhiyun u32 digestsize = crypto_ahash_digestsize(tfm);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* Get final MAC result */
350*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
351*4882a593Smuzhiyun set_hash_cipher_mode(&desc[idx], ctx->hw_mode, ctx->hash_mode);
352*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_result_dma_addr, digestsize,
353*4882a593Smuzhiyun NS_BIT, 1);
354*4882a593Smuzhiyun set_queue_last_ind(ctx->drvdata, &desc[idx]);
355*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
356*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
357*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_DISABLED);
358*4882a593Smuzhiyun cc_set_endianity(ctx->hash_mode, &desc[idx]);
359*4882a593Smuzhiyun idx++;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return idx;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
cc_fin_hmac(struct cc_hw_desc * desc,struct ahash_request * req,int idx)364*4882a593Smuzhiyun static int cc_fin_hmac(struct cc_hw_desc *desc, struct ahash_request *req,
365*4882a593Smuzhiyun int idx)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
368*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
369*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
370*4882a593Smuzhiyun u32 digestsize = crypto_ahash_digestsize(tfm);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* store the hash digest result in the context */
373*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
374*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
375*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_buff_dma_addr, digestsize,
376*4882a593Smuzhiyun NS_BIT, 0);
377*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
378*4882a593Smuzhiyun cc_set_endianity(ctx->hash_mode, &desc[idx]);
379*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
380*4882a593Smuzhiyun idx++;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Loading hash opad xor key state */
383*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
384*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
385*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, state->opad_digest_dma_addr,
386*4882a593Smuzhiyun ctx->inter_digestsize, NS_BIT);
387*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
388*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
389*4882a593Smuzhiyun idx++;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Load the hash current length */
392*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
393*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
394*4882a593Smuzhiyun set_din_sram(&desc[idx],
395*4882a593Smuzhiyun cc_digest_len_addr(ctx->drvdata, ctx->hash_mode),
396*4882a593Smuzhiyun ctx->hash_len);
397*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_ENABLED);
398*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
399*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
400*4882a593Smuzhiyun idx++;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* Memory Barrier: wait for IPAD/OPAD axi write to complete */
403*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
404*4882a593Smuzhiyun set_din_no_dma(&desc[idx], 0, 0xfffff0);
405*4882a593Smuzhiyun set_dout_no_dma(&desc[idx], 0, 0, 1);
406*4882a593Smuzhiyun idx++;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Perform HASH update */
409*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
410*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, state->digest_buff_dma_addr,
411*4882a593Smuzhiyun digestsize, NS_BIT);
412*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_HASH);
413*4882a593Smuzhiyun idx++;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun return idx;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
cc_hash_digest(struct ahash_request * req)418*4882a593Smuzhiyun static int cc_hash_digest(struct ahash_request *req)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
421*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
422*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
423*4882a593Smuzhiyun u32 digestsize = crypto_ahash_digestsize(tfm);
424*4882a593Smuzhiyun struct scatterlist *src = req->src;
425*4882a593Smuzhiyun unsigned int nbytes = req->nbytes;
426*4882a593Smuzhiyun u8 *result = req->result;
427*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
428*4882a593Smuzhiyun bool is_hmac = ctx->is_hmac;
429*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
430*4882a593Smuzhiyun struct cc_hw_desc desc[CC_MAX_HASH_SEQ_LEN];
431*4882a593Smuzhiyun u32 larval_digest_addr;
432*4882a593Smuzhiyun int idx = 0;
433*4882a593Smuzhiyun int rc = 0;
434*4882a593Smuzhiyun gfp_t flags = cc_gfp_flags(&req->base);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun dev_dbg(dev, "===== %s-digest (%d) ====\n", is_hmac ? "hmac" : "hash",
437*4882a593Smuzhiyun nbytes);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun cc_init_req(dev, state, ctx);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (cc_map_req(dev, state, ctx)) {
442*4882a593Smuzhiyun dev_err(dev, "map_ahash_source() failed\n");
443*4882a593Smuzhiyun return -ENOMEM;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (cc_map_result(dev, state, digestsize)) {
447*4882a593Smuzhiyun dev_err(dev, "map_ahash_digest() failed\n");
448*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
449*4882a593Smuzhiyun return -ENOMEM;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (cc_map_hash_request_final(ctx->drvdata, state, src, nbytes, 1,
453*4882a593Smuzhiyun flags)) {
454*4882a593Smuzhiyun dev_err(dev, "map_ahash_request_final() failed\n");
455*4882a593Smuzhiyun cc_unmap_result(dev, state, digestsize, result);
456*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
457*4882a593Smuzhiyun return -ENOMEM;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* Setup request structure */
461*4882a593Smuzhiyun cc_req.user_cb = cc_digest_complete;
462*4882a593Smuzhiyun cc_req.user_arg = req;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* If HMAC then load hash IPAD xor key, if HASH then load initial
465*4882a593Smuzhiyun * digest
466*4882a593Smuzhiyun */
467*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
468*4882a593Smuzhiyun set_hash_cipher_mode(&desc[idx], ctx->hw_mode, ctx->hash_mode);
469*4882a593Smuzhiyun if (is_hmac) {
470*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, state->digest_buff_dma_addr,
471*4882a593Smuzhiyun ctx->inter_digestsize, NS_BIT);
472*4882a593Smuzhiyun } else {
473*4882a593Smuzhiyun larval_digest_addr = cc_larval_digest_addr(ctx->drvdata,
474*4882a593Smuzhiyun ctx->hash_mode);
475*4882a593Smuzhiyun set_din_sram(&desc[idx], larval_digest_addr,
476*4882a593Smuzhiyun ctx->inter_digestsize);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
479*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
480*4882a593Smuzhiyun idx++;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* Load the hash current length */
483*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
484*4882a593Smuzhiyun set_hash_cipher_mode(&desc[idx], ctx->hw_mode, ctx->hash_mode);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if (is_hmac) {
487*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
488*4882a593Smuzhiyun state->digest_bytes_len_dma_addr,
489*4882a593Smuzhiyun ctx->hash_len, NS_BIT);
490*4882a593Smuzhiyun } else {
491*4882a593Smuzhiyun set_din_const(&desc[idx], 0, ctx->hash_len);
492*4882a593Smuzhiyun if (nbytes)
493*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_ENABLED);
494*4882a593Smuzhiyun else
495*4882a593Smuzhiyun set_cipher_do(&desc[idx], DO_PAD);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
498*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
499*4882a593Smuzhiyun idx++;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun cc_set_desc(state, ctx, DIN_HASH, desc, false, &idx);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (is_hmac) {
504*4882a593Smuzhiyun /* HW last hash block padding (aka. "DO_PAD") */
505*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
506*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
507*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_buff_dma_addr,
508*4882a593Smuzhiyun ctx->hash_len, NS_BIT, 0);
509*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
510*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE1);
511*4882a593Smuzhiyun set_cipher_do(&desc[idx], DO_PAD);
512*4882a593Smuzhiyun idx++;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun idx = cc_fin_hmac(desc, req, idx);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun idx = cc_fin_result(desc, req, idx);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun rc = cc_send_request(ctx->drvdata, &cc_req, desc, idx, &req->base);
520*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY) {
521*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
522*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, src, true);
523*4882a593Smuzhiyun cc_unmap_result(dev, state, digestsize, result);
524*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun return rc;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
cc_restore_hash(struct cc_hw_desc * desc,struct cc_hash_ctx * ctx,struct ahash_req_ctx * state,unsigned int idx)529*4882a593Smuzhiyun static int cc_restore_hash(struct cc_hw_desc *desc, struct cc_hash_ctx *ctx,
530*4882a593Smuzhiyun struct ahash_req_ctx *state, unsigned int idx)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun /* Restore hash digest */
533*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
534*4882a593Smuzhiyun set_hash_cipher_mode(&desc[idx], ctx->hw_mode, ctx->hash_mode);
535*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, state->digest_buff_dma_addr,
536*4882a593Smuzhiyun ctx->inter_digestsize, NS_BIT);
537*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
538*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
539*4882a593Smuzhiyun idx++;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* Restore hash current length */
542*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
543*4882a593Smuzhiyun set_hash_cipher_mode(&desc[idx], ctx->hw_mode, ctx->hash_mode);
544*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_DISABLED);
545*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, state->digest_bytes_len_dma_addr,
546*4882a593Smuzhiyun ctx->hash_len, NS_BIT);
547*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
548*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
549*4882a593Smuzhiyun idx++;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun cc_set_desc(state, ctx, DIN_HASH, desc, false, &idx);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun return idx;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
cc_hash_update(struct ahash_request * req)556*4882a593Smuzhiyun static int cc_hash_update(struct ahash_request *req)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
559*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
560*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
561*4882a593Smuzhiyun unsigned int block_size = crypto_tfm_alg_blocksize(&tfm->base);
562*4882a593Smuzhiyun struct scatterlist *src = req->src;
563*4882a593Smuzhiyun unsigned int nbytes = req->nbytes;
564*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
565*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
566*4882a593Smuzhiyun struct cc_hw_desc desc[CC_MAX_HASH_SEQ_LEN];
567*4882a593Smuzhiyun u32 idx = 0;
568*4882a593Smuzhiyun int rc;
569*4882a593Smuzhiyun gfp_t flags = cc_gfp_flags(&req->base);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun dev_dbg(dev, "===== %s-update (%d) ====\n", ctx->is_hmac ?
572*4882a593Smuzhiyun "hmac" : "hash", nbytes);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (nbytes == 0) {
575*4882a593Smuzhiyun /* no real updates required */
576*4882a593Smuzhiyun return 0;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun rc = cc_map_hash_request_update(ctx->drvdata, state, src, nbytes,
580*4882a593Smuzhiyun block_size, flags);
581*4882a593Smuzhiyun if (rc) {
582*4882a593Smuzhiyun if (rc == 1) {
583*4882a593Smuzhiyun dev_dbg(dev, " data size not require HW update %x\n",
584*4882a593Smuzhiyun nbytes);
585*4882a593Smuzhiyun /* No hardware updates are required */
586*4882a593Smuzhiyun return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun dev_err(dev, "map_ahash_request_update() failed\n");
589*4882a593Smuzhiyun return -ENOMEM;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if (cc_map_req(dev, state, ctx)) {
593*4882a593Smuzhiyun dev_err(dev, "map_ahash_source() failed\n");
594*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, src, true);
595*4882a593Smuzhiyun return -EINVAL;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* Setup request structure */
599*4882a593Smuzhiyun cc_req.user_cb = cc_update_complete;
600*4882a593Smuzhiyun cc_req.user_arg = req;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun idx = cc_restore_hash(desc, ctx, state, idx);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* store the hash digest result in context */
605*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
606*4882a593Smuzhiyun set_hash_cipher_mode(&desc[idx], ctx->hw_mode, ctx->hash_mode);
607*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_buff_dma_addr,
608*4882a593Smuzhiyun ctx->inter_digestsize, NS_BIT, 0);
609*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
610*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
611*4882a593Smuzhiyun idx++;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* store current hash length in context */
614*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
615*4882a593Smuzhiyun set_hash_cipher_mode(&desc[idx], ctx->hw_mode, ctx->hash_mode);
616*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_bytes_len_dma_addr,
617*4882a593Smuzhiyun ctx->hash_len, NS_BIT, 1);
618*4882a593Smuzhiyun set_queue_last_ind(ctx->drvdata, &desc[idx]);
619*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
620*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE1);
621*4882a593Smuzhiyun idx++;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun rc = cc_send_request(ctx->drvdata, &cc_req, desc, idx, &req->base);
624*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY) {
625*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
626*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, src, true);
627*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun return rc;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
cc_do_finup(struct ahash_request * req,bool update)632*4882a593Smuzhiyun static int cc_do_finup(struct ahash_request *req, bool update)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
635*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
636*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
637*4882a593Smuzhiyun u32 digestsize = crypto_ahash_digestsize(tfm);
638*4882a593Smuzhiyun struct scatterlist *src = req->src;
639*4882a593Smuzhiyun unsigned int nbytes = req->nbytes;
640*4882a593Smuzhiyun u8 *result = req->result;
641*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
642*4882a593Smuzhiyun bool is_hmac = ctx->is_hmac;
643*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
644*4882a593Smuzhiyun struct cc_hw_desc desc[CC_MAX_HASH_SEQ_LEN];
645*4882a593Smuzhiyun unsigned int idx = 0;
646*4882a593Smuzhiyun int rc;
647*4882a593Smuzhiyun gfp_t flags = cc_gfp_flags(&req->base);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun dev_dbg(dev, "===== %s-%s (%d) ====\n", is_hmac ? "hmac" : "hash",
650*4882a593Smuzhiyun update ? "finup" : "final", nbytes);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (cc_map_req(dev, state, ctx)) {
653*4882a593Smuzhiyun dev_err(dev, "map_ahash_source() failed\n");
654*4882a593Smuzhiyun return -EINVAL;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (cc_map_hash_request_final(ctx->drvdata, state, src, nbytes, update,
658*4882a593Smuzhiyun flags)) {
659*4882a593Smuzhiyun dev_err(dev, "map_ahash_request_final() failed\n");
660*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
661*4882a593Smuzhiyun return -ENOMEM;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun if (cc_map_result(dev, state, digestsize)) {
664*4882a593Smuzhiyun dev_err(dev, "map_ahash_digest() failed\n");
665*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, src, true);
666*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
667*4882a593Smuzhiyun return -ENOMEM;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* Setup request structure */
671*4882a593Smuzhiyun cc_req.user_cb = cc_hash_complete;
672*4882a593Smuzhiyun cc_req.user_arg = req;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun idx = cc_restore_hash(desc, ctx, state, idx);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* Pad the hash */
677*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
678*4882a593Smuzhiyun set_cipher_do(&desc[idx], DO_PAD);
679*4882a593Smuzhiyun set_hash_cipher_mode(&desc[idx], ctx->hw_mode, ctx->hash_mode);
680*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_bytes_len_dma_addr,
681*4882a593Smuzhiyun ctx->hash_len, NS_BIT, 0);
682*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE1);
683*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
684*4882a593Smuzhiyun idx++;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (is_hmac)
687*4882a593Smuzhiyun idx = cc_fin_hmac(desc, req, idx);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun idx = cc_fin_result(desc, req, idx);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun rc = cc_send_request(ctx->drvdata, &cc_req, desc, idx, &req->base);
692*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY) {
693*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
694*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, src, true);
695*4882a593Smuzhiyun cc_unmap_result(dev, state, digestsize, result);
696*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun return rc;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
cc_hash_finup(struct ahash_request * req)701*4882a593Smuzhiyun static int cc_hash_finup(struct ahash_request *req)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun return cc_do_finup(req, true);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun
cc_hash_final(struct ahash_request * req)707*4882a593Smuzhiyun static int cc_hash_final(struct ahash_request *req)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun return cc_do_finup(req, false);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
cc_hash_init(struct ahash_request * req)712*4882a593Smuzhiyun static int cc_hash_init(struct ahash_request *req)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
715*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
716*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
717*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun dev_dbg(dev, "===== init (%d) ====\n", req->nbytes);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun cc_init_req(dev, state, ctx);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
cc_hash_setkey(struct crypto_ahash * ahash,const u8 * key,unsigned int keylen)726*4882a593Smuzhiyun static int cc_hash_setkey(struct crypto_ahash *ahash, const u8 *key,
727*4882a593Smuzhiyun unsigned int keylen)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun unsigned int hmac_pad_const[2] = { HMAC_IPAD_CONST, HMAC_OPAD_CONST };
730*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
731*4882a593Smuzhiyun struct cc_hash_ctx *ctx = NULL;
732*4882a593Smuzhiyun int blocksize = 0;
733*4882a593Smuzhiyun int digestsize = 0;
734*4882a593Smuzhiyun int i, idx = 0, rc = 0;
735*4882a593Smuzhiyun struct cc_hw_desc desc[CC_MAX_HASH_SEQ_LEN];
736*4882a593Smuzhiyun u32 larval_addr;
737*4882a593Smuzhiyun struct device *dev;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun ctx = crypto_ahash_ctx(ahash);
740*4882a593Smuzhiyun dev = drvdata_to_dev(ctx->drvdata);
741*4882a593Smuzhiyun dev_dbg(dev, "start keylen: %d", keylen);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun blocksize = crypto_tfm_alg_blocksize(&ahash->base);
744*4882a593Smuzhiyun digestsize = crypto_ahash_digestsize(ahash);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun larval_addr = cc_larval_digest_addr(ctx->drvdata, ctx->hash_mode);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* The keylen value distinguishes HASH in case keylen is ZERO bytes,
749*4882a593Smuzhiyun * any NON-ZERO value utilizes HMAC flow
750*4882a593Smuzhiyun */
751*4882a593Smuzhiyun ctx->key_params.keylen = keylen;
752*4882a593Smuzhiyun ctx->key_params.key_dma_addr = 0;
753*4882a593Smuzhiyun ctx->is_hmac = true;
754*4882a593Smuzhiyun ctx->key_params.key = NULL;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (keylen) {
757*4882a593Smuzhiyun ctx->key_params.key = kmemdup(key, keylen, GFP_KERNEL);
758*4882a593Smuzhiyun if (!ctx->key_params.key)
759*4882a593Smuzhiyun return -ENOMEM;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun ctx->key_params.key_dma_addr =
762*4882a593Smuzhiyun dma_map_single(dev, ctx->key_params.key, keylen,
763*4882a593Smuzhiyun DMA_TO_DEVICE);
764*4882a593Smuzhiyun if (dma_mapping_error(dev, ctx->key_params.key_dma_addr)) {
765*4882a593Smuzhiyun dev_err(dev, "Mapping key va=0x%p len=%u for DMA failed\n",
766*4882a593Smuzhiyun ctx->key_params.key, keylen);
767*4882a593Smuzhiyun kfree_sensitive(ctx->key_params.key);
768*4882a593Smuzhiyun return -ENOMEM;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun dev_dbg(dev, "mapping key-buffer: key_dma_addr=%pad keylen=%u\n",
771*4882a593Smuzhiyun &ctx->key_params.key_dma_addr, ctx->key_params.keylen);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (keylen > blocksize) {
774*4882a593Smuzhiyun /* Load hash initial state */
775*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
776*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
777*4882a593Smuzhiyun set_din_sram(&desc[idx], larval_addr,
778*4882a593Smuzhiyun ctx->inter_digestsize);
779*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
780*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
781*4882a593Smuzhiyun idx++;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* Load the hash current length*/
784*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
785*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
786*4882a593Smuzhiyun set_din_const(&desc[idx], 0, ctx->hash_len);
787*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_ENABLED);
788*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
789*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
790*4882a593Smuzhiyun idx++;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
793*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
794*4882a593Smuzhiyun ctx->key_params.key_dma_addr, keylen,
795*4882a593Smuzhiyun NS_BIT);
796*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_HASH);
797*4882a593Smuzhiyun idx++;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* Get hashed key */
800*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
801*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
802*4882a593Smuzhiyun set_dout_dlli(&desc[idx], ctx->opad_tmp_keys_dma_addr,
803*4882a593Smuzhiyun digestsize, NS_BIT, 0);
804*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
805*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
806*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_DISABLED);
807*4882a593Smuzhiyun cc_set_endianity(ctx->hash_mode, &desc[idx]);
808*4882a593Smuzhiyun idx++;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
811*4882a593Smuzhiyun set_din_const(&desc[idx], 0, (blocksize - digestsize));
812*4882a593Smuzhiyun set_flow_mode(&desc[idx], BYPASS);
813*4882a593Smuzhiyun set_dout_dlli(&desc[idx],
814*4882a593Smuzhiyun (ctx->opad_tmp_keys_dma_addr +
815*4882a593Smuzhiyun digestsize),
816*4882a593Smuzhiyun (blocksize - digestsize), NS_BIT, 0);
817*4882a593Smuzhiyun idx++;
818*4882a593Smuzhiyun } else {
819*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
820*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
821*4882a593Smuzhiyun ctx->key_params.key_dma_addr, keylen,
822*4882a593Smuzhiyun NS_BIT);
823*4882a593Smuzhiyun set_flow_mode(&desc[idx], BYPASS);
824*4882a593Smuzhiyun set_dout_dlli(&desc[idx], ctx->opad_tmp_keys_dma_addr,
825*4882a593Smuzhiyun keylen, NS_BIT, 0);
826*4882a593Smuzhiyun idx++;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if ((blocksize - keylen)) {
829*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
830*4882a593Smuzhiyun set_din_const(&desc[idx], 0,
831*4882a593Smuzhiyun (blocksize - keylen));
832*4882a593Smuzhiyun set_flow_mode(&desc[idx], BYPASS);
833*4882a593Smuzhiyun set_dout_dlli(&desc[idx],
834*4882a593Smuzhiyun (ctx->opad_tmp_keys_dma_addr +
835*4882a593Smuzhiyun keylen), (blocksize - keylen),
836*4882a593Smuzhiyun NS_BIT, 0);
837*4882a593Smuzhiyun idx++;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun } else {
841*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
842*4882a593Smuzhiyun set_din_const(&desc[idx], 0, blocksize);
843*4882a593Smuzhiyun set_flow_mode(&desc[idx], BYPASS);
844*4882a593Smuzhiyun set_dout_dlli(&desc[idx], (ctx->opad_tmp_keys_dma_addr),
845*4882a593Smuzhiyun blocksize, NS_BIT, 0);
846*4882a593Smuzhiyun idx++;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun rc = cc_send_sync_request(ctx->drvdata, &cc_req, desc, idx);
850*4882a593Smuzhiyun if (rc) {
851*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
852*4882a593Smuzhiyun goto out;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* calc derived HMAC key */
856*4882a593Smuzhiyun for (idx = 0, i = 0; i < 2; i++) {
857*4882a593Smuzhiyun /* Load hash initial state */
858*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
859*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
860*4882a593Smuzhiyun set_din_sram(&desc[idx], larval_addr, ctx->inter_digestsize);
861*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
862*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
863*4882a593Smuzhiyun idx++;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /* Load the hash current length*/
866*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
867*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
868*4882a593Smuzhiyun set_din_const(&desc[idx], 0, ctx->hash_len);
869*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
870*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
871*4882a593Smuzhiyun idx++;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* Prepare ipad key */
874*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
875*4882a593Smuzhiyun set_xor_val(&desc[idx], hmac_pad_const[i]);
876*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
877*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
878*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE1);
879*4882a593Smuzhiyun idx++;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* Perform HASH update */
882*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
883*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, ctx->opad_tmp_keys_dma_addr,
884*4882a593Smuzhiyun blocksize, NS_BIT);
885*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
886*4882a593Smuzhiyun set_xor_active(&desc[idx]);
887*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_HASH);
888*4882a593Smuzhiyun idx++;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* Get the IPAD/OPAD xor key (Note, IPAD is the initial digest
891*4882a593Smuzhiyun * of the first HASH "update" state)
892*4882a593Smuzhiyun */
893*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
894*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
895*4882a593Smuzhiyun if (i > 0) /* Not first iteration */
896*4882a593Smuzhiyun set_dout_dlli(&desc[idx], ctx->opad_tmp_keys_dma_addr,
897*4882a593Smuzhiyun ctx->inter_digestsize, NS_BIT, 0);
898*4882a593Smuzhiyun else /* First iteration */
899*4882a593Smuzhiyun set_dout_dlli(&desc[idx], ctx->digest_buff_dma_addr,
900*4882a593Smuzhiyun ctx->inter_digestsize, NS_BIT, 0);
901*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
902*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
903*4882a593Smuzhiyun idx++;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun rc = cc_send_sync_request(ctx->drvdata, &cc_req, desc, idx);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun out:
909*4882a593Smuzhiyun if (ctx->key_params.key_dma_addr) {
910*4882a593Smuzhiyun dma_unmap_single(dev, ctx->key_params.key_dma_addr,
911*4882a593Smuzhiyun ctx->key_params.keylen, DMA_TO_DEVICE);
912*4882a593Smuzhiyun dev_dbg(dev, "Unmapped key-buffer: key_dma_addr=%pad keylen=%u\n",
913*4882a593Smuzhiyun &ctx->key_params.key_dma_addr, ctx->key_params.keylen);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun kfree_sensitive(ctx->key_params.key);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun return rc;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
cc_xcbc_setkey(struct crypto_ahash * ahash,const u8 * key,unsigned int keylen)921*4882a593Smuzhiyun static int cc_xcbc_setkey(struct crypto_ahash *ahash,
922*4882a593Smuzhiyun const u8 *key, unsigned int keylen)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
925*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(ahash);
926*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
927*4882a593Smuzhiyun int rc = 0;
928*4882a593Smuzhiyun unsigned int idx = 0;
929*4882a593Smuzhiyun struct cc_hw_desc desc[CC_MAX_HASH_SEQ_LEN];
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun dev_dbg(dev, "===== setkey (%d) ====\n", keylen);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun switch (keylen) {
934*4882a593Smuzhiyun case AES_KEYSIZE_128:
935*4882a593Smuzhiyun case AES_KEYSIZE_192:
936*4882a593Smuzhiyun case AES_KEYSIZE_256:
937*4882a593Smuzhiyun break;
938*4882a593Smuzhiyun default:
939*4882a593Smuzhiyun return -EINVAL;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun ctx->key_params.keylen = keylen;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun ctx->key_params.key = kmemdup(key, keylen, GFP_KERNEL);
945*4882a593Smuzhiyun if (!ctx->key_params.key)
946*4882a593Smuzhiyun return -ENOMEM;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun ctx->key_params.key_dma_addr =
949*4882a593Smuzhiyun dma_map_single(dev, ctx->key_params.key, keylen, DMA_TO_DEVICE);
950*4882a593Smuzhiyun if (dma_mapping_error(dev, ctx->key_params.key_dma_addr)) {
951*4882a593Smuzhiyun dev_err(dev, "Mapping key va=0x%p len=%u for DMA failed\n",
952*4882a593Smuzhiyun key, keylen);
953*4882a593Smuzhiyun kfree_sensitive(ctx->key_params.key);
954*4882a593Smuzhiyun return -ENOMEM;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun dev_dbg(dev, "mapping key-buffer: key_dma_addr=%pad keylen=%u\n",
957*4882a593Smuzhiyun &ctx->key_params.key_dma_addr, ctx->key_params.keylen);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun ctx->is_hmac = true;
960*4882a593Smuzhiyun /* 1. Load the AES key */
961*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
962*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, ctx->key_params.key_dma_addr,
963*4882a593Smuzhiyun keylen, NS_BIT);
964*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_ECB);
965*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DRV_CRYPTO_DIRECTION_ENCRYPT);
966*4882a593Smuzhiyun set_key_size_aes(&desc[idx], keylen);
967*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
968*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
969*4882a593Smuzhiyun idx++;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
972*4882a593Smuzhiyun set_din_const(&desc[idx], 0x01010101, CC_AES_128_BIT_KEY_SIZE);
973*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_AES_DOUT);
974*4882a593Smuzhiyun set_dout_dlli(&desc[idx],
975*4882a593Smuzhiyun (ctx->opad_tmp_keys_dma_addr + XCBC_MAC_K1_OFFSET),
976*4882a593Smuzhiyun CC_AES_128_BIT_KEY_SIZE, NS_BIT, 0);
977*4882a593Smuzhiyun idx++;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
980*4882a593Smuzhiyun set_din_const(&desc[idx], 0x02020202, CC_AES_128_BIT_KEY_SIZE);
981*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_AES_DOUT);
982*4882a593Smuzhiyun set_dout_dlli(&desc[idx],
983*4882a593Smuzhiyun (ctx->opad_tmp_keys_dma_addr + XCBC_MAC_K2_OFFSET),
984*4882a593Smuzhiyun CC_AES_128_BIT_KEY_SIZE, NS_BIT, 0);
985*4882a593Smuzhiyun idx++;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
988*4882a593Smuzhiyun set_din_const(&desc[idx], 0x03030303, CC_AES_128_BIT_KEY_SIZE);
989*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_AES_DOUT);
990*4882a593Smuzhiyun set_dout_dlli(&desc[idx],
991*4882a593Smuzhiyun (ctx->opad_tmp_keys_dma_addr + XCBC_MAC_K3_OFFSET),
992*4882a593Smuzhiyun CC_AES_128_BIT_KEY_SIZE, NS_BIT, 0);
993*4882a593Smuzhiyun idx++;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun rc = cc_send_sync_request(ctx->drvdata, &cc_req, desc, idx);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun dma_unmap_single(dev, ctx->key_params.key_dma_addr,
998*4882a593Smuzhiyun ctx->key_params.keylen, DMA_TO_DEVICE);
999*4882a593Smuzhiyun dev_dbg(dev, "Unmapped key-buffer: key_dma_addr=%pad keylen=%u\n",
1000*4882a593Smuzhiyun &ctx->key_params.key_dma_addr, ctx->key_params.keylen);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun kfree_sensitive(ctx->key_params.key);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return rc;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
cc_cmac_setkey(struct crypto_ahash * ahash,const u8 * key,unsigned int keylen)1007*4882a593Smuzhiyun static int cc_cmac_setkey(struct crypto_ahash *ahash,
1008*4882a593Smuzhiyun const u8 *key, unsigned int keylen)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(ahash);
1011*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun dev_dbg(dev, "===== setkey (%d) ====\n", keylen);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun ctx->is_hmac = true;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun switch (keylen) {
1018*4882a593Smuzhiyun case AES_KEYSIZE_128:
1019*4882a593Smuzhiyun case AES_KEYSIZE_192:
1020*4882a593Smuzhiyun case AES_KEYSIZE_256:
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun default:
1023*4882a593Smuzhiyun return -EINVAL;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun ctx->key_params.keylen = keylen;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* STAT_PHASE_1: Copy key to ctx */
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun dma_sync_single_for_cpu(dev, ctx->opad_tmp_keys_dma_addr,
1031*4882a593Smuzhiyun keylen, DMA_TO_DEVICE);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun memcpy(ctx->opad_tmp_keys_buff, key, keylen);
1034*4882a593Smuzhiyun if (keylen == 24) {
1035*4882a593Smuzhiyun memset(ctx->opad_tmp_keys_buff + 24, 0,
1036*4882a593Smuzhiyun CC_AES_KEY_SIZE_MAX - 24);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun dma_sync_single_for_device(dev, ctx->opad_tmp_keys_dma_addr,
1040*4882a593Smuzhiyun keylen, DMA_TO_DEVICE);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun ctx->key_params.keylen = keylen;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun return 0;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
cc_free_ctx(struct cc_hash_ctx * ctx)1047*4882a593Smuzhiyun static void cc_free_ctx(struct cc_hash_ctx *ctx)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (ctx->digest_buff_dma_addr) {
1052*4882a593Smuzhiyun dma_unmap_single(dev, ctx->digest_buff_dma_addr,
1053*4882a593Smuzhiyun sizeof(ctx->digest_buff), DMA_BIDIRECTIONAL);
1054*4882a593Smuzhiyun dev_dbg(dev, "Unmapped digest-buffer: digest_buff_dma_addr=%pad\n",
1055*4882a593Smuzhiyun &ctx->digest_buff_dma_addr);
1056*4882a593Smuzhiyun ctx->digest_buff_dma_addr = 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun if (ctx->opad_tmp_keys_dma_addr) {
1059*4882a593Smuzhiyun dma_unmap_single(dev, ctx->opad_tmp_keys_dma_addr,
1060*4882a593Smuzhiyun sizeof(ctx->opad_tmp_keys_buff),
1061*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
1062*4882a593Smuzhiyun dev_dbg(dev, "Unmapped opad-digest: opad_tmp_keys_dma_addr=%pad\n",
1063*4882a593Smuzhiyun &ctx->opad_tmp_keys_dma_addr);
1064*4882a593Smuzhiyun ctx->opad_tmp_keys_dma_addr = 0;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun ctx->key_params.keylen = 0;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
cc_alloc_ctx(struct cc_hash_ctx * ctx)1070*4882a593Smuzhiyun static int cc_alloc_ctx(struct cc_hash_ctx *ctx)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun ctx->key_params.keylen = 0;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun ctx->digest_buff_dma_addr =
1077*4882a593Smuzhiyun dma_map_single(dev, ctx->digest_buff, sizeof(ctx->digest_buff),
1078*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
1079*4882a593Smuzhiyun if (dma_mapping_error(dev, ctx->digest_buff_dma_addr)) {
1080*4882a593Smuzhiyun dev_err(dev, "Mapping digest len %zu B at va=%pK for DMA failed\n",
1081*4882a593Smuzhiyun sizeof(ctx->digest_buff), ctx->digest_buff);
1082*4882a593Smuzhiyun goto fail;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun dev_dbg(dev, "Mapped digest %zu B at va=%pK to dma=%pad\n",
1085*4882a593Smuzhiyun sizeof(ctx->digest_buff), ctx->digest_buff,
1086*4882a593Smuzhiyun &ctx->digest_buff_dma_addr);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun ctx->opad_tmp_keys_dma_addr =
1089*4882a593Smuzhiyun dma_map_single(dev, ctx->opad_tmp_keys_buff,
1090*4882a593Smuzhiyun sizeof(ctx->opad_tmp_keys_buff),
1091*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
1092*4882a593Smuzhiyun if (dma_mapping_error(dev, ctx->opad_tmp_keys_dma_addr)) {
1093*4882a593Smuzhiyun dev_err(dev, "Mapping opad digest %zu B at va=%pK for DMA failed\n",
1094*4882a593Smuzhiyun sizeof(ctx->opad_tmp_keys_buff),
1095*4882a593Smuzhiyun ctx->opad_tmp_keys_buff);
1096*4882a593Smuzhiyun goto fail;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun dev_dbg(dev, "Mapped opad_tmp_keys %zu B at va=%pK to dma=%pad\n",
1099*4882a593Smuzhiyun sizeof(ctx->opad_tmp_keys_buff), ctx->opad_tmp_keys_buff,
1100*4882a593Smuzhiyun &ctx->opad_tmp_keys_dma_addr);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun ctx->is_hmac = false;
1103*4882a593Smuzhiyun return 0;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun fail:
1106*4882a593Smuzhiyun cc_free_ctx(ctx);
1107*4882a593Smuzhiyun return -ENOMEM;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
cc_get_hash_len(struct crypto_tfm * tfm)1110*4882a593Smuzhiyun static int cc_get_hash_len(struct crypto_tfm *tfm)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_tfm_ctx(tfm);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun if (ctx->hash_mode == DRV_HASH_SM3)
1115*4882a593Smuzhiyun return CC_SM3_HASH_LEN_SIZE;
1116*4882a593Smuzhiyun else
1117*4882a593Smuzhiyun return cc_get_default_hash_len(ctx->drvdata);
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
cc_cra_init(struct crypto_tfm * tfm)1120*4882a593Smuzhiyun static int cc_cra_init(struct crypto_tfm *tfm)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_tfm_ctx(tfm);
1123*4882a593Smuzhiyun struct hash_alg_common *hash_alg_common =
1124*4882a593Smuzhiyun container_of(tfm->__crt_alg, struct hash_alg_common, base);
1125*4882a593Smuzhiyun struct ahash_alg *ahash_alg =
1126*4882a593Smuzhiyun container_of(hash_alg_common, struct ahash_alg, halg);
1127*4882a593Smuzhiyun struct cc_hash_alg *cc_alg =
1128*4882a593Smuzhiyun container_of(ahash_alg, struct cc_hash_alg, ahash_alg);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
1131*4882a593Smuzhiyun sizeof(struct ahash_req_ctx));
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun ctx->hash_mode = cc_alg->hash_mode;
1134*4882a593Smuzhiyun ctx->hw_mode = cc_alg->hw_mode;
1135*4882a593Smuzhiyun ctx->inter_digestsize = cc_alg->inter_digestsize;
1136*4882a593Smuzhiyun ctx->drvdata = cc_alg->drvdata;
1137*4882a593Smuzhiyun ctx->hash_len = cc_get_hash_len(tfm);
1138*4882a593Smuzhiyun return cc_alloc_ctx(ctx);
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
cc_cra_exit(struct crypto_tfm * tfm)1141*4882a593Smuzhiyun static void cc_cra_exit(struct crypto_tfm *tfm)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_tfm_ctx(tfm);
1144*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun dev_dbg(dev, "cc_cra_exit");
1147*4882a593Smuzhiyun cc_free_ctx(ctx);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
cc_mac_update(struct ahash_request * req)1150*4882a593Smuzhiyun static int cc_mac_update(struct ahash_request *req)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
1153*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1154*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
1155*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1156*4882a593Smuzhiyun unsigned int block_size = crypto_tfm_alg_blocksize(&tfm->base);
1157*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
1158*4882a593Smuzhiyun struct cc_hw_desc desc[CC_MAX_HASH_SEQ_LEN];
1159*4882a593Smuzhiyun int rc;
1160*4882a593Smuzhiyun u32 idx = 0;
1161*4882a593Smuzhiyun gfp_t flags = cc_gfp_flags(&req->base);
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun if (req->nbytes == 0) {
1164*4882a593Smuzhiyun /* no real updates required */
1165*4882a593Smuzhiyun return 0;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun state->xcbc_count++;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun rc = cc_map_hash_request_update(ctx->drvdata, state, req->src,
1171*4882a593Smuzhiyun req->nbytes, block_size, flags);
1172*4882a593Smuzhiyun if (rc) {
1173*4882a593Smuzhiyun if (rc == 1) {
1174*4882a593Smuzhiyun dev_dbg(dev, " data size not require HW update %x\n",
1175*4882a593Smuzhiyun req->nbytes);
1176*4882a593Smuzhiyun /* No hardware updates are required */
1177*4882a593Smuzhiyun return 0;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun dev_err(dev, "map_ahash_request_update() failed\n");
1180*4882a593Smuzhiyun return -ENOMEM;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun if (cc_map_req(dev, state, ctx)) {
1184*4882a593Smuzhiyun dev_err(dev, "map_ahash_source() failed\n");
1185*4882a593Smuzhiyun return -EINVAL;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun if (ctx->hw_mode == DRV_CIPHER_XCBC_MAC)
1189*4882a593Smuzhiyun cc_setup_xcbc(req, desc, &idx);
1190*4882a593Smuzhiyun else
1191*4882a593Smuzhiyun cc_setup_cmac(req, desc, &idx);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun cc_set_desc(state, ctx, DIN_AES_DOUT, desc, true, &idx);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun /* store the hash digest result in context */
1196*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1197*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
1198*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_buff_dma_addr,
1199*4882a593Smuzhiyun ctx->inter_digestsize, NS_BIT, 1);
1200*4882a593Smuzhiyun set_queue_last_ind(ctx->drvdata, &desc[idx]);
1201*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_AES_to_DOUT);
1202*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
1203*4882a593Smuzhiyun idx++;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* Setup request structure */
1206*4882a593Smuzhiyun cc_req.user_cb = cc_update_complete;
1207*4882a593Smuzhiyun cc_req.user_arg = req;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun rc = cc_send_request(ctx->drvdata, &cc_req, desc, idx, &req->base);
1210*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY) {
1211*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
1212*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, req->src, true);
1213*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun return rc;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
cc_mac_final(struct ahash_request * req)1218*4882a593Smuzhiyun static int cc_mac_final(struct ahash_request *req)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
1221*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1222*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
1223*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1224*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
1225*4882a593Smuzhiyun struct cc_hw_desc desc[CC_MAX_HASH_SEQ_LEN];
1226*4882a593Smuzhiyun int idx = 0;
1227*4882a593Smuzhiyun int rc = 0;
1228*4882a593Smuzhiyun u32 key_size, key_len;
1229*4882a593Smuzhiyun u32 digestsize = crypto_ahash_digestsize(tfm);
1230*4882a593Smuzhiyun gfp_t flags = cc_gfp_flags(&req->base);
1231*4882a593Smuzhiyun u32 rem_cnt = *cc_hash_buf_cnt(state);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun if (ctx->hw_mode == DRV_CIPHER_XCBC_MAC) {
1234*4882a593Smuzhiyun key_size = CC_AES_128_BIT_KEY_SIZE;
1235*4882a593Smuzhiyun key_len = CC_AES_128_BIT_KEY_SIZE;
1236*4882a593Smuzhiyun } else {
1237*4882a593Smuzhiyun key_size = (ctx->key_params.keylen == 24) ? AES_MAX_KEY_SIZE :
1238*4882a593Smuzhiyun ctx->key_params.keylen;
1239*4882a593Smuzhiyun key_len = ctx->key_params.keylen;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun dev_dbg(dev, "===== final xcbc reminder (%d) ====\n", rem_cnt);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun if (cc_map_req(dev, state, ctx)) {
1245*4882a593Smuzhiyun dev_err(dev, "map_ahash_source() failed\n");
1246*4882a593Smuzhiyun return -EINVAL;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun if (cc_map_hash_request_final(ctx->drvdata, state, req->src,
1250*4882a593Smuzhiyun req->nbytes, 0, flags)) {
1251*4882a593Smuzhiyun dev_err(dev, "map_ahash_request_final() failed\n");
1252*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
1253*4882a593Smuzhiyun return -ENOMEM;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun if (cc_map_result(dev, state, digestsize)) {
1257*4882a593Smuzhiyun dev_err(dev, "map_ahash_digest() failed\n");
1258*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, req->src, true);
1259*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
1260*4882a593Smuzhiyun return -ENOMEM;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /* Setup request structure */
1264*4882a593Smuzhiyun cc_req.user_cb = cc_hash_complete;
1265*4882a593Smuzhiyun cc_req.user_arg = req;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun if (state->xcbc_count && rem_cnt == 0) {
1268*4882a593Smuzhiyun /* Load key for ECB decryption */
1269*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1270*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_ECB);
1271*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DRV_CRYPTO_DIRECTION_DECRYPT);
1272*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
1273*4882a593Smuzhiyun (ctx->opad_tmp_keys_dma_addr + XCBC_MAC_K1_OFFSET),
1274*4882a593Smuzhiyun key_size, NS_BIT);
1275*4882a593Smuzhiyun set_key_size_aes(&desc[idx], key_len);
1276*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1277*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
1278*4882a593Smuzhiyun idx++;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun /* Initiate decryption of block state to previous
1281*4882a593Smuzhiyun * block_state-XOR-M[n]
1282*4882a593Smuzhiyun */
1283*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1284*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, state->digest_buff_dma_addr,
1285*4882a593Smuzhiyun CC_AES_BLOCK_SIZE, NS_BIT);
1286*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_buff_dma_addr,
1287*4882a593Smuzhiyun CC_AES_BLOCK_SIZE, NS_BIT, 0);
1288*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_AES_DOUT);
1289*4882a593Smuzhiyun idx++;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun /* Memory Barrier: wait for axi write to complete */
1292*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1293*4882a593Smuzhiyun set_din_no_dma(&desc[idx], 0, 0xfffff0);
1294*4882a593Smuzhiyun set_dout_no_dma(&desc[idx], 0, 0, 1);
1295*4882a593Smuzhiyun idx++;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun if (ctx->hw_mode == DRV_CIPHER_XCBC_MAC)
1299*4882a593Smuzhiyun cc_setup_xcbc(req, desc, &idx);
1300*4882a593Smuzhiyun else
1301*4882a593Smuzhiyun cc_setup_cmac(req, desc, &idx);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun if (state->xcbc_count == 0) {
1304*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1305*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
1306*4882a593Smuzhiyun set_key_size_aes(&desc[idx], key_len);
1307*4882a593Smuzhiyun set_cmac_size0_mode(&desc[idx]);
1308*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1309*4882a593Smuzhiyun idx++;
1310*4882a593Smuzhiyun } else if (rem_cnt > 0) {
1311*4882a593Smuzhiyun cc_set_desc(state, ctx, DIN_AES_DOUT, desc, false, &idx);
1312*4882a593Smuzhiyun } else {
1313*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1314*4882a593Smuzhiyun set_din_const(&desc[idx], 0x00, CC_AES_BLOCK_SIZE);
1315*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_AES_DOUT);
1316*4882a593Smuzhiyun idx++;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun /* Get final MAC result */
1320*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1321*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_result_dma_addr,
1322*4882a593Smuzhiyun digestsize, NS_BIT, 1);
1323*4882a593Smuzhiyun set_queue_last_ind(ctx->drvdata, &desc[idx]);
1324*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_AES_to_DOUT);
1325*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
1326*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
1327*4882a593Smuzhiyun idx++;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun rc = cc_send_request(ctx->drvdata, &cc_req, desc, idx, &req->base);
1330*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY) {
1331*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
1332*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, req->src, true);
1333*4882a593Smuzhiyun cc_unmap_result(dev, state, digestsize, req->result);
1334*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun return rc;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
cc_mac_finup(struct ahash_request * req)1339*4882a593Smuzhiyun static int cc_mac_finup(struct ahash_request *req)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
1342*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1343*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
1344*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1345*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
1346*4882a593Smuzhiyun struct cc_hw_desc desc[CC_MAX_HASH_SEQ_LEN];
1347*4882a593Smuzhiyun int idx = 0;
1348*4882a593Smuzhiyun int rc = 0;
1349*4882a593Smuzhiyun u32 key_len = 0;
1350*4882a593Smuzhiyun u32 digestsize = crypto_ahash_digestsize(tfm);
1351*4882a593Smuzhiyun gfp_t flags = cc_gfp_flags(&req->base);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun dev_dbg(dev, "===== finup xcbc(%d) ====\n", req->nbytes);
1354*4882a593Smuzhiyun if (state->xcbc_count > 0 && req->nbytes == 0) {
1355*4882a593Smuzhiyun dev_dbg(dev, "No data to update. Call to fdx_mac_final\n");
1356*4882a593Smuzhiyun return cc_mac_final(req);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun if (cc_map_req(dev, state, ctx)) {
1360*4882a593Smuzhiyun dev_err(dev, "map_ahash_source() failed\n");
1361*4882a593Smuzhiyun return -EINVAL;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun if (cc_map_hash_request_final(ctx->drvdata, state, req->src,
1365*4882a593Smuzhiyun req->nbytes, 1, flags)) {
1366*4882a593Smuzhiyun dev_err(dev, "map_ahash_request_final() failed\n");
1367*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
1368*4882a593Smuzhiyun return -ENOMEM;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun if (cc_map_result(dev, state, digestsize)) {
1371*4882a593Smuzhiyun dev_err(dev, "map_ahash_digest() failed\n");
1372*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, req->src, true);
1373*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
1374*4882a593Smuzhiyun return -ENOMEM;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun /* Setup request structure */
1378*4882a593Smuzhiyun cc_req.user_cb = cc_hash_complete;
1379*4882a593Smuzhiyun cc_req.user_arg = req;
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun if (ctx->hw_mode == DRV_CIPHER_XCBC_MAC) {
1382*4882a593Smuzhiyun key_len = CC_AES_128_BIT_KEY_SIZE;
1383*4882a593Smuzhiyun cc_setup_xcbc(req, desc, &idx);
1384*4882a593Smuzhiyun } else {
1385*4882a593Smuzhiyun key_len = ctx->key_params.keylen;
1386*4882a593Smuzhiyun cc_setup_cmac(req, desc, &idx);
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun if (req->nbytes == 0) {
1390*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1391*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
1392*4882a593Smuzhiyun set_key_size_aes(&desc[idx], key_len);
1393*4882a593Smuzhiyun set_cmac_size0_mode(&desc[idx]);
1394*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1395*4882a593Smuzhiyun idx++;
1396*4882a593Smuzhiyun } else {
1397*4882a593Smuzhiyun cc_set_desc(state, ctx, DIN_AES_DOUT, desc, false, &idx);
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun /* Get final MAC result */
1401*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1402*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_result_dma_addr,
1403*4882a593Smuzhiyun digestsize, NS_BIT, 1);
1404*4882a593Smuzhiyun set_queue_last_ind(ctx->drvdata, &desc[idx]);
1405*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_AES_to_DOUT);
1406*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
1407*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
1408*4882a593Smuzhiyun idx++;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun rc = cc_send_request(ctx->drvdata, &cc_req, desc, idx, &req->base);
1411*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY) {
1412*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
1413*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, req->src, true);
1414*4882a593Smuzhiyun cc_unmap_result(dev, state, digestsize, req->result);
1415*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun return rc;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
cc_mac_digest(struct ahash_request * req)1420*4882a593Smuzhiyun static int cc_mac_digest(struct ahash_request *req)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
1423*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1424*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
1425*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1426*4882a593Smuzhiyun u32 digestsize = crypto_ahash_digestsize(tfm);
1427*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
1428*4882a593Smuzhiyun struct cc_hw_desc desc[CC_MAX_HASH_SEQ_LEN];
1429*4882a593Smuzhiyun u32 key_len;
1430*4882a593Smuzhiyun unsigned int idx = 0;
1431*4882a593Smuzhiyun int rc;
1432*4882a593Smuzhiyun gfp_t flags = cc_gfp_flags(&req->base);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun dev_dbg(dev, "===== -digest mac (%d) ====\n", req->nbytes);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun cc_init_req(dev, state, ctx);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun if (cc_map_req(dev, state, ctx)) {
1439*4882a593Smuzhiyun dev_err(dev, "map_ahash_source() failed\n");
1440*4882a593Smuzhiyun return -ENOMEM;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun if (cc_map_result(dev, state, digestsize)) {
1443*4882a593Smuzhiyun dev_err(dev, "map_ahash_digest() failed\n");
1444*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
1445*4882a593Smuzhiyun return -ENOMEM;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun if (cc_map_hash_request_final(ctx->drvdata, state, req->src,
1449*4882a593Smuzhiyun req->nbytes, 1, flags)) {
1450*4882a593Smuzhiyun dev_err(dev, "map_ahash_request_final() failed\n");
1451*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
1452*4882a593Smuzhiyun return -ENOMEM;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun /* Setup request structure */
1456*4882a593Smuzhiyun cc_req.user_cb = cc_digest_complete;
1457*4882a593Smuzhiyun cc_req.user_arg = req;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun if (ctx->hw_mode == DRV_CIPHER_XCBC_MAC) {
1460*4882a593Smuzhiyun key_len = CC_AES_128_BIT_KEY_SIZE;
1461*4882a593Smuzhiyun cc_setup_xcbc(req, desc, &idx);
1462*4882a593Smuzhiyun } else {
1463*4882a593Smuzhiyun key_len = ctx->key_params.keylen;
1464*4882a593Smuzhiyun cc_setup_cmac(req, desc, &idx);
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun if (req->nbytes == 0) {
1468*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1469*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
1470*4882a593Smuzhiyun set_key_size_aes(&desc[idx], key_len);
1471*4882a593Smuzhiyun set_cmac_size0_mode(&desc[idx]);
1472*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1473*4882a593Smuzhiyun idx++;
1474*4882a593Smuzhiyun } else {
1475*4882a593Smuzhiyun cc_set_desc(state, ctx, DIN_AES_DOUT, desc, false, &idx);
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun /* Get final MAC result */
1479*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1480*4882a593Smuzhiyun set_dout_dlli(&desc[idx], state->digest_result_dma_addr,
1481*4882a593Smuzhiyun CC_AES_BLOCK_SIZE, NS_BIT, 1);
1482*4882a593Smuzhiyun set_queue_last_ind(ctx->drvdata, &desc[idx]);
1483*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_AES_to_DOUT);
1484*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
1485*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
1486*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->hw_mode);
1487*4882a593Smuzhiyun idx++;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun rc = cc_send_request(ctx->drvdata, &cc_req, desc, idx, &req->base);
1490*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY) {
1491*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
1492*4882a593Smuzhiyun cc_unmap_hash_request(dev, state, req->src, true);
1493*4882a593Smuzhiyun cc_unmap_result(dev, state, digestsize, req->result);
1494*4882a593Smuzhiyun cc_unmap_req(dev, state, ctx);
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun return rc;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
cc_hash_export(struct ahash_request * req,void * out)1499*4882a593Smuzhiyun static int cc_hash_export(struct ahash_request *req, void *out)
1500*4882a593Smuzhiyun {
1501*4882a593Smuzhiyun struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
1502*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(ahash);
1503*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
1504*4882a593Smuzhiyun u8 *curr_buff = cc_hash_buf(state);
1505*4882a593Smuzhiyun u32 curr_buff_cnt = *cc_hash_buf_cnt(state);
1506*4882a593Smuzhiyun const u32 tmp = CC_EXPORT_MAGIC;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun memcpy(out, &tmp, sizeof(u32));
1509*4882a593Smuzhiyun out += sizeof(u32);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun memcpy(out, state->digest_buff, ctx->inter_digestsize);
1512*4882a593Smuzhiyun out += ctx->inter_digestsize;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun memcpy(out, state->digest_bytes_len, ctx->hash_len);
1515*4882a593Smuzhiyun out += ctx->hash_len;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun memcpy(out, &curr_buff_cnt, sizeof(u32));
1518*4882a593Smuzhiyun out += sizeof(u32);
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun memcpy(out, curr_buff, curr_buff_cnt);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun return 0;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun
cc_hash_import(struct ahash_request * req,const void * in)1525*4882a593Smuzhiyun static int cc_hash_import(struct ahash_request *req, const void *in)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
1528*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(ahash);
1529*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1530*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(req);
1531*4882a593Smuzhiyun u32 tmp;
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun memcpy(&tmp, in, sizeof(u32));
1534*4882a593Smuzhiyun if (tmp != CC_EXPORT_MAGIC)
1535*4882a593Smuzhiyun return -EINVAL;
1536*4882a593Smuzhiyun in += sizeof(u32);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun cc_init_req(dev, state, ctx);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun memcpy(state->digest_buff, in, ctx->inter_digestsize);
1541*4882a593Smuzhiyun in += ctx->inter_digestsize;
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun memcpy(state->digest_bytes_len, in, ctx->hash_len);
1544*4882a593Smuzhiyun in += ctx->hash_len;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /* Sanity check the data as much as possible */
1547*4882a593Smuzhiyun memcpy(&tmp, in, sizeof(u32));
1548*4882a593Smuzhiyun if (tmp > CC_MAX_HASH_BLCK_SIZE)
1549*4882a593Smuzhiyun return -EINVAL;
1550*4882a593Smuzhiyun in += sizeof(u32);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun state->buf_cnt[0] = tmp;
1553*4882a593Smuzhiyun memcpy(state->buffers[0], in, tmp);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun return 0;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun struct cc_hash_template {
1559*4882a593Smuzhiyun char name[CRYPTO_MAX_ALG_NAME];
1560*4882a593Smuzhiyun char driver_name[CRYPTO_MAX_ALG_NAME];
1561*4882a593Smuzhiyun char mac_name[CRYPTO_MAX_ALG_NAME];
1562*4882a593Smuzhiyun char mac_driver_name[CRYPTO_MAX_ALG_NAME];
1563*4882a593Smuzhiyun unsigned int blocksize;
1564*4882a593Smuzhiyun bool is_mac;
1565*4882a593Smuzhiyun bool synchronize;
1566*4882a593Smuzhiyun struct ahash_alg template_ahash;
1567*4882a593Smuzhiyun int hash_mode;
1568*4882a593Smuzhiyun int hw_mode;
1569*4882a593Smuzhiyun int inter_digestsize;
1570*4882a593Smuzhiyun struct cc_drvdata *drvdata;
1571*4882a593Smuzhiyun u32 min_hw_rev;
1572*4882a593Smuzhiyun enum cc_std_body std_body;
1573*4882a593Smuzhiyun };
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun #define CC_STATE_SIZE(_x) \
1576*4882a593Smuzhiyun ((_x) + HASH_MAX_LEN_SIZE + CC_MAX_HASH_BLCK_SIZE + (2 * sizeof(u32)))
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun /* hash descriptors */
1579*4882a593Smuzhiyun static struct cc_hash_template driver_hash[] = {
1580*4882a593Smuzhiyun //Asynchronize hash template
1581*4882a593Smuzhiyun {
1582*4882a593Smuzhiyun .name = "sha1",
1583*4882a593Smuzhiyun .driver_name = "sha1-ccree",
1584*4882a593Smuzhiyun .mac_name = "hmac(sha1)",
1585*4882a593Smuzhiyun .mac_driver_name = "hmac-sha1-ccree",
1586*4882a593Smuzhiyun .blocksize = SHA1_BLOCK_SIZE,
1587*4882a593Smuzhiyun .is_mac = true,
1588*4882a593Smuzhiyun .synchronize = false,
1589*4882a593Smuzhiyun .template_ahash = {
1590*4882a593Smuzhiyun .init = cc_hash_init,
1591*4882a593Smuzhiyun .update = cc_hash_update,
1592*4882a593Smuzhiyun .final = cc_hash_final,
1593*4882a593Smuzhiyun .finup = cc_hash_finup,
1594*4882a593Smuzhiyun .digest = cc_hash_digest,
1595*4882a593Smuzhiyun .export = cc_hash_export,
1596*4882a593Smuzhiyun .import = cc_hash_import,
1597*4882a593Smuzhiyun .setkey = cc_hash_setkey,
1598*4882a593Smuzhiyun .halg = {
1599*4882a593Smuzhiyun .digestsize = SHA1_DIGEST_SIZE,
1600*4882a593Smuzhiyun .statesize = CC_STATE_SIZE(SHA1_DIGEST_SIZE),
1601*4882a593Smuzhiyun },
1602*4882a593Smuzhiyun },
1603*4882a593Smuzhiyun .hash_mode = DRV_HASH_SHA1,
1604*4882a593Smuzhiyun .hw_mode = DRV_HASH_HW_SHA1,
1605*4882a593Smuzhiyun .inter_digestsize = SHA1_DIGEST_SIZE,
1606*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
1607*4882a593Smuzhiyun .std_body = CC_STD_NIST,
1608*4882a593Smuzhiyun },
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun .name = "sha256",
1611*4882a593Smuzhiyun .driver_name = "sha256-ccree",
1612*4882a593Smuzhiyun .mac_name = "hmac(sha256)",
1613*4882a593Smuzhiyun .mac_driver_name = "hmac-sha256-ccree",
1614*4882a593Smuzhiyun .blocksize = SHA256_BLOCK_SIZE,
1615*4882a593Smuzhiyun .is_mac = true,
1616*4882a593Smuzhiyun .template_ahash = {
1617*4882a593Smuzhiyun .init = cc_hash_init,
1618*4882a593Smuzhiyun .update = cc_hash_update,
1619*4882a593Smuzhiyun .final = cc_hash_final,
1620*4882a593Smuzhiyun .finup = cc_hash_finup,
1621*4882a593Smuzhiyun .digest = cc_hash_digest,
1622*4882a593Smuzhiyun .export = cc_hash_export,
1623*4882a593Smuzhiyun .import = cc_hash_import,
1624*4882a593Smuzhiyun .setkey = cc_hash_setkey,
1625*4882a593Smuzhiyun .halg = {
1626*4882a593Smuzhiyun .digestsize = SHA256_DIGEST_SIZE,
1627*4882a593Smuzhiyun .statesize = CC_STATE_SIZE(SHA256_DIGEST_SIZE)
1628*4882a593Smuzhiyun },
1629*4882a593Smuzhiyun },
1630*4882a593Smuzhiyun .hash_mode = DRV_HASH_SHA256,
1631*4882a593Smuzhiyun .hw_mode = DRV_HASH_HW_SHA256,
1632*4882a593Smuzhiyun .inter_digestsize = SHA256_DIGEST_SIZE,
1633*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
1634*4882a593Smuzhiyun .std_body = CC_STD_NIST,
1635*4882a593Smuzhiyun },
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun .name = "sha224",
1638*4882a593Smuzhiyun .driver_name = "sha224-ccree",
1639*4882a593Smuzhiyun .mac_name = "hmac(sha224)",
1640*4882a593Smuzhiyun .mac_driver_name = "hmac-sha224-ccree",
1641*4882a593Smuzhiyun .blocksize = SHA224_BLOCK_SIZE,
1642*4882a593Smuzhiyun .is_mac = true,
1643*4882a593Smuzhiyun .template_ahash = {
1644*4882a593Smuzhiyun .init = cc_hash_init,
1645*4882a593Smuzhiyun .update = cc_hash_update,
1646*4882a593Smuzhiyun .final = cc_hash_final,
1647*4882a593Smuzhiyun .finup = cc_hash_finup,
1648*4882a593Smuzhiyun .digest = cc_hash_digest,
1649*4882a593Smuzhiyun .export = cc_hash_export,
1650*4882a593Smuzhiyun .import = cc_hash_import,
1651*4882a593Smuzhiyun .setkey = cc_hash_setkey,
1652*4882a593Smuzhiyun .halg = {
1653*4882a593Smuzhiyun .digestsize = SHA224_DIGEST_SIZE,
1654*4882a593Smuzhiyun .statesize = CC_STATE_SIZE(SHA256_DIGEST_SIZE),
1655*4882a593Smuzhiyun },
1656*4882a593Smuzhiyun },
1657*4882a593Smuzhiyun .hash_mode = DRV_HASH_SHA224,
1658*4882a593Smuzhiyun .hw_mode = DRV_HASH_HW_SHA256,
1659*4882a593Smuzhiyun .inter_digestsize = SHA256_DIGEST_SIZE,
1660*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
1661*4882a593Smuzhiyun .std_body = CC_STD_NIST,
1662*4882a593Smuzhiyun },
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun .name = "sha384",
1665*4882a593Smuzhiyun .driver_name = "sha384-ccree",
1666*4882a593Smuzhiyun .mac_name = "hmac(sha384)",
1667*4882a593Smuzhiyun .mac_driver_name = "hmac-sha384-ccree",
1668*4882a593Smuzhiyun .blocksize = SHA384_BLOCK_SIZE,
1669*4882a593Smuzhiyun .is_mac = true,
1670*4882a593Smuzhiyun .template_ahash = {
1671*4882a593Smuzhiyun .init = cc_hash_init,
1672*4882a593Smuzhiyun .update = cc_hash_update,
1673*4882a593Smuzhiyun .final = cc_hash_final,
1674*4882a593Smuzhiyun .finup = cc_hash_finup,
1675*4882a593Smuzhiyun .digest = cc_hash_digest,
1676*4882a593Smuzhiyun .export = cc_hash_export,
1677*4882a593Smuzhiyun .import = cc_hash_import,
1678*4882a593Smuzhiyun .setkey = cc_hash_setkey,
1679*4882a593Smuzhiyun .halg = {
1680*4882a593Smuzhiyun .digestsize = SHA384_DIGEST_SIZE,
1681*4882a593Smuzhiyun .statesize = CC_STATE_SIZE(SHA512_DIGEST_SIZE),
1682*4882a593Smuzhiyun },
1683*4882a593Smuzhiyun },
1684*4882a593Smuzhiyun .hash_mode = DRV_HASH_SHA384,
1685*4882a593Smuzhiyun .hw_mode = DRV_HASH_HW_SHA512,
1686*4882a593Smuzhiyun .inter_digestsize = SHA512_DIGEST_SIZE,
1687*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_712,
1688*4882a593Smuzhiyun .std_body = CC_STD_NIST,
1689*4882a593Smuzhiyun },
1690*4882a593Smuzhiyun {
1691*4882a593Smuzhiyun .name = "sha512",
1692*4882a593Smuzhiyun .driver_name = "sha512-ccree",
1693*4882a593Smuzhiyun .mac_name = "hmac(sha512)",
1694*4882a593Smuzhiyun .mac_driver_name = "hmac-sha512-ccree",
1695*4882a593Smuzhiyun .blocksize = SHA512_BLOCK_SIZE,
1696*4882a593Smuzhiyun .is_mac = true,
1697*4882a593Smuzhiyun .template_ahash = {
1698*4882a593Smuzhiyun .init = cc_hash_init,
1699*4882a593Smuzhiyun .update = cc_hash_update,
1700*4882a593Smuzhiyun .final = cc_hash_final,
1701*4882a593Smuzhiyun .finup = cc_hash_finup,
1702*4882a593Smuzhiyun .digest = cc_hash_digest,
1703*4882a593Smuzhiyun .export = cc_hash_export,
1704*4882a593Smuzhiyun .import = cc_hash_import,
1705*4882a593Smuzhiyun .setkey = cc_hash_setkey,
1706*4882a593Smuzhiyun .halg = {
1707*4882a593Smuzhiyun .digestsize = SHA512_DIGEST_SIZE,
1708*4882a593Smuzhiyun .statesize = CC_STATE_SIZE(SHA512_DIGEST_SIZE),
1709*4882a593Smuzhiyun },
1710*4882a593Smuzhiyun },
1711*4882a593Smuzhiyun .hash_mode = DRV_HASH_SHA512,
1712*4882a593Smuzhiyun .hw_mode = DRV_HASH_HW_SHA512,
1713*4882a593Smuzhiyun .inter_digestsize = SHA512_DIGEST_SIZE,
1714*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_712,
1715*4882a593Smuzhiyun .std_body = CC_STD_NIST,
1716*4882a593Smuzhiyun },
1717*4882a593Smuzhiyun {
1718*4882a593Smuzhiyun .name = "md5",
1719*4882a593Smuzhiyun .driver_name = "md5-ccree",
1720*4882a593Smuzhiyun .mac_name = "hmac(md5)",
1721*4882a593Smuzhiyun .mac_driver_name = "hmac-md5-ccree",
1722*4882a593Smuzhiyun .blocksize = MD5_HMAC_BLOCK_SIZE,
1723*4882a593Smuzhiyun .is_mac = true,
1724*4882a593Smuzhiyun .template_ahash = {
1725*4882a593Smuzhiyun .init = cc_hash_init,
1726*4882a593Smuzhiyun .update = cc_hash_update,
1727*4882a593Smuzhiyun .final = cc_hash_final,
1728*4882a593Smuzhiyun .finup = cc_hash_finup,
1729*4882a593Smuzhiyun .digest = cc_hash_digest,
1730*4882a593Smuzhiyun .export = cc_hash_export,
1731*4882a593Smuzhiyun .import = cc_hash_import,
1732*4882a593Smuzhiyun .setkey = cc_hash_setkey,
1733*4882a593Smuzhiyun .halg = {
1734*4882a593Smuzhiyun .digestsize = MD5_DIGEST_SIZE,
1735*4882a593Smuzhiyun .statesize = CC_STATE_SIZE(MD5_DIGEST_SIZE),
1736*4882a593Smuzhiyun },
1737*4882a593Smuzhiyun },
1738*4882a593Smuzhiyun .hash_mode = DRV_HASH_MD5,
1739*4882a593Smuzhiyun .hw_mode = DRV_HASH_HW_MD5,
1740*4882a593Smuzhiyun .inter_digestsize = MD5_DIGEST_SIZE,
1741*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
1742*4882a593Smuzhiyun .std_body = CC_STD_NIST,
1743*4882a593Smuzhiyun },
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun .name = "sm3",
1746*4882a593Smuzhiyun .driver_name = "sm3-ccree",
1747*4882a593Smuzhiyun .blocksize = SM3_BLOCK_SIZE,
1748*4882a593Smuzhiyun .is_mac = false,
1749*4882a593Smuzhiyun .template_ahash = {
1750*4882a593Smuzhiyun .init = cc_hash_init,
1751*4882a593Smuzhiyun .update = cc_hash_update,
1752*4882a593Smuzhiyun .final = cc_hash_final,
1753*4882a593Smuzhiyun .finup = cc_hash_finup,
1754*4882a593Smuzhiyun .digest = cc_hash_digest,
1755*4882a593Smuzhiyun .export = cc_hash_export,
1756*4882a593Smuzhiyun .import = cc_hash_import,
1757*4882a593Smuzhiyun .setkey = cc_hash_setkey,
1758*4882a593Smuzhiyun .halg = {
1759*4882a593Smuzhiyun .digestsize = SM3_DIGEST_SIZE,
1760*4882a593Smuzhiyun .statesize = CC_STATE_SIZE(SM3_DIGEST_SIZE),
1761*4882a593Smuzhiyun },
1762*4882a593Smuzhiyun },
1763*4882a593Smuzhiyun .hash_mode = DRV_HASH_SM3,
1764*4882a593Smuzhiyun .hw_mode = DRV_HASH_HW_SM3,
1765*4882a593Smuzhiyun .inter_digestsize = SM3_DIGEST_SIZE,
1766*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_713,
1767*4882a593Smuzhiyun .std_body = CC_STD_OSCCA,
1768*4882a593Smuzhiyun },
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun .mac_name = "xcbc(aes)",
1771*4882a593Smuzhiyun .mac_driver_name = "xcbc-aes-ccree",
1772*4882a593Smuzhiyun .blocksize = AES_BLOCK_SIZE,
1773*4882a593Smuzhiyun .is_mac = true,
1774*4882a593Smuzhiyun .template_ahash = {
1775*4882a593Smuzhiyun .init = cc_hash_init,
1776*4882a593Smuzhiyun .update = cc_mac_update,
1777*4882a593Smuzhiyun .final = cc_mac_final,
1778*4882a593Smuzhiyun .finup = cc_mac_finup,
1779*4882a593Smuzhiyun .digest = cc_mac_digest,
1780*4882a593Smuzhiyun .setkey = cc_xcbc_setkey,
1781*4882a593Smuzhiyun .export = cc_hash_export,
1782*4882a593Smuzhiyun .import = cc_hash_import,
1783*4882a593Smuzhiyun .halg = {
1784*4882a593Smuzhiyun .digestsize = AES_BLOCK_SIZE,
1785*4882a593Smuzhiyun .statesize = CC_STATE_SIZE(AES_BLOCK_SIZE),
1786*4882a593Smuzhiyun },
1787*4882a593Smuzhiyun },
1788*4882a593Smuzhiyun .hash_mode = DRV_HASH_NULL,
1789*4882a593Smuzhiyun .hw_mode = DRV_CIPHER_XCBC_MAC,
1790*4882a593Smuzhiyun .inter_digestsize = AES_BLOCK_SIZE,
1791*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
1792*4882a593Smuzhiyun .std_body = CC_STD_NIST,
1793*4882a593Smuzhiyun },
1794*4882a593Smuzhiyun {
1795*4882a593Smuzhiyun .mac_name = "cmac(aes)",
1796*4882a593Smuzhiyun .mac_driver_name = "cmac-aes-ccree",
1797*4882a593Smuzhiyun .blocksize = AES_BLOCK_SIZE,
1798*4882a593Smuzhiyun .is_mac = true,
1799*4882a593Smuzhiyun .template_ahash = {
1800*4882a593Smuzhiyun .init = cc_hash_init,
1801*4882a593Smuzhiyun .update = cc_mac_update,
1802*4882a593Smuzhiyun .final = cc_mac_final,
1803*4882a593Smuzhiyun .finup = cc_mac_finup,
1804*4882a593Smuzhiyun .digest = cc_mac_digest,
1805*4882a593Smuzhiyun .setkey = cc_cmac_setkey,
1806*4882a593Smuzhiyun .export = cc_hash_export,
1807*4882a593Smuzhiyun .import = cc_hash_import,
1808*4882a593Smuzhiyun .halg = {
1809*4882a593Smuzhiyun .digestsize = AES_BLOCK_SIZE,
1810*4882a593Smuzhiyun .statesize = CC_STATE_SIZE(AES_BLOCK_SIZE),
1811*4882a593Smuzhiyun },
1812*4882a593Smuzhiyun },
1813*4882a593Smuzhiyun .hash_mode = DRV_HASH_NULL,
1814*4882a593Smuzhiyun .hw_mode = DRV_CIPHER_CMAC,
1815*4882a593Smuzhiyun .inter_digestsize = AES_BLOCK_SIZE,
1816*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
1817*4882a593Smuzhiyun .std_body = CC_STD_NIST,
1818*4882a593Smuzhiyun },
1819*4882a593Smuzhiyun };
1820*4882a593Smuzhiyun
cc_alloc_hash_alg(struct cc_hash_template * template,struct device * dev,bool keyed)1821*4882a593Smuzhiyun static struct cc_hash_alg *cc_alloc_hash_alg(struct cc_hash_template *template,
1822*4882a593Smuzhiyun struct device *dev, bool keyed)
1823*4882a593Smuzhiyun {
1824*4882a593Smuzhiyun struct cc_hash_alg *t_crypto_alg;
1825*4882a593Smuzhiyun struct crypto_alg *alg;
1826*4882a593Smuzhiyun struct ahash_alg *halg;
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun t_crypto_alg = devm_kzalloc(dev, sizeof(*t_crypto_alg), GFP_KERNEL);
1829*4882a593Smuzhiyun if (!t_crypto_alg)
1830*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun t_crypto_alg->ahash_alg = template->template_ahash;
1833*4882a593Smuzhiyun halg = &t_crypto_alg->ahash_alg;
1834*4882a593Smuzhiyun alg = &halg->halg.base;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun if (keyed) {
1837*4882a593Smuzhiyun snprintf(alg->cra_name, CRYPTO_MAX_ALG_NAME, "%s",
1838*4882a593Smuzhiyun template->mac_name);
1839*4882a593Smuzhiyun snprintf(alg->cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
1840*4882a593Smuzhiyun template->mac_driver_name);
1841*4882a593Smuzhiyun } else {
1842*4882a593Smuzhiyun halg->setkey = NULL;
1843*4882a593Smuzhiyun snprintf(alg->cra_name, CRYPTO_MAX_ALG_NAME, "%s",
1844*4882a593Smuzhiyun template->name);
1845*4882a593Smuzhiyun snprintf(alg->cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
1846*4882a593Smuzhiyun template->driver_name);
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun alg->cra_module = THIS_MODULE;
1849*4882a593Smuzhiyun alg->cra_ctxsize = sizeof(struct cc_hash_ctx);
1850*4882a593Smuzhiyun alg->cra_priority = CC_CRA_PRIO;
1851*4882a593Smuzhiyun alg->cra_blocksize = template->blocksize;
1852*4882a593Smuzhiyun alg->cra_alignmask = 0;
1853*4882a593Smuzhiyun alg->cra_exit = cc_cra_exit;
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun alg->cra_init = cc_cra_init;
1856*4882a593Smuzhiyun alg->cra_flags = CRYPTO_ALG_ASYNC | CRYPTO_ALG_KERN_DRIVER_ONLY;
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun t_crypto_alg->hash_mode = template->hash_mode;
1859*4882a593Smuzhiyun t_crypto_alg->hw_mode = template->hw_mode;
1860*4882a593Smuzhiyun t_crypto_alg->inter_digestsize = template->inter_digestsize;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun return t_crypto_alg;
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun
cc_init_copy_sram(struct cc_drvdata * drvdata,const u32 * data,unsigned int size,u32 * sram_buff_ofs)1865*4882a593Smuzhiyun static int cc_init_copy_sram(struct cc_drvdata *drvdata, const u32 *data,
1866*4882a593Smuzhiyun unsigned int size, u32 *sram_buff_ofs)
1867*4882a593Smuzhiyun {
1868*4882a593Smuzhiyun struct cc_hw_desc larval_seq[CC_DIGEST_SIZE_MAX / sizeof(u32)];
1869*4882a593Smuzhiyun unsigned int larval_seq_len = 0;
1870*4882a593Smuzhiyun int rc;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun cc_set_sram_desc(data, *sram_buff_ofs, size / sizeof(*data),
1873*4882a593Smuzhiyun larval_seq, &larval_seq_len);
1874*4882a593Smuzhiyun rc = send_request_init(drvdata, larval_seq, larval_seq_len);
1875*4882a593Smuzhiyun if (rc)
1876*4882a593Smuzhiyun return rc;
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun *sram_buff_ofs += size;
1879*4882a593Smuzhiyun return 0;
1880*4882a593Smuzhiyun }
1881*4882a593Smuzhiyun
cc_init_hash_sram(struct cc_drvdata * drvdata)1882*4882a593Smuzhiyun int cc_init_hash_sram(struct cc_drvdata *drvdata)
1883*4882a593Smuzhiyun {
1884*4882a593Smuzhiyun struct cc_hash_handle *hash_handle = drvdata->hash_handle;
1885*4882a593Smuzhiyun u32 sram_buff_ofs = hash_handle->digest_len_sram_addr;
1886*4882a593Smuzhiyun bool large_sha_supported = (drvdata->hw_rev >= CC_HW_REV_712);
1887*4882a593Smuzhiyun bool sm3_supported = (drvdata->hw_rev >= CC_HW_REV_713);
1888*4882a593Smuzhiyun int rc = 0;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun /* Copy-to-sram digest-len */
1891*4882a593Smuzhiyun rc = cc_init_copy_sram(drvdata, cc_digest_len_init,
1892*4882a593Smuzhiyun sizeof(cc_digest_len_init), &sram_buff_ofs);
1893*4882a593Smuzhiyun if (rc)
1894*4882a593Smuzhiyun goto init_digest_const_err;
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun if (large_sha_supported) {
1897*4882a593Smuzhiyun /* Copy-to-sram digest-len for sha384/512 */
1898*4882a593Smuzhiyun rc = cc_init_copy_sram(drvdata, cc_digest_len_sha512_init,
1899*4882a593Smuzhiyun sizeof(cc_digest_len_sha512_init),
1900*4882a593Smuzhiyun &sram_buff_ofs);
1901*4882a593Smuzhiyun if (rc)
1902*4882a593Smuzhiyun goto init_digest_const_err;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun /* The initial digests offset */
1906*4882a593Smuzhiyun hash_handle->larval_digest_sram_addr = sram_buff_ofs;
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun /* Copy-to-sram initial SHA* digests */
1909*4882a593Smuzhiyun rc = cc_init_copy_sram(drvdata, cc_md5_init, sizeof(cc_md5_init),
1910*4882a593Smuzhiyun &sram_buff_ofs);
1911*4882a593Smuzhiyun if (rc)
1912*4882a593Smuzhiyun goto init_digest_const_err;
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun rc = cc_init_copy_sram(drvdata, cc_sha1_init, sizeof(cc_sha1_init),
1915*4882a593Smuzhiyun &sram_buff_ofs);
1916*4882a593Smuzhiyun if (rc)
1917*4882a593Smuzhiyun goto init_digest_const_err;
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun rc = cc_init_copy_sram(drvdata, cc_sha224_init, sizeof(cc_sha224_init),
1920*4882a593Smuzhiyun &sram_buff_ofs);
1921*4882a593Smuzhiyun if (rc)
1922*4882a593Smuzhiyun goto init_digest_const_err;
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun rc = cc_init_copy_sram(drvdata, cc_sha256_init, sizeof(cc_sha256_init),
1925*4882a593Smuzhiyun &sram_buff_ofs);
1926*4882a593Smuzhiyun if (rc)
1927*4882a593Smuzhiyun goto init_digest_const_err;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun if (sm3_supported) {
1930*4882a593Smuzhiyun rc = cc_init_copy_sram(drvdata, cc_sm3_init,
1931*4882a593Smuzhiyun sizeof(cc_sm3_init), &sram_buff_ofs);
1932*4882a593Smuzhiyun if (rc)
1933*4882a593Smuzhiyun goto init_digest_const_err;
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun if (large_sha_supported) {
1937*4882a593Smuzhiyun rc = cc_init_copy_sram(drvdata, cc_sha384_init,
1938*4882a593Smuzhiyun sizeof(cc_sha384_init), &sram_buff_ofs);
1939*4882a593Smuzhiyun if (rc)
1940*4882a593Smuzhiyun goto init_digest_const_err;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun rc = cc_init_copy_sram(drvdata, cc_sha512_init,
1943*4882a593Smuzhiyun sizeof(cc_sha512_init), &sram_buff_ofs);
1944*4882a593Smuzhiyun if (rc)
1945*4882a593Smuzhiyun goto init_digest_const_err;
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun init_digest_const_err:
1949*4882a593Smuzhiyun return rc;
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun
cc_hash_alloc(struct cc_drvdata * drvdata)1952*4882a593Smuzhiyun int cc_hash_alloc(struct cc_drvdata *drvdata)
1953*4882a593Smuzhiyun {
1954*4882a593Smuzhiyun struct cc_hash_handle *hash_handle;
1955*4882a593Smuzhiyun u32 sram_buff;
1956*4882a593Smuzhiyun u32 sram_size_to_alloc;
1957*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(drvdata);
1958*4882a593Smuzhiyun int rc = 0;
1959*4882a593Smuzhiyun int alg;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun hash_handle = devm_kzalloc(dev, sizeof(*hash_handle), GFP_KERNEL);
1962*4882a593Smuzhiyun if (!hash_handle)
1963*4882a593Smuzhiyun return -ENOMEM;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun INIT_LIST_HEAD(&hash_handle->hash_list);
1966*4882a593Smuzhiyun drvdata->hash_handle = hash_handle;
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun sram_size_to_alloc = sizeof(cc_digest_len_init) +
1969*4882a593Smuzhiyun sizeof(cc_md5_init) +
1970*4882a593Smuzhiyun sizeof(cc_sha1_init) +
1971*4882a593Smuzhiyun sizeof(cc_sha224_init) +
1972*4882a593Smuzhiyun sizeof(cc_sha256_init);
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun if (drvdata->hw_rev >= CC_HW_REV_713)
1975*4882a593Smuzhiyun sram_size_to_alloc += sizeof(cc_sm3_init);
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun if (drvdata->hw_rev >= CC_HW_REV_712)
1978*4882a593Smuzhiyun sram_size_to_alloc += sizeof(cc_digest_len_sha512_init) +
1979*4882a593Smuzhiyun sizeof(cc_sha384_init) + sizeof(cc_sha512_init);
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun sram_buff = cc_sram_alloc(drvdata, sram_size_to_alloc);
1982*4882a593Smuzhiyun if (sram_buff == NULL_SRAM_ADDR) {
1983*4882a593Smuzhiyun rc = -ENOMEM;
1984*4882a593Smuzhiyun goto fail;
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun /* The initial digest-len offset */
1988*4882a593Smuzhiyun hash_handle->digest_len_sram_addr = sram_buff;
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun /*must be set before the alg registration as it is being used there*/
1991*4882a593Smuzhiyun rc = cc_init_hash_sram(drvdata);
1992*4882a593Smuzhiyun if (rc) {
1993*4882a593Smuzhiyun dev_err(dev, "Init digest CONST failed (rc=%d)\n", rc);
1994*4882a593Smuzhiyun goto fail;
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun /* ahash registration */
1998*4882a593Smuzhiyun for (alg = 0; alg < ARRAY_SIZE(driver_hash); alg++) {
1999*4882a593Smuzhiyun struct cc_hash_alg *t_alg;
2000*4882a593Smuzhiyun int hw_mode = driver_hash[alg].hw_mode;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun /* Check that the HW revision and variants are suitable */
2003*4882a593Smuzhiyun if ((driver_hash[alg].min_hw_rev > drvdata->hw_rev) ||
2004*4882a593Smuzhiyun !(drvdata->std_bodies & driver_hash[alg].std_body))
2005*4882a593Smuzhiyun continue;
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun if (driver_hash[alg].is_mac) {
2008*4882a593Smuzhiyun /* register hmac version */
2009*4882a593Smuzhiyun t_alg = cc_alloc_hash_alg(&driver_hash[alg], dev, true);
2010*4882a593Smuzhiyun if (IS_ERR(t_alg)) {
2011*4882a593Smuzhiyun rc = PTR_ERR(t_alg);
2012*4882a593Smuzhiyun dev_err(dev, "%s alg allocation failed\n",
2013*4882a593Smuzhiyun driver_hash[alg].driver_name);
2014*4882a593Smuzhiyun goto fail;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun t_alg->drvdata = drvdata;
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun rc = crypto_register_ahash(&t_alg->ahash_alg);
2019*4882a593Smuzhiyun if (rc) {
2020*4882a593Smuzhiyun dev_err(dev, "%s alg registration failed\n",
2021*4882a593Smuzhiyun driver_hash[alg].driver_name);
2022*4882a593Smuzhiyun goto fail;
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun list_add_tail(&t_alg->entry, &hash_handle->hash_list);
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun if (hw_mode == DRV_CIPHER_XCBC_MAC ||
2028*4882a593Smuzhiyun hw_mode == DRV_CIPHER_CMAC)
2029*4882a593Smuzhiyun continue;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun /* register hash version */
2032*4882a593Smuzhiyun t_alg = cc_alloc_hash_alg(&driver_hash[alg], dev, false);
2033*4882a593Smuzhiyun if (IS_ERR(t_alg)) {
2034*4882a593Smuzhiyun rc = PTR_ERR(t_alg);
2035*4882a593Smuzhiyun dev_err(dev, "%s alg allocation failed\n",
2036*4882a593Smuzhiyun driver_hash[alg].driver_name);
2037*4882a593Smuzhiyun goto fail;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun t_alg->drvdata = drvdata;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun rc = crypto_register_ahash(&t_alg->ahash_alg);
2042*4882a593Smuzhiyun if (rc) {
2043*4882a593Smuzhiyun dev_err(dev, "%s alg registration failed\n",
2044*4882a593Smuzhiyun driver_hash[alg].driver_name);
2045*4882a593Smuzhiyun goto fail;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun list_add_tail(&t_alg->entry, &hash_handle->hash_list);
2049*4882a593Smuzhiyun }
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun return 0;
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun fail:
2054*4882a593Smuzhiyun cc_hash_free(drvdata);
2055*4882a593Smuzhiyun return rc;
2056*4882a593Smuzhiyun }
2057*4882a593Smuzhiyun
cc_hash_free(struct cc_drvdata * drvdata)2058*4882a593Smuzhiyun int cc_hash_free(struct cc_drvdata *drvdata)
2059*4882a593Smuzhiyun {
2060*4882a593Smuzhiyun struct cc_hash_alg *t_hash_alg, *hash_n;
2061*4882a593Smuzhiyun struct cc_hash_handle *hash_handle = drvdata->hash_handle;
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun list_for_each_entry_safe(t_hash_alg, hash_n, &hash_handle->hash_list,
2064*4882a593Smuzhiyun entry) {
2065*4882a593Smuzhiyun crypto_unregister_ahash(&t_hash_alg->ahash_alg);
2066*4882a593Smuzhiyun list_del(&t_hash_alg->entry);
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun return 0;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun
cc_setup_xcbc(struct ahash_request * areq,struct cc_hw_desc desc[],unsigned int * seq_size)2072*4882a593Smuzhiyun static void cc_setup_xcbc(struct ahash_request *areq, struct cc_hw_desc desc[],
2073*4882a593Smuzhiyun unsigned int *seq_size)
2074*4882a593Smuzhiyun {
2075*4882a593Smuzhiyun unsigned int idx = *seq_size;
2076*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(areq);
2077*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
2078*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun /* Setup XCBC MAC K1 */
2081*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
2082*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, (ctx->opad_tmp_keys_dma_addr +
2083*4882a593Smuzhiyun XCBC_MAC_K1_OFFSET),
2084*4882a593Smuzhiyun CC_AES_128_BIT_KEY_SIZE, NS_BIT);
2085*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
2086*4882a593Smuzhiyun set_hash_cipher_mode(&desc[idx], DRV_CIPHER_XCBC_MAC, ctx->hash_mode);
2087*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
2088*4882a593Smuzhiyun set_key_size_aes(&desc[idx], CC_AES_128_BIT_KEY_SIZE);
2089*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
2090*4882a593Smuzhiyun idx++;
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun /* Setup XCBC MAC K2 */
2093*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
2094*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
2095*4882a593Smuzhiyun (ctx->opad_tmp_keys_dma_addr + XCBC_MAC_K2_OFFSET),
2096*4882a593Smuzhiyun CC_AES_128_BIT_KEY_SIZE, NS_BIT);
2097*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE1);
2098*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_XCBC_MAC);
2099*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
2100*4882a593Smuzhiyun set_key_size_aes(&desc[idx], CC_AES_128_BIT_KEY_SIZE);
2101*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
2102*4882a593Smuzhiyun idx++;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun /* Setup XCBC MAC K3 */
2105*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
2106*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
2107*4882a593Smuzhiyun (ctx->opad_tmp_keys_dma_addr + XCBC_MAC_K3_OFFSET),
2108*4882a593Smuzhiyun CC_AES_128_BIT_KEY_SIZE, NS_BIT);
2109*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE2);
2110*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_XCBC_MAC);
2111*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
2112*4882a593Smuzhiyun set_key_size_aes(&desc[idx], CC_AES_128_BIT_KEY_SIZE);
2113*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
2114*4882a593Smuzhiyun idx++;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun /* Loading MAC state */
2117*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
2118*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, state->digest_buff_dma_addr,
2119*4882a593Smuzhiyun CC_AES_BLOCK_SIZE, NS_BIT);
2120*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
2121*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_XCBC_MAC);
2122*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
2123*4882a593Smuzhiyun set_key_size_aes(&desc[idx], CC_AES_128_BIT_KEY_SIZE);
2124*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
2125*4882a593Smuzhiyun idx++;
2126*4882a593Smuzhiyun *seq_size = idx;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun
cc_setup_cmac(struct ahash_request * areq,struct cc_hw_desc desc[],unsigned int * seq_size)2129*4882a593Smuzhiyun static void cc_setup_cmac(struct ahash_request *areq, struct cc_hw_desc desc[],
2130*4882a593Smuzhiyun unsigned int *seq_size)
2131*4882a593Smuzhiyun {
2132*4882a593Smuzhiyun unsigned int idx = *seq_size;
2133*4882a593Smuzhiyun struct ahash_req_ctx *state = ahash_request_ctx(areq);
2134*4882a593Smuzhiyun struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
2135*4882a593Smuzhiyun struct cc_hash_ctx *ctx = crypto_ahash_ctx(tfm);
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun /* Setup CMAC Key */
2138*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
2139*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, ctx->opad_tmp_keys_dma_addr,
2140*4882a593Smuzhiyun ((ctx->key_params.keylen == 24) ? AES_MAX_KEY_SIZE :
2141*4882a593Smuzhiyun ctx->key_params.keylen), NS_BIT);
2142*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
2143*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_CMAC);
2144*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
2145*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->key_params.keylen);
2146*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
2147*4882a593Smuzhiyun idx++;
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun /* Load MAC state */
2150*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
2151*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, state->digest_buff_dma_addr,
2152*4882a593Smuzhiyun CC_AES_BLOCK_SIZE, NS_BIT);
2153*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
2154*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_CMAC);
2155*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
2156*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->key_params.keylen);
2157*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
2158*4882a593Smuzhiyun idx++;
2159*4882a593Smuzhiyun *seq_size = idx;
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun
cc_set_desc(struct ahash_req_ctx * areq_ctx,struct cc_hash_ctx * ctx,unsigned int flow_mode,struct cc_hw_desc desc[],bool is_not_last_data,unsigned int * seq_size)2162*4882a593Smuzhiyun static void cc_set_desc(struct ahash_req_ctx *areq_ctx,
2163*4882a593Smuzhiyun struct cc_hash_ctx *ctx, unsigned int flow_mode,
2164*4882a593Smuzhiyun struct cc_hw_desc desc[], bool is_not_last_data,
2165*4882a593Smuzhiyun unsigned int *seq_size)
2166*4882a593Smuzhiyun {
2167*4882a593Smuzhiyun unsigned int idx = *seq_size;
2168*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun if (areq_ctx->data_dma_buf_type == CC_DMA_BUF_DLLI) {
2171*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
2172*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
2173*4882a593Smuzhiyun sg_dma_address(areq_ctx->curr_sg),
2174*4882a593Smuzhiyun areq_ctx->curr_sg->length, NS_BIT);
2175*4882a593Smuzhiyun set_flow_mode(&desc[idx], flow_mode);
2176*4882a593Smuzhiyun idx++;
2177*4882a593Smuzhiyun } else {
2178*4882a593Smuzhiyun if (areq_ctx->data_dma_buf_type == CC_DMA_BUF_NULL) {
2179*4882a593Smuzhiyun dev_dbg(dev, " NULL mode\n");
2180*4882a593Smuzhiyun /* nothing to build */
2181*4882a593Smuzhiyun return;
2182*4882a593Smuzhiyun }
2183*4882a593Smuzhiyun /* bypass */
2184*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
2185*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
2186*4882a593Smuzhiyun areq_ctx->mlli_params.mlli_dma_addr,
2187*4882a593Smuzhiyun areq_ctx->mlli_params.mlli_len, NS_BIT);
2188*4882a593Smuzhiyun set_dout_sram(&desc[idx], ctx->drvdata->mlli_sram_addr,
2189*4882a593Smuzhiyun areq_ctx->mlli_params.mlli_len);
2190*4882a593Smuzhiyun set_flow_mode(&desc[idx], BYPASS);
2191*4882a593Smuzhiyun idx++;
2192*4882a593Smuzhiyun /* process */
2193*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
2194*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_MLLI,
2195*4882a593Smuzhiyun ctx->drvdata->mlli_sram_addr,
2196*4882a593Smuzhiyun areq_ctx->mlli_nents, NS_BIT);
2197*4882a593Smuzhiyun set_flow_mode(&desc[idx], flow_mode);
2198*4882a593Smuzhiyun idx++;
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun if (is_not_last_data)
2201*4882a593Smuzhiyun set_din_not_last_indication(&desc[(idx - 1)]);
2202*4882a593Smuzhiyun /* return updated desc sequence size */
2203*4882a593Smuzhiyun *seq_size = idx;
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun
cc_larval_digest(struct device * dev,u32 mode)2206*4882a593Smuzhiyun static const void *cc_larval_digest(struct device *dev, u32 mode)
2207*4882a593Smuzhiyun {
2208*4882a593Smuzhiyun switch (mode) {
2209*4882a593Smuzhiyun case DRV_HASH_MD5:
2210*4882a593Smuzhiyun return cc_md5_init;
2211*4882a593Smuzhiyun case DRV_HASH_SHA1:
2212*4882a593Smuzhiyun return cc_sha1_init;
2213*4882a593Smuzhiyun case DRV_HASH_SHA224:
2214*4882a593Smuzhiyun return cc_sha224_init;
2215*4882a593Smuzhiyun case DRV_HASH_SHA256:
2216*4882a593Smuzhiyun return cc_sha256_init;
2217*4882a593Smuzhiyun case DRV_HASH_SHA384:
2218*4882a593Smuzhiyun return cc_sha384_init;
2219*4882a593Smuzhiyun case DRV_HASH_SHA512:
2220*4882a593Smuzhiyun return cc_sha512_init;
2221*4882a593Smuzhiyun case DRV_HASH_SM3:
2222*4882a593Smuzhiyun return cc_sm3_init;
2223*4882a593Smuzhiyun default:
2224*4882a593Smuzhiyun dev_err(dev, "Invalid hash mode (%d)\n", mode);
2225*4882a593Smuzhiyun return cc_md5_init;
2226*4882a593Smuzhiyun }
2227*4882a593Smuzhiyun }
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun /**
2230*4882a593Smuzhiyun * cc_larval_digest_addr() - Get the address of the initial digest in SRAM
2231*4882a593Smuzhiyun * according to the given hash mode
2232*4882a593Smuzhiyun *
2233*4882a593Smuzhiyun * @drvdata: Associated device driver context
2234*4882a593Smuzhiyun * @mode: The Hash mode. Supported modes: MD5/SHA1/SHA224/SHA256
2235*4882a593Smuzhiyun *
2236*4882a593Smuzhiyun * Return:
2237*4882a593Smuzhiyun * The address of the initial digest in SRAM
2238*4882a593Smuzhiyun */
cc_larval_digest_addr(void * drvdata,u32 mode)2239*4882a593Smuzhiyun u32 cc_larval_digest_addr(void *drvdata, u32 mode)
2240*4882a593Smuzhiyun {
2241*4882a593Smuzhiyun struct cc_drvdata *_drvdata = (struct cc_drvdata *)drvdata;
2242*4882a593Smuzhiyun struct cc_hash_handle *hash_handle = _drvdata->hash_handle;
2243*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(_drvdata);
2244*4882a593Smuzhiyun bool sm3_supported = (_drvdata->hw_rev >= CC_HW_REV_713);
2245*4882a593Smuzhiyun u32 addr;
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun switch (mode) {
2248*4882a593Smuzhiyun case DRV_HASH_NULL:
2249*4882a593Smuzhiyun break; /*Ignore*/
2250*4882a593Smuzhiyun case DRV_HASH_MD5:
2251*4882a593Smuzhiyun return (hash_handle->larval_digest_sram_addr);
2252*4882a593Smuzhiyun case DRV_HASH_SHA1:
2253*4882a593Smuzhiyun return (hash_handle->larval_digest_sram_addr +
2254*4882a593Smuzhiyun sizeof(cc_md5_init));
2255*4882a593Smuzhiyun case DRV_HASH_SHA224:
2256*4882a593Smuzhiyun return (hash_handle->larval_digest_sram_addr +
2257*4882a593Smuzhiyun sizeof(cc_md5_init) +
2258*4882a593Smuzhiyun sizeof(cc_sha1_init));
2259*4882a593Smuzhiyun case DRV_HASH_SHA256:
2260*4882a593Smuzhiyun return (hash_handle->larval_digest_sram_addr +
2261*4882a593Smuzhiyun sizeof(cc_md5_init) +
2262*4882a593Smuzhiyun sizeof(cc_sha1_init) +
2263*4882a593Smuzhiyun sizeof(cc_sha224_init));
2264*4882a593Smuzhiyun case DRV_HASH_SM3:
2265*4882a593Smuzhiyun return (hash_handle->larval_digest_sram_addr +
2266*4882a593Smuzhiyun sizeof(cc_md5_init) +
2267*4882a593Smuzhiyun sizeof(cc_sha1_init) +
2268*4882a593Smuzhiyun sizeof(cc_sha224_init) +
2269*4882a593Smuzhiyun sizeof(cc_sha256_init));
2270*4882a593Smuzhiyun case DRV_HASH_SHA384:
2271*4882a593Smuzhiyun addr = (hash_handle->larval_digest_sram_addr +
2272*4882a593Smuzhiyun sizeof(cc_md5_init) +
2273*4882a593Smuzhiyun sizeof(cc_sha1_init) +
2274*4882a593Smuzhiyun sizeof(cc_sha224_init) +
2275*4882a593Smuzhiyun sizeof(cc_sha256_init));
2276*4882a593Smuzhiyun if (sm3_supported)
2277*4882a593Smuzhiyun addr += sizeof(cc_sm3_init);
2278*4882a593Smuzhiyun return addr;
2279*4882a593Smuzhiyun case DRV_HASH_SHA512:
2280*4882a593Smuzhiyun addr = (hash_handle->larval_digest_sram_addr +
2281*4882a593Smuzhiyun sizeof(cc_md5_init) +
2282*4882a593Smuzhiyun sizeof(cc_sha1_init) +
2283*4882a593Smuzhiyun sizeof(cc_sha224_init) +
2284*4882a593Smuzhiyun sizeof(cc_sha256_init) +
2285*4882a593Smuzhiyun sizeof(cc_sha384_init));
2286*4882a593Smuzhiyun if (sm3_supported)
2287*4882a593Smuzhiyun addr += sizeof(cc_sm3_init);
2288*4882a593Smuzhiyun return addr;
2289*4882a593Smuzhiyun default:
2290*4882a593Smuzhiyun dev_err(dev, "Invalid hash mode (%d)\n", mode);
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun /*This is valid wrong value to avoid kernel crash*/
2294*4882a593Smuzhiyun return hash_handle->larval_digest_sram_addr;
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun
cc_digest_len_addr(void * drvdata,u32 mode)2297*4882a593Smuzhiyun u32 cc_digest_len_addr(void *drvdata, u32 mode)
2298*4882a593Smuzhiyun {
2299*4882a593Smuzhiyun struct cc_drvdata *_drvdata = (struct cc_drvdata *)drvdata;
2300*4882a593Smuzhiyun struct cc_hash_handle *hash_handle = _drvdata->hash_handle;
2301*4882a593Smuzhiyun u32 digest_len_addr = hash_handle->digest_len_sram_addr;
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun switch (mode) {
2304*4882a593Smuzhiyun case DRV_HASH_SHA1:
2305*4882a593Smuzhiyun case DRV_HASH_SHA224:
2306*4882a593Smuzhiyun case DRV_HASH_SHA256:
2307*4882a593Smuzhiyun case DRV_HASH_MD5:
2308*4882a593Smuzhiyun return digest_len_addr;
2309*4882a593Smuzhiyun case DRV_HASH_SHA384:
2310*4882a593Smuzhiyun case DRV_HASH_SHA512:
2311*4882a593Smuzhiyun return digest_len_addr + sizeof(cc_digest_len_init);
2312*4882a593Smuzhiyun default:
2313*4882a593Smuzhiyun return digest_len_addr; /*to avoid kernel crash*/
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun }
2316