xref: /OK3568_Linux_fs/kernel/drivers/crypto/ccree/cc_cipher.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (C) 2012-2019 ARM Limited (or its affiliates). */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <crypto/algapi.h>
7*4882a593Smuzhiyun #include <crypto/internal/skcipher.h>
8*4882a593Smuzhiyun #include <crypto/internal/des.h>
9*4882a593Smuzhiyun #include <crypto/xts.h>
10*4882a593Smuzhiyun #include <crypto/sm4.h>
11*4882a593Smuzhiyun #include <crypto/scatterwalk.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "cc_driver.h"
14*4882a593Smuzhiyun #include "cc_lli_defs.h"
15*4882a593Smuzhiyun #include "cc_buffer_mgr.h"
16*4882a593Smuzhiyun #include "cc_cipher.h"
17*4882a593Smuzhiyun #include "cc_request_mgr.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define MAX_SKCIPHER_SEQ_LEN 6
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define template_skcipher	template_u.skcipher
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct cc_user_key_info {
24*4882a593Smuzhiyun 	u8 *key;
25*4882a593Smuzhiyun 	dma_addr_t key_dma_addr;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct cc_hw_key_info {
29*4882a593Smuzhiyun 	enum cc_hw_crypto_key key1_slot;
30*4882a593Smuzhiyun 	enum cc_hw_crypto_key key2_slot;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct cc_cpp_key_info {
34*4882a593Smuzhiyun 	u8 slot;
35*4882a593Smuzhiyun 	enum cc_cpp_alg alg;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun enum cc_key_type {
39*4882a593Smuzhiyun 	CC_UNPROTECTED_KEY,		/* User key */
40*4882a593Smuzhiyun 	CC_HW_PROTECTED_KEY,		/* HW (FDE) key */
41*4882a593Smuzhiyun 	CC_POLICY_PROTECTED_KEY,	/* CPP key */
42*4882a593Smuzhiyun 	CC_INVALID_PROTECTED_KEY	/* Invalid key */
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun struct cc_cipher_ctx {
46*4882a593Smuzhiyun 	struct cc_drvdata *drvdata;
47*4882a593Smuzhiyun 	int keylen;
48*4882a593Smuzhiyun 	int cipher_mode;
49*4882a593Smuzhiyun 	int flow_mode;
50*4882a593Smuzhiyun 	unsigned int flags;
51*4882a593Smuzhiyun 	enum cc_key_type key_type;
52*4882a593Smuzhiyun 	struct cc_user_key_info user;
53*4882a593Smuzhiyun 	union {
54*4882a593Smuzhiyun 		struct cc_hw_key_info hw;
55*4882a593Smuzhiyun 		struct cc_cpp_key_info cpp;
56*4882a593Smuzhiyun 	};
57*4882a593Smuzhiyun 	struct crypto_shash *shash_tfm;
58*4882a593Smuzhiyun 	struct crypto_skcipher *fallback_tfm;
59*4882a593Smuzhiyun 	bool fallback_on;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static void cc_cipher_complete(struct device *dev, void *cc_req, int err);
63*4882a593Smuzhiyun 
cc_key_type(struct crypto_tfm * tfm)64*4882a593Smuzhiyun static inline enum cc_key_type cc_key_type(struct crypto_tfm *tfm)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	return ctx_p->key_type;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
validate_keys_sizes(struct cc_cipher_ctx * ctx_p,u32 size)71*4882a593Smuzhiyun static int validate_keys_sizes(struct cc_cipher_ctx *ctx_p, u32 size)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	switch (ctx_p->flow_mode) {
74*4882a593Smuzhiyun 	case S_DIN_to_AES:
75*4882a593Smuzhiyun 		switch (size) {
76*4882a593Smuzhiyun 		case CC_AES_128_BIT_KEY_SIZE:
77*4882a593Smuzhiyun 		case CC_AES_192_BIT_KEY_SIZE:
78*4882a593Smuzhiyun 			if (ctx_p->cipher_mode != DRV_CIPHER_XTS)
79*4882a593Smuzhiyun 				return 0;
80*4882a593Smuzhiyun 			break;
81*4882a593Smuzhiyun 		case CC_AES_256_BIT_KEY_SIZE:
82*4882a593Smuzhiyun 			return 0;
83*4882a593Smuzhiyun 		case (CC_AES_192_BIT_KEY_SIZE * 2):
84*4882a593Smuzhiyun 		case (CC_AES_256_BIT_KEY_SIZE * 2):
85*4882a593Smuzhiyun 			if (ctx_p->cipher_mode == DRV_CIPHER_XTS ||
86*4882a593Smuzhiyun 			    ctx_p->cipher_mode == DRV_CIPHER_ESSIV)
87*4882a593Smuzhiyun 				return 0;
88*4882a593Smuzhiyun 			break;
89*4882a593Smuzhiyun 		default:
90*4882a593Smuzhiyun 			break;
91*4882a593Smuzhiyun 		}
92*4882a593Smuzhiyun 		break;
93*4882a593Smuzhiyun 	case S_DIN_to_DES:
94*4882a593Smuzhiyun 		if (size == DES3_EDE_KEY_SIZE || size == DES_KEY_SIZE)
95*4882a593Smuzhiyun 			return 0;
96*4882a593Smuzhiyun 		break;
97*4882a593Smuzhiyun 	case S_DIN_to_SM4:
98*4882a593Smuzhiyun 		if (size == SM4_KEY_SIZE)
99*4882a593Smuzhiyun 			return 0;
100*4882a593Smuzhiyun 	default:
101*4882a593Smuzhiyun 		break;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 	return -EINVAL;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
validate_data_size(struct cc_cipher_ctx * ctx_p,unsigned int size)106*4882a593Smuzhiyun static int validate_data_size(struct cc_cipher_ctx *ctx_p,
107*4882a593Smuzhiyun 			      unsigned int size)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	switch (ctx_p->flow_mode) {
110*4882a593Smuzhiyun 	case S_DIN_to_AES:
111*4882a593Smuzhiyun 		switch (ctx_p->cipher_mode) {
112*4882a593Smuzhiyun 		case DRV_CIPHER_XTS:
113*4882a593Smuzhiyun 		case DRV_CIPHER_CBC_CTS:
114*4882a593Smuzhiyun 			if (size >= AES_BLOCK_SIZE)
115*4882a593Smuzhiyun 				return 0;
116*4882a593Smuzhiyun 			break;
117*4882a593Smuzhiyun 		case DRV_CIPHER_OFB:
118*4882a593Smuzhiyun 		case DRV_CIPHER_CTR:
119*4882a593Smuzhiyun 				return 0;
120*4882a593Smuzhiyun 		case DRV_CIPHER_ECB:
121*4882a593Smuzhiyun 		case DRV_CIPHER_CBC:
122*4882a593Smuzhiyun 		case DRV_CIPHER_ESSIV:
123*4882a593Smuzhiyun 			if (IS_ALIGNED(size, AES_BLOCK_SIZE))
124*4882a593Smuzhiyun 				return 0;
125*4882a593Smuzhiyun 			break;
126*4882a593Smuzhiyun 		default:
127*4882a593Smuzhiyun 			break;
128*4882a593Smuzhiyun 		}
129*4882a593Smuzhiyun 		break;
130*4882a593Smuzhiyun 	case S_DIN_to_DES:
131*4882a593Smuzhiyun 		if (IS_ALIGNED(size, DES_BLOCK_SIZE))
132*4882a593Smuzhiyun 			return 0;
133*4882a593Smuzhiyun 		break;
134*4882a593Smuzhiyun 	case S_DIN_to_SM4:
135*4882a593Smuzhiyun 		switch (ctx_p->cipher_mode) {
136*4882a593Smuzhiyun 		case DRV_CIPHER_CTR:
137*4882a593Smuzhiyun 			return 0;
138*4882a593Smuzhiyun 		case DRV_CIPHER_ECB:
139*4882a593Smuzhiyun 		case DRV_CIPHER_CBC:
140*4882a593Smuzhiyun 			if (IS_ALIGNED(size, SM4_BLOCK_SIZE))
141*4882a593Smuzhiyun 				return 0;
142*4882a593Smuzhiyun 		default:
143*4882a593Smuzhiyun 			break;
144*4882a593Smuzhiyun 		}
145*4882a593Smuzhiyun 	default:
146*4882a593Smuzhiyun 		break;
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 	return -EINVAL;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
cc_cipher_init(struct crypto_tfm * tfm)151*4882a593Smuzhiyun static int cc_cipher_init(struct crypto_tfm *tfm)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
154*4882a593Smuzhiyun 	struct cc_crypto_alg *cc_alg =
155*4882a593Smuzhiyun 			container_of(tfm->__crt_alg, struct cc_crypto_alg,
156*4882a593Smuzhiyun 				     skcipher_alg.base);
157*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(cc_alg->drvdata);
158*4882a593Smuzhiyun 	unsigned int max_key_buf_size = cc_alg->skcipher_alg.max_keysize;
159*4882a593Smuzhiyun 	unsigned int fallback_req_size = 0;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	dev_dbg(dev, "Initializing context @%p for %s\n", ctx_p,
162*4882a593Smuzhiyun 		crypto_tfm_alg_name(tfm));
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	ctx_p->cipher_mode = cc_alg->cipher_mode;
165*4882a593Smuzhiyun 	ctx_p->flow_mode = cc_alg->flow_mode;
166*4882a593Smuzhiyun 	ctx_p->drvdata = cc_alg->drvdata;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (ctx_p->cipher_mode == DRV_CIPHER_ESSIV) {
169*4882a593Smuzhiyun 		const char *name = crypto_tfm_alg_name(tfm);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		/* Alloc hash tfm for essiv */
172*4882a593Smuzhiyun 		ctx_p->shash_tfm = crypto_alloc_shash("sha256", 0, 0);
173*4882a593Smuzhiyun 		if (IS_ERR(ctx_p->shash_tfm)) {
174*4882a593Smuzhiyun 			dev_err(dev, "Error allocating hash tfm for ESSIV.\n");
175*4882a593Smuzhiyun 			return PTR_ERR(ctx_p->shash_tfm);
176*4882a593Smuzhiyun 		}
177*4882a593Smuzhiyun 		max_key_buf_size <<= 1;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		/* Alloc fallabck tfm or essiv when key size != 256 bit */
180*4882a593Smuzhiyun 		ctx_p->fallback_tfm =
181*4882a593Smuzhiyun 			crypto_alloc_skcipher(name, 0, CRYPTO_ALG_NEED_FALLBACK | CRYPTO_ALG_ASYNC);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 		if (IS_ERR(ctx_p->fallback_tfm)) {
184*4882a593Smuzhiyun 			/* Note we're still allowing registration with no fallback since it's
185*4882a593Smuzhiyun 			 * better to have most modes supported than none at all.
186*4882a593Smuzhiyun 			 */
187*4882a593Smuzhiyun 			dev_warn(dev, "Error allocating fallback algo %s. Some modes may be available.\n",
188*4882a593Smuzhiyun 			       name);
189*4882a593Smuzhiyun 			ctx_p->fallback_tfm = NULL;
190*4882a593Smuzhiyun 		} else {
191*4882a593Smuzhiyun 			fallback_req_size = crypto_skcipher_reqsize(ctx_p->fallback_tfm);
192*4882a593Smuzhiyun 		}
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	crypto_skcipher_set_reqsize(__crypto_skcipher_cast(tfm),
196*4882a593Smuzhiyun 				    sizeof(struct cipher_req_ctx) + fallback_req_size);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Allocate key buffer, cache line aligned */
199*4882a593Smuzhiyun 	ctx_p->user.key = kzalloc(max_key_buf_size, GFP_KERNEL);
200*4882a593Smuzhiyun 	if (!ctx_p->user.key)
201*4882a593Smuzhiyun 		goto free_fallback;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	dev_dbg(dev, "Allocated key buffer in context. key=@%p\n",
204*4882a593Smuzhiyun 		ctx_p->user.key);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* Map key buffer */
207*4882a593Smuzhiyun 	ctx_p->user.key_dma_addr = dma_map_single(dev, ctx_p->user.key,
208*4882a593Smuzhiyun 						  max_key_buf_size,
209*4882a593Smuzhiyun 						  DMA_TO_DEVICE);
210*4882a593Smuzhiyun 	if (dma_mapping_error(dev, ctx_p->user.key_dma_addr)) {
211*4882a593Smuzhiyun 		dev_err(dev, "Mapping Key %u B at va=%pK for DMA failed\n",
212*4882a593Smuzhiyun 			max_key_buf_size, ctx_p->user.key);
213*4882a593Smuzhiyun 		goto free_key;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 	dev_dbg(dev, "Mapped key %u B at va=%pK to dma=%pad\n",
216*4882a593Smuzhiyun 		max_key_buf_size, ctx_p->user.key, &ctx_p->user.key_dma_addr);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return 0;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun free_key:
221*4882a593Smuzhiyun 	kfree(ctx_p->user.key);
222*4882a593Smuzhiyun free_fallback:
223*4882a593Smuzhiyun 	crypto_free_skcipher(ctx_p->fallback_tfm);
224*4882a593Smuzhiyun 	crypto_free_shash(ctx_p->shash_tfm);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return -ENOMEM;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
cc_cipher_exit(struct crypto_tfm * tfm)229*4882a593Smuzhiyun static void cc_cipher_exit(struct crypto_tfm *tfm)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct crypto_alg *alg = tfm->__crt_alg;
232*4882a593Smuzhiyun 	struct cc_crypto_alg *cc_alg =
233*4882a593Smuzhiyun 			container_of(alg, struct cc_crypto_alg,
234*4882a593Smuzhiyun 				     skcipher_alg.base);
235*4882a593Smuzhiyun 	unsigned int max_key_buf_size = cc_alg->skcipher_alg.max_keysize;
236*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
237*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(ctx_p->drvdata);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	dev_dbg(dev, "Clearing context @%p for %s\n",
240*4882a593Smuzhiyun 		crypto_tfm_ctx(tfm), crypto_tfm_alg_name(tfm));
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (ctx_p->cipher_mode == DRV_CIPHER_ESSIV) {
243*4882a593Smuzhiyun 		/* Free hash tfm for essiv */
244*4882a593Smuzhiyun 		crypto_free_shash(ctx_p->shash_tfm);
245*4882a593Smuzhiyun 		ctx_p->shash_tfm = NULL;
246*4882a593Smuzhiyun 		crypto_free_skcipher(ctx_p->fallback_tfm);
247*4882a593Smuzhiyun 		ctx_p->fallback_tfm = NULL;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* Unmap key buffer */
251*4882a593Smuzhiyun 	dma_unmap_single(dev, ctx_p->user.key_dma_addr, max_key_buf_size,
252*4882a593Smuzhiyun 			 DMA_TO_DEVICE);
253*4882a593Smuzhiyun 	dev_dbg(dev, "Unmapped key buffer key_dma_addr=%pad\n",
254*4882a593Smuzhiyun 		&ctx_p->user.key_dma_addr);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Free key buffer in context */
257*4882a593Smuzhiyun 	dev_dbg(dev, "Free key buffer in context. key=@%p\n", ctx_p->user.key);
258*4882a593Smuzhiyun 	kfree_sensitive(ctx_p->user.key);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun struct tdes_keys {
262*4882a593Smuzhiyun 	u8	key1[DES_KEY_SIZE];
263*4882a593Smuzhiyun 	u8	key2[DES_KEY_SIZE];
264*4882a593Smuzhiyun 	u8	key3[DES_KEY_SIZE];
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
cc_slot_to_hw_key(u8 slot_num)267*4882a593Smuzhiyun static enum cc_hw_crypto_key cc_slot_to_hw_key(u8 slot_num)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	switch (slot_num) {
270*4882a593Smuzhiyun 	case 0:
271*4882a593Smuzhiyun 		return KFDE0_KEY;
272*4882a593Smuzhiyun 	case 1:
273*4882a593Smuzhiyun 		return KFDE1_KEY;
274*4882a593Smuzhiyun 	case 2:
275*4882a593Smuzhiyun 		return KFDE2_KEY;
276*4882a593Smuzhiyun 	case 3:
277*4882a593Smuzhiyun 		return KFDE3_KEY;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 	return END_OF_KEYS;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
cc_slot_to_cpp_key(u8 slot_num)282*4882a593Smuzhiyun static u8 cc_slot_to_cpp_key(u8 slot_num)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	return (slot_num - CC_FIRST_CPP_KEY_SLOT);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
cc_slot_to_key_type(u8 slot_num)287*4882a593Smuzhiyun static inline enum cc_key_type cc_slot_to_key_type(u8 slot_num)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	if (slot_num >= CC_FIRST_HW_KEY_SLOT && slot_num <= CC_LAST_HW_KEY_SLOT)
290*4882a593Smuzhiyun 		return CC_HW_PROTECTED_KEY;
291*4882a593Smuzhiyun 	else if (slot_num >=  CC_FIRST_CPP_KEY_SLOT &&
292*4882a593Smuzhiyun 		 slot_num <=  CC_LAST_CPP_KEY_SLOT)
293*4882a593Smuzhiyun 		return CC_POLICY_PROTECTED_KEY;
294*4882a593Smuzhiyun 	else
295*4882a593Smuzhiyun 		return CC_INVALID_PROTECTED_KEY;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
cc_cipher_sethkey(struct crypto_skcipher * sktfm,const u8 * key,unsigned int keylen)298*4882a593Smuzhiyun static int cc_cipher_sethkey(struct crypto_skcipher *sktfm, const u8 *key,
299*4882a593Smuzhiyun 			     unsigned int keylen)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct crypto_tfm *tfm = crypto_skcipher_tfm(sktfm);
302*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
303*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(ctx_p->drvdata);
304*4882a593Smuzhiyun 	struct cc_hkey_info hki;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	dev_dbg(dev, "Setting HW key in context @%p for %s. keylen=%u\n",
307*4882a593Smuzhiyun 		ctx_p, crypto_tfm_alg_name(tfm), keylen);
308*4882a593Smuzhiyun 	dump_byte_array("key", key, keylen);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* STAT_PHASE_0: Init and sanity checks */
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* This check the size of the protected key token */
313*4882a593Smuzhiyun 	if (keylen != sizeof(hki)) {
314*4882a593Smuzhiyun 		dev_err(dev, "Unsupported protected key size %d.\n", keylen);
315*4882a593Smuzhiyun 		return -EINVAL;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	memcpy(&hki, key, keylen);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* The real key len for crypto op is the size of the HW key
321*4882a593Smuzhiyun 	 * referenced by the HW key slot, not the hardware key token
322*4882a593Smuzhiyun 	 */
323*4882a593Smuzhiyun 	keylen = hki.keylen;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (validate_keys_sizes(ctx_p, keylen)) {
326*4882a593Smuzhiyun 		dev_dbg(dev, "Unsupported key size %d.\n", keylen);
327*4882a593Smuzhiyun 		return -EINVAL;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	ctx_p->keylen = keylen;
331*4882a593Smuzhiyun 	ctx_p->fallback_on = false;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	switch (cc_slot_to_key_type(hki.hw_key1)) {
334*4882a593Smuzhiyun 	case CC_HW_PROTECTED_KEY:
335*4882a593Smuzhiyun 		if (ctx_p->flow_mode == S_DIN_to_SM4) {
336*4882a593Smuzhiyun 			dev_err(dev, "Only AES HW protected keys are supported\n");
337*4882a593Smuzhiyun 			return -EINVAL;
338*4882a593Smuzhiyun 		}
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		ctx_p->hw.key1_slot = cc_slot_to_hw_key(hki.hw_key1);
341*4882a593Smuzhiyun 		if (ctx_p->hw.key1_slot == END_OF_KEYS) {
342*4882a593Smuzhiyun 			dev_err(dev, "Unsupported hw key1 number (%d)\n",
343*4882a593Smuzhiyun 				hki.hw_key1);
344*4882a593Smuzhiyun 			return -EINVAL;
345*4882a593Smuzhiyun 		}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		if (ctx_p->cipher_mode == DRV_CIPHER_XTS ||
348*4882a593Smuzhiyun 		    ctx_p->cipher_mode == DRV_CIPHER_ESSIV) {
349*4882a593Smuzhiyun 			if (hki.hw_key1 == hki.hw_key2) {
350*4882a593Smuzhiyun 				dev_err(dev, "Illegal hw key numbers (%d,%d)\n",
351*4882a593Smuzhiyun 					hki.hw_key1, hki.hw_key2);
352*4882a593Smuzhiyun 				return -EINVAL;
353*4882a593Smuzhiyun 			}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 			ctx_p->hw.key2_slot = cc_slot_to_hw_key(hki.hw_key2);
356*4882a593Smuzhiyun 			if (ctx_p->hw.key2_slot == END_OF_KEYS) {
357*4882a593Smuzhiyun 				dev_err(dev, "Unsupported hw key2 number (%d)\n",
358*4882a593Smuzhiyun 					hki.hw_key2);
359*4882a593Smuzhiyun 				return -EINVAL;
360*4882a593Smuzhiyun 			}
361*4882a593Smuzhiyun 		}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		ctx_p->key_type = CC_HW_PROTECTED_KEY;
364*4882a593Smuzhiyun 		dev_dbg(dev, "HW protected key  %d/%d set\n.",
365*4882a593Smuzhiyun 			ctx_p->hw.key1_slot, ctx_p->hw.key2_slot);
366*4882a593Smuzhiyun 		break;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	case CC_POLICY_PROTECTED_KEY:
369*4882a593Smuzhiyun 		if (ctx_p->drvdata->hw_rev < CC_HW_REV_713) {
370*4882a593Smuzhiyun 			dev_err(dev, "CPP keys not supported in this hardware revision.\n");
371*4882a593Smuzhiyun 			return -EINVAL;
372*4882a593Smuzhiyun 		}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		if (ctx_p->cipher_mode != DRV_CIPHER_CBC &&
375*4882a593Smuzhiyun 		    ctx_p->cipher_mode != DRV_CIPHER_CTR) {
376*4882a593Smuzhiyun 			dev_err(dev, "CPP keys only supported in CBC or CTR modes.\n");
377*4882a593Smuzhiyun 			return -EINVAL;
378*4882a593Smuzhiyun 		}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		ctx_p->cpp.slot = cc_slot_to_cpp_key(hki.hw_key1);
381*4882a593Smuzhiyun 		if (ctx_p->flow_mode == S_DIN_to_AES)
382*4882a593Smuzhiyun 			ctx_p->cpp.alg = CC_CPP_AES;
383*4882a593Smuzhiyun 		else /* Must be SM4 since due to sethkey registration */
384*4882a593Smuzhiyun 			ctx_p->cpp.alg = CC_CPP_SM4;
385*4882a593Smuzhiyun 		ctx_p->key_type = CC_POLICY_PROTECTED_KEY;
386*4882a593Smuzhiyun 		dev_dbg(dev, "policy protected key alg: %d slot: %d.\n",
387*4882a593Smuzhiyun 			ctx_p->cpp.alg, ctx_p->cpp.slot);
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	default:
391*4882a593Smuzhiyun 		dev_err(dev, "Unsupported protected key (%d)\n", hki.hw_key1);
392*4882a593Smuzhiyun 		return -EINVAL;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
cc_cipher_setkey(struct crypto_skcipher * sktfm,const u8 * key,unsigned int keylen)398*4882a593Smuzhiyun static int cc_cipher_setkey(struct crypto_skcipher *sktfm, const u8 *key,
399*4882a593Smuzhiyun 			    unsigned int keylen)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	struct crypto_tfm *tfm = crypto_skcipher_tfm(sktfm);
402*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
403*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(ctx_p->drvdata);
404*4882a593Smuzhiyun 	struct cc_crypto_alg *cc_alg =
405*4882a593Smuzhiyun 			container_of(tfm->__crt_alg, struct cc_crypto_alg,
406*4882a593Smuzhiyun 				     skcipher_alg.base);
407*4882a593Smuzhiyun 	unsigned int max_key_buf_size = cc_alg->skcipher_alg.max_keysize;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	dev_dbg(dev, "Setting key in context @%p for %s. keylen=%u\n",
410*4882a593Smuzhiyun 		ctx_p, crypto_tfm_alg_name(tfm), keylen);
411*4882a593Smuzhiyun 	dump_byte_array("key", key, keylen);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* STAT_PHASE_0: Init and sanity checks */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (validate_keys_sizes(ctx_p, keylen)) {
416*4882a593Smuzhiyun 		dev_dbg(dev, "Invalid key size %d.\n", keylen);
417*4882a593Smuzhiyun 		return -EINVAL;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	if (ctx_p->cipher_mode == DRV_CIPHER_ESSIV) {
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		/* We only support 256 bit ESSIV-CBC-AES keys */
423*4882a593Smuzhiyun 		if (keylen != AES_KEYSIZE_256)  {
424*4882a593Smuzhiyun 			unsigned int flags = crypto_tfm_get_flags(tfm) & CRYPTO_TFM_REQ_MASK;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 			if (likely(ctx_p->fallback_tfm)) {
427*4882a593Smuzhiyun 				ctx_p->fallback_on = true;
428*4882a593Smuzhiyun 				crypto_skcipher_clear_flags(ctx_p->fallback_tfm,
429*4882a593Smuzhiyun 							    CRYPTO_TFM_REQ_MASK);
430*4882a593Smuzhiyun 				crypto_skcipher_clear_flags(ctx_p->fallback_tfm, flags);
431*4882a593Smuzhiyun 				return crypto_skcipher_setkey(ctx_p->fallback_tfm, key, keylen);
432*4882a593Smuzhiyun 			}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 			dev_dbg(dev, "Unsupported key size %d and no fallback.\n", keylen);
435*4882a593Smuzhiyun 			return -EINVAL;
436*4882a593Smuzhiyun 		}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		/* Internal ESSIV key buffer is double sized */
439*4882a593Smuzhiyun 		max_key_buf_size <<= 1;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	ctx_p->fallback_on = false;
443*4882a593Smuzhiyun 	ctx_p->key_type = CC_UNPROTECTED_KEY;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/*
446*4882a593Smuzhiyun 	 * Verify DES weak keys
447*4882a593Smuzhiyun 	 * Note that we're dropping the expanded key since the
448*4882a593Smuzhiyun 	 * HW does the expansion on its own.
449*4882a593Smuzhiyun 	 */
450*4882a593Smuzhiyun 	if (ctx_p->flow_mode == S_DIN_to_DES) {
451*4882a593Smuzhiyun 		if ((keylen == DES3_EDE_KEY_SIZE &&
452*4882a593Smuzhiyun 		     verify_skcipher_des3_key(sktfm, key)) ||
453*4882a593Smuzhiyun 		    verify_skcipher_des_key(sktfm, key)) {
454*4882a593Smuzhiyun 			dev_dbg(dev, "weak DES key");
455*4882a593Smuzhiyun 			return -EINVAL;
456*4882a593Smuzhiyun 		}
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (ctx_p->cipher_mode == DRV_CIPHER_XTS &&
460*4882a593Smuzhiyun 	    xts_check_key(tfm, key, keylen)) {
461*4882a593Smuzhiyun 		dev_dbg(dev, "weak XTS key");
462*4882a593Smuzhiyun 		return -EINVAL;
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* STAT_PHASE_1: Copy key to ctx */
466*4882a593Smuzhiyun 	dma_sync_single_for_cpu(dev, ctx_p->user.key_dma_addr,
467*4882a593Smuzhiyun 				max_key_buf_size, DMA_TO_DEVICE);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	memcpy(ctx_p->user.key, key, keylen);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	if (ctx_p->cipher_mode == DRV_CIPHER_ESSIV) {
472*4882a593Smuzhiyun 		/* sha256 for key2 - use sw implementation */
473*4882a593Smuzhiyun 		int err;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 		err = crypto_shash_tfm_digest(ctx_p->shash_tfm,
476*4882a593Smuzhiyun 					      ctx_p->user.key, keylen,
477*4882a593Smuzhiyun 					      ctx_p->user.key + keylen);
478*4882a593Smuzhiyun 		if (err) {
479*4882a593Smuzhiyun 			dev_err(dev, "Failed to hash ESSIV key.\n");
480*4882a593Smuzhiyun 			return err;
481*4882a593Smuzhiyun 		}
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 		keylen <<= 1;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 	dma_sync_single_for_device(dev, ctx_p->user.key_dma_addr,
486*4882a593Smuzhiyun 				   max_key_buf_size, DMA_TO_DEVICE);
487*4882a593Smuzhiyun 	ctx_p->keylen = keylen;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	dev_dbg(dev, "return safely");
490*4882a593Smuzhiyun 	return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
cc_out_setup_mode(struct cc_cipher_ctx * ctx_p)493*4882a593Smuzhiyun static int cc_out_setup_mode(struct cc_cipher_ctx *ctx_p)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	switch (ctx_p->flow_mode) {
496*4882a593Smuzhiyun 	case S_DIN_to_AES:
497*4882a593Smuzhiyun 		return S_AES_to_DOUT;
498*4882a593Smuzhiyun 	case S_DIN_to_DES:
499*4882a593Smuzhiyun 		return S_DES_to_DOUT;
500*4882a593Smuzhiyun 	case S_DIN_to_SM4:
501*4882a593Smuzhiyun 		return S_SM4_to_DOUT;
502*4882a593Smuzhiyun 	default:
503*4882a593Smuzhiyun 		return ctx_p->flow_mode;
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
cc_setup_readiv_desc(struct crypto_tfm * tfm,struct cipher_req_ctx * req_ctx,unsigned int ivsize,struct cc_hw_desc desc[],unsigned int * seq_size)507*4882a593Smuzhiyun static void cc_setup_readiv_desc(struct crypto_tfm *tfm,
508*4882a593Smuzhiyun 				 struct cipher_req_ctx *req_ctx,
509*4882a593Smuzhiyun 				 unsigned int ivsize, struct cc_hw_desc desc[],
510*4882a593Smuzhiyun 				 unsigned int *seq_size)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
513*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(ctx_p->drvdata);
514*4882a593Smuzhiyun 	int cipher_mode = ctx_p->cipher_mode;
515*4882a593Smuzhiyun 	int flow_mode = cc_out_setup_mode(ctx_p);
516*4882a593Smuzhiyun 	int direction = req_ctx->gen_ctx.op_type;
517*4882a593Smuzhiyun 	dma_addr_t iv_dma_addr = req_ctx->gen_ctx.iv_dma_addr;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if (ctx_p->key_type == CC_POLICY_PROTECTED_KEY)
520*4882a593Smuzhiyun 		return;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	switch (cipher_mode) {
523*4882a593Smuzhiyun 	case DRV_CIPHER_ECB:
524*4882a593Smuzhiyun 		break;
525*4882a593Smuzhiyun 	case DRV_CIPHER_CBC:
526*4882a593Smuzhiyun 	case DRV_CIPHER_CBC_CTS:
527*4882a593Smuzhiyun 	case DRV_CIPHER_CTR:
528*4882a593Smuzhiyun 	case DRV_CIPHER_OFB:
529*4882a593Smuzhiyun 		/* Read next IV */
530*4882a593Smuzhiyun 		hw_desc_init(&desc[*seq_size]);
531*4882a593Smuzhiyun 		set_dout_dlli(&desc[*seq_size], iv_dma_addr, ivsize, NS_BIT, 1);
532*4882a593Smuzhiyun 		set_cipher_config0(&desc[*seq_size], direction);
533*4882a593Smuzhiyun 		set_flow_mode(&desc[*seq_size], flow_mode);
534*4882a593Smuzhiyun 		set_cipher_mode(&desc[*seq_size], cipher_mode);
535*4882a593Smuzhiyun 		if (cipher_mode == DRV_CIPHER_CTR ||
536*4882a593Smuzhiyun 		    cipher_mode == DRV_CIPHER_OFB) {
537*4882a593Smuzhiyun 			set_setup_mode(&desc[*seq_size], SETUP_WRITE_STATE1);
538*4882a593Smuzhiyun 		} else {
539*4882a593Smuzhiyun 			set_setup_mode(&desc[*seq_size], SETUP_WRITE_STATE0);
540*4882a593Smuzhiyun 		}
541*4882a593Smuzhiyun 		set_queue_last_ind(ctx_p->drvdata, &desc[*seq_size]);
542*4882a593Smuzhiyun 		(*seq_size)++;
543*4882a593Smuzhiyun 		break;
544*4882a593Smuzhiyun 	case DRV_CIPHER_XTS:
545*4882a593Smuzhiyun 	case DRV_CIPHER_ESSIV:
546*4882a593Smuzhiyun 		/*  IV */
547*4882a593Smuzhiyun 		hw_desc_init(&desc[*seq_size]);
548*4882a593Smuzhiyun 		set_setup_mode(&desc[*seq_size], SETUP_WRITE_STATE1);
549*4882a593Smuzhiyun 		set_cipher_mode(&desc[*seq_size], cipher_mode);
550*4882a593Smuzhiyun 		set_cipher_config0(&desc[*seq_size], direction);
551*4882a593Smuzhiyun 		set_flow_mode(&desc[*seq_size], flow_mode);
552*4882a593Smuzhiyun 		set_dout_dlli(&desc[*seq_size], iv_dma_addr, CC_AES_BLOCK_SIZE,
553*4882a593Smuzhiyun 			     NS_BIT, 1);
554*4882a593Smuzhiyun 		set_queue_last_ind(ctx_p->drvdata, &desc[*seq_size]);
555*4882a593Smuzhiyun 		(*seq_size)++;
556*4882a593Smuzhiyun 		break;
557*4882a593Smuzhiyun 	default:
558*4882a593Smuzhiyun 		dev_err(dev, "Unsupported cipher mode (%d)\n", cipher_mode);
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 
cc_setup_state_desc(struct crypto_tfm * tfm,struct cipher_req_ctx * req_ctx,unsigned int ivsize,unsigned int nbytes,struct cc_hw_desc desc[],unsigned int * seq_size)563*4882a593Smuzhiyun static void cc_setup_state_desc(struct crypto_tfm *tfm,
564*4882a593Smuzhiyun 				 struct cipher_req_ctx *req_ctx,
565*4882a593Smuzhiyun 				 unsigned int ivsize, unsigned int nbytes,
566*4882a593Smuzhiyun 				 struct cc_hw_desc desc[],
567*4882a593Smuzhiyun 				 unsigned int *seq_size)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
570*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(ctx_p->drvdata);
571*4882a593Smuzhiyun 	int cipher_mode = ctx_p->cipher_mode;
572*4882a593Smuzhiyun 	int flow_mode = ctx_p->flow_mode;
573*4882a593Smuzhiyun 	int direction = req_ctx->gen_ctx.op_type;
574*4882a593Smuzhiyun 	dma_addr_t iv_dma_addr = req_ctx->gen_ctx.iv_dma_addr;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	switch (cipher_mode) {
577*4882a593Smuzhiyun 	case DRV_CIPHER_ECB:
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 	case DRV_CIPHER_CBC:
580*4882a593Smuzhiyun 	case DRV_CIPHER_CBC_CTS:
581*4882a593Smuzhiyun 	case DRV_CIPHER_CTR:
582*4882a593Smuzhiyun 	case DRV_CIPHER_OFB:
583*4882a593Smuzhiyun 		/* Load IV */
584*4882a593Smuzhiyun 		hw_desc_init(&desc[*seq_size]);
585*4882a593Smuzhiyun 		set_din_type(&desc[*seq_size], DMA_DLLI, iv_dma_addr, ivsize,
586*4882a593Smuzhiyun 			     NS_BIT);
587*4882a593Smuzhiyun 		set_cipher_config0(&desc[*seq_size], direction);
588*4882a593Smuzhiyun 		set_flow_mode(&desc[*seq_size], flow_mode);
589*4882a593Smuzhiyun 		set_cipher_mode(&desc[*seq_size], cipher_mode);
590*4882a593Smuzhiyun 		if (cipher_mode == DRV_CIPHER_CTR ||
591*4882a593Smuzhiyun 		    cipher_mode == DRV_CIPHER_OFB) {
592*4882a593Smuzhiyun 			set_setup_mode(&desc[*seq_size], SETUP_LOAD_STATE1);
593*4882a593Smuzhiyun 		} else {
594*4882a593Smuzhiyun 			set_setup_mode(&desc[*seq_size], SETUP_LOAD_STATE0);
595*4882a593Smuzhiyun 		}
596*4882a593Smuzhiyun 		(*seq_size)++;
597*4882a593Smuzhiyun 		break;
598*4882a593Smuzhiyun 	case DRV_CIPHER_XTS:
599*4882a593Smuzhiyun 	case DRV_CIPHER_ESSIV:
600*4882a593Smuzhiyun 		break;
601*4882a593Smuzhiyun 	default:
602*4882a593Smuzhiyun 		dev_err(dev, "Unsupported cipher mode (%d)\n", cipher_mode);
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 
cc_setup_xex_state_desc(struct crypto_tfm * tfm,struct cipher_req_ctx * req_ctx,unsigned int ivsize,unsigned int nbytes,struct cc_hw_desc desc[],unsigned int * seq_size)607*4882a593Smuzhiyun static void cc_setup_xex_state_desc(struct crypto_tfm *tfm,
608*4882a593Smuzhiyun 				 struct cipher_req_ctx *req_ctx,
609*4882a593Smuzhiyun 				 unsigned int ivsize, unsigned int nbytes,
610*4882a593Smuzhiyun 				 struct cc_hw_desc desc[],
611*4882a593Smuzhiyun 				 unsigned int *seq_size)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
614*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(ctx_p->drvdata);
615*4882a593Smuzhiyun 	int cipher_mode = ctx_p->cipher_mode;
616*4882a593Smuzhiyun 	int flow_mode = ctx_p->flow_mode;
617*4882a593Smuzhiyun 	int direction = req_ctx->gen_ctx.op_type;
618*4882a593Smuzhiyun 	dma_addr_t key_dma_addr = ctx_p->user.key_dma_addr;
619*4882a593Smuzhiyun 	unsigned int key_len = (ctx_p->keylen / 2);
620*4882a593Smuzhiyun 	dma_addr_t iv_dma_addr = req_ctx->gen_ctx.iv_dma_addr;
621*4882a593Smuzhiyun 	unsigned int key_offset = key_len;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	switch (cipher_mode) {
624*4882a593Smuzhiyun 	case DRV_CIPHER_ECB:
625*4882a593Smuzhiyun 		break;
626*4882a593Smuzhiyun 	case DRV_CIPHER_CBC:
627*4882a593Smuzhiyun 	case DRV_CIPHER_CBC_CTS:
628*4882a593Smuzhiyun 	case DRV_CIPHER_CTR:
629*4882a593Smuzhiyun 	case DRV_CIPHER_OFB:
630*4882a593Smuzhiyun 		break;
631*4882a593Smuzhiyun 	case DRV_CIPHER_XTS:
632*4882a593Smuzhiyun 	case DRV_CIPHER_ESSIV:
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		if (cipher_mode == DRV_CIPHER_ESSIV)
635*4882a593Smuzhiyun 			key_len = SHA256_DIGEST_SIZE;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		/* load XEX key */
638*4882a593Smuzhiyun 		hw_desc_init(&desc[*seq_size]);
639*4882a593Smuzhiyun 		set_cipher_mode(&desc[*seq_size], cipher_mode);
640*4882a593Smuzhiyun 		set_cipher_config0(&desc[*seq_size], direction);
641*4882a593Smuzhiyun 		if (cc_key_type(tfm) == CC_HW_PROTECTED_KEY) {
642*4882a593Smuzhiyun 			set_hw_crypto_key(&desc[*seq_size],
643*4882a593Smuzhiyun 					  ctx_p->hw.key2_slot);
644*4882a593Smuzhiyun 		} else {
645*4882a593Smuzhiyun 			set_din_type(&desc[*seq_size], DMA_DLLI,
646*4882a593Smuzhiyun 				     (key_dma_addr + key_offset),
647*4882a593Smuzhiyun 				     key_len, NS_BIT);
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 		set_xex_data_unit_size(&desc[*seq_size], nbytes);
650*4882a593Smuzhiyun 		set_flow_mode(&desc[*seq_size], S_DIN_to_AES2);
651*4882a593Smuzhiyun 		set_key_size_aes(&desc[*seq_size], key_len);
652*4882a593Smuzhiyun 		set_setup_mode(&desc[*seq_size], SETUP_LOAD_XEX_KEY);
653*4882a593Smuzhiyun 		(*seq_size)++;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 		/* Load IV */
656*4882a593Smuzhiyun 		hw_desc_init(&desc[*seq_size]);
657*4882a593Smuzhiyun 		set_setup_mode(&desc[*seq_size], SETUP_LOAD_STATE1);
658*4882a593Smuzhiyun 		set_cipher_mode(&desc[*seq_size], cipher_mode);
659*4882a593Smuzhiyun 		set_cipher_config0(&desc[*seq_size], direction);
660*4882a593Smuzhiyun 		set_key_size_aes(&desc[*seq_size], key_len);
661*4882a593Smuzhiyun 		set_flow_mode(&desc[*seq_size], flow_mode);
662*4882a593Smuzhiyun 		set_din_type(&desc[*seq_size], DMA_DLLI, iv_dma_addr,
663*4882a593Smuzhiyun 			     CC_AES_BLOCK_SIZE, NS_BIT);
664*4882a593Smuzhiyun 		(*seq_size)++;
665*4882a593Smuzhiyun 		break;
666*4882a593Smuzhiyun 	default:
667*4882a593Smuzhiyun 		dev_err(dev, "Unsupported cipher mode (%d)\n", cipher_mode);
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
cc_out_flow_mode(struct cc_cipher_ctx * ctx_p)671*4882a593Smuzhiyun static int cc_out_flow_mode(struct cc_cipher_ctx *ctx_p)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	switch (ctx_p->flow_mode) {
674*4882a593Smuzhiyun 	case S_DIN_to_AES:
675*4882a593Smuzhiyun 		return DIN_AES_DOUT;
676*4882a593Smuzhiyun 	case S_DIN_to_DES:
677*4882a593Smuzhiyun 		return DIN_DES_DOUT;
678*4882a593Smuzhiyun 	case S_DIN_to_SM4:
679*4882a593Smuzhiyun 		return DIN_SM4_DOUT;
680*4882a593Smuzhiyun 	default:
681*4882a593Smuzhiyun 		return ctx_p->flow_mode;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
cc_setup_key_desc(struct crypto_tfm * tfm,struct cipher_req_ctx * req_ctx,unsigned int nbytes,struct cc_hw_desc desc[],unsigned int * seq_size)685*4882a593Smuzhiyun static void cc_setup_key_desc(struct crypto_tfm *tfm,
686*4882a593Smuzhiyun 			      struct cipher_req_ctx *req_ctx,
687*4882a593Smuzhiyun 			      unsigned int nbytes, struct cc_hw_desc desc[],
688*4882a593Smuzhiyun 			      unsigned int *seq_size)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
691*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(ctx_p->drvdata);
692*4882a593Smuzhiyun 	int cipher_mode = ctx_p->cipher_mode;
693*4882a593Smuzhiyun 	int flow_mode = ctx_p->flow_mode;
694*4882a593Smuzhiyun 	int direction = req_ctx->gen_ctx.op_type;
695*4882a593Smuzhiyun 	dma_addr_t key_dma_addr = ctx_p->user.key_dma_addr;
696*4882a593Smuzhiyun 	unsigned int key_len = ctx_p->keylen;
697*4882a593Smuzhiyun 	unsigned int din_size;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	switch (cipher_mode) {
700*4882a593Smuzhiyun 	case DRV_CIPHER_CBC:
701*4882a593Smuzhiyun 	case DRV_CIPHER_CBC_CTS:
702*4882a593Smuzhiyun 	case DRV_CIPHER_CTR:
703*4882a593Smuzhiyun 	case DRV_CIPHER_OFB:
704*4882a593Smuzhiyun 	case DRV_CIPHER_ECB:
705*4882a593Smuzhiyun 		/* Load key */
706*4882a593Smuzhiyun 		hw_desc_init(&desc[*seq_size]);
707*4882a593Smuzhiyun 		set_cipher_mode(&desc[*seq_size], cipher_mode);
708*4882a593Smuzhiyun 		set_cipher_config0(&desc[*seq_size], direction);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		if (cc_key_type(tfm) == CC_POLICY_PROTECTED_KEY) {
711*4882a593Smuzhiyun 			/* We use the AES key size coding for all CPP algs */
712*4882a593Smuzhiyun 			set_key_size_aes(&desc[*seq_size], key_len);
713*4882a593Smuzhiyun 			set_cpp_crypto_key(&desc[*seq_size], ctx_p->cpp.slot);
714*4882a593Smuzhiyun 			flow_mode = cc_out_flow_mode(ctx_p);
715*4882a593Smuzhiyun 		} else {
716*4882a593Smuzhiyun 			if (flow_mode == S_DIN_to_AES) {
717*4882a593Smuzhiyun 				if (cc_key_type(tfm) == CC_HW_PROTECTED_KEY) {
718*4882a593Smuzhiyun 					set_hw_crypto_key(&desc[*seq_size],
719*4882a593Smuzhiyun 							  ctx_p->hw.key1_slot);
720*4882a593Smuzhiyun 				} else {
721*4882a593Smuzhiyun 					/* CC_POLICY_UNPROTECTED_KEY
722*4882a593Smuzhiyun 					 * Invalid keys are filtered out in
723*4882a593Smuzhiyun 					 * sethkey()
724*4882a593Smuzhiyun 					 */
725*4882a593Smuzhiyun 					din_size = (key_len == 24) ?
726*4882a593Smuzhiyun 						AES_MAX_KEY_SIZE : key_len;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 					set_din_type(&desc[*seq_size], DMA_DLLI,
729*4882a593Smuzhiyun 						     key_dma_addr, din_size,
730*4882a593Smuzhiyun 						     NS_BIT);
731*4882a593Smuzhiyun 				}
732*4882a593Smuzhiyun 				set_key_size_aes(&desc[*seq_size], key_len);
733*4882a593Smuzhiyun 			} else {
734*4882a593Smuzhiyun 				/*des*/
735*4882a593Smuzhiyun 				set_din_type(&desc[*seq_size], DMA_DLLI,
736*4882a593Smuzhiyun 					     key_dma_addr, key_len, NS_BIT);
737*4882a593Smuzhiyun 				set_key_size_des(&desc[*seq_size], key_len);
738*4882a593Smuzhiyun 			}
739*4882a593Smuzhiyun 			set_setup_mode(&desc[*seq_size], SETUP_LOAD_KEY0);
740*4882a593Smuzhiyun 		}
741*4882a593Smuzhiyun 		set_flow_mode(&desc[*seq_size], flow_mode);
742*4882a593Smuzhiyun 		(*seq_size)++;
743*4882a593Smuzhiyun 		break;
744*4882a593Smuzhiyun 	case DRV_CIPHER_XTS:
745*4882a593Smuzhiyun 	case DRV_CIPHER_ESSIV:
746*4882a593Smuzhiyun 		/* Load AES key */
747*4882a593Smuzhiyun 		hw_desc_init(&desc[*seq_size]);
748*4882a593Smuzhiyun 		set_cipher_mode(&desc[*seq_size], cipher_mode);
749*4882a593Smuzhiyun 		set_cipher_config0(&desc[*seq_size], direction);
750*4882a593Smuzhiyun 		if (cc_key_type(tfm) == CC_HW_PROTECTED_KEY) {
751*4882a593Smuzhiyun 			set_hw_crypto_key(&desc[*seq_size],
752*4882a593Smuzhiyun 					  ctx_p->hw.key1_slot);
753*4882a593Smuzhiyun 		} else {
754*4882a593Smuzhiyun 			set_din_type(&desc[*seq_size], DMA_DLLI, key_dma_addr,
755*4882a593Smuzhiyun 				     (key_len / 2), NS_BIT);
756*4882a593Smuzhiyun 		}
757*4882a593Smuzhiyun 		set_key_size_aes(&desc[*seq_size], (key_len / 2));
758*4882a593Smuzhiyun 		set_flow_mode(&desc[*seq_size], flow_mode);
759*4882a593Smuzhiyun 		set_setup_mode(&desc[*seq_size], SETUP_LOAD_KEY0);
760*4882a593Smuzhiyun 		(*seq_size)++;
761*4882a593Smuzhiyun 		break;
762*4882a593Smuzhiyun 	default:
763*4882a593Smuzhiyun 		dev_err(dev, "Unsupported cipher mode (%d)\n", cipher_mode);
764*4882a593Smuzhiyun 	}
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
cc_setup_mlli_desc(struct crypto_tfm * tfm,struct cipher_req_ctx * req_ctx,struct scatterlist * dst,struct scatterlist * src,unsigned int nbytes,void * areq,struct cc_hw_desc desc[],unsigned int * seq_size)767*4882a593Smuzhiyun static void cc_setup_mlli_desc(struct crypto_tfm *tfm,
768*4882a593Smuzhiyun 			       struct cipher_req_ctx *req_ctx,
769*4882a593Smuzhiyun 			       struct scatterlist *dst, struct scatterlist *src,
770*4882a593Smuzhiyun 			       unsigned int nbytes, void *areq,
771*4882a593Smuzhiyun 			       struct cc_hw_desc desc[], unsigned int *seq_size)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
774*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(ctx_p->drvdata);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	if (req_ctx->dma_buf_type == CC_DMA_BUF_MLLI) {
777*4882a593Smuzhiyun 		/* bypass */
778*4882a593Smuzhiyun 		dev_dbg(dev, " bypass params addr %pad length 0x%X addr 0x%08X\n",
779*4882a593Smuzhiyun 			&req_ctx->mlli_params.mlli_dma_addr,
780*4882a593Smuzhiyun 			req_ctx->mlli_params.mlli_len,
781*4882a593Smuzhiyun 			ctx_p->drvdata->mlli_sram_addr);
782*4882a593Smuzhiyun 		hw_desc_init(&desc[*seq_size]);
783*4882a593Smuzhiyun 		set_din_type(&desc[*seq_size], DMA_DLLI,
784*4882a593Smuzhiyun 			     req_ctx->mlli_params.mlli_dma_addr,
785*4882a593Smuzhiyun 			     req_ctx->mlli_params.mlli_len, NS_BIT);
786*4882a593Smuzhiyun 		set_dout_sram(&desc[*seq_size],
787*4882a593Smuzhiyun 			      ctx_p->drvdata->mlli_sram_addr,
788*4882a593Smuzhiyun 			      req_ctx->mlli_params.mlli_len);
789*4882a593Smuzhiyun 		set_flow_mode(&desc[*seq_size], BYPASS);
790*4882a593Smuzhiyun 		(*seq_size)++;
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
cc_setup_flow_desc(struct crypto_tfm * tfm,struct cipher_req_ctx * req_ctx,struct scatterlist * dst,struct scatterlist * src,unsigned int nbytes,struct cc_hw_desc desc[],unsigned int * seq_size)794*4882a593Smuzhiyun static void cc_setup_flow_desc(struct crypto_tfm *tfm,
795*4882a593Smuzhiyun 			       struct cipher_req_ctx *req_ctx,
796*4882a593Smuzhiyun 			       struct scatterlist *dst, struct scatterlist *src,
797*4882a593Smuzhiyun 			       unsigned int nbytes, struct cc_hw_desc desc[],
798*4882a593Smuzhiyun 			       unsigned int *seq_size)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
801*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(ctx_p->drvdata);
802*4882a593Smuzhiyun 	unsigned int flow_mode = cc_out_flow_mode(ctx_p);
803*4882a593Smuzhiyun 	bool last_desc = (ctx_p->key_type == CC_POLICY_PROTECTED_KEY ||
804*4882a593Smuzhiyun 			  ctx_p->cipher_mode == DRV_CIPHER_ECB);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	/* Process */
807*4882a593Smuzhiyun 	if (req_ctx->dma_buf_type == CC_DMA_BUF_DLLI) {
808*4882a593Smuzhiyun 		dev_dbg(dev, " data params addr %pad length 0x%X\n",
809*4882a593Smuzhiyun 			&sg_dma_address(src), nbytes);
810*4882a593Smuzhiyun 		dev_dbg(dev, " data params addr %pad length 0x%X\n",
811*4882a593Smuzhiyun 			&sg_dma_address(dst), nbytes);
812*4882a593Smuzhiyun 		hw_desc_init(&desc[*seq_size]);
813*4882a593Smuzhiyun 		set_din_type(&desc[*seq_size], DMA_DLLI, sg_dma_address(src),
814*4882a593Smuzhiyun 			     nbytes, NS_BIT);
815*4882a593Smuzhiyun 		set_dout_dlli(&desc[*seq_size], sg_dma_address(dst),
816*4882a593Smuzhiyun 			      nbytes, NS_BIT, (!last_desc ? 0 : 1));
817*4882a593Smuzhiyun 		if (last_desc)
818*4882a593Smuzhiyun 			set_queue_last_ind(ctx_p->drvdata, &desc[*seq_size]);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 		set_flow_mode(&desc[*seq_size], flow_mode);
821*4882a593Smuzhiyun 		(*seq_size)++;
822*4882a593Smuzhiyun 	} else {
823*4882a593Smuzhiyun 		hw_desc_init(&desc[*seq_size]);
824*4882a593Smuzhiyun 		set_din_type(&desc[*seq_size], DMA_MLLI,
825*4882a593Smuzhiyun 			     ctx_p->drvdata->mlli_sram_addr,
826*4882a593Smuzhiyun 			     req_ctx->in_mlli_nents, NS_BIT);
827*4882a593Smuzhiyun 		if (req_ctx->out_nents == 0) {
828*4882a593Smuzhiyun 			dev_dbg(dev, " din/dout params addr 0x%08X addr 0x%08X\n",
829*4882a593Smuzhiyun 				ctx_p->drvdata->mlli_sram_addr,
830*4882a593Smuzhiyun 				ctx_p->drvdata->mlli_sram_addr);
831*4882a593Smuzhiyun 			set_dout_mlli(&desc[*seq_size],
832*4882a593Smuzhiyun 				      ctx_p->drvdata->mlli_sram_addr,
833*4882a593Smuzhiyun 				      req_ctx->in_mlli_nents, NS_BIT,
834*4882a593Smuzhiyun 				      (!last_desc ? 0 : 1));
835*4882a593Smuzhiyun 		} else {
836*4882a593Smuzhiyun 			dev_dbg(dev, " din/dout params addr 0x%08X addr 0x%08X\n",
837*4882a593Smuzhiyun 				ctx_p->drvdata->mlli_sram_addr,
838*4882a593Smuzhiyun 				ctx_p->drvdata->mlli_sram_addr +
839*4882a593Smuzhiyun 				(u32)LLI_ENTRY_BYTE_SIZE * req_ctx->in_nents);
840*4882a593Smuzhiyun 			set_dout_mlli(&desc[*seq_size],
841*4882a593Smuzhiyun 				      (ctx_p->drvdata->mlli_sram_addr +
842*4882a593Smuzhiyun 				       (LLI_ENTRY_BYTE_SIZE *
843*4882a593Smuzhiyun 					req_ctx->in_mlli_nents)),
844*4882a593Smuzhiyun 				      req_ctx->out_mlli_nents, NS_BIT,
845*4882a593Smuzhiyun 				      (!last_desc ? 0 : 1));
846*4882a593Smuzhiyun 		}
847*4882a593Smuzhiyun 		if (last_desc)
848*4882a593Smuzhiyun 			set_queue_last_ind(ctx_p->drvdata, &desc[*seq_size]);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		set_flow_mode(&desc[*seq_size], flow_mode);
851*4882a593Smuzhiyun 		(*seq_size)++;
852*4882a593Smuzhiyun 	}
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
cc_cipher_complete(struct device * dev,void * cc_req,int err)855*4882a593Smuzhiyun static void cc_cipher_complete(struct device *dev, void *cc_req, int err)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	struct skcipher_request *req = (struct skcipher_request *)cc_req;
858*4882a593Smuzhiyun 	struct scatterlist *dst = req->dst;
859*4882a593Smuzhiyun 	struct scatterlist *src = req->src;
860*4882a593Smuzhiyun 	struct cipher_req_ctx *req_ctx = skcipher_request_ctx(req);
861*4882a593Smuzhiyun 	struct crypto_skcipher *sk_tfm = crypto_skcipher_reqtfm(req);
862*4882a593Smuzhiyun 	unsigned int ivsize = crypto_skcipher_ivsize(sk_tfm);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	if (err != -EINPROGRESS) {
865*4882a593Smuzhiyun 		/* Not a BACKLOG notification */
866*4882a593Smuzhiyun 		cc_unmap_cipher_request(dev, req_ctx, ivsize, src, dst);
867*4882a593Smuzhiyun 		memcpy(req->iv, req_ctx->iv, ivsize);
868*4882a593Smuzhiyun 		kfree_sensitive(req_ctx->iv);
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	skcipher_request_complete(req, err);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
cc_cipher_process(struct skcipher_request * req,enum drv_crypto_direction direction)874*4882a593Smuzhiyun static int cc_cipher_process(struct skcipher_request *req,
875*4882a593Smuzhiyun 			     enum drv_crypto_direction direction)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	struct crypto_skcipher *sk_tfm = crypto_skcipher_reqtfm(req);
878*4882a593Smuzhiyun 	struct crypto_tfm *tfm = crypto_skcipher_tfm(sk_tfm);
879*4882a593Smuzhiyun 	struct cipher_req_ctx *req_ctx = skcipher_request_ctx(req);
880*4882a593Smuzhiyun 	unsigned int ivsize = crypto_skcipher_ivsize(sk_tfm);
881*4882a593Smuzhiyun 	struct scatterlist *dst = req->dst;
882*4882a593Smuzhiyun 	struct scatterlist *src = req->src;
883*4882a593Smuzhiyun 	unsigned int nbytes = req->cryptlen;
884*4882a593Smuzhiyun 	void *iv = req->iv;
885*4882a593Smuzhiyun 	struct cc_cipher_ctx *ctx_p = crypto_tfm_ctx(tfm);
886*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(ctx_p->drvdata);
887*4882a593Smuzhiyun 	struct cc_hw_desc desc[MAX_SKCIPHER_SEQ_LEN];
888*4882a593Smuzhiyun 	struct cc_crypto_req cc_req = {};
889*4882a593Smuzhiyun 	int rc;
890*4882a593Smuzhiyun 	unsigned int seq_len = 0;
891*4882a593Smuzhiyun 	gfp_t flags = cc_gfp_flags(&req->base);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	dev_dbg(dev, "%s req=%p iv=%p nbytes=%d\n",
894*4882a593Smuzhiyun 		((direction == DRV_CRYPTO_DIRECTION_ENCRYPT) ?
895*4882a593Smuzhiyun 		"Encrypt" : "Decrypt"), req, iv, nbytes);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	/* STAT_PHASE_0: Init and sanity checks */
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	if (validate_data_size(ctx_p, nbytes)) {
900*4882a593Smuzhiyun 		dev_dbg(dev, "Unsupported data size %d.\n", nbytes);
901*4882a593Smuzhiyun 		rc = -EINVAL;
902*4882a593Smuzhiyun 		goto exit_process;
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 	if (nbytes == 0) {
905*4882a593Smuzhiyun 		/* No data to process is valid */
906*4882a593Smuzhiyun 		rc = 0;
907*4882a593Smuzhiyun 		goto exit_process;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	if (ctx_p->fallback_on) {
911*4882a593Smuzhiyun 		struct skcipher_request *subreq = skcipher_request_ctx(req);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 		*subreq = *req;
914*4882a593Smuzhiyun 		skcipher_request_set_tfm(subreq, ctx_p->fallback_tfm);
915*4882a593Smuzhiyun 		if (direction == DRV_CRYPTO_DIRECTION_ENCRYPT)
916*4882a593Smuzhiyun 			return crypto_skcipher_encrypt(subreq);
917*4882a593Smuzhiyun 		else
918*4882a593Smuzhiyun 			return crypto_skcipher_decrypt(subreq);
919*4882a593Smuzhiyun 	}
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/* The IV we are handed may be allocted from the stack so
922*4882a593Smuzhiyun 	 * we must copy it to a DMAable buffer before use.
923*4882a593Smuzhiyun 	 */
924*4882a593Smuzhiyun 	req_ctx->iv = kmemdup(iv, ivsize, flags);
925*4882a593Smuzhiyun 	if (!req_ctx->iv) {
926*4882a593Smuzhiyun 		rc = -ENOMEM;
927*4882a593Smuzhiyun 		goto exit_process;
928*4882a593Smuzhiyun 	}
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	/* Setup request structure */
931*4882a593Smuzhiyun 	cc_req.user_cb = cc_cipher_complete;
932*4882a593Smuzhiyun 	cc_req.user_arg = req;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	/* Setup CPP operation details */
935*4882a593Smuzhiyun 	if (ctx_p->key_type == CC_POLICY_PROTECTED_KEY) {
936*4882a593Smuzhiyun 		cc_req.cpp.is_cpp = true;
937*4882a593Smuzhiyun 		cc_req.cpp.alg = ctx_p->cpp.alg;
938*4882a593Smuzhiyun 		cc_req.cpp.slot = ctx_p->cpp.slot;
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* Setup request context */
942*4882a593Smuzhiyun 	req_ctx->gen_ctx.op_type = direction;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	/* STAT_PHASE_1: Map buffers */
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	rc = cc_map_cipher_request(ctx_p->drvdata, req_ctx, ivsize, nbytes,
947*4882a593Smuzhiyun 				      req_ctx->iv, src, dst, flags);
948*4882a593Smuzhiyun 	if (rc) {
949*4882a593Smuzhiyun 		dev_err(dev, "map_request() failed\n");
950*4882a593Smuzhiyun 		goto exit_process;
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	/* STAT_PHASE_2: Create sequence */
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	/* Setup state (IV)  */
956*4882a593Smuzhiyun 	cc_setup_state_desc(tfm, req_ctx, ivsize, nbytes, desc, &seq_len);
957*4882a593Smuzhiyun 	/* Setup MLLI line, if needed */
958*4882a593Smuzhiyun 	cc_setup_mlli_desc(tfm, req_ctx, dst, src, nbytes, req, desc, &seq_len);
959*4882a593Smuzhiyun 	/* Setup key */
960*4882a593Smuzhiyun 	cc_setup_key_desc(tfm, req_ctx, nbytes, desc, &seq_len);
961*4882a593Smuzhiyun 	/* Setup state (IV and XEX key)  */
962*4882a593Smuzhiyun 	cc_setup_xex_state_desc(tfm, req_ctx, ivsize, nbytes, desc, &seq_len);
963*4882a593Smuzhiyun 	/* Data processing */
964*4882a593Smuzhiyun 	cc_setup_flow_desc(tfm, req_ctx, dst, src, nbytes, desc, &seq_len);
965*4882a593Smuzhiyun 	/* Read next IV */
966*4882a593Smuzhiyun 	cc_setup_readiv_desc(tfm, req_ctx, ivsize, desc, &seq_len);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* STAT_PHASE_3: Lock HW and push sequence */
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	rc = cc_send_request(ctx_p->drvdata, &cc_req, desc, seq_len,
971*4882a593Smuzhiyun 			     &req->base);
972*4882a593Smuzhiyun 	if (rc != -EINPROGRESS && rc != -EBUSY) {
973*4882a593Smuzhiyun 		/* Failed to send the request or request completed
974*4882a593Smuzhiyun 		 * synchronously
975*4882a593Smuzhiyun 		 */
976*4882a593Smuzhiyun 		cc_unmap_cipher_request(dev, req_ctx, ivsize, src, dst);
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun exit_process:
980*4882a593Smuzhiyun 	if (rc != -EINPROGRESS && rc != -EBUSY) {
981*4882a593Smuzhiyun 		kfree_sensitive(req_ctx->iv);
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	return rc;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
cc_cipher_encrypt(struct skcipher_request * req)987*4882a593Smuzhiyun static int cc_cipher_encrypt(struct skcipher_request *req)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	struct cipher_req_ctx *req_ctx = skcipher_request_ctx(req);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	memset(req_ctx, 0, sizeof(*req_ctx));
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	return cc_cipher_process(req, DRV_CRYPTO_DIRECTION_ENCRYPT);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
cc_cipher_decrypt(struct skcipher_request * req)996*4882a593Smuzhiyun static int cc_cipher_decrypt(struct skcipher_request *req)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct cipher_req_ctx *req_ctx = skcipher_request_ctx(req);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	memset(req_ctx, 0, sizeof(*req_ctx));
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	return cc_cipher_process(req, DRV_CRYPTO_DIRECTION_DECRYPT);
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun /* Block cipher alg */
1006*4882a593Smuzhiyun static const struct cc_alg_template skcipher_algs[] = {
1007*4882a593Smuzhiyun 	{
1008*4882a593Smuzhiyun 		.name = "xts(paes)",
1009*4882a593Smuzhiyun 		.driver_name = "xts-paes-ccree",
1010*4882a593Smuzhiyun 		.blocksize = 1,
1011*4882a593Smuzhiyun 		.template_skcipher = {
1012*4882a593Smuzhiyun 			.setkey = cc_cipher_sethkey,
1013*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1014*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1015*4882a593Smuzhiyun 			.min_keysize = CC_HW_KEY_SIZE,
1016*4882a593Smuzhiyun 			.max_keysize = CC_HW_KEY_SIZE,
1017*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1018*4882a593Smuzhiyun 			},
1019*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_XTS,
1020*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1021*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1022*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1023*4882a593Smuzhiyun 		.sec_func = true,
1024*4882a593Smuzhiyun 	},
1025*4882a593Smuzhiyun 	{
1026*4882a593Smuzhiyun 		.name = "essiv(cbc(paes),sha256)",
1027*4882a593Smuzhiyun 		.driver_name = "essiv-paes-ccree",
1028*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1029*4882a593Smuzhiyun 		.template_skcipher = {
1030*4882a593Smuzhiyun 			.setkey = cc_cipher_sethkey,
1031*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1032*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1033*4882a593Smuzhiyun 			.min_keysize = CC_HW_KEY_SIZE,
1034*4882a593Smuzhiyun 			.max_keysize = CC_HW_KEY_SIZE,
1035*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1036*4882a593Smuzhiyun 			},
1037*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_ESSIV,
1038*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1039*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_712,
1040*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1041*4882a593Smuzhiyun 		.sec_func = true,
1042*4882a593Smuzhiyun 	},
1043*4882a593Smuzhiyun 	{
1044*4882a593Smuzhiyun 		.name = "ecb(paes)",
1045*4882a593Smuzhiyun 		.driver_name = "ecb-paes-ccree",
1046*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1047*4882a593Smuzhiyun 		.template_skcipher = {
1048*4882a593Smuzhiyun 			.setkey = cc_cipher_sethkey,
1049*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1050*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1051*4882a593Smuzhiyun 			.min_keysize = CC_HW_KEY_SIZE,
1052*4882a593Smuzhiyun 			.max_keysize = CC_HW_KEY_SIZE,
1053*4882a593Smuzhiyun 			.ivsize = 0,
1054*4882a593Smuzhiyun 			},
1055*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_ECB,
1056*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1057*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_712,
1058*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1059*4882a593Smuzhiyun 		.sec_func = true,
1060*4882a593Smuzhiyun 	},
1061*4882a593Smuzhiyun 	{
1062*4882a593Smuzhiyun 		.name = "cbc(paes)",
1063*4882a593Smuzhiyun 		.driver_name = "cbc-paes-ccree",
1064*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1065*4882a593Smuzhiyun 		.template_skcipher = {
1066*4882a593Smuzhiyun 			.setkey = cc_cipher_sethkey,
1067*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1068*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1069*4882a593Smuzhiyun 			.min_keysize = CC_HW_KEY_SIZE,
1070*4882a593Smuzhiyun 			.max_keysize = CC_HW_KEY_SIZE,
1071*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1072*4882a593Smuzhiyun 		},
1073*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CBC,
1074*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1075*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_712,
1076*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1077*4882a593Smuzhiyun 		.sec_func = true,
1078*4882a593Smuzhiyun 	},
1079*4882a593Smuzhiyun 	{
1080*4882a593Smuzhiyun 		.name = "ofb(paes)",
1081*4882a593Smuzhiyun 		.driver_name = "ofb-paes-ccree",
1082*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1083*4882a593Smuzhiyun 		.template_skcipher = {
1084*4882a593Smuzhiyun 			.setkey = cc_cipher_sethkey,
1085*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1086*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1087*4882a593Smuzhiyun 			.min_keysize = CC_HW_KEY_SIZE,
1088*4882a593Smuzhiyun 			.max_keysize = CC_HW_KEY_SIZE,
1089*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1090*4882a593Smuzhiyun 			},
1091*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_OFB,
1092*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1093*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_712,
1094*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1095*4882a593Smuzhiyun 		.sec_func = true,
1096*4882a593Smuzhiyun 	},
1097*4882a593Smuzhiyun 	{
1098*4882a593Smuzhiyun 		.name = "cts(cbc(paes))",
1099*4882a593Smuzhiyun 		.driver_name = "cts-cbc-paes-ccree",
1100*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1101*4882a593Smuzhiyun 		.template_skcipher = {
1102*4882a593Smuzhiyun 			.setkey = cc_cipher_sethkey,
1103*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1104*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1105*4882a593Smuzhiyun 			.min_keysize = CC_HW_KEY_SIZE,
1106*4882a593Smuzhiyun 			.max_keysize = CC_HW_KEY_SIZE,
1107*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1108*4882a593Smuzhiyun 			},
1109*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CBC_CTS,
1110*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1111*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_712,
1112*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1113*4882a593Smuzhiyun 		.sec_func = true,
1114*4882a593Smuzhiyun 	},
1115*4882a593Smuzhiyun 	{
1116*4882a593Smuzhiyun 		.name = "ctr(paes)",
1117*4882a593Smuzhiyun 		.driver_name = "ctr-paes-ccree",
1118*4882a593Smuzhiyun 		.blocksize = 1,
1119*4882a593Smuzhiyun 		.template_skcipher = {
1120*4882a593Smuzhiyun 			.setkey = cc_cipher_sethkey,
1121*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1122*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1123*4882a593Smuzhiyun 			.min_keysize = CC_HW_KEY_SIZE,
1124*4882a593Smuzhiyun 			.max_keysize = CC_HW_KEY_SIZE,
1125*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1126*4882a593Smuzhiyun 			},
1127*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CTR,
1128*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1129*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_712,
1130*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1131*4882a593Smuzhiyun 		.sec_func = true,
1132*4882a593Smuzhiyun 	},
1133*4882a593Smuzhiyun 	{
1134*4882a593Smuzhiyun 		/* See https://www.mail-archive.com/linux-crypto@vger.kernel.org/msg40576.html
1135*4882a593Smuzhiyun 		 * for the reason why this differs from the generic
1136*4882a593Smuzhiyun 		 * implementation.
1137*4882a593Smuzhiyun 		 */
1138*4882a593Smuzhiyun 		.name = "xts(aes)",
1139*4882a593Smuzhiyun 		.driver_name = "xts-aes-ccree",
1140*4882a593Smuzhiyun 		.blocksize = 1,
1141*4882a593Smuzhiyun 		.template_skcipher = {
1142*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1143*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1144*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1145*4882a593Smuzhiyun 			.min_keysize = AES_MIN_KEY_SIZE * 2,
1146*4882a593Smuzhiyun 			.max_keysize = AES_MAX_KEY_SIZE * 2,
1147*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1148*4882a593Smuzhiyun 			},
1149*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_XTS,
1150*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1151*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1152*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1153*4882a593Smuzhiyun 	},
1154*4882a593Smuzhiyun 	{
1155*4882a593Smuzhiyun 		.name = "essiv(cbc(aes),sha256)",
1156*4882a593Smuzhiyun 		.driver_name = "essiv-aes-ccree",
1157*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1158*4882a593Smuzhiyun 		.template_skcipher = {
1159*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1160*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1161*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1162*4882a593Smuzhiyun 			.min_keysize = AES_MIN_KEY_SIZE,
1163*4882a593Smuzhiyun 			.max_keysize = AES_MAX_KEY_SIZE,
1164*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1165*4882a593Smuzhiyun 			},
1166*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_ESSIV,
1167*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1168*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_712,
1169*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1170*4882a593Smuzhiyun 	},
1171*4882a593Smuzhiyun 	{
1172*4882a593Smuzhiyun 		.name = "ecb(aes)",
1173*4882a593Smuzhiyun 		.driver_name = "ecb-aes-ccree",
1174*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1175*4882a593Smuzhiyun 		.template_skcipher = {
1176*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1177*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1178*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1179*4882a593Smuzhiyun 			.min_keysize = AES_MIN_KEY_SIZE,
1180*4882a593Smuzhiyun 			.max_keysize = AES_MAX_KEY_SIZE,
1181*4882a593Smuzhiyun 			.ivsize = 0,
1182*4882a593Smuzhiyun 			},
1183*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_ECB,
1184*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1185*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1186*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1187*4882a593Smuzhiyun 	},
1188*4882a593Smuzhiyun 	{
1189*4882a593Smuzhiyun 		.name = "cbc(aes)",
1190*4882a593Smuzhiyun 		.driver_name = "cbc-aes-ccree",
1191*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1192*4882a593Smuzhiyun 		.template_skcipher = {
1193*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1194*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1195*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1196*4882a593Smuzhiyun 			.min_keysize = AES_MIN_KEY_SIZE,
1197*4882a593Smuzhiyun 			.max_keysize = AES_MAX_KEY_SIZE,
1198*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1199*4882a593Smuzhiyun 		},
1200*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CBC,
1201*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1202*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1203*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1204*4882a593Smuzhiyun 	},
1205*4882a593Smuzhiyun 	{
1206*4882a593Smuzhiyun 		.name = "ofb(aes)",
1207*4882a593Smuzhiyun 		.driver_name = "ofb-aes-ccree",
1208*4882a593Smuzhiyun 		.blocksize = 1,
1209*4882a593Smuzhiyun 		.template_skcipher = {
1210*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1211*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1212*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1213*4882a593Smuzhiyun 			.min_keysize = AES_MIN_KEY_SIZE,
1214*4882a593Smuzhiyun 			.max_keysize = AES_MAX_KEY_SIZE,
1215*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1216*4882a593Smuzhiyun 			},
1217*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_OFB,
1218*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1219*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1220*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1221*4882a593Smuzhiyun 	},
1222*4882a593Smuzhiyun 	{
1223*4882a593Smuzhiyun 		.name = "cts(cbc(aes))",
1224*4882a593Smuzhiyun 		.driver_name = "cts-cbc-aes-ccree",
1225*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1226*4882a593Smuzhiyun 		.template_skcipher = {
1227*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1228*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1229*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1230*4882a593Smuzhiyun 			.min_keysize = AES_MIN_KEY_SIZE,
1231*4882a593Smuzhiyun 			.max_keysize = AES_MAX_KEY_SIZE,
1232*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1233*4882a593Smuzhiyun 			},
1234*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CBC_CTS,
1235*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1236*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1237*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1238*4882a593Smuzhiyun 	},
1239*4882a593Smuzhiyun 	{
1240*4882a593Smuzhiyun 		.name = "ctr(aes)",
1241*4882a593Smuzhiyun 		.driver_name = "ctr-aes-ccree",
1242*4882a593Smuzhiyun 		.blocksize = 1,
1243*4882a593Smuzhiyun 		.template_skcipher = {
1244*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1245*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1246*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1247*4882a593Smuzhiyun 			.min_keysize = AES_MIN_KEY_SIZE,
1248*4882a593Smuzhiyun 			.max_keysize = AES_MAX_KEY_SIZE,
1249*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1250*4882a593Smuzhiyun 			},
1251*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CTR,
1252*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_AES,
1253*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1254*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1255*4882a593Smuzhiyun 	},
1256*4882a593Smuzhiyun 	{
1257*4882a593Smuzhiyun 		.name = "cbc(des3_ede)",
1258*4882a593Smuzhiyun 		.driver_name = "cbc-3des-ccree",
1259*4882a593Smuzhiyun 		.blocksize = DES3_EDE_BLOCK_SIZE,
1260*4882a593Smuzhiyun 		.template_skcipher = {
1261*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1262*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1263*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1264*4882a593Smuzhiyun 			.min_keysize = DES3_EDE_KEY_SIZE,
1265*4882a593Smuzhiyun 			.max_keysize = DES3_EDE_KEY_SIZE,
1266*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
1267*4882a593Smuzhiyun 			},
1268*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CBC,
1269*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_DES,
1270*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1271*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1272*4882a593Smuzhiyun 	},
1273*4882a593Smuzhiyun 	{
1274*4882a593Smuzhiyun 		.name = "ecb(des3_ede)",
1275*4882a593Smuzhiyun 		.driver_name = "ecb-3des-ccree",
1276*4882a593Smuzhiyun 		.blocksize = DES3_EDE_BLOCK_SIZE,
1277*4882a593Smuzhiyun 		.template_skcipher = {
1278*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1279*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1280*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1281*4882a593Smuzhiyun 			.min_keysize = DES3_EDE_KEY_SIZE,
1282*4882a593Smuzhiyun 			.max_keysize = DES3_EDE_KEY_SIZE,
1283*4882a593Smuzhiyun 			.ivsize = 0,
1284*4882a593Smuzhiyun 			},
1285*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_ECB,
1286*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_DES,
1287*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1288*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1289*4882a593Smuzhiyun 	},
1290*4882a593Smuzhiyun 	{
1291*4882a593Smuzhiyun 		.name = "cbc(des)",
1292*4882a593Smuzhiyun 		.driver_name = "cbc-des-ccree",
1293*4882a593Smuzhiyun 		.blocksize = DES_BLOCK_SIZE,
1294*4882a593Smuzhiyun 		.template_skcipher = {
1295*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1296*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1297*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1298*4882a593Smuzhiyun 			.min_keysize = DES_KEY_SIZE,
1299*4882a593Smuzhiyun 			.max_keysize = DES_KEY_SIZE,
1300*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
1301*4882a593Smuzhiyun 			},
1302*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CBC,
1303*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_DES,
1304*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1305*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1306*4882a593Smuzhiyun 	},
1307*4882a593Smuzhiyun 	{
1308*4882a593Smuzhiyun 		.name = "ecb(des)",
1309*4882a593Smuzhiyun 		.driver_name = "ecb-des-ccree",
1310*4882a593Smuzhiyun 		.blocksize = DES_BLOCK_SIZE,
1311*4882a593Smuzhiyun 		.template_skcipher = {
1312*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1313*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1314*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1315*4882a593Smuzhiyun 			.min_keysize = DES_KEY_SIZE,
1316*4882a593Smuzhiyun 			.max_keysize = DES_KEY_SIZE,
1317*4882a593Smuzhiyun 			.ivsize = 0,
1318*4882a593Smuzhiyun 			},
1319*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_ECB,
1320*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_DES,
1321*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_630,
1322*4882a593Smuzhiyun 		.std_body = CC_STD_NIST,
1323*4882a593Smuzhiyun 	},
1324*4882a593Smuzhiyun 	{
1325*4882a593Smuzhiyun 		.name = "cbc(sm4)",
1326*4882a593Smuzhiyun 		.driver_name = "cbc-sm4-ccree",
1327*4882a593Smuzhiyun 		.blocksize = SM4_BLOCK_SIZE,
1328*4882a593Smuzhiyun 		.template_skcipher = {
1329*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1330*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1331*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1332*4882a593Smuzhiyun 			.min_keysize = SM4_KEY_SIZE,
1333*4882a593Smuzhiyun 			.max_keysize = SM4_KEY_SIZE,
1334*4882a593Smuzhiyun 			.ivsize = SM4_BLOCK_SIZE,
1335*4882a593Smuzhiyun 			},
1336*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CBC,
1337*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_SM4,
1338*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_713,
1339*4882a593Smuzhiyun 		.std_body = CC_STD_OSCCA,
1340*4882a593Smuzhiyun 	},
1341*4882a593Smuzhiyun 	{
1342*4882a593Smuzhiyun 		.name = "ecb(sm4)",
1343*4882a593Smuzhiyun 		.driver_name = "ecb-sm4-ccree",
1344*4882a593Smuzhiyun 		.blocksize = SM4_BLOCK_SIZE,
1345*4882a593Smuzhiyun 		.template_skcipher = {
1346*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1347*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1348*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1349*4882a593Smuzhiyun 			.min_keysize = SM4_KEY_SIZE,
1350*4882a593Smuzhiyun 			.max_keysize = SM4_KEY_SIZE,
1351*4882a593Smuzhiyun 			.ivsize = 0,
1352*4882a593Smuzhiyun 			},
1353*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_ECB,
1354*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_SM4,
1355*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_713,
1356*4882a593Smuzhiyun 		.std_body = CC_STD_OSCCA,
1357*4882a593Smuzhiyun 	},
1358*4882a593Smuzhiyun 	{
1359*4882a593Smuzhiyun 		.name = "ctr(sm4)",
1360*4882a593Smuzhiyun 		.driver_name = "ctr-sm4-ccree",
1361*4882a593Smuzhiyun 		.blocksize = 1,
1362*4882a593Smuzhiyun 		.template_skcipher = {
1363*4882a593Smuzhiyun 			.setkey = cc_cipher_setkey,
1364*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1365*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1366*4882a593Smuzhiyun 			.min_keysize = SM4_KEY_SIZE,
1367*4882a593Smuzhiyun 			.max_keysize = SM4_KEY_SIZE,
1368*4882a593Smuzhiyun 			.ivsize = SM4_BLOCK_SIZE,
1369*4882a593Smuzhiyun 			},
1370*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CTR,
1371*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_SM4,
1372*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_713,
1373*4882a593Smuzhiyun 		.std_body = CC_STD_OSCCA,
1374*4882a593Smuzhiyun 	},
1375*4882a593Smuzhiyun 	{
1376*4882a593Smuzhiyun 		.name = "cbc(psm4)",
1377*4882a593Smuzhiyun 		.driver_name = "cbc-psm4-ccree",
1378*4882a593Smuzhiyun 		.blocksize = SM4_BLOCK_SIZE,
1379*4882a593Smuzhiyun 		.template_skcipher = {
1380*4882a593Smuzhiyun 			.setkey = cc_cipher_sethkey,
1381*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1382*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1383*4882a593Smuzhiyun 			.min_keysize = CC_HW_KEY_SIZE,
1384*4882a593Smuzhiyun 			.max_keysize = CC_HW_KEY_SIZE,
1385*4882a593Smuzhiyun 			.ivsize = SM4_BLOCK_SIZE,
1386*4882a593Smuzhiyun 			},
1387*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CBC,
1388*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_SM4,
1389*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_713,
1390*4882a593Smuzhiyun 		.std_body = CC_STD_OSCCA,
1391*4882a593Smuzhiyun 		.sec_func = true,
1392*4882a593Smuzhiyun 	},
1393*4882a593Smuzhiyun 	{
1394*4882a593Smuzhiyun 		.name = "ctr(psm4)",
1395*4882a593Smuzhiyun 		.driver_name = "ctr-psm4-ccree",
1396*4882a593Smuzhiyun 		.blocksize = SM4_BLOCK_SIZE,
1397*4882a593Smuzhiyun 		.template_skcipher = {
1398*4882a593Smuzhiyun 			.setkey = cc_cipher_sethkey,
1399*4882a593Smuzhiyun 			.encrypt = cc_cipher_encrypt,
1400*4882a593Smuzhiyun 			.decrypt = cc_cipher_decrypt,
1401*4882a593Smuzhiyun 			.min_keysize = CC_HW_KEY_SIZE,
1402*4882a593Smuzhiyun 			.max_keysize = CC_HW_KEY_SIZE,
1403*4882a593Smuzhiyun 			.ivsize = SM4_BLOCK_SIZE,
1404*4882a593Smuzhiyun 			},
1405*4882a593Smuzhiyun 		.cipher_mode = DRV_CIPHER_CTR,
1406*4882a593Smuzhiyun 		.flow_mode = S_DIN_to_SM4,
1407*4882a593Smuzhiyun 		.min_hw_rev = CC_HW_REV_713,
1408*4882a593Smuzhiyun 		.std_body = CC_STD_OSCCA,
1409*4882a593Smuzhiyun 		.sec_func = true,
1410*4882a593Smuzhiyun 	},
1411*4882a593Smuzhiyun };
1412*4882a593Smuzhiyun 
cc_create_alg(const struct cc_alg_template * tmpl,struct device * dev)1413*4882a593Smuzhiyun static struct cc_crypto_alg *cc_create_alg(const struct cc_alg_template *tmpl,
1414*4882a593Smuzhiyun 					   struct device *dev)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun 	struct cc_crypto_alg *t_alg;
1417*4882a593Smuzhiyun 	struct skcipher_alg *alg;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	t_alg = devm_kzalloc(dev, sizeof(*t_alg), GFP_KERNEL);
1420*4882a593Smuzhiyun 	if (!t_alg)
1421*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	alg = &t_alg->skcipher_alg;
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	memcpy(alg, &tmpl->template_skcipher, sizeof(*alg));
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	snprintf(alg->base.cra_name, CRYPTO_MAX_ALG_NAME, "%s", tmpl->name);
1428*4882a593Smuzhiyun 	snprintf(alg->base.cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
1429*4882a593Smuzhiyun 		 tmpl->driver_name);
1430*4882a593Smuzhiyun 	alg->base.cra_module = THIS_MODULE;
1431*4882a593Smuzhiyun 	alg->base.cra_priority = CC_CRA_PRIO;
1432*4882a593Smuzhiyun 	alg->base.cra_blocksize = tmpl->blocksize;
1433*4882a593Smuzhiyun 	alg->base.cra_alignmask = 0;
1434*4882a593Smuzhiyun 	alg->base.cra_ctxsize = sizeof(struct cc_cipher_ctx);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	alg->base.cra_init = cc_cipher_init;
1437*4882a593Smuzhiyun 	alg->base.cra_exit = cc_cipher_exit;
1438*4882a593Smuzhiyun 	alg->base.cra_flags = CRYPTO_ALG_ASYNC | CRYPTO_ALG_KERN_DRIVER_ONLY;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	t_alg->cipher_mode = tmpl->cipher_mode;
1441*4882a593Smuzhiyun 	t_alg->flow_mode = tmpl->flow_mode;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	return t_alg;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun 
cc_cipher_free(struct cc_drvdata * drvdata)1446*4882a593Smuzhiyun int cc_cipher_free(struct cc_drvdata *drvdata)
1447*4882a593Smuzhiyun {
1448*4882a593Smuzhiyun 	struct cc_crypto_alg *t_alg, *n;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	/* Remove registered algs */
1451*4882a593Smuzhiyun 	list_for_each_entry_safe(t_alg, n, &drvdata->alg_list, entry) {
1452*4882a593Smuzhiyun 		crypto_unregister_skcipher(&t_alg->skcipher_alg);
1453*4882a593Smuzhiyun 		list_del(&t_alg->entry);
1454*4882a593Smuzhiyun 	}
1455*4882a593Smuzhiyun 	return 0;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun 
cc_cipher_alloc(struct cc_drvdata * drvdata)1458*4882a593Smuzhiyun int cc_cipher_alloc(struct cc_drvdata *drvdata)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun 	struct cc_crypto_alg *t_alg;
1461*4882a593Smuzhiyun 	struct device *dev = drvdata_to_dev(drvdata);
1462*4882a593Smuzhiyun 	int rc = -ENOMEM;
1463*4882a593Smuzhiyun 	int alg;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	INIT_LIST_HEAD(&drvdata->alg_list);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	/* Linux crypto */
1468*4882a593Smuzhiyun 	dev_dbg(dev, "Number of algorithms = %zu\n",
1469*4882a593Smuzhiyun 		ARRAY_SIZE(skcipher_algs));
1470*4882a593Smuzhiyun 	for (alg = 0; alg < ARRAY_SIZE(skcipher_algs); alg++) {
1471*4882a593Smuzhiyun 		if ((skcipher_algs[alg].min_hw_rev > drvdata->hw_rev) ||
1472*4882a593Smuzhiyun 		    !(drvdata->std_bodies & skcipher_algs[alg].std_body) ||
1473*4882a593Smuzhiyun 		    (drvdata->sec_disabled && skcipher_algs[alg].sec_func))
1474*4882a593Smuzhiyun 			continue;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 		dev_dbg(dev, "creating %s\n", skcipher_algs[alg].driver_name);
1477*4882a593Smuzhiyun 		t_alg = cc_create_alg(&skcipher_algs[alg], dev);
1478*4882a593Smuzhiyun 		if (IS_ERR(t_alg)) {
1479*4882a593Smuzhiyun 			rc = PTR_ERR(t_alg);
1480*4882a593Smuzhiyun 			dev_err(dev, "%s alg allocation failed\n",
1481*4882a593Smuzhiyun 				skcipher_algs[alg].driver_name);
1482*4882a593Smuzhiyun 			goto fail0;
1483*4882a593Smuzhiyun 		}
1484*4882a593Smuzhiyun 		t_alg->drvdata = drvdata;
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 		dev_dbg(dev, "registering %s\n",
1487*4882a593Smuzhiyun 			skcipher_algs[alg].driver_name);
1488*4882a593Smuzhiyun 		rc = crypto_register_skcipher(&t_alg->skcipher_alg);
1489*4882a593Smuzhiyun 		dev_dbg(dev, "%s alg registration rc = %x\n",
1490*4882a593Smuzhiyun 			t_alg->skcipher_alg.base.cra_driver_name, rc);
1491*4882a593Smuzhiyun 		if (rc) {
1492*4882a593Smuzhiyun 			dev_err(dev, "%s alg registration failed\n",
1493*4882a593Smuzhiyun 				t_alg->skcipher_alg.base.cra_driver_name);
1494*4882a593Smuzhiyun 			goto fail0;
1495*4882a593Smuzhiyun 		}
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 		list_add_tail(&t_alg->entry, &drvdata->alg_list);
1498*4882a593Smuzhiyun 		dev_dbg(dev, "Registered %s\n",
1499*4882a593Smuzhiyun 			t_alg->skcipher_alg.base.cra_driver_name);
1500*4882a593Smuzhiyun 	}
1501*4882a593Smuzhiyun 	return 0;
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun fail0:
1504*4882a593Smuzhiyun 	cc_cipher_free(drvdata);
1505*4882a593Smuzhiyun 	return rc;
1506*4882a593Smuzhiyun }
1507