1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (C) 2012-2019 ARM Limited (or its affiliates). */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <crypto/algapi.h>
7*4882a593Smuzhiyun #include <crypto/internal/aead.h>
8*4882a593Smuzhiyun #include <crypto/authenc.h>
9*4882a593Smuzhiyun #include <crypto/gcm.h>
10*4882a593Smuzhiyun #include <linux/rtnetlink.h>
11*4882a593Smuzhiyun #include <crypto/internal/des.h>
12*4882a593Smuzhiyun #include "cc_driver.h"
13*4882a593Smuzhiyun #include "cc_buffer_mgr.h"
14*4882a593Smuzhiyun #include "cc_aead.h"
15*4882a593Smuzhiyun #include "cc_request_mgr.h"
16*4882a593Smuzhiyun #include "cc_hash.h"
17*4882a593Smuzhiyun #include "cc_sram_mgr.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define template_aead template_u.aead
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define MAX_AEAD_SETKEY_SEQ 12
22*4882a593Smuzhiyun #define MAX_AEAD_PROCESS_SEQ 23
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define MAX_HMAC_DIGEST_SIZE (SHA256_DIGEST_SIZE)
25*4882a593Smuzhiyun #define MAX_HMAC_BLOCK_SIZE (SHA256_BLOCK_SIZE)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define MAX_NONCE_SIZE CTR_RFC3686_NONCE_SIZE
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct cc_aead_handle {
30*4882a593Smuzhiyun u32 sram_workspace_addr;
31*4882a593Smuzhiyun struct list_head aead_list;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct cc_hmac_s {
35*4882a593Smuzhiyun u8 *padded_authkey;
36*4882a593Smuzhiyun u8 *ipad_opad; /* IPAD, OPAD*/
37*4882a593Smuzhiyun dma_addr_t padded_authkey_dma_addr;
38*4882a593Smuzhiyun dma_addr_t ipad_opad_dma_addr;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct cc_xcbc_s {
42*4882a593Smuzhiyun u8 *xcbc_keys; /* K1,K2,K3 */
43*4882a593Smuzhiyun dma_addr_t xcbc_keys_dma_addr;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct cc_aead_ctx {
47*4882a593Smuzhiyun struct cc_drvdata *drvdata;
48*4882a593Smuzhiyun u8 ctr_nonce[MAX_NONCE_SIZE]; /* used for ctr3686 iv and aes ccm */
49*4882a593Smuzhiyun u8 *enckey;
50*4882a593Smuzhiyun dma_addr_t enckey_dma_addr;
51*4882a593Smuzhiyun union {
52*4882a593Smuzhiyun struct cc_hmac_s hmac;
53*4882a593Smuzhiyun struct cc_xcbc_s xcbc;
54*4882a593Smuzhiyun } auth_state;
55*4882a593Smuzhiyun unsigned int enc_keylen;
56*4882a593Smuzhiyun unsigned int auth_keylen;
57*4882a593Smuzhiyun unsigned int authsize; /* Actual (reduced?) size of the MAC/ICv */
58*4882a593Smuzhiyun unsigned int hash_len;
59*4882a593Smuzhiyun enum drv_cipher_mode cipher_mode;
60*4882a593Smuzhiyun enum cc_flow_mode flow_mode;
61*4882a593Smuzhiyun enum drv_hash_mode auth_mode;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
cc_aead_exit(struct crypto_aead * tfm)64*4882a593Smuzhiyun static void cc_aead_exit(struct crypto_aead *tfm)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
67*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun dev_dbg(dev, "Clearing context @%p for %s\n", crypto_aead_ctx(tfm),
70*4882a593Smuzhiyun crypto_tfm_alg_name(&tfm->base));
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Unmap enckey buffer */
73*4882a593Smuzhiyun if (ctx->enckey) {
74*4882a593Smuzhiyun dma_free_coherent(dev, AES_MAX_KEY_SIZE, ctx->enckey,
75*4882a593Smuzhiyun ctx->enckey_dma_addr);
76*4882a593Smuzhiyun dev_dbg(dev, "Freed enckey DMA buffer enckey_dma_addr=%pad\n",
77*4882a593Smuzhiyun &ctx->enckey_dma_addr);
78*4882a593Smuzhiyun ctx->enckey_dma_addr = 0;
79*4882a593Smuzhiyun ctx->enckey = NULL;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (ctx->auth_mode == DRV_HASH_XCBC_MAC) { /* XCBC authetication */
83*4882a593Smuzhiyun struct cc_xcbc_s *xcbc = &ctx->auth_state.xcbc;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (xcbc->xcbc_keys) {
86*4882a593Smuzhiyun dma_free_coherent(dev, CC_AES_128_BIT_KEY_SIZE * 3,
87*4882a593Smuzhiyun xcbc->xcbc_keys,
88*4882a593Smuzhiyun xcbc->xcbc_keys_dma_addr);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun dev_dbg(dev, "Freed xcbc_keys DMA buffer xcbc_keys_dma_addr=%pad\n",
91*4882a593Smuzhiyun &xcbc->xcbc_keys_dma_addr);
92*4882a593Smuzhiyun xcbc->xcbc_keys_dma_addr = 0;
93*4882a593Smuzhiyun xcbc->xcbc_keys = NULL;
94*4882a593Smuzhiyun } else if (ctx->auth_mode != DRV_HASH_NULL) { /* HMAC auth. */
95*4882a593Smuzhiyun struct cc_hmac_s *hmac = &ctx->auth_state.hmac;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (hmac->ipad_opad) {
98*4882a593Smuzhiyun dma_free_coherent(dev, 2 * MAX_HMAC_DIGEST_SIZE,
99*4882a593Smuzhiyun hmac->ipad_opad,
100*4882a593Smuzhiyun hmac->ipad_opad_dma_addr);
101*4882a593Smuzhiyun dev_dbg(dev, "Freed ipad_opad DMA buffer ipad_opad_dma_addr=%pad\n",
102*4882a593Smuzhiyun &hmac->ipad_opad_dma_addr);
103*4882a593Smuzhiyun hmac->ipad_opad_dma_addr = 0;
104*4882a593Smuzhiyun hmac->ipad_opad = NULL;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun if (hmac->padded_authkey) {
107*4882a593Smuzhiyun dma_free_coherent(dev, MAX_HMAC_BLOCK_SIZE,
108*4882a593Smuzhiyun hmac->padded_authkey,
109*4882a593Smuzhiyun hmac->padded_authkey_dma_addr);
110*4882a593Smuzhiyun dev_dbg(dev, "Freed padded_authkey DMA buffer padded_authkey_dma_addr=%pad\n",
111*4882a593Smuzhiyun &hmac->padded_authkey_dma_addr);
112*4882a593Smuzhiyun hmac->padded_authkey_dma_addr = 0;
113*4882a593Smuzhiyun hmac->padded_authkey = NULL;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
cc_get_aead_hash_len(struct crypto_aead * tfm)118*4882a593Smuzhiyun static unsigned int cc_get_aead_hash_len(struct crypto_aead *tfm)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return cc_get_default_hash_len(ctx->drvdata);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
cc_aead_init(struct crypto_aead * tfm)125*4882a593Smuzhiyun static int cc_aead_init(struct crypto_aead *tfm)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct aead_alg *alg = crypto_aead_alg(tfm);
128*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
129*4882a593Smuzhiyun struct cc_crypto_alg *cc_alg =
130*4882a593Smuzhiyun container_of(alg, struct cc_crypto_alg, aead_alg);
131*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(cc_alg->drvdata);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun dev_dbg(dev, "Initializing context @%p for %s\n", ctx,
134*4882a593Smuzhiyun crypto_tfm_alg_name(&tfm->base));
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Initialize modes in instance */
137*4882a593Smuzhiyun ctx->cipher_mode = cc_alg->cipher_mode;
138*4882a593Smuzhiyun ctx->flow_mode = cc_alg->flow_mode;
139*4882a593Smuzhiyun ctx->auth_mode = cc_alg->auth_mode;
140*4882a593Smuzhiyun ctx->drvdata = cc_alg->drvdata;
141*4882a593Smuzhiyun crypto_aead_set_reqsize(tfm, sizeof(struct aead_req_ctx));
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Allocate key buffer, cache line aligned */
144*4882a593Smuzhiyun ctx->enckey = dma_alloc_coherent(dev, AES_MAX_KEY_SIZE,
145*4882a593Smuzhiyun &ctx->enckey_dma_addr, GFP_KERNEL);
146*4882a593Smuzhiyun if (!ctx->enckey) {
147*4882a593Smuzhiyun dev_err(dev, "Failed allocating key buffer\n");
148*4882a593Smuzhiyun goto init_failed;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun dev_dbg(dev, "Allocated enckey buffer in context ctx->enckey=@%p\n",
151*4882a593Smuzhiyun ctx->enckey);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Set default authlen value */
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (ctx->auth_mode == DRV_HASH_XCBC_MAC) { /* XCBC authetication */
156*4882a593Smuzhiyun struct cc_xcbc_s *xcbc = &ctx->auth_state.xcbc;
157*4882a593Smuzhiyun const unsigned int key_size = CC_AES_128_BIT_KEY_SIZE * 3;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Allocate dma-coherent buffer for XCBC's K1+K2+K3 */
160*4882a593Smuzhiyun /* (and temporary for user key - up to 256b) */
161*4882a593Smuzhiyun xcbc->xcbc_keys = dma_alloc_coherent(dev, key_size,
162*4882a593Smuzhiyun &xcbc->xcbc_keys_dma_addr,
163*4882a593Smuzhiyun GFP_KERNEL);
164*4882a593Smuzhiyun if (!xcbc->xcbc_keys) {
165*4882a593Smuzhiyun dev_err(dev, "Failed allocating buffer for XCBC keys\n");
166*4882a593Smuzhiyun goto init_failed;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun } else if (ctx->auth_mode != DRV_HASH_NULL) { /* HMAC authentication */
169*4882a593Smuzhiyun struct cc_hmac_s *hmac = &ctx->auth_state.hmac;
170*4882a593Smuzhiyun const unsigned int digest_size = 2 * MAX_HMAC_DIGEST_SIZE;
171*4882a593Smuzhiyun dma_addr_t *pkey_dma = &hmac->padded_authkey_dma_addr;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Allocate dma-coherent buffer for IPAD + OPAD */
174*4882a593Smuzhiyun hmac->ipad_opad = dma_alloc_coherent(dev, digest_size,
175*4882a593Smuzhiyun &hmac->ipad_opad_dma_addr,
176*4882a593Smuzhiyun GFP_KERNEL);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (!hmac->ipad_opad) {
179*4882a593Smuzhiyun dev_err(dev, "Failed allocating IPAD/OPAD buffer\n");
180*4882a593Smuzhiyun goto init_failed;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun dev_dbg(dev, "Allocated authkey buffer in context ctx->authkey=@%p\n",
184*4882a593Smuzhiyun hmac->ipad_opad);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun hmac->padded_authkey = dma_alloc_coherent(dev,
187*4882a593Smuzhiyun MAX_HMAC_BLOCK_SIZE,
188*4882a593Smuzhiyun pkey_dma,
189*4882a593Smuzhiyun GFP_KERNEL);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (!hmac->padded_authkey) {
192*4882a593Smuzhiyun dev_err(dev, "failed to allocate padded_authkey\n");
193*4882a593Smuzhiyun goto init_failed;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun } else {
196*4882a593Smuzhiyun ctx->auth_state.hmac.ipad_opad = NULL;
197*4882a593Smuzhiyun ctx->auth_state.hmac.padded_authkey = NULL;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun ctx->hash_len = cc_get_aead_hash_len(tfm);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun init_failed:
204*4882a593Smuzhiyun cc_aead_exit(tfm);
205*4882a593Smuzhiyun return -ENOMEM;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
cc_aead_complete(struct device * dev,void * cc_req,int err)208*4882a593Smuzhiyun static void cc_aead_complete(struct device *dev, void *cc_req, int err)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct aead_request *areq = (struct aead_request *)cc_req;
211*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(areq);
212*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(cc_req);
213*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* BACKLOG notification */
216*4882a593Smuzhiyun if (err == -EINPROGRESS)
217*4882a593Smuzhiyun goto done;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun cc_unmap_aead_request(dev, areq);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Restore ordinary iv pointer */
222*4882a593Smuzhiyun areq->iv = areq_ctx->backup_iv;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (err)
225*4882a593Smuzhiyun goto done;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (areq_ctx->gen_ctx.op_type == DRV_CRYPTO_DIRECTION_DECRYPT) {
228*4882a593Smuzhiyun if (memcmp(areq_ctx->mac_buf, areq_ctx->icv_virt_addr,
229*4882a593Smuzhiyun ctx->authsize) != 0) {
230*4882a593Smuzhiyun dev_dbg(dev, "Payload authentication failure, (auth-size=%d, cipher=%d)\n",
231*4882a593Smuzhiyun ctx->authsize, ctx->cipher_mode);
232*4882a593Smuzhiyun /* In case of payload authentication failure, MUST NOT
233*4882a593Smuzhiyun * revealed the decrypted message --> zero its memory.
234*4882a593Smuzhiyun */
235*4882a593Smuzhiyun sg_zero_buffer(areq->dst, sg_nents(areq->dst),
236*4882a593Smuzhiyun areq->cryptlen, areq->assoclen);
237*4882a593Smuzhiyun err = -EBADMSG;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun /*ENCRYPT*/
240*4882a593Smuzhiyun } else if (areq_ctx->is_icv_fragmented) {
241*4882a593Smuzhiyun u32 skip = areq->cryptlen + areq_ctx->dst_offset;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun cc_copy_sg_portion(dev, areq_ctx->mac_buf, areq_ctx->dst_sgl,
244*4882a593Smuzhiyun skip, (skip + ctx->authsize),
245*4882a593Smuzhiyun CC_SG_FROM_BUF);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun done:
248*4882a593Smuzhiyun aead_request_complete(areq, err);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
xcbc_setkey(struct cc_hw_desc * desc,struct cc_aead_ctx * ctx)251*4882a593Smuzhiyun static unsigned int xcbc_setkey(struct cc_hw_desc *desc,
252*4882a593Smuzhiyun struct cc_aead_ctx *ctx)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun /* Load the AES key */
255*4882a593Smuzhiyun hw_desc_init(&desc[0]);
256*4882a593Smuzhiyun /* We are using for the source/user key the same buffer
257*4882a593Smuzhiyun * as for the output keys, * because after this key loading it
258*4882a593Smuzhiyun * is not needed anymore
259*4882a593Smuzhiyun */
260*4882a593Smuzhiyun set_din_type(&desc[0], DMA_DLLI,
261*4882a593Smuzhiyun ctx->auth_state.xcbc.xcbc_keys_dma_addr, ctx->auth_keylen,
262*4882a593Smuzhiyun NS_BIT);
263*4882a593Smuzhiyun set_cipher_mode(&desc[0], DRV_CIPHER_ECB);
264*4882a593Smuzhiyun set_cipher_config0(&desc[0], DRV_CRYPTO_DIRECTION_ENCRYPT);
265*4882a593Smuzhiyun set_key_size_aes(&desc[0], ctx->auth_keylen);
266*4882a593Smuzhiyun set_flow_mode(&desc[0], S_DIN_to_AES);
267*4882a593Smuzhiyun set_setup_mode(&desc[0], SETUP_LOAD_KEY0);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun hw_desc_init(&desc[1]);
270*4882a593Smuzhiyun set_din_const(&desc[1], 0x01010101, CC_AES_128_BIT_KEY_SIZE);
271*4882a593Smuzhiyun set_flow_mode(&desc[1], DIN_AES_DOUT);
272*4882a593Smuzhiyun set_dout_dlli(&desc[1], ctx->auth_state.xcbc.xcbc_keys_dma_addr,
273*4882a593Smuzhiyun AES_KEYSIZE_128, NS_BIT, 0);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun hw_desc_init(&desc[2]);
276*4882a593Smuzhiyun set_din_const(&desc[2], 0x02020202, CC_AES_128_BIT_KEY_SIZE);
277*4882a593Smuzhiyun set_flow_mode(&desc[2], DIN_AES_DOUT);
278*4882a593Smuzhiyun set_dout_dlli(&desc[2], (ctx->auth_state.xcbc.xcbc_keys_dma_addr
279*4882a593Smuzhiyun + AES_KEYSIZE_128),
280*4882a593Smuzhiyun AES_KEYSIZE_128, NS_BIT, 0);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun hw_desc_init(&desc[3]);
283*4882a593Smuzhiyun set_din_const(&desc[3], 0x03030303, CC_AES_128_BIT_KEY_SIZE);
284*4882a593Smuzhiyun set_flow_mode(&desc[3], DIN_AES_DOUT);
285*4882a593Smuzhiyun set_dout_dlli(&desc[3], (ctx->auth_state.xcbc.xcbc_keys_dma_addr
286*4882a593Smuzhiyun + 2 * AES_KEYSIZE_128),
287*4882a593Smuzhiyun AES_KEYSIZE_128, NS_BIT, 0);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return 4;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
hmac_setkey(struct cc_hw_desc * desc,struct cc_aead_ctx * ctx)292*4882a593Smuzhiyun static unsigned int hmac_setkey(struct cc_hw_desc *desc,
293*4882a593Smuzhiyun struct cc_aead_ctx *ctx)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun unsigned int hmac_pad_const[2] = { HMAC_IPAD_CONST, HMAC_OPAD_CONST };
296*4882a593Smuzhiyun unsigned int digest_ofs = 0;
297*4882a593Smuzhiyun unsigned int hash_mode = (ctx->auth_mode == DRV_HASH_SHA1) ?
298*4882a593Smuzhiyun DRV_HASH_HW_SHA1 : DRV_HASH_HW_SHA256;
299*4882a593Smuzhiyun unsigned int digest_size = (ctx->auth_mode == DRV_HASH_SHA1) ?
300*4882a593Smuzhiyun CC_SHA1_DIGEST_SIZE : CC_SHA256_DIGEST_SIZE;
301*4882a593Smuzhiyun struct cc_hmac_s *hmac = &ctx->auth_state.hmac;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun unsigned int idx = 0;
304*4882a593Smuzhiyun int i;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* calc derived HMAC key */
307*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
308*4882a593Smuzhiyun /* Load hash initial state */
309*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
310*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
311*4882a593Smuzhiyun set_din_sram(&desc[idx],
312*4882a593Smuzhiyun cc_larval_digest_addr(ctx->drvdata,
313*4882a593Smuzhiyun ctx->auth_mode),
314*4882a593Smuzhiyun digest_size);
315*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
316*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
317*4882a593Smuzhiyun idx++;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* Load the hash current length*/
320*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
321*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
322*4882a593Smuzhiyun set_din_const(&desc[idx], 0, ctx->hash_len);
323*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
324*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
325*4882a593Smuzhiyun idx++;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Prepare ipad key */
328*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
329*4882a593Smuzhiyun set_xor_val(&desc[idx], hmac_pad_const[i]);
330*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
331*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
332*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE1);
333*4882a593Smuzhiyun idx++;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Perform HASH update */
336*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
337*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
338*4882a593Smuzhiyun hmac->padded_authkey_dma_addr,
339*4882a593Smuzhiyun SHA256_BLOCK_SIZE, NS_BIT);
340*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
341*4882a593Smuzhiyun set_xor_active(&desc[idx]);
342*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_HASH);
343*4882a593Smuzhiyun idx++;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* Get the digset */
346*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
347*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
348*4882a593Smuzhiyun set_dout_dlli(&desc[idx],
349*4882a593Smuzhiyun (hmac->ipad_opad_dma_addr + digest_ofs),
350*4882a593Smuzhiyun digest_size, NS_BIT, 0);
351*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
352*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
353*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_DISABLED);
354*4882a593Smuzhiyun idx++;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun digest_ofs += digest_size;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun return idx;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
validate_keys_sizes(struct cc_aead_ctx * ctx)362*4882a593Smuzhiyun static int validate_keys_sizes(struct cc_aead_ctx *ctx)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun dev_dbg(dev, "enc_keylen=%u authkeylen=%u\n",
367*4882a593Smuzhiyun ctx->enc_keylen, ctx->auth_keylen);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun switch (ctx->auth_mode) {
370*4882a593Smuzhiyun case DRV_HASH_SHA1:
371*4882a593Smuzhiyun case DRV_HASH_SHA256:
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun case DRV_HASH_XCBC_MAC:
374*4882a593Smuzhiyun if (ctx->auth_keylen != AES_KEYSIZE_128 &&
375*4882a593Smuzhiyun ctx->auth_keylen != AES_KEYSIZE_192 &&
376*4882a593Smuzhiyun ctx->auth_keylen != AES_KEYSIZE_256)
377*4882a593Smuzhiyun return -ENOTSUPP;
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun case DRV_HASH_NULL: /* Not authenc (e.g., CCM) - no auth_key) */
380*4882a593Smuzhiyun if (ctx->auth_keylen > 0)
381*4882a593Smuzhiyun return -EINVAL;
382*4882a593Smuzhiyun break;
383*4882a593Smuzhiyun default:
384*4882a593Smuzhiyun dev_dbg(dev, "Invalid auth_mode=%d\n", ctx->auth_mode);
385*4882a593Smuzhiyun return -EINVAL;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun /* Check cipher key size */
388*4882a593Smuzhiyun if (ctx->flow_mode == S_DIN_to_DES) {
389*4882a593Smuzhiyun if (ctx->enc_keylen != DES3_EDE_KEY_SIZE) {
390*4882a593Smuzhiyun dev_dbg(dev, "Invalid cipher(3DES) key size: %u\n",
391*4882a593Smuzhiyun ctx->enc_keylen);
392*4882a593Smuzhiyun return -EINVAL;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun } else { /* Default assumed to be AES ciphers */
395*4882a593Smuzhiyun if (ctx->enc_keylen != AES_KEYSIZE_128 &&
396*4882a593Smuzhiyun ctx->enc_keylen != AES_KEYSIZE_192 &&
397*4882a593Smuzhiyun ctx->enc_keylen != AES_KEYSIZE_256) {
398*4882a593Smuzhiyun dev_dbg(dev, "Invalid cipher(AES) key size: %u\n",
399*4882a593Smuzhiyun ctx->enc_keylen);
400*4882a593Smuzhiyun return -EINVAL;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return 0; /* All tests of keys sizes passed */
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* This function prepers the user key so it can pass to the hmac processing
408*4882a593Smuzhiyun * (copy to intenral buffer or hash in case of key longer than block
409*4882a593Smuzhiyun */
cc_get_plain_hmac_key(struct crypto_aead * tfm,const u8 * authkey,unsigned int keylen)410*4882a593Smuzhiyun static int cc_get_plain_hmac_key(struct crypto_aead *tfm, const u8 *authkey,
411*4882a593Smuzhiyun unsigned int keylen)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun dma_addr_t key_dma_addr = 0;
414*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
415*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
416*4882a593Smuzhiyun u32 larval_addr;
417*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
418*4882a593Smuzhiyun unsigned int blocksize;
419*4882a593Smuzhiyun unsigned int digestsize;
420*4882a593Smuzhiyun unsigned int hashmode;
421*4882a593Smuzhiyun unsigned int idx = 0;
422*4882a593Smuzhiyun int rc = 0;
423*4882a593Smuzhiyun u8 *key = NULL;
424*4882a593Smuzhiyun struct cc_hw_desc desc[MAX_AEAD_SETKEY_SEQ];
425*4882a593Smuzhiyun dma_addr_t padded_authkey_dma_addr =
426*4882a593Smuzhiyun ctx->auth_state.hmac.padded_authkey_dma_addr;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun switch (ctx->auth_mode) { /* auth_key required and >0 */
429*4882a593Smuzhiyun case DRV_HASH_SHA1:
430*4882a593Smuzhiyun blocksize = SHA1_BLOCK_SIZE;
431*4882a593Smuzhiyun digestsize = SHA1_DIGEST_SIZE;
432*4882a593Smuzhiyun hashmode = DRV_HASH_HW_SHA1;
433*4882a593Smuzhiyun break;
434*4882a593Smuzhiyun case DRV_HASH_SHA256:
435*4882a593Smuzhiyun default:
436*4882a593Smuzhiyun blocksize = SHA256_BLOCK_SIZE;
437*4882a593Smuzhiyun digestsize = SHA256_DIGEST_SIZE;
438*4882a593Smuzhiyun hashmode = DRV_HASH_HW_SHA256;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (keylen != 0) {
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun key = kmemdup(authkey, keylen, GFP_KERNEL);
444*4882a593Smuzhiyun if (!key)
445*4882a593Smuzhiyun return -ENOMEM;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun key_dma_addr = dma_map_single(dev, key, keylen, DMA_TO_DEVICE);
448*4882a593Smuzhiyun if (dma_mapping_error(dev, key_dma_addr)) {
449*4882a593Smuzhiyun dev_err(dev, "Mapping key va=0x%p len=%u for DMA failed\n",
450*4882a593Smuzhiyun key, keylen);
451*4882a593Smuzhiyun kfree_sensitive(key);
452*4882a593Smuzhiyun return -ENOMEM;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun if (keylen > blocksize) {
455*4882a593Smuzhiyun /* Load hash initial state */
456*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
457*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hashmode);
458*4882a593Smuzhiyun larval_addr = cc_larval_digest_addr(ctx->drvdata,
459*4882a593Smuzhiyun ctx->auth_mode);
460*4882a593Smuzhiyun set_din_sram(&desc[idx], larval_addr, digestsize);
461*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
462*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
463*4882a593Smuzhiyun idx++;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* Load the hash current length*/
466*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
467*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hashmode);
468*4882a593Smuzhiyun set_din_const(&desc[idx], 0, ctx->hash_len);
469*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_ENABLED);
470*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
471*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
472*4882a593Smuzhiyun idx++;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
475*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
476*4882a593Smuzhiyun key_dma_addr, keylen, NS_BIT);
477*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_HASH);
478*4882a593Smuzhiyun idx++;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* Get hashed key */
481*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
482*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hashmode);
483*4882a593Smuzhiyun set_dout_dlli(&desc[idx], padded_authkey_dma_addr,
484*4882a593Smuzhiyun digestsize, NS_BIT, 0);
485*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
486*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
487*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_DISABLED);
488*4882a593Smuzhiyun set_cipher_config0(&desc[idx],
489*4882a593Smuzhiyun HASH_DIGEST_RESULT_LITTLE_ENDIAN);
490*4882a593Smuzhiyun idx++;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
493*4882a593Smuzhiyun set_din_const(&desc[idx], 0, (blocksize - digestsize));
494*4882a593Smuzhiyun set_flow_mode(&desc[idx], BYPASS);
495*4882a593Smuzhiyun set_dout_dlli(&desc[idx], (padded_authkey_dma_addr +
496*4882a593Smuzhiyun digestsize), (blocksize - digestsize),
497*4882a593Smuzhiyun NS_BIT, 0);
498*4882a593Smuzhiyun idx++;
499*4882a593Smuzhiyun } else {
500*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
501*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, key_dma_addr,
502*4882a593Smuzhiyun keylen, NS_BIT);
503*4882a593Smuzhiyun set_flow_mode(&desc[idx], BYPASS);
504*4882a593Smuzhiyun set_dout_dlli(&desc[idx], padded_authkey_dma_addr,
505*4882a593Smuzhiyun keylen, NS_BIT, 0);
506*4882a593Smuzhiyun idx++;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if ((blocksize - keylen) != 0) {
509*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
510*4882a593Smuzhiyun set_din_const(&desc[idx], 0,
511*4882a593Smuzhiyun (blocksize - keylen));
512*4882a593Smuzhiyun set_flow_mode(&desc[idx], BYPASS);
513*4882a593Smuzhiyun set_dout_dlli(&desc[idx],
514*4882a593Smuzhiyun (padded_authkey_dma_addr +
515*4882a593Smuzhiyun keylen),
516*4882a593Smuzhiyun (blocksize - keylen), NS_BIT, 0);
517*4882a593Smuzhiyun idx++;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun } else {
521*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
522*4882a593Smuzhiyun set_din_const(&desc[idx], 0, (blocksize - keylen));
523*4882a593Smuzhiyun set_flow_mode(&desc[idx], BYPASS);
524*4882a593Smuzhiyun set_dout_dlli(&desc[idx], padded_authkey_dma_addr,
525*4882a593Smuzhiyun blocksize, NS_BIT, 0);
526*4882a593Smuzhiyun idx++;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun rc = cc_send_sync_request(ctx->drvdata, &cc_req, desc, idx);
530*4882a593Smuzhiyun if (rc)
531*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (key_dma_addr)
534*4882a593Smuzhiyun dma_unmap_single(dev, key_dma_addr, keylen, DMA_TO_DEVICE);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun kfree_sensitive(key);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun return rc;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
cc_aead_setkey(struct crypto_aead * tfm,const u8 * key,unsigned int keylen)541*4882a593Smuzhiyun static int cc_aead_setkey(struct crypto_aead *tfm, const u8 *key,
542*4882a593Smuzhiyun unsigned int keylen)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
545*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
546*4882a593Smuzhiyun struct cc_hw_desc desc[MAX_AEAD_SETKEY_SEQ];
547*4882a593Smuzhiyun unsigned int seq_len = 0;
548*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
549*4882a593Smuzhiyun const u8 *enckey, *authkey;
550*4882a593Smuzhiyun int rc;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun dev_dbg(dev, "Setting key in context @%p for %s. key=%p keylen=%u\n",
553*4882a593Smuzhiyun ctx, crypto_tfm_alg_name(crypto_aead_tfm(tfm)), key, keylen);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* STAT_PHASE_0: Init and sanity checks */
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun if (ctx->auth_mode != DRV_HASH_NULL) { /* authenc() alg. */
558*4882a593Smuzhiyun struct crypto_authenc_keys keys;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun rc = crypto_authenc_extractkeys(&keys, key, keylen);
561*4882a593Smuzhiyun if (rc)
562*4882a593Smuzhiyun return rc;
563*4882a593Smuzhiyun enckey = keys.enckey;
564*4882a593Smuzhiyun authkey = keys.authkey;
565*4882a593Smuzhiyun ctx->enc_keylen = keys.enckeylen;
566*4882a593Smuzhiyun ctx->auth_keylen = keys.authkeylen;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_CTR) {
569*4882a593Smuzhiyun /* the nonce is stored in bytes at end of key */
570*4882a593Smuzhiyun if (ctx->enc_keylen <
571*4882a593Smuzhiyun (AES_MIN_KEY_SIZE + CTR_RFC3686_NONCE_SIZE))
572*4882a593Smuzhiyun return -EINVAL;
573*4882a593Smuzhiyun /* Copy nonce from last 4 bytes in CTR key to
574*4882a593Smuzhiyun * first 4 bytes in CTR IV
575*4882a593Smuzhiyun */
576*4882a593Smuzhiyun memcpy(ctx->ctr_nonce, enckey + ctx->enc_keylen -
577*4882a593Smuzhiyun CTR_RFC3686_NONCE_SIZE, CTR_RFC3686_NONCE_SIZE);
578*4882a593Smuzhiyun /* Set CTR key size */
579*4882a593Smuzhiyun ctx->enc_keylen -= CTR_RFC3686_NONCE_SIZE;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun } else { /* non-authenc - has just one key */
582*4882a593Smuzhiyun enckey = key;
583*4882a593Smuzhiyun authkey = NULL;
584*4882a593Smuzhiyun ctx->enc_keylen = keylen;
585*4882a593Smuzhiyun ctx->auth_keylen = 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun rc = validate_keys_sizes(ctx);
589*4882a593Smuzhiyun if (rc)
590*4882a593Smuzhiyun return rc;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* STAT_PHASE_1: Copy key to ctx */
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* Get key material */
595*4882a593Smuzhiyun memcpy(ctx->enckey, enckey, ctx->enc_keylen);
596*4882a593Smuzhiyun if (ctx->enc_keylen == 24)
597*4882a593Smuzhiyun memset(ctx->enckey + 24, 0, CC_AES_KEY_SIZE_MAX - 24);
598*4882a593Smuzhiyun if (ctx->auth_mode == DRV_HASH_XCBC_MAC) {
599*4882a593Smuzhiyun memcpy(ctx->auth_state.xcbc.xcbc_keys, authkey,
600*4882a593Smuzhiyun ctx->auth_keylen);
601*4882a593Smuzhiyun } else if (ctx->auth_mode != DRV_HASH_NULL) { /* HMAC */
602*4882a593Smuzhiyun rc = cc_get_plain_hmac_key(tfm, authkey, ctx->auth_keylen);
603*4882a593Smuzhiyun if (rc)
604*4882a593Smuzhiyun return rc;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* STAT_PHASE_2: Create sequence */
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun switch (ctx->auth_mode) {
610*4882a593Smuzhiyun case DRV_HASH_SHA1:
611*4882a593Smuzhiyun case DRV_HASH_SHA256:
612*4882a593Smuzhiyun seq_len = hmac_setkey(desc, ctx);
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun case DRV_HASH_XCBC_MAC:
615*4882a593Smuzhiyun seq_len = xcbc_setkey(desc, ctx);
616*4882a593Smuzhiyun break;
617*4882a593Smuzhiyun case DRV_HASH_NULL: /* non-authenc modes, e.g., CCM */
618*4882a593Smuzhiyun break; /* No auth. key setup */
619*4882a593Smuzhiyun default:
620*4882a593Smuzhiyun dev_err(dev, "Unsupported authenc (%d)\n", ctx->auth_mode);
621*4882a593Smuzhiyun return -ENOTSUPP;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /* STAT_PHASE_3: Submit sequence to HW */
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (seq_len > 0) { /* For CCM there is no sequence to setup the key */
627*4882a593Smuzhiyun rc = cc_send_sync_request(ctx->drvdata, &cc_req, desc, seq_len);
628*4882a593Smuzhiyun if (rc) {
629*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
630*4882a593Smuzhiyun return rc;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* Update STAT_PHASE_3 */
635*4882a593Smuzhiyun return rc;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
cc_des3_aead_setkey(struct crypto_aead * aead,const u8 * key,unsigned int keylen)638*4882a593Smuzhiyun static int cc_des3_aead_setkey(struct crypto_aead *aead, const u8 *key,
639*4882a593Smuzhiyun unsigned int keylen)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun struct crypto_authenc_keys keys;
642*4882a593Smuzhiyun int err;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun err = crypto_authenc_extractkeys(&keys, key, keylen);
645*4882a593Smuzhiyun if (unlikely(err))
646*4882a593Smuzhiyun return err;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun err = verify_aead_des3_key(aead, keys.enckey, keys.enckeylen) ?:
649*4882a593Smuzhiyun cc_aead_setkey(aead, key, keylen);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun memzero_explicit(&keys, sizeof(keys));
652*4882a593Smuzhiyun return err;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
cc_rfc4309_ccm_setkey(struct crypto_aead * tfm,const u8 * key,unsigned int keylen)655*4882a593Smuzhiyun static int cc_rfc4309_ccm_setkey(struct crypto_aead *tfm, const u8 *key,
656*4882a593Smuzhiyun unsigned int keylen)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun if (keylen < 3)
661*4882a593Smuzhiyun return -EINVAL;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun keylen -= 3;
664*4882a593Smuzhiyun memcpy(ctx->ctr_nonce, key + keylen, 3);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun return cc_aead_setkey(tfm, key, keylen);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
cc_aead_setauthsize(struct crypto_aead * authenc,unsigned int authsize)669*4882a593Smuzhiyun static int cc_aead_setauthsize(struct crypto_aead *authenc,
670*4882a593Smuzhiyun unsigned int authsize)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(authenc);
673*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* Unsupported auth. sizes */
676*4882a593Smuzhiyun if (authsize == 0 ||
677*4882a593Smuzhiyun authsize > crypto_aead_maxauthsize(authenc)) {
678*4882a593Smuzhiyun return -ENOTSUPP;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun ctx->authsize = authsize;
682*4882a593Smuzhiyun dev_dbg(dev, "authlen=%d\n", ctx->authsize);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun return 0;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
cc_rfc4309_ccm_setauthsize(struct crypto_aead * authenc,unsigned int authsize)687*4882a593Smuzhiyun static int cc_rfc4309_ccm_setauthsize(struct crypto_aead *authenc,
688*4882a593Smuzhiyun unsigned int authsize)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun switch (authsize) {
691*4882a593Smuzhiyun case 8:
692*4882a593Smuzhiyun case 12:
693*4882a593Smuzhiyun case 16:
694*4882a593Smuzhiyun break;
695*4882a593Smuzhiyun default:
696*4882a593Smuzhiyun return -EINVAL;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return cc_aead_setauthsize(authenc, authsize);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
cc_ccm_setauthsize(struct crypto_aead * authenc,unsigned int authsize)702*4882a593Smuzhiyun static int cc_ccm_setauthsize(struct crypto_aead *authenc,
703*4882a593Smuzhiyun unsigned int authsize)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun switch (authsize) {
706*4882a593Smuzhiyun case 4:
707*4882a593Smuzhiyun case 6:
708*4882a593Smuzhiyun case 8:
709*4882a593Smuzhiyun case 10:
710*4882a593Smuzhiyun case 12:
711*4882a593Smuzhiyun case 14:
712*4882a593Smuzhiyun case 16:
713*4882a593Smuzhiyun break;
714*4882a593Smuzhiyun default:
715*4882a593Smuzhiyun return -EINVAL;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun return cc_aead_setauthsize(authenc, authsize);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
cc_set_assoc_desc(struct aead_request * areq,unsigned int flow_mode,struct cc_hw_desc desc[],unsigned int * seq_size)721*4882a593Smuzhiyun static void cc_set_assoc_desc(struct aead_request *areq, unsigned int flow_mode,
722*4882a593Smuzhiyun struct cc_hw_desc desc[], unsigned int *seq_size)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(areq);
725*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
726*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(areq);
727*4882a593Smuzhiyun enum cc_req_dma_buf_type assoc_dma_type = areq_ctx->assoc_buff_type;
728*4882a593Smuzhiyun unsigned int idx = *seq_size;
729*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun switch (assoc_dma_type) {
732*4882a593Smuzhiyun case CC_DMA_BUF_DLLI:
733*4882a593Smuzhiyun dev_dbg(dev, "ASSOC buffer type DLLI\n");
734*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
735*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, sg_dma_address(areq->src),
736*4882a593Smuzhiyun areq_ctx->assoclen, NS_BIT);
737*4882a593Smuzhiyun set_flow_mode(&desc[idx], flow_mode);
738*4882a593Smuzhiyun if (ctx->auth_mode == DRV_HASH_XCBC_MAC &&
739*4882a593Smuzhiyun areq_ctx->cryptlen > 0)
740*4882a593Smuzhiyun set_din_not_last_indication(&desc[idx]);
741*4882a593Smuzhiyun break;
742*4882a593Smuzhiyun case CC_DMA_BUF_MLLI:
743*4882a593Smuzhiyun dev_dbg(dev, "ASSOC buffer type MLLI\n");
744*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
745*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_MLLI, areq_ctx->assoc.sram_addr,
746*4882a593Smuzhiyun areq_ctx->assoc.mlli_nents, NS_BIT);
747*4882a593Smuzhiyun set_flow_mode(&desc[idx], flow_mode);
748*4882a593Smuzhiyun if (ctx->auth_mode == DRV_HASH_XCBC_MAC &&
749*4882a593Smuzhiyun areq_ctx->cryptlen > 0)
750*4882a593Smuzhiyun set_din_not_last_indication(&desc[idx]);
751*4882a593Smuzhiyun break;
752*4882a593Smuzhiyun case CC_DMA_BUF_NULL:
753*4882a593Smuzhiyun default:
754*4882a593Smuzhiyun dev_err(dev, "Invalid ASSOC buffer type\n");
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun *seq_size = (++idx);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
cc_proc_authen_desc(struct aead_request * areq,unsigned int flow_mode,struct cc_hw_desc desc[],unsigned int * seq_size,int direct)760*4882a593Smuzhiyun static void cc_proc_authen_desc(struct aead_request *areq,
761*4882a593Smuzhiyun unsigned int flow_mode,
762*4882a593Smuzhiyun struct cc_hw_desc desc[],
763*4882a593Smuzhiyun unsigned int *seq_size, int direct)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(areq);
766*4882a593Smuzhiyun enum cc_req_dma_buf_type data_dma_type = areq_ctx->data_buff_type;
767*4882a593Smuzhiyun unsigned int idx = *seq_size;
768*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(areq);
769*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
770*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun switch (data_dma_type) {
773*4882a593Smuzhiyun case CC_DMA_BUF_DLLI:
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun struct scatterlist *cipher =
776*4882a593Smuzhiyun (direct == DRV_CRYPTO_DIRECTION_ENCRYPT) ?
777*4882a593Smuzhiyun areq_ctx->dst_sgl : areq_ctx->src_sgl;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun unsigned int offset =
780*4882a593Smuzhiyun (direct == DRV_CRYPTO_DIRECTION_ENCRYPT) ?
781*4882a593Smuzhiyun areq_ctx->dst_offset : areq_ctx->src_offset;
782*4882a593Smuzhiyun dev_dbg(dev, "AUTHENC: SRC/DST buffer type DLLI\n");
783*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
784*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
785*4882a593Smuzhiyun (sg_dma_address(cipher) + offset),
786*4882a593Smuzhiyun areq_ctx->cryptlen, NS_BIT);
787*4882a593Smuzhiyun set_flow_mode(&desc[idx], flow_mode);
788*4882a593Smuzhiyun break;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun case CC_DMA_BUF_MLLI:
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun /* DOUBLE-PASS flow (as default)
793*4882a593Smuzhiyun * assoc. + iv + data -compact in one table
794*4882a593Smuzhiyun * if assoclen is ZERO only IV perform
795*4882a593Smuzhiyun */
796*4882a593Smuzhiyun u32 mlli_addr = areq_ctx->assoc.sram_addr;
797*4882a593Smuzhiyun u32 mlli_nents = areq_ctx->assoc.mlli_nents;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun if (areq_ctx->is_single_pass) {
800*4882a593Smuzhiyun if (direct == DRV_CRYPTO_DIRECTION_ENCRYPT) {
801*4882a593Smuzhiyun mlli_addr = areq_ctx->dst.sram_addr;
802*4882a593Smuzhiyun mlli_nents = areq_ctx->dst.mlli_nents;
803*4882a593Smuzhiyun } else {
804*4882a593Smuzhiyun mlli_addr = areq_ctx->src.sram_addr;
805*4882a593Smuzhiyun mlli_nents = areq_ctx->src.mlli_nents;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun dev_dbg(dev, "AUTHENC: SRC/DST buffer type MLLI\n");
810*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
811*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_MLLI, mlli_addr, mlli_nents,
812*4882a593Smuzhiyun NS_BIT);
813*4882a593Smuzhiyun set_flow_mode(&desc[idx], flow_mode);
814*4882a593Smuzhiyun break;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun case CC_DMA_BUF_NULL:
817*4882a593Smuzhiyun default:
818*4882a593Smuzhiyun dev_err(dev, "AUTHENC: Invalid SRC/DST buffer type\n");
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun *seq_size = (++idx);
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
cc_proc_cipher_desc(struct aead_request * areq,unsigned int flow_mode,struct cc_hw_desc desc[],unsigned int * seq_size)824*4882a593Smuzhiyun static void cc_proc_cipher_desc(struct aead_request *areq,
825*4882a593Smuzhiyun unsigned int flow_mode,
826*4882a593Smuzhiyun struct cc_hw_desc desc[],
827*4882a593Smuzhiyun unsigned int *seq_size)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun unsigned int idx = *seq_size;
830*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(areq);
831*4882a593Smuzhiyun enum cc_req_dma_buf_type data_dma_type = areq_ctx->data_buff_type;
832*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(areq);
833*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
834*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun if (areq_ctx->cryptlen == 0)
837*4882a593Smuzhiyun return; /*null processing*/
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun switch (data_dma_type) {
840*4882a593Smuzhiyun case CC_DMA_BUF_DLLI:
841*4882a593Smuzhiyun dev_dbg(dev, "CIPHER: SRC/DST buffer type DLLI\n");
842*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
843*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
844*4882a593Smuzhiyun (sg_dma_address(areq_ctx->src_sgl) +
845*4882a593Smuzhiyun areq_ctx->src_offset), areq_ctx->cryptlen,
846*4882a593Smuzhiyun NS_BIT);
847*4882a593Smuzhiyun set_dout_dlli(&desc[idx],
848*4882a593Smuzhiyun (sg_dma_address(areq_ctx->dst_sgl) +
849*4882a593Smuzhiyun areq_ctx->dst_offset),
850*4882a593Smuzhiyun areq_ctx->cryptlen, NS_BIT, 0);
851*4882a593Smuzhiyun set_flow_mode(&desc[idx], flow_mode);
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun case CC_DMA_BUF_MLLI:
854*4882a593Smuzhiyun dev_dbg(dev, "CIPHER: SRC/DST buffer type MLLI\n");
855*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
856*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_MLLI, areq_ctx->src.sram_addr,
857*4882a593Smuzhiyun areq_ctx->src.mlli_nents, NS_BIT);
858*4882a593Smuzhiyun set_dout_mlli(&desc[idx], areq_ctx->dst.sram_addr,
859*4882a593Smuzhiyun areq_ctx->dst.mlli_nents, NS_BIT, 0);
860*4882a593Smuzhiyun set_flow_mode(&desc[idx], flow_mode);
861*4882a593Smuzhiyun break;
862*4882a593Smuzhiyun case CC_DMA_BUF_NULL:
863*4882a593Smuzhiyun default:
864*4882a593Smuzhiyun dev_err(dev, "CIPHER: Invalid SRC/DST buffer type\n");
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun *seq_size = (++idx);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
cc_proc_digest_desc(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)870*4882a593Smuzhiyun static void cc_proc_digest_desc(struct aead_request *req,
871*4882a593Smuzhiyun struct cc_hw_desc desc[],
872*4882a593Smuzhiyun unsigned int *seq_size)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
875*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
876*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
877*4882a593Smuzhiyun unsigned int idx = *seq_size;
878*4882a593Smuzhiyun unsigned int hash_mode = (ctx->auth_mode == DRV_HASH_SHA1) ?
879*4882a593Smuzhiyun DRV_HASH_HW_SHA1 : DRV_HASH_HW_SHA256;
880*4882a593Smuzhiyun int direct = req_ctx->gen_ctx.op_type;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* Get final ICV result */
883*4882a593Smuzhiyun if (direct == DRV_CRYPTO_DIRECTION_ENCRYPT) {
884*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
885*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
886*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
887*4882a593Smuzhiyun set_dout_dlli(&desc[idx], req_ctx->icv_dma_addr, ctx->authsize,
888*4882a593Smuzhiyun NS_BIT, 1);
889*4882a593Smuzhiyun set_queue_last_ind(ctx->drvdata, &desc[idx]);
890*4882a593Smuzhiyun if (ctx->auth_mode == DRV_HASH_XCBC_MAC) {
891*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
892*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_XCBC_MAC);
893*4882a593Smuzhiyun } else {
894*4882a593Smuzhiyun set_cipher_config0(&desc[idx],
895*4882a593Smuzhiyun HASH_DIGEST_RESULT_LITTLE_ENDIAN);
896*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun } else { /*Decrypt*/
899*4882a593Smuzhiyun /* Get ICV out from hardware */
900*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
901*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
902*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
903*4882a593Smuzhiyun set_dout_dlli(&desc[idx], req_ctx->mac_buf_dma_addr,
904*4882a593Smuzhiyun ctx->authsize, NS_BIT, 1);
905*4882a593Smuzhiyun set_queue_last_ind(ctx->drvdata, &desc[idx]);
906*4882a593Smuzhiyun set_cipher_config0(&desc[idx],
907*4882a593Smuzhiyun HASH_DIGEST_RESULT_LITTLE_ENDIAN);
908*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_DISABLED);
909*4882a593Smuzhiyun if (ctx->auth_mode == DRV_HASH_XCBC_MAC) {
910*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_XCBC_MAC);
911*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
912*4882a593Smuzhiyun } else {
913*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun *seq_size = (++idx);
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
cc_set_cipher_desc(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)920*4882a593Smuzhiyun static void cc_set_cipher_desc(struct aead_request *req,
921*4882a593Smuzhiyun struct cc_hw_desc desc[],
922*4882a593Smuzhiyun unsigned int *seq_size)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
925*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
926*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
927*4882a593Smuzhiyun unsigned int hw_iv_size = req_ctx->hw_iv_size;
928*4882a593Smuzhiyun unsigned int idx = *seq_size;
929*4882a593Smuzhiyun int direct = req_ctx->gen_ctx.op_type;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* Setup cipher state */
932*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
933*4882a593Smuzhiyun set_cipher_config0(&desc[idx], direct);
934*4882a593Smuzhiyun set_flow_mode(&desc[idx], ctx->flow_mode);
935*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, req_ctx->gen_ctx.iv_dma_addr,
936*4882a593Smuzhiyun hw_iv_size, NS_BIT);
937*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_CTR)
938*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE1);
939*4882a593Smuzhiyun else
940*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
941*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->cipher_mode);
942*4882a593Smuzhiyun idx++;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Setup enc. key */
945*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
946*4882a593Smuzhiyun set_cipher_config0(&desc[idx], direct);
947*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
948*4882a593Smuzhiyun set_flow_mode(&desc[idx], ctx->flow_mode);
949*4882a593Smuzhiyun if (ctx->flow_mode == S_DIN_to_AES) {
950*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, ctx->enckey_dma_addr,
951*4882a593Smuzhiyun ((ctx->enc_keylen == 24) ? CC_AES_KEY_SIZE_MAX :
952*4882a593Smuzhiyun ctx->enc_keylen), NS_BIT);
953*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->enc_keylen);
954*4882a593Smuzhiyun } else {
955*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, ctx->enckey_dma_addr,
956*4882a593Smuzhiyun ctx->enc_keylen, NS_BIT);
957*4882a593Smuzhiyun set_key_size_des(&desc[idx], ctx->enc_keylen);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun set_cipher_mode(&desc[idx], ctx->cipher_mode);
960*4882a593Smuzhiyun idx++;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun *seq_size = idx;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
cc_proc_cipher(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size,unsigned int data_flow_mode)965*4882a593Smuzhiyun static void cc_proc_cipher(struct aead_request *req, struct cc_hw_desc desc[],
966*4882a593Smuzhiyun unsigned int *seq_size, unsigned int data_flow_mode)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
969*4882a593Smuzhiyun int direct = req_ctx->gen_ctx.op_type;
970*4882a593Smuzhiyun unsigned int idx = *seq_size;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun if (req_ctx->cryptlen == 0)
973*4882a593Smuzhiyun return; /*null processing*/
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun cc_set_cipher_desc(req, desc, &idx);
976*4882a593Smuzhiyun cc_proc_cipher_desc(req, data_flow_mode, desc, &idx);
977*4882a593Smuzhiyun if (direct == DRV_CRYPTO_DIRECTION_ENCRYPT) {
978*4882a593Smuzhiyun /* We must wait for DMA to write all cipher */
979*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
980*4882a593Smuzhiyun set_din_no_dma(&desc[idx], 0, 0xfffff0);
981*4882a593Smuzhiyun set_dout_no_dma(&desc[idx], 0, 0, 1);
982*4882a593Smuzhiyun idx++;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun *seq_size = idx;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
cc_set_hmac_desc(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)988*4882a593Smuzhiyun static void cc_set_hmac_desc(struct aead_request *req, struct cc_hw_desc desc[],
989*4882a593Smuzhiyun unsigned int *seq_size)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
992*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
993*4882a593Smuzhiyun unsigned int hash_mode = (ctx->auth_mode == DRV_HASH_SHA1) ?
994*4882a593Smuzhiyun DRV_HASH_HW_SHA1 : DRV_HASH_HW_SHA256;
995*4882a593Smuzhiyun unsigned int digest_size = (ctx->auth_mode == DRV_HASH_SHA1) ?
996*4882a593Smuzhiyun CC_SHA1_DIGEST_SIZE : CC_SHA256_DIGEST_SIZE;
997*4882a593Smuzhiyun unsigned int idx = *seq_size;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /* Loading hash ipad xor key state */
1000*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1001*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
1002*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
1003*4882a593Smuzhiyun ctx->auth_state.hmac.ipad_opad_dma_addr, digest_size,
1004*4882a593Smuzhiyun NS_BIT);
1005*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1006*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
1007*4882a593Smuzhiyun idx++;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /* Load init. digest len (64 bytes) */
1010*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1011*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
1012*4882a593Smuzhiyun set_din_sram(&desc[idx], cc_digest_len_addr(ctx->drvdata, hash_mode),
1013*4882a593Smuzhiyun ctx->hash_len);
1014*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1015*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
1016*4882a593Smuzhiyun idx++;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun *seq_size = idx;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
cc_set_xcbc_desc(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1021*4882a593Smuzhiyun static void cc_set_xcbc_desc(struct aead_request *req, struct cc_hw_desc desc[],
1022*4882a593Smuzhiyun unsigned int *seq_size)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1025*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1026*4882a593Smuzhiyun unsigned int idx = *seq_size;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* Loading MAC state */
1029*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1030*4882a593Smuzhiyun set_din_const(&desc[idx], 0, CC_AES_BLOCK_SIZE);
1031*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
1032*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_XCBC_MAC);
1033*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
1034*4882a593Smuzhiyun set_key_size_aes(&desc[idx], CC_AES_128_BIT_KEY_SIZE);
1035*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1036*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1037*4882a593Smuzhiyun idx++;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /* Setup XCBC MAC K1 */
1040*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1041*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
1042*4882a593Smuzhiyun ctx->auth_state.xcbc.xcbc_keys_dma_addr,
1043*4882a593Smuzhiyun AES_KEYSIZE_128, NS_BIT);
1044*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
1045*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_XCBC_MAC);
1046*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
1047*4882a593Smuzhiyun set_key_size_aes(&desc[idx], CC_AES_128_BIT_KEY_SIZE);
1048*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1049*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1050*4882a593Smuzhiyun idx++;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /* Setup XCBC MAC K2 */
1053*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1054*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
1055*4882a593Smuzhiyun (ctx->auth_state.xcbc.xcbc_keys_dma_addr +
1056*4882a593Smuzhiyun AES_KEYSIZE_128), AES_KEYSIZE_128, NS_BIT);
1057*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE1);
1058*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_XCBC_MAC);
1059*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
1060*4882a593Smuzhiyun set_key_size_aes(&desc[idx], CC_AES_128_BIT_KEY_SIZE);
1061*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1062*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1063*4882a593Smuzhiyun idx++;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* Setup XCBC MAC K3 */
1066*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1067*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
1068*4882a593Smuzhiyun (ctx->auth_state.xcbc.xcbc_keys_dma_addr +
1069*4882a593Smuzhiyun 2 * AES_KEYSIZE_128), AES_KEYSIZE_128, NS_BIT);
1070*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE2);
1071*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_XCBC_MAC);
1072*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
1073*4882a593Smuzhiyun set_key_size_aes(&desc[idx], CC_AES_128_BIT_KEY_SIZE);
1074*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1075*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1076*4882a593Smuzhiyun idx++;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun *seq_size = idx;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
cc_proc_header_desc(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1081*4882a593Smuzhiyun static void cc_proc_header_desc(struct aead_request *req,
1082*4882a593Smuzhiyun struct cc_hw_desc desc[],
1083*4882a593Smuzhiyun unsigned int *seq_size)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
1086*4882a593Smuzhiyun unsigned int idx = *seq_size;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun /* Hash associated data */
1089*4882a593Smuzhiyun if (areq_ctx->assoclen > 0)
1090*4882a593Smuzhiyun cc_set_assoc_desc(req, DIN_HASH, desc, &idx);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun /* Hash IV */
1093*4882a593Smuzhiyun *seq_size = idx;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
cc_proc_scheme_desc(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1096*4882a593Smuzhiyun static void cc_proc_scheme_desc(struct aead_request *req,
1097*4882a593Smuzhiyun struct cc_hw_desc desc[],
1098*4882a593Smuzhiyun unsigned int *seq_size)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1101*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1102*4882a593Smuzhiyun struct cc_aead_handle *aead_handle = ctx->drvdata->aead_handle;
1103*4882a593Smuzhiyun unsigned int hash_mode = (ctx->auth_mode == DRV_HASH_SHA1) ?
1104*4882a593Smuzhiyun DRV_HASH_HW_SHA1 : DRV_HASH_HW_SHA256;
1105*4882a593Smuzhiyun unsigned int digest_size = (ctx->auth_mode == DRV_HASH_SHA1) ?
1106*4882a593Smuzhiyun CC_SHA1_DIGEST_SIZE : CC_SHA256_DIGEST_SIZE;
1107*4882a593Smuzhiyun unsigned int idx = *seq_size;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1110*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
1111*4882a593Smuzhiyun set_dout_sram(&desc[idx], aead_handle->sram_workspace_addr,
1112*4882a593Smuzhiyun ctx->hash_len);
1113*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
1114*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE1);
1115*4882a593Smuzhiyun set_cipher_do(&desc[idx], DO_PAD);
1116*4882a593Smuzhiyun idx++;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Get final ICV result */
1119*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1120*4882a593Smuzhiyun set_dout_sram(&desc[idx], aead_handle->sram_workspace_addr,
1121*4882a593Smuzhiyun digest_size);
1122*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
1123*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
1124*4882a593Smuzhiyun set_cipher_config0(&desc[idx], HASH_DIGEST_RESULT_LITTLE_ENDIAN);
1125*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
1126*4882a593Smuzhiyun idx++;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun /* Loading hash opad xor key state */
1129*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1130*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
1131*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
1132*4882a593Smuzhiyun (ctx->auth_state.hmac.ipad_opad_dma_addr + digest_size),
1133*4882a593Smuzhiyun digest_size, NS_BIT);
1134*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1135*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
1136*4882a593Smuzhiyun idx++;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun /* Load init. digest len (64 bytes) */
1139*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1140*4882a593Smuzhiyun set_cipher_mode(&desc[idx], hash_mode);
1141*4882a593Smuzhiyun set_din_sram(&desc[idx], cc_digest_len_addr(ctx->drvdata, hash_mode),
1142*4882a593Smuzhiyun ctx->hash_len);
1143*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_ENABLED);
1144*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1145*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
1146*4882a593Smuzhiyun idx++;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* Perform HASH update */
1149*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1150*4882a593Smuzhiyun set_din_sram(&desc[idx], aead_handle->sram_workspace_addr,
1151*4882a593Smuzhiyun digest_size);
1152*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_HASH);
1153*4882a593Smuzhiyun idx++;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun *seq_size = idx;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
cc_mlli_to_sram(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1158*4882a593Smuzhiyun static void cc_mlli_to_sram(struct aead_request *req,
1159*4882a593Smuzhiyun struct cc_hw_desc desc[], unsigned int *seq_size)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
1162*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1163*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1164*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun if ((req_ctx->assoc_buff_type == CC_DMA_BUF_MLLI ||
1167*4882a593Smuzhiyun req_ctx->data_buff_type == CC_DMA_BUF_MLLI ||
1168*4882a593Smuzhiyun !req_ctx->is_single_pass) && req_ctx->mlli_params.mlli_len) {
1169*4882a593Smuzhiyun dev_dbg(dev, "Copy-to-sram: mlli_dma=%08x, mlli_size=%u\n",
1170*4882a593Smuzhiyun ctx->drvdata->mlli_sram_addr,
1171*4882a593Smuzhiyun req_ctx->mlli_params.mlli_len);
1172*4882a593Smuzhiyun /* Copy MLLI table host-to-sram */
1173*4882a593Smuzhiyun hw_desc_init(&desc[*seq_size]);
1174*4882a593Smuzhiyun set_din_type(&desc[*seq_size], DMA_DLLI,
1175*4882a593Smuzhiyun req_ctx->mlli_params.mlli_dma_addr,
1176*4882a593Smuzhiyun req_ctx->mlli_params.mlli_len, NS_BIT);
1177*4882a593Smuzhiyun set_dout_sram(&desc[*seq_size],
1178*4882a593Smuzhiyun ctx->drvdata->mlli_sram_addr,
1179*4882a593Smuzhiyun req_ctx->mlli_params.mlli_len);
1180*4882a593Smuzhiyun set_flow_mode(&desc[*seq_size], BYPASS);
1181*4882a593Smuzhiyun (*seq_size)++;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
cc_get_data_flow(enum drv_crypto_direction direct,enum cc_flow_mode setup_flow_mode,bool is_single_pass)1185*4882a593Smuzhiyun static enum cc_flow_mode cc_get_data_flow(enum drv_crypto_direction direct,
1186*4882a593Smuzhiyun enum cc_flow_mode setup_flow_mode,
1187*4882a593Smuzhiyun bool is_single_pass)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun enum cc_flow_mode data_flow_mode;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if (direct == DRV_CRYPTO_DIRECTION_ENCRYPT) {
1192*4882a593Smuzhiyun if (setup_flow_mode == S_DIN_to_AES)
1193*4882a593Smuzhiyun data_flow_mode = is_single_pass ?
1194*4882a593Smuzhiyun AES_to_HASH_and_DOUT : DIN_AES_DOUT;
1195*4882a593Smuzhiyun else
1196*4882a593Smuzhiyun data_flow_mode = is_single_pass ?
1197*4882a593Smuzhiyun DES_to_HASH_and_DOUT : DIN_DES_DOUT;
1198*4882a593Smuzhiyun } else { /* Decrypt */
1199*4882a593Smuzhiyun if (setup_flow_mode == S_DIN_to_AES)
1200*4882a593Smuzhiyun data_flow_mode = is_single_pass ?
1201*4882a593Smuzhiyun AES_and_HASH : DIN_AES_DOUT;
1202*4882a593Smuzhiyun else
1203*4882a593Smuzhiyun data_flow_mode = is_single_pass ?
1204*4882a593Smuzhiyun DES_and_HASH : DIN_DES_DOUT;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun return data_flow_mode;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
cc_hmac_authenc(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1210*4882a593Smuzhiyun static void cc_hmac_authenc(struct aead_request *req, struct cc_hw_desc desc[],
1211*4882a593Smuzhiyun unsigned int *seq_size)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1214*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1215*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
1216*4882a593Smuzhiyun int direct = req_ctx->gen_ctx.op_type;
1217*4882a593Smuzhiyun unsigned int data_flow_mode =
1218*4882a593Smuzhiyun cc_get_data_flow(direct, ctx->flow_mode,
1219*4882a593Smuzhiyun req_ctx->is_single_pass);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun if (req_ctx->is_single_pass) {
1222*4882a593Smuzhiyun /*
1223*4882a593Smuzhiyun * Single-pass flow
1224*4882a593Smuzhiyun */
1225*4882a593Smuzhiyun cc_set_hmac_desc(req, desc, seq_size);
1226*4882a593Smuzhiyun cc_set_cipher_desc(req, desc, seq_size);
1227*4882a593Smuzhiyun cc_proc_header_desc(req, desc, seq_size);
1228*4882a593Smuzhiyun cc_proc_cipher_desc(req, data_flow_mode, desc, seq_size);
1229*4882a593Smuzhiyun cc_proc_scheme_desc(req, desc, seq_size);
1230*4882a593Smuzhiyun cc_proc_digest_desc(req, desc, seq_size);
1231*4882a593Smuzhiyun return;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /*
1235*4882a593Smuzhiyun * Double-pass flow
1236*4882a593Smuzhiyun * Fallback for unsupported single-pass modes,
1237*4882a593Smuzhiyun * i.e. using assoc. data of non-word-multiple
1238*4882a593Smuzhiyun */
1239*4882a593Smuzhiyun if (direct == DRV_CRYPTO_DIRECTION_ENCRYPT) {
1240*4882a593Smuzhiyun /* encrypt first.. */
1241*4882a593Smuzhiyun cc_proc_cipher(req, desc, seq_size, data_flow_mode);
1242*4882a593Smuzhiyun /* authenc after..*/
1243*4882a593Smuzhiyun cc_set_hmac_desc(req, desc, seq_size);
1244*4882a593Smuzhiyun cc_proc_authen_desc(req, DIN_HASH, desc, seq_size, direct);
1245*4882a593Smuzhiyun cc_proc_scheme_desc(req, desc, seq_size);
1246*4882a593Smuzhiyun cc_proc_digest_desc(req, desc, seq_size);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun } else { /*DECRYPT*/
1249*4882a593Smuzhiyun /* authenc first..*/
1250*4882a593Smuzhiyun cc_set_hmac_desc(req, desc, seq_size);
1251*4882a593Smuzhiyun cc_proc_authen_desc(req, DIN_HASH, desc, seq_size, direct);
1252*4882a593Smuzhiyun cc_proc_scheme_desc(req, desc, seq_size);
1253*4882a593Smuzhiyun /* decrypt after.. */
1254*4882a593Smuzhiyun cc_proc_cipher(req, desc, seq_size, data_flow_mode);
1255*4882a593Smuzhiyun /* read the digest result with setting the completion bit
1256*4882a593Smuzhiyun * must be after the cipher operation
1257*4882a593Smuzhiyun */
1258*4882a593Smuzhiyun cc_proc_digest_desc(req, desc, seq_size);
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun static void
cc_xcbc_authenc(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1263*4882a593Smuzhiyun cc_xcbc_authenc(struct aead_request *req, struct cc_hw_desc desc[],
1264*4882a593Smuzhiyun unsigned int *seq_size)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1267*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1268*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
1269*4882a593Smuzhiyun int direct = req_ctx->gen_ctx.op_type;
1270*4882a593Smuzhiyun unsigned int data_flow_mode =
1271*4882a593Smuzhiyun cc_get_data_flow(direct, ctx->flow_mode,
1272*4882a593Smuzhiyun req_ctx->is_single_pass);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun if (req_ctx->is_single_pass) {
1275*4882a593Smuzhiyun /*
1276*4882a593Smuzhiyun * Single-pass flow
1277*4882a593Smuzhiyun */
1278*4882a593Smuzhiyun cc_set_xcbc_desc(req, desc, seq_size);
1279*4882a593Smuzhiyun cc_set_cipher_desc(req, desc, seq_size);
1280*4882a593Smuzhiyun cc_proc_header_desc(req, desc, seq_size);
1281*4882a593Smuzhiyun cc_proc_cipher_desc(req, data_flow_mode, desc, seq_size);
1282*4882a593Smuzhiyun cc_proc_digest_desc(req, desc, seq_size);
1283*4882a593Smuzhiyun return;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /*
1287*4882a593Smuzhiyun * Double-pass flow
1288*4882a593Smuzhiyun * Fallback for unsupported single-pass modes,
1289*4882a593Smuzhiyun * i.e. using assoc. data of non-word-multiple
1290*4882a593Smuzhiyun */
1291*4882a593Smuzhiyun if (direct == DRV_CRYPTO_DIRECTION_ENCRYPT) {
1292*4882a593Smuzhiyun /* encrypt first.. */
1293*4882a593Smuzhiyun cc_proc_cipher(req, desc, seq_size, data_flow_mode);
1294*4882a593Smuzhiyun /* authenc after.. */
1295*4882a593Smuzhiyun cc_set_xcbc_desc(req, desc, seq_size);
1296*4882a593Smuzhiyun cc_proc_authen_desc(req, DIN_HASH, desc, seq_size, direct);
1297*4882a593Smuzhiyun cc_proc_digest_desc(req, desc, seq_size);
1298*4882a593Smuzhiyun } else { /*DECRYPT*/
1299*4882a593Smuzhiyun /* authenc first.. */
1300*4882a593Smuzhiyun cc_set_xcbc_desc(req, desc, seq_size);
1301*4882a593Smuzhiyun cc_proc_authen_desc(req, DIN_HASH, desc, seq_size, direct);
1302*4882a593Smuzhiyun /* decrypt after..*/
1303*4882a593Smuzhiyun cc_proc_cipher(req, desc, seq_size, data_flow_mode);
1304*4882a593Smuzhiyun /* read the digest result with setting the completion bit
1305*4882a593Smuzhiyun * must be after the cipher operation
1306*4882a593Smuzhiyun */
1307*4882a593Smuzhiyun cc_proc_digest_desc(req, desc, seq_size);
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
validate_data_size(struct cc_aead_ctx * ctx,enum drv_crypto_direction direct,struct aead_request * req)1311*4882a593Smuzhiyun static int validate_data_size(struct cc_aead_ctx *ctx,
1312*4882a593Smuzhiyun enum drv_crypto_direction direct,
1313*4882a593Smuzhiyun struct aead_request *req)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
1316*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1317*4882a593Smuzhiyun unsigned int assoclen = areq_ctx->assoclen;
1318*4882a593Smuzhiyun unsigned int cipherlen = (direct == DRV_CRYPTO_DIRECTION_DECRYPT) ?
1319*4882a593Smuzhiyun (req->cryptlen - ctx->authsize) : req->cryptlen;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun if (direct == DRV_CRYPTO_DIRECTION_DECRYPT &&
1322*4882a593Smuzhiyun req->cryptlen < ctx->authsize)
1323*4882a593Smuzhiyun goto data_size_err;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun areq_ctx->is_single_pass = true; /*defaulted to fast flow*/
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun switch (ctx->flow_mode) {
1328*4882a593Smuzhiyun case S_DIN_to_AES:
1329*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_CBC &&
1330*4882a593Smuzhiyun !IS_ALIGNED(cipherlen, AES_BLOCK_SIZE))
1331*4882a593Smuzhiyun goto data_size_err;
1332*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_CCM)
1333*4882a593Smuzhiyun break;
1334*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_GCTR) {
1335*4882a593Smuzhiyun if (areq_ctx->plaintext_authenticate_only)
1336*4882a593Smuzhiyun areq_ctx->is_single_pass = false;
1337*4882a593Smuzhiyun break;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun if (!IS_ALIGNED(assoclen, sizeof(u32)))
1341*4882a593Smuzhiyun areq_ctx->is_single_pass = false;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_CTR &&
1344*4882a593Smuzhiyun !IS_ALIGNED(cipherlen, sizeof(u32)))
1345*4882a593Smuzhiyun areq_ctx->is_single_pass = false;
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun break;
1348*4882a593Smuzhiyun case S_DIN_to_DES:
1349*4882a593Smuzhiyun if (!IS_ALIGNED(cipherlen, DES_BLOCK_SIZE))
1350*4882a593Smuzhiyun goto data_size_err;
1351*4882a593Smuzhiyun if (!IS_ALIGNED(assoclen, DES_BLOCK_SIZE))
1352*4882a593Smuzhiyun areq_ctx->is_single_pass = false;
1353*4882a593Smuzhiyun break;
1354*4882a593Smuzhiyun default:
1355*4882a593Smuzhiyun dev_err(dev, "Unexpected flow mode (%d)\n", ctx->flow_mode);
1356*4882a593Smuzhiyun goto data_size_err;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun return 0;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun data_size_err:
1362*4882a593Smuzhiyun return -EINVAL;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
format_ccm_a0(u8 * pa0_buff,u32 header_size)1365*4882a593Smuzhiyun static unsigned int format_ccm_a0(u8 *pa0_buff, u32 header_size)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun unsigned int len = 0;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun if (header_size == 0)
1370*4882a593Smuzhiyun return 0;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (header_size < ((1UL << 16) - (1UL << 8))) {
1373*4882a593Smuzhiyun len = 2;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun pa0_buff[0] = (header_size >> 8) & 0xFF;
1376*4882a593Smuzhiyun pa0_buff[1] = header_size & 0xFF;
1377*4882a593Smuzhiyun } else {
1378*4882a593Smuzhiyun len = 6;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun pa0_buff[0] = 0xFF;
1381*4882a593Smuzhiyun pa0_buff[1] = 0xFE;
1382*4882a593Smuzhiyun pa0_buff[2] = (header_size >> 24) & 0xFF;
1383*4882a593Smuzhiyun pa0_buff[3] = (header_size >> 16) & 0xFF;
1384*4882a593Smuzhiyun pa0_buff[4] = (header_size >> 8) & 0xFF;
1385*4882a593Smuzhiyun pa0_buff[5] = header_size & 0xFF;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun return len;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
set_msg_len(u8 * block,unsigned int msglen,unsigned int csize)1391*4882a593Smuzhiyun static int set_msg_len(u8 *block, unsigned int msglen, unsigned int csize)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun __be32 data;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun memset(block, 0, csize);
1396*4882a593Smuzhiyun block += csize;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun if (csize >= 4)
1399*4882a593Smuzhiyun csize = 4;
1400*4882a593Smuzhiyun else if (msglen > (1 << (8 * csize)))
1401*4882a593Smuzhiyun return -EOVERFLOW;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun data = cpu_to_be32(msglen);
1404*4882a593Smuzhiyun memcpy(block - csize, (u8 *)&data + 4 - csize, csize);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun return 0;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
cc_ccm(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1409*4882a593Smuzhiyun static int cc_ccm(struct aead_request *req, struct cc_hw_desc desc[],
1410*4882a593Smuzhiyun unsigned int *seq_size)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1413*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1414*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
1415*4882a593Smuzhiyun unsigned int idx = *seq_size;
1416*4882a593Smuzhiyun unsigned int cipher_flow_mode;
1417*4882a593Smuzhiyun dma_addr_t mac_result;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (req_ctx->gen_ctx.op_type == DRV_CRYPTO_DIRECTION_DECRYPT) {
1420*4882a593Smuzhiyun cipher_flow_mode = AES_to_HASH_and_DOUT;
1421*4882a593Smuzhiyun mac_result = req_ctx->mac_buf_dma_addr;
1422*4882a593Smuzhiyun } else { /* Encrypt */
1423*4882a593Smuzhiyun cipher_flow_mode = AES_and_HASH;
1424*4882a593Smuzhiyun mac_result = req_ctx->icv_dma_addr;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun /* load key */
1428*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1429*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_CTR);
1430*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, ctx->enckey_dma_addr,
1431*4882a593Smuzhiyun ((ctx->enc_keylen == 24) ? CC_AES_KEY_SIZE_MAX :
1432*4882a593Smuzhiyun ctx->enc_keylen), NS_BIT);
1433*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->enc_keylen);
1434*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
1435*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
1436*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1437*4882a593Smuzhiyun idx++;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* load ctr state */
1440*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1441*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_CTR);
1442*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->enc_keylen);
1443*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
1444*4882a593Smuzhiyun req_ctx->gen_ctx.iv_dma_addr, AES_BLOCK_SIZE, NS_BIT);
1445*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
1446*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE1);
1447*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1448*4882a593Smuzhiyun idx++;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun /* load MAC key */
1451*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1452*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_CBC_MAC);
1453*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, ctx->enckey_dma_addr,
1454*4882a593Smuzhiyun ((ctx->enc_keylen == 24) ? CC_AES_KEY_SIZE_MAX :
1455*4882a593Smuzhiyun ctx->enc_keylen), NS_BIT);
1456*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->enc_keylen);
1457*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
1458*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
1459*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1460*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1461*4882a593Smuzhiyun idx++;
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun /* load MAC state */
1464*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1465*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_CBC_MAC);
1466*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->enc_keylen);
1467*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, req_ctx->mac_buf_dma_addr,
1468*4882a593Smuzhiyun AES_BLOCK_SIZE, NS_BIT);
1469*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DESC_DIRECTION_ENCRYPT_ENCRYPT);
1470*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
1471*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1472*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1473*4882a593Smuzhiyun idx++;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun /* process assoc data */
1476*4882a593Smuzhiyun if (req_ctx->assoclen > 0) {
1477*4882a593Smuzhiyun cc_set_assoc_desc(req, DIN_HASH, desc, &idx);
1478*4882a593Smuzhiyun } else {
1479*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1480*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
1481*4882a593Smuzhiyun sg_dma_address(&req_ctx->ccm_adata_sg),
1482*4882a593Smuzhiyun AES_BLOCK_SIZE + req_ctx->ccm_hdr_size, NS_BIT);
1483*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_HASH);
1484*4882a593Smuzhiyun idx++;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun /* process the cipher */
1488*4882a593Smuzhiyun if (req_ctx->cryptlen)
1489*4882a593Smuzhiyun cc_proc_cipher_desc(req, cipher_flow_mode, desc, &idx);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun /* Read temporal MAC */
1492*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1493*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_CBC_MAC);
1494*4882a593Smuzhiyun set_dout_dlli(&desc[idx], req_ctx->mac_buf_dma_addr, ctx->authsize,
1495*4882a593Smuzhiyun NS_BIT, 0);
1496*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
1497*4882a593Smuzhiyun set_cipher_config0(&desc[idx], HASH_DIGEST_RESULT_LITTLE_ENDIAN);
1498*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
1499*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1500*4882a593Smuzhiyun idx++;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /* load AES-CTR state (for last MAC calculation)*/
1503*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1504*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_CTR);
1505*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DRV_CRYPTO_DIRECTION_ENCRYPT);
1506*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, req_ctx->ccm_iv0_dma_addr,
1507*4882a593Smuzhiyun AES_BLOCK_SIZE, NS_BIT);
1508*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->enc_keylen);
1509*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE1);
1510*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1511*4882a593Smuzhiyun idx++;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1514*4882a593Smuzhiyun set_din_no_dma(&desc[idx], 0, 0xfffff0);
1515*4882a593Smuzhiyun set_dout_no_dma(&desc[idx], 0, 0, 1);
1516*4882a593Smuzhiyun idx++;
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun /* encrypt the "T" value and store MAC in mac_state */
1519*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1520*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, req_ctx->mac_buf_dma_addr,
1521*4882a593Smuzhiyun ctx->authsize, NS_BIT);
1522*4882a593Smuzhiyun set_dout_dlli(&desc[idx], mac_result, ctx->authsize, NS_BIT, 1);
1523*4882a593Smuzhiyun set_queue_last_ind(ctx->drvdata, &desc[idx]);
1524*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_AES_DOUT);
1525*4882a593Smuzhiyun idx++;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun *seq_size = idx;
1528*4882a593Smuzhiyun return 0;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
config_ccm_adata(struct aead_request * req)1531*4882a593Smuzhiyun static int config_ccm_adata(struct aead_request *req)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1534*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1535*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1536*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
1537*4882a593Smuzhiyun //unsigned int size_of_a = 0, rem_a_size = 0;
1538*4882a593Smuzhiyun unsigned int lp = req->iv[0];
1539*4882a593Smuzhiyun /* Note: The code assume that req->iv[0] already contains the value
1540*4882a593Smuzhiyun * of L' of RFC3610
1541*4882a593Smuzhiyun */
1542*4882a593Smuzhiyun unsigned int l = lp + 1; /* This is L' of RFC 3610. */
1543*4882a593Smuzhiyun unsigned int m = ctx->authsize; /* This is M' of RFC 3610. */
1544*4882a593Smuzhiyun u8 *b0 = req_ctx->ccm_config + CCM_B0_OFFSET;
1545*4882a593Smuzhiyun u8 *a0 = req_ctx->ccm_config + CCM_A0_OFFSET;
1546*4882a593Smuzhiyun u8 *ctr_count_0 = req_ctx->ccm_config + CCM_CTR_COUNT_0_OFFSET;
1547*4882a593Smuzhiyun unsigned int cryptlen = (req_ctx->gen_ctx.op_type ==
1548*4882a593Smuzhiyun DRV_CRYPTO_DIRECTION_ENCRYPT) ?
1549*4882a593Smuzhiyun req->cryptlen :
1550*4882a593Smuzhiyun (req->cryptlen - ctx->authsize);
1551*4882a593Smuzhiyun int rc;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun memset(req_ctx->mac_buf, 0, AES_BLOCK_SIZE);
1554*4882a593Smuzhiyun memset(req_ctx->ccm_config, 0, AES_BLOCK_SIZE * 3);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun /* taken from crypto/ccm.c */
1557*4882a593Smuzhiyun /* 2 <= L <= 8, so 1 <= L' <= 7. */
1558*4882a593Smuzhiyun if (l < 2 || l > 8) {
1559*4882a593Smuzhiyun dev_dbg(dev, "illegal iv value %X\n", req->iv[0]);
1560*4882a593Smuzhiyun return -EINVAL;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun memcpy(b0, req->iv, AES_BLOCK_SIZE);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /* format control info per RFC 3610 and
1565*4882a593Smuzhiyun * NIST Special Publication 800-38C
1566*4882a593Smuzhiyun */
1567*4882a593Smuzhiyun *b0 |= (8 * ((m - 2) / 2));
1568*4882a593Smuzhiyun if (req_ctx->assoclen > 0)
1569*4882a593Smuzhiyun *b0 |= 64; /* Enable bit 6 if Adata exists. */
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun rc = set_msg_len(b0 + 16 - l, cryptlen, l); /* Write L'. */
1572*4882a593Smuzhiyun if (rc) {
1573*4882a593Smuzhiyun dev_err(dev, "message len overflow detected");
1574*4882a593Smuzhiyun return rc;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun /* END of "taken from crypto/ccm.c" */
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun /* l(a) - size of associated data. */
1579*4882a593Smuzhiyun req_ctx->ccm_hdr_size = format_ccm_a0(a0, req_ctx->assoclen);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun memset(req->iv + 15 - req->iv[0], 0, req->iv[0] + 1);
1582*4882a593Smuzhiyun req->iv[15] = 1;
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun memcpy(ctr_count_0, req->iv, AES_BLOCK_SIZE);
1585*4882a593Smuzhiyun ctr_count_0[15] = 0;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun return 0;
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
cc_proc_rfc4309_ccm(struct aead_request * req)1590*4882a593Smuzhiyun static void cc_proc_rfc4309_ccm(struct aead_request *req)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1593*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1594*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun /* L' */
1597*4882a593Smuzhiyun memset(areq_ctx->ctr_iv, 0, AES_BLOCK_SIZE);
1598*4882a593Smuzhiyun /* For RFC 4309, always use 4 bytes for message length
1599*4882a593Smuzhiyun * (at most 2^32-1 bytes).
1600*4882a593Smuzhiyun */
1601*4882a593Smuzhiyun areq_ctx->ctr_iv[0] = 3;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun /* In RFC 4309 there is an 11-bytes nonce+IV part,
1604*4882a593Smuzhiyun * that we build here.
1605*4882a593Smuzhiyun */
1606*4882a593Smuzhiyun memcpy(areq_ctx->ctr_iv + CCM_BLOCK_NONCE_OFFSET, ctx->ctr_nonce,
1607*4882a593Smuzhiyun CCM_BLOCK_NONCE_SIZE);
1608*4882a593Smuzhiyun memcpy(areq_ctx->ctr_iv + CCM_BLOCK_IV_OFFSET, req->iv,
1609*4882a593Smuzhiyun CCM_BLOCK_IV_SIZE);
1610*4882a593Smuzhiyun req->iv = areq_ctx->ctr_iv;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
cc_set_ghash_desc(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1613*4882a593Smuzhiyun static void cc_set_ghash_desc(struct aead_request *req,
1614*4882a593Smuzhiyun struct cc_hw_desc desc[], unsigned int *seq_size)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1617*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1618*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
1619*4882a593Smuzhiyun unsigned int idx = *seq_size;
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* load key to AES*/
1622*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1623*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_ECB);
1624*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DRV_CRYPTO_DIRECTION_ENCRYPT);
1625*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, ctx->enckey_dma_addr,
1626*4882a593Smuzhiyun ctx->enc_keylen, NS_BIT);
1627*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->enc_keylen);
1628*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
1629*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1630*4882a593Smuzhiyun idx++;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun /* process one zero block to generate hkey */
1633*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1634*4882a593Smuzhiyun set_din_const(&desc[idx], 0x0, AES_BLOCK_SIZE);
1635*4882a593Smuzhiyun set_dout_dlli(&desc[idx], req_ctx->hkey_dma_addr, AES_BLOCK_SIZE,
1636*4882a593Smuzhiyun NS_BIT, 0);
1637*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_AES_DOUT);
1638*4882a593Smuzhiyun idx++;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun /* Memory Barrier */
1641*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1642*4882a593Smuzhiyun set_din_no_dma(&desc[idx], 0, 0xfffff0);
1643*4882a593Smuzhiyun set_dout_no_dma(&desc[idx], 0, 0, 1);
1644*4882a593Smuzhiyun idx++;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun /* Load GHASH subkey */
1647*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1648*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, req_ctx->hkey_dma_addr,
1649*4882a593Smuzhiyun AES_BLOCK_SIZE, NS_BIT);
1650*4882a593Smuzhiyun set_dout_no_dma(&desc[idx], 0, 0, 1);
1651*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1652*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1653*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_HASH_HW_GHASH);
1654*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_ENABLED);
1655*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
1656*4882a593Smuzhiyun idx++;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun /* Configure Hash Engine to work with GHASH.
1659*4882a593Smuzhiyun * Since it was not possible to extend HASH submodes to add GHASH,
1660*4882a593Smuzhiyun * The following command is necessary in order to
1661*4882a593Smuzhiyun * select GHASH (according to HW designers)
1662*4882a593Smuzhiyun */
1663*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1664*4882a593Smuzhiyun set_din_no_dma(&desc[idx], 0, 0xfffff0);
1665*4882a593Smuzhiyun set_dout_no_dma(&desc[idx], 0, 0, 1);
1666*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1667*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1668*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_HASH_HW_GHASH);
1669*4882a593Smuzhiyun set_cipher_do(&desc[idx], 1); //1=AES_SK RKEK
1670*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DRV_CRYPTO_DIRECTION_ENCRYPT);
1671*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_ENABLED);
1672*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
1673*4882a593Smuzhiyun idx++;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun /* Load GHASH initial STATE (which is 0). (for any hash there is an
1676*4882a593Smuzhiyun * initial state)
1677*4882a593Smuzhiyun */
1678*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1679*4882a593Smuzhiyun set_din_const(&desc[idx], 0x0, AES_BLOCK_SIZE);
1680*4882a593Smuzhiyun set_dout_no_dma(&desc[idx], 0, 0, 1);
1681*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_HASH);
1682*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1683*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_HASH_HW_GHASH);
1684*4882a593Smuzhiyun set_cipher_config1(&desc[idx], HASH_PADDING_ENABLED);
1685*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE0);
1686*4882a593Smuzhiyun idx++;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun *seq_size = idx;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun
cc_set_gctr_desc(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1691*4882a593Smuzhiyun static void cc_set_gctr_desc(struct aead_request *req, struct cc_hw_desc desc[],
1692*4882a593Smuzhiyun unsigned int *seq_size)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1695*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1696*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
1697*4882a593Smuzhiyun unsigned int idx = *seq_size;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun /* load key to AES*/
1700*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1701*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_GCTR);
1702*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DRV_CRYPTO_DIRECTION_ENCRYPT);
1703*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, ctx->enckey_dma_addr,
1704*4882a593Smuzhiyun ctx->enc_keylen, NS_BIT);
1705*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->enc_keylen);
1706*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_KEY0);
1707*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1708*4882a593Smuzhiyun idx++;
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun if (req_ctx->cryptlen && !req_ctx->plaintext_authenticate_only) {
1711*4882a593Smuzhiyun /* load AES/CTR initial CTR value inc by 2*/
1712*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1713*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_GCTR);
1714*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->enc_keylen);
1715*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI,
1716*4882a593Smuzhiyun req_ctx->gcm_iv_inc2_dma_addr, AES_BLOCK_SIZE,
1717*4882a593Smuzhiyun NS_BIT);
1718*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DRV_CRYPTO_DIRECTION_ENCRYPT);
1719*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE1);
1720*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1721*4882a593Smuzhiyun idx++;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun *seq_size = idx;
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun
cc_proc_gcm_result(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1727*4882a593Smuzhiyun static void cc_proc_gcm_result(struct aead_request *req,
1728*4882a593Smuzhiyun struct cc_hw_desc desc[],
1729*4882a593Smuzhiyun unsigned int *seq_size)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1732*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1733*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
1734*4882a593Smuzhiyun dma_addr_t mac_result;
1735*4882a593Smuzhiyun unsigned int idx = *seq_size;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun if (req_ctx->gen_ctx.op_type == DRV_CRYPTO_DIRECTION_DECRYPT) {
1738*4882a593Smuzhiyun mac_result = req_ctx->mac_buf_dma_addr;
1739*4882a593Smuzhiyun } else { /* Encrypt */
1740*4882a593Smuzhiyun mac_result = req_ctx->icv_dma_addr;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun /* process(ghash) gcm_block_len */
1744*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1745*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, req_ctx->gcm_block_len_dma_addr,
1746*4882a593Smuzhiyun AES_BLOCK_SIZE, NS_BIT);
1747*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_HASH);
1748*4882a593Smuzhiyun idx++;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun /* Store GHASH state after GHASH(Associated Data + Cipher +LenBlock) */
1751*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1752*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_HASH_HW_GHASH);
1753*4882a593Smuzhiyun set_din_no_dma(&desc[idx], 0, 0xfffff0);
1754*4882a593Smuzhiyun set_dout_dlli(&desc[idx], req_ctx->mac_buf_dma_addr, AES_BLOCK_SIZE,
1755*4882a593Smuzhiyun NS_BIT, 0);
1756*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_WRITE_STATE0);
1757*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_HASH_to_DOUT);
1758*4882a593Smuzhiyun set_aes_not_hash_mode(&desc[idx]);
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun idx++;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* load AES/CTR initial CTR value inc by 1*/
1763*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1764*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_GCTR);
1765*4882a593Smuzhiyun set_key_size_aes(&desc[idx], ctx->enc_keylen);
1766*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, req_ctx->gcm_iv_inc1_dma_addr,
1767*4882a593Smuzhiyun AES_BLOCK_SIZE, NS_BIT);
1768*4882a593Smuzhiyun set_cipher_config0(&desc[idx], DRV_CRYPTO_DIRECTION_ENCRYPT);
1769*4882a593Smuzhiyun set_setup_mode(&desc[idx], SETUP_LOAD_STATE1);
1770*4882a593Smuzhiyun set_flow_mode(&desc[idx], S_DIN_to_AES);
1771*4882a593Smuzhiyun idx++;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun /* Memory Barrier */
1774*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1775*4882a593Smuzhiyun set_din_no_dma(&desc[idx], 0, 0xfffff0);
1776*4882a593Smuzhiyun set_dout_no_dma(&desc[idx], 0, 0, 1);
1777*4882a593Smuzhiyun idx++;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun /* process GCTR on stored GHASH and store MAC in mac_state*/
1780*4882a593Smuzhiyun hw_desc_init(&desc[idx]);
1781*4882a593Smuzhiyun set_cipher_mode(&desc[idx], DRV_CIPHER_GCTR);
1782*4882a593Smuzhiyun set_din_type(&desc[idx], DMA_DLLI, req_ctx->mac_buf_dma_addr,
1783*4882a593Smuzhiyun AES_BLOCK_SIZE, NS_BIT);
1784*4882a593Smuzhiyun set_dout_dlli(&desc[idx], mac_result, ctx->authsize, NS_BIT, 1);
1785*4882a593Smuzhiyun set_queue_last_ind(ctx->drvdata, &desc[idx]);
1786*4882a593Smuzhiyun set_flow_mode(&desc[idx], DIN_AES_DOUT);
1787*4882a593Smuzhiyun idx++;
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun *seq_size = idx;
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
cc_gcm(struct aead_request * req,struct cc_hw_desc desc[],unsigned int * seq_size)1792*4882a593Smuzhiyun static int cc_gcm(struct aead_request *req, struct cc_hw_desc desc[],
1793*4882a593Smuzhiyun unsigned int *seq_size)
1794*4882a593Smuzhiyun {
1795*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
1796*4882a593Smuzhiyun unsigned int cipher_flow_mode;
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun //in RFC4543 no data to encrypt. just copy data from src to dest.
1799*4882a593Smuzhiyun if (req_ctx->plaintext_authenticate_only) {
1800*4882a593Smuzhiyun cc_proc_cipher_desc(req, BYPASS, desc, seq_size);
1801*4882a593Smuzhiyun cc_set_ghash_desc(req, desc, seq_size);
1802*4882a593Smuzhiyun /* process(ghash) assoc data */
1803*4882a593Smuzhiyun cc_set_assoc_desc(req, DIN_HASH, desc, seq_size);
1804*4882a593Smuzhiyun cc_set_gctr_desc(req, desc, seq_size);
1805*4882a593Smuzhiyun cc_proc_gcm_result(req, desc, seq_size);
1806*4882a593Smuzhiyun return 0;
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun if (req_ctx->gen_ctx.op_type == DRV_CRYPTO_DIRECTION_DECRYPT) {
1810*4882a593Smuzhiyun cipher_flow_mode = AES_and_HASH;
1811*4882a593Smuzhiyun } else { /* Encrypt */
1812*4882a593Smuzhiyun cipher_flow_mode = AES_to_HASH_and_DOUT;
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun // for gcm and rfc4106.
1816*4882a593Smuzhiyun cc_set_ghash_desc(req, desc, seq_size);
1817*4882a593Smuzhiyun /* process(ghash) assoc data */
1818*4882a593Smuzhiyun if (req_ctx->assoclen > 0)
1819*4882a593Smuzhiyun cc_set_assoc_desc(req, DIN_HASH, desc, seq_size);
1820*4882a593Smuzhiyun cc_set_gctr_desc(req, desc, seq_size);
1821*4882a593Smuzhiyun /* process(gctr+ghash) */
1822*4882a593Smuzhiyun if (req_ctx->cryptlen)
1823*4882a593Smuzhiyun cc_proc_cipher_desc(req, cipher_flow_mode, desc, seq_size);
1824*4882a593Smuzhiyun cc_proc_gcm_result(req, desc, seq_size);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun return 0;
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun
config_gcm_context(struct aead_request * req)1829*4882a593Smuzhiyun static int config_gcm_context(struct aead_request *req)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1832*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1833*4882a593Smuzhiyun struct aead_req_ctx *req_ctx = aead_request_ctx(req);
1834*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun unsigned int cryptlen = (req_ctx->gen_ctx.op_type ==
1837*4882a593Smuzhiyun DRV_CRYPTO_DIRECTION_ENCRYPT) ?
1838*4882a593Smuzhiyun req->cryptlen :
1839*4882a593Smuzhiyun (req->cryptlen - ctx->authsize);
1840*4882a593Smuzhiyun __be32 counter = cpu_to_be32(2);
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun dev_dbg(dev, "%s() cryptlen = %d, req_ctx->assoclen = %d ctx->authsize = %d\n",
1843*4882a593Smuzhiyun __func__, cryptlen, req_ctx->assoclen, ctx->authsize);
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun memset(req_ctx->hkey, 0, AES_BLOCK_SIZE);
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun memset(req_ctx->mac_buf, 0, AES_BLOCK_SIZE);
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun memcpy(req->iv + 12, &counter, 4);
1850*4882a593Smuzhiyun memcpy(req_ctx->gcm_iv_inc2, req->iv, 16);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun counter = cpu_to_be32(1);
1853*4882a593Smuzhiyun memcpy(req->iv + 12, &counter, 4);
1854*4882a593Smuzhiyun memcpy(req_ctx->gcm_iv_inc1, req->iv, 16);
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun if (!req_ctx->plaintext_authenticate_only) {
1857*4882a593Smuzhiyun __be64 temp64;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun temp64 = cpu_to_be64(req_ctx->assoclen * 8);
1860*4882a593Smuzhiyun memcpy(&req_ctx->gcm_len_block.len_a, &temp64, sizeof(temp64));
1861*4882a593Smuzhiyun temp64 = cpu_to_be64(cryptlen * 8);
1862*4882a593Smuzhiyun memcpy(&req_ctx->gcm_len_block.len_c, &temp64, 8);
1863*4882a593Smuzhiyun } else {
1864*4882a593Smuzhiyun /* rfc4543=> all data(AAD,IV,Plain) are considered additional
1865*4882a593Smuzhiyun * data that is nothing is encrypted.
1866*4882a593Smuzhiyun */
1867*4882a593Smuzhiyun __be64 temp64;
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun temp64 = cpu_to_be64((req_ctx->assoclen + cryptlen) * 8);
1870*4882a593Smuzhiyun memcpy(&req_ctx->gcm_len_block.len_a, &temp64, sizeof(temp64));
1871*4882a593Smuzhiyun temp64 = 0;
1872*4882a593Smuzhiyun memcpy(&req_ctx->gcm_len_block.len_c, &temp64, 8);
1873*4882a593Smuzhiyun }
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun return 0;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
cc_proc_rfc4_gcm(struct aead_request * req)1878*4882a593Smuzhiyun static void cc_proc_rfc4_gcm(struct aead_request *req)
1879*4882a593Smuzhiyun {
1880*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1881*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1882*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun memcpy(areq_ctx->ctr_iv + GCM_BLOCK_RFC4_NONCE_OFFSET,
1885*4882a593Smuzhiyun ctx->ctr_nonce, GCM_BLOCK_RFC4_NONCE_SIZE);
1886*4882a593Smuzhiyun memcpy(areq_ctx->ctr_iv + GCM_BLOCK_RFC4_IV_OFFSET, req->iv,
1887*4882a593Smuzhiyun GCM_BLOCK_RFC4_IV_SIZE);
1888*4882a593Smuzhiyun req->iv = areq_ctx->ctr_iv;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun
cc_proc_aead(struct aead_request * req,enum drv_crypto_direction direct)1891*4882a593Smuzhiyun static int cc_proc_aead(struct aead_request *req,
1892*4882a593Smuzhiyun enum drv_crypto_direction direct)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun int rc = 0;
1895*4882a593Smuzhiyun int seq_len = 0;
1896*4882a593Smuzhiyun struct cc_hw_desc desc[MAX_AEAD_PROCESS_SEQ];
1897*4882a593Smuzhiyun struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1898*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
1899*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
1900*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
1901*4882a593Smuzhiyun struct cc_crypto_req cc_req = {};
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun dev_dbg(dev, "%s context=%p req=%p iv=%p src=%p src_ofs=%d dst=%p dst_ofs=%d cryptolen=%d\n",
1904*4882a593Smuzhiyun ((direct == DRV_CRYPTO_DIRECTION_ENCRYPT) ? "Enc" : "Dec"),
1905*4882a593Smuzhiyun ctx, req, req->iv, sg_virt(req->src), req->src->offset,
1906*4882a593Smuzhiyun sg_virt(req->dst), req->dst->offset, req->cryptlen);
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun /* STAT_PHASE_0: Init and sanity checks */
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun /* Check data length according to mode */
1911*4882a593Smuzhiyun if (validate_data_size(ctx, direct, req)) {
1912*4882a593Smuzhiyun dev_err(dev, "Unsupported crypt/assoc len %d/%d.\n",
1913*4882a593Smuzhiyun req->cryptlen, areq_ctx->assoclen);
1914*4882a593Smuzhiyun return -EINVAL;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun /* Setup request structure */
1918*4882a593Smuzhiyun cc_req.user_cb = cc_aead_complete;
1919*4882a593Smuzhiyun cc_req.user_arg = req;
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun /* Setup request context */
1922*4882a593Smuzhiyun areq_ctx->gen_ctx.op_type = direct;
1923*4882a593Smuzhiyun areq_ctx->req_authsize = ctx->authsize;
1924*4882a593Smuzhiyun areq_ctx->cipher_mode = ctx->cipher_mode;
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun /* STAT_PHASE_1: Map buffers */
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_CTR) {
1929*4882a593Smuzhiyun /* Build CTR IV - Copy nonce from last 4 bytes in
1930*4882a593Smuzhiyun * CTR key to first 4 bytes in CTR IV
1931*4882a593Smuzhiyun */
1932*4882a593Smuzhiyun memcpy(areq_ctx->ctr_iv, ctx->ctr_nonce,
1933*4882a593Smuzhiyun CTR_RFC3686_NONCE_SIZE);
1934*4882a593Smuzhiyun memcpy(areq_ctx->ctr_iv + CTR_RFC3686_NONCE_SIZE, req->iv,
1935*4882a593Smuzhiyun CTR_RFC3686_IV_SIZE);
1936*4882a593Smuzhiyun /* Initialize counter portion of counter block */
1937*4882a593Smuzhiyun *(__be32 *)(areq_ctx->ctr_iv + CTR_RFC3686_NONCE_SIZE +
1938*4882a593Smuzhiyun CTR_RFC3686_IV_SIZE) = cpu_to_be32(1);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /* Replace with counter iv */
1941*4882a593Smuzhiyun req->iv = areq_ctx->ctr_iv;
1942*4882a593Smuzhiyun areq_ctx->hw_iv_size = CTR_RFC3686_BLOCK_SIZE;
1943*4882a593Smuzhiyun } else if ((ctx->cipher_mode == DRV_CIPHER_CCM) ||
1944*4882a593Smuzhiyun (ctx->cipher_mode == DRV_CIPHER_GCTR)) {
1945*4882a593Smuzhiyun areq_ctx->hw_iv_size = AES_BLOCK_SIZE;
1946*4882a593Smuzhiyun if (areq_ctx->ctr_iv != req->iv) {
1947*4882a593Smuzhiyun memcpy(areq_ctx->ctr_iv, req->iv,
1948*4882a593Smuzhiyun crypto_aead_ivsize(tfm));
1949*4882a593Smuzhiyun req->iv = areq_ctx->ctr_iv;
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun } else {
1952*4882a593Smuzhiyun areq_ctx->hw_iv_size = crypto_aead_ivsize(tfm);
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_CCM) {
1956*4882a593Smuzhiyun rc = config_ccm_adata(req);
1957*4882a593Smuzhiyun if (rc) {
1958*4882a593Smuzhiyun dev_dbg(dev, "config_ccm_adata() returned with a failure %d!",
1959*4882a593Smuzhiyun rc);
1960*4882a593Smuzhiyun goto exit;
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun } else {
1963*4882a593Smuzhiyun areq_ctx->ccm_hdr_size = ccm_header_size_null;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_GCTR) {
1967*4882a593Smuzhiyun rc = config_gcm_context(req);
1968*4882a593Smuzhiyun if (rc) {
1969*4882a593Smuzhiyun dev_dbg(dev, "config_gcm_context() returned with a failure %d!",
1970*4882a593Smuzhiyun rc);
1971*4882a593Smuzhiyun goto exit;
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun rc = cc_map_aead_request(ctx->drvdata, req);
1976*4882a593Smuzhiyun if (rc) {
1977*4882a593Smuzhiyun dev_err(dev, "map_request() failed\n");
1978*4882a593Smuzhiyun goto exit;
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun /* STAT_PHASE_2: Create sequence */
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun /* Load MLLI tables to SRAM if necessary */
1984*4882a593Smuzhiyun cc_mlli_to_sram(req, desc, &seq_len);
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun switch (ctx->auth_mode) {
1987*4882a593Smuzhiyun case DRV_HASH_SHA1:
1988*4882a593Smuzhiyun case DRV_HASH_SHA256:
1989*4882a593Smuzhiyun cc_hmac_authenc(req, desc, &seq_len);
1990*4882a593Smuzhiyun break;
1991*4882a593Smuzhiyun case DRV_HASH_XCBC_MAC:
1992*4882a593Smuzhiyun cc_xcbc_authenc(req, desc, &seq_len);
1993*4882a593Smuzhiyun break;
1994*4882a593Smuzhiyun case DRV_HASH_NULL:
1995*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_CCM)
1996*4882a593Smuzhiyun cc_ccm(req, desc, &seq_len);
1997*4882a593Smuzhiyun if (ctx->cipher_mode == DRV_CIPHER_GCTR)
1998*4882a593Smuzhiyun cc_gcm(req, desc, &seq_len);
1999*4882a593Smuzhiyun break;
2000*4882a593Smuzhiyun default:
2001*4882a593Smuzhiyun dev_err(dev, "Unsupported authenc (%d)\n", ctx->auth_mode);
2002*4882a593Smuzhiyun cc_unmap_aead_request(dev, req);
2003*4882a593Smuzhiyun rc = -ENOTSUPP;
2004*4882a593Smuzhiyun goto exit;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun /* STAT_PHASE_3: Lock HW and push sequence */
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun rc = cc_send_request(ctx->drvdata, &cc_req, desc, seq_len, &req->base);
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY) {
2012*4882a593Smuzhiyun dev_err(dev, "send_request() failed (rc=%d)\n", rc);
2013*4882a593Smuzhiyun cc_unmap_aead_request(dev, req);
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun exit:
2017*4882a593Smuzhiyun return rc;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
cc_aead_encrypt(struct aead_request * req)2020*4882a593Smuzhiyun static int cc_aead_encrypt(struct aead_request *req)
2021*4882a593Smuzhiyun {
2022*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
2023*4882a593Smuzhiyun int rc;
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun memset(areq_ctx, 0, sizeof(*areq_ctx));
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun /* No generated IV required */
2028*4882a593Smuzhiyun areq_ctx->backup_iv = req->iv;
2029*4882a593Smuzhiyun areq_ctx->assoclen = req->assoclen;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun rc = cc_proc_aead(req, DRV_CRYPTO_DIRECTION_ENCRYPT);
2032*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY)
2033*4882a593Smuzhiyun req->iv = areq_ctx->backup_iv;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun return rc;
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun
cc_rfc4309_ccm_encrypt(struct aead_request * req)2038*4882a593Smuzhiyun static int cc_rfc4309_ccm_encrypt(struct aead_request *req)
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun /* Very similar to cc_aead_encrypt() above. */
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
2043*4882a593Smuzhiyun int rc;
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun rc = crypto_ipsec_check_assoclen(req->assoclen);
2046*4882a593Smuzhiyun if (rc)
2047*4882a593Smuzhiyun goto out;
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun memset(areq_ctx, 0, sizeof(*areq_ctx));
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun /* No generated IV required */
2052*4882a593Smuzhiyun areq_ctx->backup_iv = req->iv;
2053*4882a593Smuzhiyun areq_ctx->assoclen = req->assoclen - CCM_BLOCK_IV_SIZE;
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun cc_proc_rfc4309_ccm(req);
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun rc = cc_proc_aead(req, DRV_CRYPTO_DIRECTION_ENCRYPT);
2058*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY)
2059*4882a593Smuzhiyun req->iv = areq_ctx->backup_iv;
2060*4882a593Smuzhiyun out:
2061*4882a593Smuzhiyun return rc;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun
cc_aead_decrypt(struct aead_request * req)2064*4882a593Smuzhiyun static int cc_aead_decrypt(struct aead_request *req)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
2067*4882a593Smuzhiyun int rc;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun memset(areq_ctx, 0, sizeof(*areq_ctx));
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun /* No generated IV required */
2072*4882a593Smuzhiyun areq_ctx->backup_iv = req->iv;
2073*4882a593Smuzhiyun areq_ctx->assoclen = req->assoclen;
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun rc = cc_proc_aead(req, DRV_CRYPTO_DIRECTION_DECRYPT);
2076*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY)
2077*4882a593Smuzhiyun req->iv = areq_ctx->backup_iv;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun return rc;
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun
cc_rfc4309_ccm_decrypt(struct aead_request * req)2082*4882a593Smuzhiyun static int cc_rfc4309_ccm_decrypt(struct aead_request *req)
2083*4882a593Smuzhiyun {
2084*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
2085*4882a593Smuzhiyun int rc;
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun rc = crypto_ipsec_check_assoclen(req->assoclen);
2088*4882a593Smuzhiyun if (rc)
2089*4882a593Smuzhiyun goto out;
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun memset(areq_ctx, 0, sizeof(*areq_ctx));
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun /* No generated IV required */
2094*4882a593Smuzhiyun areq_ctx->backup_iv = req->iv;
2095*4882a593Smuzhiyun areq_ctx->assoclen = req->assoclen - CCM_BLOCK_IV_SIZE;
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun cc_proc_rfc4309_ccm(req);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun rc = cc_proc_aead(req, DRV_CRYPTO_DIRECTION_DECRYPT);
2100*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY)
2101*4882a593Smuzhiyun req->iv = areq_ctx->backup_iv;
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun out:
2104*4882a593Smuzhiyun return rc;
2105*4882a593Smuzhiyun }
2106*4882a593Smuzhiyun
cc_rfc4106_gcm_setkey(struct crypto_aead * tfm,const u8 * key,unsigned int keylen)2107*4882a593Smuzhiyun static int cc_rfc4106_gcm_setkey(struct crypto_aead *tfm, const u8 *key,
2108*4882a593Smuzhiyun unsigned int keylen)
2109*4882a593Smuzhiyun {
2110*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
2111*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun dev_dbg(dev, "%s() keylen %d, key %p\n", __func__, keylen, key);
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun if (keylen < 4)
2116*4882a593Smuzhiyun return -EINVAL;
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun keylen -= 4;
2119*4882a593Smuzhiyun memcpy(ctx->ctr_nonce, key + keylen, 4);
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun return cc_aead_setkey(tfm, key, keylen);
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun
cc_rfc4543_gcm_setkey(struct crypto_aead * tfm,const u8 * key,unsigned int keylen)2124*4882a593Smuzhiyun static int cc_rfc4543_gcm_setkey(struct crypto_aead *tfm, const u8 *key,
2125*4882a593Smuzhiyun unsigned int keylen)
2126*4882a593Smuzhiyun {
2127*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(tfm);
2128*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun dev_dbg(dev, "%s() keylen %d, key %p\n", __func__, keylen, key);
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun if (keylen < 4)
2133*4882a593Smuzhiyun return -EINVAL;
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun keylen -= 4;
2136*4882a593Smuzhiyun memcpy(ctx->ctr_nonce, key + keylen, 4);
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun return cc_aead_setkey(tfm, key, keylen);
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun
cc_gcm_setauthsize(struct crypto_aead * authenc,unsigned int authsize)2141*4882a593Smuzhiyun static int cc_gcm_setauthsize(struct crypto_aead *authenc,
2142*4882a593Smuzhiyun unsigned int authsize)
2143*4882a593Smuzhiyun {
2144*4882a593Smuzhiyun switch (authsize) {
2145*4882a593Smuzhiyun case 4:
2146*4882a593Smuzhiyun case 8:
2147*4882a593Smuzhiyun case 12:
2148*4882a593Smuzhiyun case 13:
2149*4882a593Smuzhiyun case 14:
2150*4882a593Smuzhiyun case 15:
2151*4882a593Smuzhiyun case 16:
2152*4882a593Smuzhiyun break;
2153*4882a593Smuzhiyun default:
2154*4882a593Smuzhiyun return -EINVAL;
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun return cc_aead_setauthsize(authenc, authsize);
2158*4882a593Smuzhiyun }
2159*4882a593Smuzhiyun
cc_rfc4106_gcm_setauthsize(struct crypto_aead * authenc,unsigned int authsize)2160*4882a593Smuzhiyun static int cc_rfc4106_gcm_setauthsize(struct crypto_aead *authenc,
2161*4882a593Smuzhiyun unsigned int authsize)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(authenc);
2164*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun dev_dbg(dev, "authsize %d\n", authsize);
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun switch (authsize) {
2169*4882a593Smuzhiyun case 8:
2170*4882a593Smuzhiyun case 12:
2171*4882a593Smuzhiyun case 16:
2172*4882a593Smuzhiyun break;
2173*4882a593Smuzhiyun default:
2174*4882a593Smuzhiyun return -EINVAL;
2175*4882a593Smuzhiyun }
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun return cc_aead_setauthsize(authenc, authsize);
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun
cc_rfc4543_gcm_setauthsize(struct crypto_aead * authenc,unsigned int authsize)2180*4882a593Smuzhiyun static int cc_rfc4543_gcm_setauthsize(struct crypto_aead *authenc,
2181*4882a593Smuzhiyun unsigned int authsize)
2182*4882a593Smuzhiyun {
2183*4882a593Smuzhiyun struct cc_aead_ctx *ctx = crypto_aead_ctx(authenc);
2184*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(ctx->drvdata);
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun dev_dbg(dev, "authsize %d\n", authsize);
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun if (authsize != 16)
2189*4882a593Smuzhiyun return -EINVAL;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun return cc_aead_setauthsize(authenc, authsize);
2192*4882a593Smuzhiyun }
2193*4882a593Smuzhiyun
cc_rfc4106_gcm_encrypt(struct aead_request * req)2194*4882a593Smuzhiyun static int cc_rfc4106_gcm_encrypt(struct aead_request *req)
2195*4882a593Smuzhiyun {
2196*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
2197*4882a593Smuzhiyun int rc;
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun rc = crypto_ipsec_check_assoclen(req->assoclen);
2200*4882a593Smuzhiyun if (rc)
2201*4882a593Smuzhiyun goto out;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun memset(areq_ctx, 0, sizeof(*areq_ctx));
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun /* No generated IV required */
2206*4882a593Smuzhiyun areq_ctx->backup_iv = req->iv;
2207*4882a593Smuzhiyun areq_ctx->assoclen = req->assoclen - GCM_BLOCK_RFC4_IV_SIZE;
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun cc_proc_rfc4_gcm(req);
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun rc = cc_proc_aead(req, DRV_CRYPTO_DIRECTION_ENCRYPT);
2212*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY)
2213*4882a593Smuzhiyun req->iv = areq_ctx->backup_iv;
2214*4882a593Smuzhiyun out:
2215*4882a593Smuzhiyun return rc;
2216*4882a593Smuzhiyun }
2217*4882a593Smuzhiyun
cc_rfc4543_gcm_encrypt(struct aead_request * req)2218*4882a593Smuzhiyun static int cc_rfc4543_gcm_encrypt(struct aead_request *req)
2219*4882a593Smuzhiyun {
2220*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
2221*4882a593Smuzhiyun int rc;
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun rc = crypto_ipsec_check_assoclen(req->assoclen);
2224*4882a593Smuzhiyun if (rc)
2225*4882a593Smuzhiyun goto out;
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun memset(areq_ctx, 0, sizeof(*areq_ctx));
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun //plaintext is not encryped with rfc4543
2230*4882a593Smuzhiyun areq_ctx->plaintext_authenticate_only = true;
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun /* No generated IV required */
2233*4882a593Smuzhiyun areq_ctx->backup_iv = req->iv;
2234*4882a593Smuzhiyun areq_ctx->assoclen = req->assoclen;
2235*4882a593Smuzhiyun
2236*4882a593Smuzhiyun cc_proc_rfc4_gcm(req);
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun rc = cc_proc_aead(req, DRV_CRYPTO_DIRECTION_ENCRYPT);
2239*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY)
2240*4882a593Smuzhiyun req->iv = areq_ctx->backup_iv;
2241*4882a593Smuzhiyun out:
2242*4882a593Smuzhiyun return rc;
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun
cc_rfc4106_gcm_decrypt(struct aead_request * req)2245*4882a593Smuzhiyun static int cc_rfc4106_gcm_decrypt(struct aead_request *req)
2246*4882a593Smuzhiyun {
2247*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
2248*4882a593Smuzhiyun int rc;
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun rc = crypto_ipsec_check_assoclen(req->assoclen);
2251*4882a593Smuzhiyun if (rc)
2252*4882a593Smuzhiyun goto out;
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun memset(areq_ctx, 0, sizeof(*areq_ctx));
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun /* No generated IV required */
2257*4882a593Smuzhiyun areq_ctx->backup_iv = req->iv;
2258*4882a593Smuzhiyun areq_ctx->assoclen = req->assoclen - GCM_BLOCK_RFC4_IV_SIZE;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun cc_proc_rfc4_gcm(req);
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun rc = cc_proc_aead(req, DRV_CRYPTO_DIRECTION_DECRYPT);
2263*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY)
2264*4882a593Smuzhiyun req->iv = areq_ctx->backup_iv;
2265*4882a593Smuzhiyun out:
2266*4882a593Smuzhiyun return rc;
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun
cc_rfc4543_gcm_decrypt(struct aead_request * req)2269*4882a593Smuzhiyun static int cc_rfc4543_gcm_decrypt(struct aead_request *req)
2270*4882a593Smuzhiyun {
2271*4882a593Smuzhiyun struct aead_req_ctx *areq_ctx = aead_request_ctx(req);
2272*4882a593Smuzhiyun int rc;
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun rc = crypto_ipsec_check_assoclen(req->assoclen);
2275*4882a593Smuzhiyun if (rc)
2276*4882a593Smuzhiyun goto out;
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun memset(areq_ctx, 0, sizeof(*areq_ctx));
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun //plaintext is not decryped with rfc4543
2281*4882a593Smuzhiyun areq_ctx->plaintext_authenticate_only = true;
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun /* No generated IV required */
2284*4882a593Smuzhiyun areq_ctx->backup_iv = req->iv;
2285*4882a593Smuzhiyun areq_ctx->assoclen = req->assoclen;
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun cc_proc_rfc4_gcm(req);
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun rc = cc_proc_aead(req, DRV_CRYPTO_DIRECTION_DECRYPT);
2290*4882a593Smuzhiyun if (rc != -EINPROGRESS && rc != -EBUSY)
2291*4882a593Smuzhiyun req->iv = areq_ctx->backup_iv;
2292*4882a593Smuzhiyun out:
2293*4882a593Smuzhiyun return rc;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun /* aead alg */
2297*4882a593Smuzhiyun static struct cc_alg_template aead_algs[] = {
2298*4882a593Smuzhiyun {
2299*4882a593Smuzhiyun .name = "authenc(hmac(sha1),cbc(aes))",
2300*4882a593Smuzhiyun .driver_name = "authenc-hmac-sha1-cbc-aes-ccree",
2301*4882a593Smuzhiyun .blocksize = AES_BLOCK_SIZE,
2302*4882a593Smuzhiyun .template_aead = {
2303*4882a593Smuzhiyun .setkey = cc_aead_setkey,
2304*4882a593Smuzhiyun .setauthsize = cc_aead_setauthsize,
2305*4882a593Smuzhiyun .encrypt = cc_aead_encrypt,
2306*4882a593Smuzhiyun .decrypt = cc_aead_decrypt,
2307*4882a593Smuzhiyun .init = cc_aead_init,
2308*4882a593Smuzhiyun .exit = cc_aead_exit,
2309*4882a593Smuzhiyun .ivsize = AES_BLOCK_SIZE,
2310*4882a593Smuzhiyun .maxauthsize = SHA1_DIGEST_SIZE,
2311*4882a593Smuzhiyun },
2312*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_CBC,
2313*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2314*4882a593Smuzhiyun .auth_mode = DRV_HASH_SHA1,
2315*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2316*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2317*4882a593Smuzhiyun },
2318*4882a593Smuzhiyun {
2319*4882a593Smuzhiyun .name = "authenc(hmac(sha1),cbc(des3_ede))",
2320*4882a593Smuzhiyun .driver_name = "authenc-hmac-sha1-cbc-des3-ccree",
2321*4882a593Smuzhiyun .blocksize = DES3_EDE_BLOCK_SIZE,
2322*4882a593Smuzhiyun .template_aead = {
2323*4882a593Smuzhiyun .setkey = cc_des3_aead_setkey,
2324*4882a593Smuzhiyun .setauthsize = cc_aead_setauthsize,
2325*4882a593Smuzhiyun .encrypt = cc_aead_encrypt,
2326*4882a593Smuzhiyun .decrypt = cc_aead_decrypt,
2327*4882a593Smuzhiyun .init = cc_aead_init,
2328*4882a593Smuzhiyun .exit = cc_aead_exit,
2329*4882a593Smuzhiyun .ivsize = DES3_EDE_BLOCK_SIZE,
2330*4882a593Smuzhiyun .maxauthsize = SHA1_DIGEST_SIZE,
2331*4882a593Smuzhiyun },
2332*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_CBC,
2333*4882a593Smuzhiyun .flow_mode = S_DIN_to_DES,
2334*4882a593Smuzhiyun .auth_mode = DRV_HASH_SHA1,
2335*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2336*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2337*4882a593Smuzhiyun },
2338*4882a593Smuzhiyun {
2339*4882a593Smuzhiyun .name = "authenc(hmac(sha256),cbc(aes))",
2340*4882a593Smuzhiyun .driver_name = "authenc-hmac-sha256-cbc-aes-ccree",
2341*4882a593Smuzhiyun .blocksize = AES_BLOCK_SIZE,
2342*4882a593Smuzhiyun .template_aead = {
2343*4882a593Smuzhiyun .setkey = cc_aead_setkey,
2344*4882a593Smuzhiyun .setauthsize = cc_aead_setauthsize,
2345*4882a593Smuzhiyun .encrypt = cc_aead_encrypt,
2346*4882a593Smuzhiyun .decrypt = cc_aead_decrypt,
2347*4882a593Smuzhiyun .init = cc_aead_init,
2348*4882a593Smuzhiyun .exit = cc_aead_exit,
2349*4882a593Smuzhiyun .ivsize = AES_BLOCK_SIZE,
2350*4882a593Smuzhiyun .maxauthsize = SHA256_DIGEST_SIZE,
2351*4882a593Smuzhiyun },
2352*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_CBC,
2353*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2354*4882a593Smuzhiyun .auth_mode = DRV_HASH_SHA256,
2355*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2356*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2357*4882a593Smuzhiyun },
2358*4882a593Smuzhiyun {
2359*4882a593Smuzhiyun .name = "authenc(hmac(sha256),cbc(des3_ede))",
2360*4882a593Smuzhiyun .driver_name = "authenc-hmac-sha256-cbc-des3-ccree",
2361*4882a593Smuzhiyun .blocksize = DES3_EDE_BLOCK_SIZE,
2362*4882a593Smuzhiyun .template_aead = {
2363*4882a593Smuzhiyun .setkey = cc_des3_aead_setkey,
2364*4882a593Smuzhiyun .setauthsize = cc_aead_setauthsize,
2365*4882a593Smuzhiyun .encrypt = cc_aead_encrypt,
2366*4882a593Smuzhiyun .decrypt = cc_aead_decrypt,
2367*4882a593Smuzhiyun .init = cc_aead_init,
2368*4882a593Smuzhiyun .exit = cc_aead_exit,
2369*4882a593Smuzhiyun .ivsize = DES3_EDE_BLOCK_SIZE,
2370*4882a593Smuzhiyun .maxauthsize = SHA256_DIGEST_SIZE,
2371*4882a593Smuzhiyun },
2372*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_CBC,
2373*4882a593Smuzhiyun .flow_mode = S_DIN_to_DES,
2374*4882a593Smuzhiyun .auth_mode = DRV_HASH_SHA256,
2375*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2376*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2377*4882a593Smuzhiyun },
2378*4882a593Smuzhiyun {
2379*4882a593Smuzhiyun .name = "authenc(xcbc(aes),cbc(aes))",
2380*4882a593Smuzhiyun .driver_name = "authenc-xcbc-aes-cbc-aes-ccree",
2381*4882a593Smuzhiyun .blocksize = AES_BLOCK_SIZE,
2382*4882a593Smuzhiyun .template_aead = {
2383*4882a593Smuzhiyun .setkey = cc_aead_setkey,
2384*4882a593Smuzhiyun .setauthsize = cc_aead_setauthsize,
2385*4882a593Smuzhiyun .encrypt = cc_aead_encrypt,
2386*4882a593Smuzhiyun .decrypt = cc_aead_decrypt,
2387*4882a593Smuzhiyun .init = cc_aead_init,
2388*4882a593Smuzhiyun .exit = cc_aead_exit,
2389*4882a593Smuzhiyun .ivsize = AES_BLOCK_SIZE,
2390*4882a593Smuzhiyun .maxauthsize = AES_BLOCK_SIZE,
2391*4882a593Smuzhiyun },
2392*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_CBC,
2393*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2394*4882a593Smuzhiyun .auth_mode = DRV_HASH_XCBC_MAC,
2395*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2396*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2397*4882a593Smuzhiyun },
2398*4882a593Smuzhiyun {
2399*4882a593Smuzhiyun .name = "authenc(hmac(sha1),rfc3686(ctr(aes)))",
2400*4882a593Smuzhiyun .driver_name = "authenc-hmac-sha1-rfc3686-ctr-aes-ccree",
2401*4882a593Smuzhiyun .blocksize = 1,
2402*4882a593Smuzhiyun .template_aead = {
2403*4882a593Smuzhiyun .setkey = cc_aead_setkey,
2404*4882a593Smuzhiyun .setauthsize = cc_aead_setauthsize,
2405*4882a593Smuzhiyun .encrypt = cc_aead_encrypt,
2406*4882a593Smuzhiyun .decrypt = cc_aead_decrypt,
2407*4882a593Smuzhiyun .init = cc_aead_init,
2408*4882a593Smuzhiyun .exit = cc_aead_exit,
2409*4882a593Smuzhiyun .ivsize = CTR_RFC3686_IV_SIZE,
2410*4882a593Smuzhiyun .maxauthsize = SHA1_DIGEST_SIZE,
2411*4882a593Smuzhiyun },
2412*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_CTR,
2413*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2414*4882a593Smuzhiyun .auth_mode = DRV_HASH_SHA1,
2415*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2416*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2417*4882a593Smuzhiyun },
2418*4882a593Smuzhiyun {
2419*4882a593Smuzhiyun .name = "authenc(hmac(sha256),rfc3686(ctr(aes)))",
2420*4882a593Smuzhiyun .driver_name = "authenc-hmac-sha256-rfc3686-ctr-aes-ccree",
2421*4882a593Smuzhiyun .blocksize = 1,
2422*4882a593Smuzhiyun .template_aead = {
2423*4882a593Smuzhiyun .setkey = cc_aead_setkey,
2424*4882a593Smuzhiyun .setauthsize = cc_aead_setauthsize,
2425*4882a593Smuzhiyun .encrypt = cc_aead_encrypt,
2426*4882a593Smuzhiyun .decrypt = cc_aead_decrypt,
2427*4882a593Smuzhiyun .init = cc_aead_init,
2428*4882a593Smuzhiyun .exit = cc_aead_exit,
2429*4882a593Smuzhiyun .ivsize = CTR_RFC3686_IV_SIZE,
2430*4882a593Smuzhiyun .maxauthsize = SHA256_DIGEST_SIZE,
2431*4882a593Smuzhiyun },
2432*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_CTR,
2433*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2434*4882a593Smuzhiyun .auth_mode = DRV_HASH_SHA256,
2435*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2436*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2437*4882a593Smuzhiyun },
2438*4882a593Smuzhiyun {
2439*4882a593Smuzhiyun .name = "authenc(xcbc(aes),rfc3686(ctr(aes)))",
2440*4882a593Smuzhiyun .driver_name = "authenc-xcbc-aes-rfc3686-ctr-aes-ccree",
2441*4882a593Smuzhiyun .blocksize = 1,
2442*4882a593Smuzhiyun .template_aead = {
2443*4882a593Smuzhiyun .setkey = cc_aead_setkey,
2444*4882a593Smuzhiyun .setauthsize = cc_aead_setauthsize,
2445*4882a593Smuzhiyun .encrypt = cc_aead_encrypt,
2446*4882a593Smuzhiyun .decrypt = cc_aead_decrypt,
2447*4882a593Smuzhiyun .init = cc_aead_init,
2448*4882a593Smuzhiyun .exit = cc_aead_exit,
2449*4882a593Smuzhiyun .ivsize = CTR_RFC3686_IV_SIZE,
2450*4882a593Smuzhiyun .maxauthsize = AES_BLOCK_SIZE,
2451*4882a593Smuzhiyun },
2452*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_CTR,
2453*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2454*4882a593Smuzhiyun .auth_mode = DRV_HASH_XCBC_MAC,
2455*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2456*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2457*4882a593Smuzhiyun },
2458*4882a593Smuzhiyun {
2459*4882a593Smuzhiyun .name = "ccm(aes)",
2460*4882a593Smuzhiyun .driver_name = "ccm-aes-ccree",
2461*4882a593Smuzhiyun .blocksize = 1,
2462*4882a593Smuzhiyun .template_aead = {
2463*4882a593Smuzhiyun .setkey = cc_aead_setkey,
2464*4882a593Smuzhiyun .setauthsize = cc_ccm_setauthsize,
2465*4882a593Smuzhiyun .encrypt = cc_aead_encrypt,
2466*4882a593Smuzhiyun .decrypt = cc_aead_decrypt,
2467*4882a593Smuzhiyun .init = cc_aead_init,
2468*4882a593Smuzhiyun .exit = cc_aead_exit,
2469*4882a593Smuzhiyun .ivsize = AES_BLOCK_SIZE,
2470*4882a593Smuzhiyun .maxauthsize = AES_BLOCK_SIZE,
2471*4882a593Smuzhiyun },
2472*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_CCM,
2473*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2474*4882a593Smuzhiyun .auth_mode = DRV_HASH_NULL,
2475*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2476*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2477*4882a593Smuzhiyun },
2478*4882a593Smuzhiyun {
2479*4882a593Smuzhiyun .name = "rfc4309(ccm(aes))",
2480*4882a593Smuzhiyun .driver_name = "rfc4309-ccm-aes-ccree",
2481*4882a593Smuzhiyun .blocksize = 1,
2482*4882a593Smuzhiyun .template_aead = {
2483*4882a593Smuzhiyun .setkey = cc_rfc4309_ccm_setkey,
2484*4882a593Smuzhiyun .setauthsize = cc_rfc4309_ccm_setauthsize,
2485*4882a593Smuzhiyun .encrypt = cc_rfc4309_ccm_encrypt,
2486*4882a593Smuzhiyun .decrypt = cc_rfc4309_ccm_decrypt,
2487*4882a593Smuzhiyun .init = cc_aead_init,
2488*4882a593Smuzhiyun .exit = cc_aead_exit,
2489*4882a593Smuzhiyun .ivsize = CCM_BLOCK_IV_SIZE,
2490*4882a593Smuzhiyun .maxauthsize = AES_BLOCK_SIZE,
2491*4882a593Smuzhiyun },
2492*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_CCM,
2493*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2494*4882a593Smuzhiyun .auth_mode = DRV_HASH_NULL,
2495*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2496*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2497*4882a593Smuzhiyun },
2498*4882a593Smuzhiyun {
2499*4882a593Smuzhiyun .name = "gcm(aes)",
2500*4882a593Smuzhiyun .driver_name = "gcm-aes-ccree",
2501*4882a593Smuzhiyun .blocksize = 1,
2502*4882a593Smuzhiyun .template_aead = {
2503*4882a593Smuzhiyun .setkey = cc_aead_setkey,
2504*4882a593Smuzhiyun .setauthsize = cc_gcm_setauthsize,
2505*4882a593Smuzhiyun .encrypt = cc_aead_encrypt,
2506*4882a593Smuzhiyun .decrypt = cc_aead_decrypt,
2507*4882a593Smuzhiyun .init = cc_aead_init,
2508*4882a593Smuzhiyun .exit = cc_aead_exit,
2509*4882a593Smuzhiyun .ivsize = 12,
2510*4882a593Smuzhiyun .maxauthsize = AES_BLOCK_SIZE,
2511*4882a593Smuzhiyun },
2512*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_GCTR,
2513*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2514*4882a593Smuzhiyun .auth_mode = DRV_HASH_NULL,
2515*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2516*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2517*4882a593Smuzhiyun },
2518*4882a593Smuzhiyun {
2519*4882a593Smuzhiyun .name = "rfc4106(gcm(aes))",
2520*4882a593Smuzhiyun .driver_name = "rfc4106-gcm-aes-ccree",
2521*4882a593Smuzhiyun .blocksize = 1,
2522*4882a593Smuzhiyun .template_aead = {
2523*4882a593Smuzhiyun .setkey = cc_rfc4106_gcm_setkey,
2524*4882a593Smuzhiyun .setauthsize = cc_rfc4106_gcm_setauthsize,
2525*4882a593Smuzhiyun .encrypt = cc_rfc4106_gcm_encrypt,
2526*4882a593Smuzhiyun .decrypt = cc_rfc4106_gcm_decrypt,
2527*4882a593Smuzhiyun .init = cc_aead_init,
2528*4882a593Smuzhiyun .exit = cc_aead_exit,
2529*4882a593Smuzhiyun .ivsize = GCM_BLOCK_RFC4_IV_SIZE,
2530*4882a593Smuzhiyun .maxauthsize = AES_BLOCK_SIZE,
2531*4882a593Smuzhiyun },
2532*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_GCTR,
2533*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2534*4882a593Smuzhiyun .auth_mode = DRV_HASH_NULL,
2535*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2536*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2537*4882a593Smuzhiyun },
2538*4882a593Smuzhiyun {
2539*4882a593Smuzhiyun .name = "rfc4543(gcm(aes))",
2540*4882a593Smuzhiyun .driver_name = "rfc4543-gcm-aes-ccree",
2541*4882a593Smuzhiyun .blocksize = 1,
2542*4882a593Smuzhiyun .template_aead = {
2543*4882a593Smuzhiyun .setkey = cc_rfc4543_gcm_setkey,
2544*4882a593Smuzhiyun .setauthsize = cc_rfc4543_gcm_setauthsize,
2545*4882a593Smuzhiyun .encrypt = cc_rfc4543_gcm_encrypt,
2546*4882a593Smuzhiyun .decrypt = cc_rfc4543_gcm_decrypt,
2547*4882a593Smuzhiyun .init = cc_aead_init,
2548*4882a593Smuzhiyun .exit = cc_aead_exit,
2549*4882a593Smuzhiyun .ivsize = GCM_BLOCK_RFC4_IV_SIZE,
2550*4882a593Smuzhiyun .maxauthsize = AES_BLOCK_SIZE,
2551*4882a593Smuzhiyun },
2552*4882a593Smuzhiyun .cipher_mode = DRV_CIPHER_GCTR,
2553*4882a593Smuzhiyun .flow_mode = S_DIN_to_AES,
2554*4882a593Smuzhiyun .auth_mode = DRV_HASH_NULL,
2555*4882a593Smuzhiyun .min_hw_rev = CC_HW_REV_630,
2556*4882a593Smuzhiyun .std_body = CC_STD_NIST,
2557*4882a593Smuzhiyun },
2558*4882a593Smuzhiyun };
2559*4882a593Smuzhiyun
cc_create_aead_alg(struct cc_alg_template * tmpl,struct device * dev)2560*4882a593Smuzhiyun static struct cc_crypto_alg *cc_create_aead_alg(struct cc_alg_template *tmpl,
2561*4882a593Smuzhiyun struct device *dev)
2562*4882a593Smuzhiyun {
2563*4882a593Smuzhiyun struct cc_crypto_alg *t_alg;
2564*4882a593Smuzhiyun struct aead_alg *alg;
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun t_alg = devm_kzalloc(dev, sizeof(*t_alg), GFP_KERNEL);
2567*4882a593Smuzhiyun if (!t_alg)
2568*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun alg = &tmpl->template_aead;
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun snprintf(alg->base.cra_name, CRYPTO_MAX_ALG_NAME, "%s", tmpl->name);
2573*4882a593Smuzhiyun snprintf(alg->base.cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
2574*4882a593Smuzhiyun tmpl->driver_name);
2575*4882a593Smuzhiyun alg->base.cra_module = THIS_MODULE;
2576*4882a593Smuzhiyun alg->base.cra_priority = CC_CRA_PRIO;
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun alg->base.cra_ctxsize = sizeof(struct cc_aead_ctx);
2579*4882a593Smuzhiyun alg->base.cra_flags = CRYPTO_ALG_ASYNC | CRYPTO_ALG_KERN_DRIVER_ONLY;
2580*4882a593Smuzhiyun alg->base.cra_blocksize = tmpl->blocksize;
2581*4882a593Smuzhiyun alg->init = cc_aead_init;
2582*4882a593Smuzhiyun alg->exit = cc_aead_exit;
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun t_alg->aead_alg = *alg;
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun t_alg->cipher_mode = tmpl->cipher_mode;
2587*4882a593Smuzhiyun t_alg->flow_mode = tmpl->flow_mode;
2588*4882a593Smuzhiyun t_alg->auth_mode = tmpl->auth_mode;
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun return t_alg;
2591*4882a593Smuzhiyun }
2592*4882a593Smuzhiyun
cc_aead_free(struct cc_drvdata * drvdata)2593*4882a593Smuzhiyun int cc_aead_free(struct cc_drvdata *drvdata)
2594*4882a593Smuzhiyun {
2595*4882a593Smuzhiyun struct cc_crypto_alg *t_alg, *n;
2596*4882a593Smuzhiyun struct cc_aead_handle *aead_handle = drvdata->aead_handle;
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun /* Remove registered algs */
2599*4882a593Smuzhiyun list_for_each_entry_safe(t_alg, n, &aead_handle->aead_list, entry) {
2600*4882a593Smuzhiyun crypto_unregister_aead(&t_alg->aead_alg);
2601*4882a593Smuzhiyun list_del(&t_alg->entry);
2602*4882a593Smuzhiyun }
2603*4882a593Smuzhiyun
2604*4882a593Smuzhiyun return 0;
2605*4882a593Smuzhiyun }
2606*4882a593Smuzhiyun
cc_aead_alloc(struct cc_drvdata * drvdata)2607*4882a593Smuzhiyun int cc_aead_alloc(struct cc_drvdata *drvdata)
2608*4882a593Smuzhiyun {
2609*4882a593Smuzhiyun struct cc_aead_handle *aead_handle;
2610*4882a593Smuzhiyun struct cc_crypto_alg *t_alg;
2611*4882a593Smuzhiyun int rc = -ENOMEM;
2612*4882a593Smuzhiyun int alg;
2613*4882a593Smuzhiyun struct device *dev = drvdata_to_dev(drvdata);
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun aead_handle = devm_kmalloc(dev, sizeof(*aead_handle), GFP_KERNEL);
2616*4882a593Smuzhiyun if (!aead_handle) {
2617*4882a593Smuzhiyun rc = -ENOMEM;
2618*4882a593Smuzhiyun goto fail0;
2619*4882a593Smuzhiyun }
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun INIT_LIST_HEAD(&aead_handle->aead_list);
2622*4882a593Smuzhiyun drvdata->aead_handle = aead_handle;
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun aead_handle->sram_workspace_addr = cc_sram_alloc(drvdata,
2625*4882a593Smuzhiyun MAX_HMAC_DIGEST_SIZE);
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun if (aead_handle->sram_workspace_addr == NULL_SRAM_ADDR) {
2628*4882a593Smuzhiyun rc = -ENOMEM;
2629*4882a593Smuzhiyun goto fail1;
2630*4882a593Smuzhiyun }
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun /* Linux crypto */
2633*4882a593Smuzhiyun for (alg = 0; alg < ARRAY_SIZE(aead_algs); alg++) {
2634*4882a593Smuzhiyun if ((aead_algs[alg].min_hw_rev > drvdata->hw_rev) ||
2635*4882a593Smuzhiyun !(drvdata->std_bodies & aead_algs[alg].std_body))
2636*4882a593Smuzhiyun continue;
2637*4882a593Smuzhiyun
2638*4882a593Smuzhiyun t_alg = cc_create_aead_alg(&aead_algs[alg], dev);
2639*4882a593Smuzhiyun if (IS_ERR(t_alg)) {
2640*4882a593Smuzhiyun rc = PTR_ERR(t_alg);
2641*4882a593Smuzhiyun dev_err(dev, "%s alg allocation failed\n",
2642*4882a593Smuzhiyun aead_algs[alg].driver_name);
2643*4882a593Smuzhiyun goto fail1;
2644*4882a593Smuzhiyun }
2645*4882a593Smuzhiyun t_alg->drvdata = drvdata;
2646*4882a593Smuzhiyun rc = crypto_register_aead(&t_alg->aead_alg);
2647*4882a593Smuzhiyun if (rc) {
2648*4882a593Smuzhiyun dev_err(dev, "%s alg registration failed\n",
2649*4882a593Smuzhiyun t_alg->aead_alg.base.cra_driver_name);
2650*4882a593Smuzhiyun goto fail1;
2651*4882a593Smuzhiyun }
2652*4882a593Smuzhiyun
2653*4882a593Smuzhiyun list_add_tail(&t_alg->entry, &aead_handle->aead_list);
2654*4882a593Smuzhiyun dev_dbg(dev, "Registered %s\n",
2655*4882a593Smuzhiyun t_alg->aead_alg.base.cra_driver_name);
2656*4882a593Smuzhiyun }
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun return 0;
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun fail1:
2661*4882a593Smuzhiyun cc_aead_free(drvdata);
2662*4882a593Smuzhiyun fail0:
2663*4882a593Smuzhiyun return rc;
2664*4882a593Smuzhiyun }
2665