1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * AMD Cryptographic Coprocessor (CCP) driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013,2017 Advanced Micro Devices, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Tom Lendacky <thomas.lendacky@amd.com>
8*4882a593Smuzhiyun * Author: Gary R Hook <gary.hook@amd.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifndef __CCP_DEV_H__
12*4882a593Smuzhiyun #define __CCP_DEV_H__
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/mutex.h>
17*4882a593Smuzhiyun #include <linux/list.h>
18*4882a593Smuzhiyun #include <linux/wait.h>
19*4882a593Smuzhiyun #include <linux/dma-direction.h>
20*4882a593Smuzhiyun #include <linux/dmapool.h>
21*4882a593Smuzhiyun #include <linux/hw_random.h>
22*4882a593Smuzhiyun #include <linux/bitops.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/irqreturn.h>
25*4882a593Smuzhiyun #include <linux/dmaengine.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "sp-dev.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define MAX_CCP_NAME_LEN 16
30*4882a593Smuzhiyun #define MAX_DMAPOOL_NAME_LEN 32
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define MAX_HW_QUEUES 5
33*4882a593Smuzhiyun #define MAX_CMD_QLEN 100
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define TRNG_RETRIES 10
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define CACHE_NONE 0x00
38*4882a593Smuzhiyun #define CACHE_WB_NO_ALLOC 0xb7
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /****** Register Mappings ******/
41*4882a593Smuzhiyun #define Q_MASK_REG 0x000
42*4882a593Smuzhiyun #define TRNG_OUT_REG 0x00c
43*4882a593Smuzhiyun #define IRQ_MASK_REG 0x040
44*4882a593Smuzhiyun #define IRQ_STATUS_REG 0x200
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define DEL_CMD_Q_JOB 0x124
47*4882a593Smuzhiyun #define DEL_Q_ACTIVE 0x00000200
48*4882a593Smuzhiyun #define DEL_Q_ID_SHIFT 6
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define CMD_REQ0 0x180
51*4882a593Smuzhiyun #define CMD_REQ_INCR 0x04
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define CMD_Q_STATUS_BASE 0x210
54*4882a593Smuzhiyun #define CMD_Q_INT_STATUS_BASE 0x214
55*4882a593Smuzhiyun #define CMD_Q_STATUS_INCR 0x20
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define CMD_Q_CACHE_BASE 0x228
58*4882a593Smuzhiyun #define CMD_Q_CACHE_INC 0x20
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define CMD_Q_ERROR(__qs) ((__qs) & 0x0000003f)
61*4882a593Smuzhiyun #define CMD_Q_DEPTH(__qs) (((__qs) >> 12) & 0x0000000f)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* ------------------------ CCP Version 5 Specifics ------------------------ */
64*4882a593Smuzhiyun #define CMD5_QUEUE_MASK_OFFSET 0x00
65*4882a593Smuzhiyun #define CMD5_QUEUE_PRIO_OFFSET 0x04
66*4882a593Smuzhiyun #define CMD5_REQID_CONFIG_OFFSET 0x08
67*4882a593Smuzhiyun #define CMD5_CMD_TIMEOUT_OFFSET 0x10
68*4882a593Smuzhiyun #define LSB_PUBLIC_MASK_LO_OFFSET 0x18
69*4882a593Smuzhiyun #define LSB_PUBLIC_MASK_HI_OFFSET 0x1C
70*4882a593Smuzhiyun #define LSB_PRIVATE_MASK_LO_OFFSET 0x20
71*4882a593Smuzhiyun #define LSB_PRIVATE_MASK_HI_OFFSET 0x24
72*4882a593Smuzhiyun #define CMD5_PSP_CCP_VERSION 0x100
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define CMD5_Q_CONTROL_BASE 0x0000
75*4882a593Smuzhiyun #define CMD5_Q_TAIL_LO_BASE 0x0004
76*4882a593Smuzhiyun #define CMD5_Q_HEAD_LO_BASE 0x0008
77*4882a593Smuzhiyun #define CMD5_Q_INT_ENABLE_BASE 0x000C
78*4882a593Smuzhiyun #define CMD5_Q_INTERRUPT_STATUS_BASE 0x0010
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define CMD5_Q_STATUS_BASE 0x0100
81*4882a593Smuzhiyun #define CMD5_Q_INT_STATUS_BASE 0x0104
82*4882a593Smuzhiyun #define CMD5_Q_DMA_STATUS_BASE 0x0108
83*4882a593Smuzhiyun #define CMD5_Q_DMA_READ_STATUS_BASE 0x010C
84*4882a593Smuzhiyun #define CMD5_Q_DMA_WRITE_STATUS_BASE 0x0110
85*4882a593Smuzhiyun #define CMD5_Q_ABORT_BASE 0x0114
86*4882a593Smuzhiyun #define CMD5_Q_AX_CACHE_BASE 0x0118
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define CMD5_CONFIG_0_OFFSET 0x6000
89*4882a593Smuzhiyun #define CMD5_TRNG_CTL_OFFSET 0x6008
90*4882a593Smuzhiyun #define CMD5_AES_MASK_OFFSET 0x6010
91*4882a593Smuzhiyun #define CMD5_CLK_GATE_CTL_OFFSET 0x603C
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Address offset between two virtual queue registers */
94*4882a593Smuzhiyun #define CMD5_Q_STATUS_INCR 0x1000
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Bit masks */
97*4882a593Smuzhiyun #define CMD5_Q_RUN 0x1
98*4882a593Smuzhiyun #define CMD5_Q_HALT 0x2
99*4882a593Smuzhiyun #define CMD5_Q_MEM_LOCATION 0x4
100*4882a593Smuzhiyun #define CMD5_Q_SIZE 0x1F
101*4882a593Smuzhiyun #define CMD5_Q_SHIFT 3
102*4882a593Smuzhiyun #define COMMANDS_PER_QUEUE 16
103*4882a593Smuzhiyun #define QUEUE_SIZE_VAL ((ffs(COMMANDS_PER_QUEUE) - 2) & \
104*4882a593Smuzhiyun CMD5_Q_SIZE)
105*4882a593Smuzhiyun #define Q_PTR_MASK (2 << (QUEUE_SIZE_VAL + 5) - 1)
106*4882a593Smuzhiyun #define Q_DESC_SIZE sizeof(struct ccp5_desc)
107*4882a593Smuzhiyun #define Q_SIZE(n) (COMMANDS_PER_QUEUE*(n))
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define INT_COMPLETION 0x1
110*4882a593Smuzhiyun #define INT_ERROR 0x2
111*4882a593Smuzhiyun #define INT_QUEUE_STOPPED 0x4
112*4882a593Smuzhiyun #define INT_EMPTY_QUEUE 0x8
113*4882a593Smuzhiyun #define SUPPORTED_INTERRUPTS (INT_COMPLETION | INT_ERROR)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define LSB_REGION_WIDTH 5
116*4882a593Smuzhiyun #define MAX_LSB_CNT 8
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define LSB_SIZE 16
119*4882a593Smuzhiyun #define LSB_ITEM_SIZE 32
120*4882a593Smuzhiyun #define PLSB_MAP_SIZE (LSB_SIZE)
121*4882a593Smuzhiyun #define SLSB_MAP_SIZE (MAX_LSB_CNT * LSB_SIZE)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define LSB_ENTRY_NUMBER(LSB_ADDR) (LSB_ADDR / LSB_ITEM_SIZE)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* ------------------------ CCP Version 3 Specifics ------------------------ */
126*4882a593Smuzhiyun #define REQ0_WAIT_FOR_WRITE 0x00000004
127*4882a593Smuzhiyun #define REQ0_INT_ON_COMPLETE 0x00000002
128*4882a593Smuzhiyun #define REQ0_STOP_ON_COMPLETE 0x00000001
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define REQ0_CMD_Q_SHIFT 9
131*4882a593Smuzhiyun #define REQ0_JOBID_SHIFT 3
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /****** REQ1 Related Values ******/
134*4882a593Smuzhiyun #define REQ1_PROTECT_SHIFT 27
135*4882a593Smuzhiyun #define REQ1_ENGINE_SHIFT 23
136*4882a593Smuzhiyun #define REQ1_KEY_KSB_SHIFT 2
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define REQ1_EOM 0x00000002
139*4882a593Smuzhiyun #define REQ1_INIT 0x00000001
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* AES Related Values */
142*4882a593Smuzhiyun #define REQ1_AES_TYPE_SHIFT 21
143*4882a593Smuzhiyun #define REQ1_AES_MODE_SHIFT 18
144*4882a593Smuzhiyun #define REQ1_AES_ACTION_SHIFT 17
145*4882a593Smuzhiyun #define REQ1_AES_CFB_SIZE_SHIFT 10
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* XTS-AES Related Values */
148*4882a593Smuzhiyun #define REQ1_XTS_AES_SIZE_SHIFT 10
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* SHA Related Values */
151*4882a593Smuzhiyun #define REQ1_SHA_TYPE_SHIFT 21
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* RSA Related Values */
154*4882a593Smuzhiyun #define REQ1_RSA_MOD_SIZE_SHIFT 10
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Pass-Through Related Values */
157*4882a593Smuzhiyun #define REQ1_PT_BW_SHIFT 12
158*4882a593Smuzhiyun #define REQ1_PT_BS_SHIFT 10
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* ECC Related Values */
161*4882a593Smuzhiyun #define REQ1_ECC_AFFINE_CONVERT 0x00200000
162*4882a593Smuzhiyun #define REQ1_ECC_FUNCTION_SHIFT 18
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /****** REQ4 Related Values ******/
165*4882a593Smuzhiyun #define REQ4_KSB_SHIFT 18
166*4882a593Smuzhiyun #define REQ4_MEMTYPE_SHIFT 16
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /****** REQ6 Related Values ******/
169*4882a593Smuzhiyun #define REQ6_MEMTYPE_SHIFT 16
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /****** Key Storage Block ******/
172*4882a593Smuzhiyun #define KSB_START 77
173*4882a593Smuzhiyun #define KSB_END 127
174*4882a593Smuzhiyun #define KSB_COUNT (KSB_END - KSB_START + 1)
175*4882a593Smuzhiyun #define CCP_SB_BITS 256
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #define CCP_JOBID_MASK 0x0000003f
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* ------------------------ General CCP Defines ------------------------ */
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define CCP_DMA_DFLT 0x0
182*4882a593Smuzhiyun #define CCP_DMA_PRIV 0x1
183*4882a593Smuzhiyun #define CCP_DMA_PUB 0x2
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define CCP_DMAPOOL_MAX_SIZE 64
186*4882a593Smuzhiyun #define CCP_DMAPOOL_ALIGN BIT(5)
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define CCP_REVERSE_BUF_SIZE 64
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define CCP_AES_KEY_SB_COUNT 1
191*4882a593Smuzhiyun #define CCP_AES_CTX_SB_COUNT 1
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define CCP_XTS_AES_KEY_SB_COUNT 1
194*4882a593Smuzhiyun #define CCP5_XTS_AES_KEY_SB_COUNT 2
195*4882a593Smuzhiyun #define CCP_XTS_AES_CTX_SB_COUNT 1
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun #define CCP_DES3_KEY_SB_COUNT 1
198*4882a593Smuzhiyun #define CCP_DES3_CTX_SB_COUNT 1
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define CCP_SHA_SB_COUNT 1
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun #define CCP_RSA_MAX_WIDTH 4096
203*4882a593Smuzhiyun #define CCP5_RSA_MAX_WIDTH 16384
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define CCP_PASSTHRU_BLOCKSIZE 256
206*4882a593Smuzhiyun #define CCP_PASSTHRU_MASKSIZE 32
207*4882a593Smuzhiyun #define CCP_PASSTHRU_SB_COUNT 1
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define CCP_ECC_MODULUS_BYTES 48 /* 384-bits */
210*4882a593Smuzhiyun #define CCP_ECC_MAX_OPERANDS 6
211*4882a593Smuzhiyun #define CCP_ECC_MAX_OUTPUTS 3
212*4882a593Smuzhiyun #define CCP_ECC_SRC_BUF_SIZE 448
213*4882a593Smuzhiyun #define CCP_ECC_DST_BUF_SIZE 192
214*4882a593Smuzhiyun #define CCP_ECC_OPERAND_SIZE 64
215*4882a593Smuzhiyun #define CCP_ECC_OUTPUT_SIZE 64
216*4882a593Smuzhiyun #define CCP_ECC_RESULT_OFFSET 60
217*4882a593Smuzhiyun #define CCP_ECC_RESULT_SUCCESS 0x0001
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define CCP_SB_BYTES 32
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun struct ccp_op;
222*4882a593Smuzhiyun struct ccp_device;
223*4882a593Smuzhiyun struct ccp_cmd;
224*4882a593Smuzhiyun struct ccp_fns;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun struct ccp_dma_cmd {
227*4882a593Smuzhiyun struct list_head entry;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun struct ccp_cmd ccp_cmd;
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun struct ccp_dma_desc {
233*4882a593Smuzhiyun struct list_head entry;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun struct ccp_device *ccp;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun struct list_head pending;
238*4882a593Smuzhiyun struct list_head active;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun enum dma_status status;
241*4882a593Smuzhiyun struct dma_async_tx_descriptor tx_desc;
242*4882a593Smuzhiyun size_t len;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun struct ccp_dma_chan {
246*4882a593Smuzhiyun struct ccp_device *ccp;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun spinlock_t lock;
249*4882a593Smuzhiyun struct list_head created;
250*4882a593Smuzhiyun struct list_head pending;
251*4882a593Smuzhiyun struct list_head active;
252*4882a593Smuzhiyun struct list_head complete;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun struct tasklet_struct cleanup_tasklet;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun enum dma_status status;
257*4882a593Smuzhiyun struct dma_chan dma_chan;
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun struct ccp_cmd_queue {
261*4882a593Smuzhiyun struct ccp_device *ccp;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Queue identifier */
264*4882a593Smuzhiyun u32 id;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Queue dma pool */
267*4882a593Smuzhiyun struct dma_pool *dma_pool;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Queue base address (not neccessarily aligned)*/
270*4882a593Smuzhiyun struct ccp5_desc *qbase;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Aligned queue start address (per requirement) */
273*4882a593Smuzhiyun struct mutex q_mutex ____cacheline_aligned;
274*4882a593Smuzhiyun unsigned int qidx;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Version 5 has different requirements for queue memory */
277*4882a593Smuzhiyun unsigned int qsize;
278*4882a593Smuzhiyun dma_addr_t qbase_dma;
279*4882a593Smuzhiyun dma_addr_t qdma_tail;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Per-queue reserved storage block(s) */
282*4882a593Smuzhiyun u32 sb_key;
283*4882a593Smuzhiyun u32 sb_ctx;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Bitmap of LSBs that can be accessed by this queue */
286*4882a593Smuzhiyun DECLARE_BITMAP(lsbmask, MAX_LSB_CNT);
287*4882a593Smuzhiyun /* Private LSB that is assigned to this queue, or -1 if none.
288*4882a593Smuzhiyun * Bitmap for my private LSB, unused otherwise
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun int lsb;
291*4882a593Smuzhiyun DECLARE_BITMAP(lsbmap, PLSB_MAP_SIZE);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Queue processing thread */
294*4882a593Smuzhiyun struct task_struct *kthread;
295*4882a593Smuzhiyun unsigned int active;
296*4882a593Smuzhiyun unsigned int suspended;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Number of free command slots available */
299*4882a593Smuzhiyun unsigned int free_slots;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Interrupt masks */
302*4882a593Smuzhiyun u32 int_ok;
303*4882a593Smuzhiyun u32 int_err;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Register addresses for queue */
306*4882a593Smuzhiyun void __iomem *reg_control;
307*4882a593Smuzhiyun void __iomem *reg_tail_lo;
308*4882a593Smuzhiyun void __iomem *reg_head_lo;
309*4882a593Smuzhiyun void __iomem *reg_int_enable;
310*4882a593Smuzhiyun void __iomem *reg_interrupt_status;
311*4882a593Smuzhiyun void __iomem *reg_status;
312*4882a593Smuzhiyun void __iomem *reg_int_status;
313*4882a593Smuzhiyun void __iomem *reg_dma_status;
314*4882a593Smuzhiyun void __iomem *reg_dma_read_status;
315*4882a593Smuzhiyun void __iomem *reg_dma_write_status;
316*4882a593Smuzhiyun u32 qcontrol; /* Cached control register */
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Status values from job */
319*4882a593Smuzhiyun u32 int_status;
320*4882a593Smuzhiyun u32 q_status;
321*4882a593Smuzhiyun u32 q_int_status;
322*4882a593Smuzhiyun u32 cmd_error;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Interrupt wait queue */
325*4882a593Smuzhiyun wait_queue_head_t int_queue;
326*4882a593Smuzhiyun unsigned int int_rcvd;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Per-queue Statistics */
329*4882a593Smuzhiyun unsigned long total_ops;
330*4882a593Smuzhiyun unsigned long total_aes_ops;
331*4882a593Smuzhiyun unsigned long total_xts_aes_ops;
332*4882a593Smuzhiyun unsigned long total_3des_ops;
333*4882a593Smuzhiyun unsigned long total_sha_ops;
334*4882a593Smuzhiyun unsigned long total_rsa_ops;
335*4882a593Smuzhiyun unsigned long total_pt_ops;
336*4882a593Smuzhiyun unsigned long total_ecc_ops;
337*4882a593Smuzhiyun } ____cacheline_aligned;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun struct ccp_device {
340*4882a593Smuzhiyun struct list_head entry;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun struct ccp_vdata *vdata;
343*4882a593Smuzhiyun unsigned int ord;
344*4882a593Smuzhiyun char name[MAX_CCP_NAME_LEN];
345*4882a593Smuzhiyun char rngname[MAX_CCP_NAME_LEN];
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun struct device *dev;
348*4882a593Smuzhiyun struct sp_device *sp;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Bus specific device information
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun void *dev_specific;
353*4882a593Smuzhiyun unsigned int qim;
354*4882a593Smuzhiyun unsigned int irq;
355*4882a593Smuzhiyun bool use_tasklet;
356*4882a593Smuzhiyun struct tasklet_struct irq_tasklet;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* I/O area used for device communication. The register mapping
359*4882a593Smuzhiyun * starts at an offset into the mapped bar.
360*4882a593Smuzhiyun * The CMD_REQx registers and the Delete_Cmd_Queue_Job register
361*4882a593Smuzhiyun * need to be protected while a command queue thread is accessing
362*4882a593Smuzhiyun * them.
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun struct mutex req_mutex ____cacheline_aligned;
365*4882a593Smuzhiyun void __iomem *io_regs;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Master lists that all cmds are queued on. Because there can be
368*4882a593Smuzhiyun * more than one CCP command queue that can process a cmd a separate
369*4882a593Smuzhiyun * backlog list is neeeded so that the backlog completion call
370*4882a593Smuzhiyun * completes before the cmd is available for execution.
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun spinlock_t cmd_lock ____cacheline_aligned;
373*4882a593Smuzhiyun unsigned int cmd_count;
374*4882a593Smuzhiyun struct list_head cmd;
375*4882a593Smuzhiyun struct list_head backlog;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* The command queues. These represent the queues available on the
378*4882a593Smuzhiyun * CCP that are available for processing cmds
379*4882a593Smuzhiyun */
380*4882a593Smuzhiyun struct ccp_cmd_queue cmd_q[MAX_HW_QUEUES];
381*4882a593Smuzhiyun unsigned int cmd_q_count;
382*4882a593Smuzhiyun unsigned int max_q_count;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Support for the CCP True RNG
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun struct hwrng hwrng;
387*4882a593Smuzhiyun unsigned int hwrng_retries;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Support for the CCP DMA capabilities
390*4882a593Smuzhiyun */
391*4882a593Smuzhiyun struct dma_device dma_dev;
392*4882a593Smuzhiyun struct ccp_dma_chan *ccp_dma_chan;
393*4882a593Smuzhiyun struct kmem_cache *dma_cmd_cache;
394*4882a593Smuzhiyun struct kmem_cache *dma_desc_cache;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* A counter used to generate job-ids for cmds submitted to the CCP
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun atomic_t current_id ____cacheline_aligned;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* The v3 CCP uses key storage blocks (SB) to maintain context for
401*4882a593Smuzhiyun * certain operations. To prevent multiple cmds from using the same
402*4882a593Smuzhiyun * SB range a command queue reserves an SB range for the duration of
403*4882a593Smuzhiyun * the cmd. Each queue, will however, reserve 2 SB blocks for
404*4882a593Smuzhiyun * operations that only require single SB entries (eg. AES context/iv
405*4882a593Smuzhiyun * and key) in order to avoid allocation contention. This will reserve
406*4882a593Smuzhiyun * at most 10 SB entries, leaving 40 SB entries available for dynamic
407*4882a593Smuzhiyun * allocation.
408*4882a593Smuzhiyun *
409*4882a593Smuzhiyun * The v5 CCP Local Storage Block (LSB) is broken up into 8
410*4882a593Smuzhiyun * memrory ranges, each of which can be enabled for access by one
411*4882a593Smuzhiyun * or more queues. Device initialization takes this into account,
412*4882a593Smuzhiyun * and attempts to assign one region for exclusive use by each
413*4882a593Smuzhiyun * available queue; the rest are then aggregated as "public" use.
414*4882a593Smuzhiyun * If there are fewer regions than queues, all regions are shared
415*4882a593Smuzhiyun * amongst all queues.
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun struct mutex sb_mutex ____cacheline_aligned;
418*4882a593Smuzhiyun DECLARE_BITMAP(sb, KSB_COUNT);
419*4882a593Smuzhiyun wait_queue_head_t sb_queue;
420*4882a593Smuzhiyun unsigned int sb_avail;
421*4882a593Smuzhiyun unsigned int sb_count;
422*4882a593Smuzhiyun u32 sb_start;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* Bitmap of shared LSBs, if any */
425*4882a593Smuzhiyun DECLARE_BITMAP(lsbmap, SLSB_MAP_SIZE);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* Suspend support */
428*4882a593Smuzhiyun unsigned int suspending;
429*4882a593Smuzhiyun wait_queue_head_t suspend_queue;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* DMA caching attribute support */
432*4882a593Smuzhiyun unsigned int axcache;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* Device Statistics */
435*4882a593Smuzhiyun unsigned long total_interrupts;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* DebugFS info */
438*4882a593Smuzhiyun struct dentry *debugfs_instance;
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun enum ccp_memtype {
442*4882a593Smuzhiyun CCP_MEMTYPE_SYSTEM = 0,
443*4882a593Smuzhiyun CCP_MEMTYPE_SB,
444*4882a593Smuzhiyun CCP_MEMTYPE_LOCAL,
445*4882a593Smuzhiyun CCP_MEMTYPE__LAST,
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun #define CCP_MEMTYPE_LSB CCP_MEMTYPE_KSB
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun struct ccp_dma_info {
451*4882a593Smuzhiyun dma_addr_t address;
452*4882a593Smuzhiyun unsigned int offset;
453*4882a593Smuzhiyun unsigned int length;
454*4882a593Smuzhiyun enum dma_data_direction dir;
455*4882a593Smuzhiyun } __packed __aligned(4);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun struct ccp_dm_workarea {
458*4882a593Smuzhiyun struct device *dev;
459*4882a593Smuzhiyun struct dma_pool *dma_pool;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun u8 *address;
462*4882a593Smuzhiyun struct ccp_dma_info dma;
463*4882a593Smuzhiyun unsigned int length;
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun struct ccp_sg_workarea {
467*4882a593Smuzhiyun struct scatterlist *sg;
468*4882a593Smuzhiyun int nents;
469*4882a593Smuzhiyun unsigned int sg_used;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun struct scatterlist *dma_sg;
472*4882a593Smuzhiyun struct scatterlist *dma_sg_head;
473*4882a593Smuzhiyun struct device *dma_dev;
474*4882a593Smuzhiyun unsigned int dma_count;
475*4882a593Smuzhiyun enum dma_data_direction dma_dir;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun u64 bytes_left;
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun struct ccp_data {
481*4882a593Smuzhiyun struct ccp_sg_workarea sg_wa;
482*4882a593Smuzhiyun struct ccp_dm_workarea dm_wa;
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun struct ccp_mem {
486*4882a593Smuzhiyun enum ccp_memtype type;
487*4882a593Smuzhiyun union {
488*4882a593Smuzhiyun struct ccp_dma_info dma;
489*4882a593Smuzhiyun u32 sb;
490*4882a593Smuzhiyun } u;
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun struct ccp_aes_op {
494*4882a593Smuzhiyun enum ccp_aes_type type;
495*4882a593Smuzhiyun enum ccp_aes_mode mode;
496*4882a593Smuzhiyun enum ccp_aes_action action;
497*4882a593Smuzhiyun unsigned int size;
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun struct ccp_xts_aes_op {
501*4882a593Smuzhiyun enum ccp_aes_type type;
502*4882a593Smuzhiyun enum ccp_aes_action action;
503*4882a593Smuzhiyun enum ccp_xts_aes_unit_size unit_size;
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun struct ccp_des3_op {
507*4882a593Smuzhiyun enum ccp_des3_type type;
508*4882a593Smuzhiyun enum ccp_des3_mode mode;
509*4882a593Smuzhiyun enum ccp_des3_action action;
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun struct ccp_sha_op {
513*4882a593Smuzhiyun enum ccp_sha_type type;
514*4882a593Smuzhiyun u64 msg_bits;
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun struct ccp_rsa_op {
518*4882a593Smuzhiyun u32 mod_size;
519*4882a593Smuzhiyun u32 input_len;
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun struct ccp_passthru_op {
523*4882a593Smuzhiyun enum ccp_passthru_bitwise bit_mod;
524*4882a593Smuzhiyun enum ccp_passthru_byteswap byte_swap;
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun struct ccp_ecc_op {
528*4882a593Smuzhiyun enum ccp_ecc_function function;
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun struct ccp_op {
532*4882a593Smuzhiyun struct ccp_cmd_queue *cmd_q;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun u32 jobid;
535*4882a593Smuzhiyun u32 ioc;
536*4882a593Smuzhiyun u32 soc;
537*4882a593Smuzhiyun u32 sb_key;
538*4882a593Smuzhiyun u32 sb_ctx;
539*4882a593Smuzhiyun u32 init;
540*4882a593Smuzhiyun u32 eom;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun struct ccp_mem src;
543*4882a593Smuzhiyun struct ccp_mem dst;
544*4882a593Smuzhiyun struct ccp_mem exp;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun union {
547*4882a593Smuzhiyun struct ccp_aes_op aes;
548*4882a593Smuzhiyun struct ccp_xts_aes_op xts;
549*4882a593Smuzhiyun struct ccp_des3_op des3;
550*4882a593Smuzhiyun struct ccp_sha_op sha;
551*4882a593Smuzhiyun struct ccp_rsa_op rsa;
552*4882a593Smuzhiyun struct ccp_passthru_op passthru;
553*4882a593Smuzhiyun struct ccp_ecc_op ecc;
554*4882a593Smuzhiyun } u;
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun
ccp_addr_lo(struct ccp_dma_info * info)557*4882a593Smuzhiyun static inline u32 ccp_addr_lo(struct ccp_dma_info *info)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun return lower_32_bits(info->address + info->offset);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
ccp_addr_hi(struct ccp_dma_info * info)562*4882a593Smuzhiyun static inline u32 ccp_addr_hi(struct ccp_dma_info *info)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun return upper_32_bits(info->address + info->offset) & 0x0000ffff;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /**
568*4882a593Smuzhiyun * descriptor for version 5 CPP commands
569*4882a593Smuzhiyun * 8 32-bit words:
570*4882a593Smuzhiyun * word 0: function; engine; control bits
571*4882a593Smuzhiyun * word 1: length of source data
572*4882a593Smuzhiyun * word 2: low 32 bits of source pointer
573*4882a593Smuzhiyun * word 3: upper 16 bits of source pointer; source memory type
574*4882a593Smuzhiyun * word 4: low 32 bits of destination pointer
575*4882a593Smuzhiyun * word 5: upper 16 bits of destination pointer; destination memory type
576*4882a593Smuzhiyun * word 6: low 32 bits of key pointer
577*4882a593Smuzhiyun * word 7: upper 16 bits of key pointer; key memory type
578*4882a593Smuzhiyun */
579*4882a593Smuzhiyun struct dword0 {
580*4882a593Smuzhiyun unsigned int soc:1;
581*4882a593Smuzhiyun unsigned int ioc:1;
582*4882a593Smuzhiyun unsigned int rsvd1:1;
583*4882a593Smuzhiyun unsigned int init:1;
584*4882a593Smuzhiyun unsigned int eom:1; /* AES/SHA only */
585*4882a593Smuzhiyun unsigned int function:15;
586*4882a593Smuzhiyun unsigned int engine:4;
587*4882a593Smuzhiyun unsigned int prot:1;
588*4882a593Smuzhiyun unsigned int rsvd2:7;
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun struct dword3 {
592*4882a593Smuzhiyun unsigned int src_hi:16;
593*4882a593Smuzhiyun unsigned int src_mem:2;
594*4882a593Smuzhiyun unsigned int lsb_cxt_id:8;
595*4882a593Smuzhiyun unsigned int rsvd1:5;
596*4882a593Smuzhiyun unsigned int fixed:1;
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun union dword4 {
600*4882a593Smuzhiyun u32 dst_lo; /* NON-SHA */
601*4882a593Smuzhiyun u32 sha_len_lo; /* SHA */
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun union dword5 {
605*4882a593Smuzhiyun struct {
606*4882a593Smuzhiyun unsigned int dst_hi:16;
607*4882a593Smuzhiyun unsigned int dst_mem:2;
608*4882a593Smuzhiyun unsigned int rsvd1:13;
609*4882a593Smuzhiyun unsigned int fixed:1;
610*4882a593Smuzhiyun } fields;
611*4882a593Smuzhiyun u32 sha_len_hi;
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun struct dword7 {
615*4882a593Smuzhiyun unsigned int key_hi:16;
616*4882a593Smuzhiyun unsigned int key_mem:2;
617*4882a593Smuzhiyun unsigned int rsvd1:14;
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun struct ccp5_desc {
621*4882a593Smuzhiyun struct dword0 dw0;
622*4882a593Smuzhiyun u32 length;
623*4882a593Smuzhiyun u32 src_lo;
624*4882a593Smuzhiyun struct dword3 dw3;
625*4882a593Smuzhiyun union dword4 dw4;
626*4882a593Smuzhiyun union dword5 dw5;
627*4882a593Smuzhiyun u32 key_lo;
628*4882a593Smuzhiyun struct dword7 dw7;
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun void ccp_add_device(struct ccp_device *ccp);
632*4882a593Smuzhiyun void ccp_del_device(struct ccp_device *ccp);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun extern void ccp_log_error(struct ccp_device *, unsigned int);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun struct ccp_device *ccp_alloc_struct(struct sp_device *sp);
637*4882a593Smuzhiyun bool ccp_queues_suspended(struct ccp_device *ccp);
638*4882a593Smuzhiyun int ccp_cmd_queue_thread(void *data);
639*4882a593Smuzhiyun int ccp_trng_read(struct hwrng *rng, void *data, size_t max, bool wait);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun int ccp_run_cmd(struct ccp_cmd_queue *cmd_q, struct ccp_cmd *cmd);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun int ccp_register_rng(struct ccp_device *ccp);
644*4882a593Smuzhiyun void ccp_unregister_rng(struct ccp_device *ccp);
645*4882a593Smuzhiyun int ccp_dmaengine_register(struct ccp_device *ccp);
646*4882a593Smuzhiyun void ccp_dmaengine_unregister(struct ccp_device *ccp);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun void ccp5_debugfs_setup(struct ccp_device *ccp);
649*4882a593Smuzhiyun void ccp5_debugfs_destroy(void);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* Structure for computation functions that are device-specific */
652*4882a593Smuzhiyun struct ccp_actions {
653*4882a593Smuzhiyun int (*aes)(struct ccp_op *);
654*4882a593Smuzhiyun int (*xts_aes)(struct ccp_op *);
655*4882a593Smuzhiyun int (*des3)(struct ccp_op *);
656*4882a593Smuzhiyun int (*sha)(struct ccp_op *);
657*4882a593Smuzhiyun int (*rsa)(struct ccp_op *);
658*4882a593Smuzhiyun int (*passthru)(struct ccp_op *);
659*4882a593Smuzhiyun int (*ecc)(struct ccp_op *);
660*4882a593Smuzhiyun u32 (*sballoc)(struct ccp_cmd_queue *, unsigned int);
661*4882a593Smuzhiyun void (*sbfree)(struct ccp_cmd_queue *, unsigned int, unsigned int);
662*4882a593Smuzhiyun unsigned int (*get_free_slots)(struct ccp_cmd_queue *);
663*4882a593Smuzhiyun int (*init)(struct ccp_device *);
664*4882a593Smuzhiyun void (*destroy)(struct ccp_device *);
665*4882a593Smuzhiyun irqreturn_t (*irqhandler)(int, void *);
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun extern const struct ccp_vdata ccpv3_platform;
669*4882a593Smuzhiyun extern const struct ccp_vdata ccpv3;
670*4882a593Smuzhiyun extern const struct ccp_vdata ccpv5a;
671*4882a593Smuzhiyun extern const struct ccp_vdata ccpv5b;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun #endif
674