xref: /OK3568_Linux_fs/kernel/drivers/crypto/ccp/ccp-dev-v5.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * AMD Cryptographic Coprocessor (CCP) driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016,2019 Advanced Micro Devices, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Gary R Hook <gary.hook@amd.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/kthread.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/compiler.h>
15*4882a593Smuzhiyun #include <linux/ccp.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "ccp-dev.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* Allocate the requested number of contiguous LSB slots
20*4882a593Smuzhiyun  * from the LSB bitmap. Look in the private range for this
21*4882a593Smuzhiyun  * queue first; failing that, check the public area.
22*4882a593Smuzhiyun  * If no space is available, wait around.
23*4882a593Smuzhiyun  * Return: first slot number
24*4882a593Smuzhiyun  */
ccp_lsb_alloc(struct ccp_cmd_queue * cmd_q,unsigned int count)25*4882a593Smuzhiyun static u32 ccp_lsb_alloc(struct ccp_cmd_queue *cmd_q, unsigned int count)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	struct ccp_device *ccp;
28*4882a593Smuzhiyun 	int start;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	/* First look at the map for the queue */
31*4882a593Smuzhiyun 	if (cmd_q->lsb >= 0) {
32*4882a593Smuzhiyun 		start = (u32)bitmap_find_next_zero_area(cmd_q->lsbmap,
33*4882a593Smuzhiyun 							LSB_SIZE,
34*4882a593Smuzhiyun 							0, count, 0);
35*4882a593Smuzhiyun 		if (start < LSB_SIZE) {
36*4882a593Smuzhiyun 			bitmap_set(cmd_q->lsbmap, start, count);
37*4882a593Smuzhiyun 			return start + cmd_q->lsb * LSB_SIZE;
38*4882a593Smuzhiyun 		}
39*4882a593Smuzhiyun 	}
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* No joy; try to get an entry from the shared blocks */
42*4882a593Smuzhiyun 	ccp = cmd_q->ccp;
43*4882a593Smuzhiyun 	for (;;) {
44*4882a593Smuzhiyun 		mutex_lock(&ccp->sb_mutex);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 		start = (u32)bitmap_find_next_zero_area(ccp->lsbmap,
47*4882a593Smuzhiyun 							MAX_LSB_CNT * LSB_SIZE,
48*4882a593Smuzhiyun 							0,
49*4882a593Smuzhiyun 							count, 0);
50*4882a593Smuzhiyun 		if (start <= MAX_LSB_CNT * LSB_SIZE) {
51*4882a593Smuzhiyun 			bitmap_set(ccp->lsbmap, start, count);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 			mutex_unlock(&ccp->sb_mutex);
54*4882a593Smuzhiyun 			return start;
55*4882a593Smuzhiyun 		}
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 		ccp->sb_avail = 0;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 		mutex_unlock(&ccp->sb_mutex);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 		/* Wait for KSB entries to become available */
62*4882a593Smuzhiyun 		if (wait_event_interruptible(ccp->sb_queue, ccp->sb_avail))
63*4882a593Smuzhiyun 			return 0;
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Free a number of LSB slots from the bitmap, starting at
68*4882a593Smuzhiyun  * the indicated starting slot number.
69*4882a593Smuzhiyun  */
ccp_lsb_free(struct ccp_cmd_queue * cmd_q,unsigned int start,unsigned int count)70*4882a593Smuzhiyun static void ccp_lsb_free(struct ccp_cmd_queue *cmd_q, unsigned int start,
71*4882a593Smuzhiyun 			 unsigned int count)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	if (!start)
74*4882a593Smuzhiyun 		return;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	if (cmd_q->lsb == start) {
77*4882a593Smuzhiyun 		/* An entry from the private LSB */
78*4882a593Smuzhiyun 		bitmap_clear(cmd_q->lsbmap, start, count);
79*4882a593Smuzhiyun 	} else {
80*4882a593Smuzhiyun 		/* From the shared LSBs */
81*4882a593Smuzhiyun 		struct ccp_device *ccp = cmd_q->ccp;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 		mutex_lock(&ccp->sb_mutex);
84*4882a593Smuzhiyun 		bitmap_clear(ccp->lsbmap, start, count);
85*4882a593Smuzhiyun 		ccp->sb_avail = 1;
86*4882a593Smuzhiyun 		mutex_unlock(&ccp->sb_mutex);
87*4882a593Smuzhiyun 		wake_up_interruptible_all(&ccp->sb_queue);
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* CCP version 5: Union to define the function field (cmd_reg1/dword0) */
92*4882a593Smuzhiyun union ccp_function {
93*4882a593Smuzhiyun 	struct {
94*4882a593Smuzhiyun 		u16 size:7;
95*4882a593Smuzhiyun 		u16 encrypt:1;
96*4882a593Smuzhiyun 		u16 mode:5;
97*4882a593Smuzhiyun 		u16 type:2;
98*4882a593Smuzhiyun 	} aes;
99*4882a593Smuzhiyun 	struct {
100*4882a593Smuzhiyun 		u16 size:7;
101*4882a593Smuzhiyun 		u16 encrypt:1;
102*4882a593Smuzhiyun 		u16 rsvd:5;
103*4882a593Smuzhiyun 		u16 type:2;
104*4882a593Smuzhiyun 	} aes_xts;
105*4882a593Smuzhiyun 	struct {
106*4882a593Smuzhiyun 		u16 size:7;
107*4882a593Smuzhiyun 		u16 encrypt:1;
108*4882a593Smuzhiyun 		u16 mode:5;
109*4882a593Smuzhiyun 		u16 type:2;
110*4882a593Smuzhiyun 	} des3;
111*4882a593Smuzhiyun 	struct {
112*4882a593Smuzhiyun 		u16 rsvd1:10;
113*4882a593Smuzhiyun 		u16 type:4;
114*4882a593Smuzhiyun 		u16 rsvd2:1;
115*4882a593Smuzhiyun 	} sha;
116*4882a593Smuzhiyun 	struct {
117*4882a593Smuzhiyun 		u16 mode:3;
118*4882a593Smuzhiyun 		u16 size:12;
119*4882a593Smuzhiyun 	} rsa;
120*4882a593Smuzhiyun 	struct {
121*4882a593Smuzhiyun 		u16 byteswap:2;
122*4882a593Smuzhiyun 		u16 bitwise:3;
123*4882a593Smuzhiyun 		u16 reflect:2;
124*4882a593Smuzhiyun 		u16 rsvd:8;
125*4882a593Smuzhiyun 	} pt;
126*4882a593Smuzhiyun 	struct  {
127*4882a593Smuzhiyun 		u16 rsvd:13;
128*4882a593Smuzhiyun 	} zlib;
129*4882a593Smuzhiyun 	struct {
130*4882a593Smuzhiyun 		u16 size:10;
131*4882a593Smuzhiyun 		u16 type:2;
132*4882a593Smuzhiyun 		u16 mode:3;
133*4882a593Smuzhiyun 	} ecc;
134*4882a593Smuzhiyun 	u16 raw;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define	CCP_AES_SIZE(p)		((p)->aes.size)
138*4882a593Smuzhiyun #define	CCP_AES_ENCRYPT(p)	((p)->aes.encrypt)
139*4882a593Smuzhiyun #define	CCP_AES_MODE(p)		((p)->aes.mode)
140*4882a593Smuzhiyun #define	CCP_AES_TYPE(p)		((p)->aes.type)
141*4882a593Smuzhiyun #define	CCP_XTS_SIZE(p)		((p)->aes_xts.size)
142*4882a593Smuzhiyun #define	CCP_XTS_TYPE(p)		((p)->aes_xts.type)
143*4882a593Smuzhiyun #define	CCP_XTS_ENCRYPT(p)	((p)->aes_xts.encrypt)
144*4882a593Smuzhiyun #define	CCP_DES3_SIZE(p)	((p)->des3.size)
145*4882a593Smuzhiyun #define	CCP_DES3_ENCRYPT(p)	((p)->des3.encrypt)
146*4882a593Smuzhiyun #define	CCP_DES3_MODE(p)	((p)->des3.mode)
147*4882a593Smuzhiyun #define	CCP_DES3_TYPE(p)	((p)->des3.type)
148*4882a593Smuzhiyun #define	CCP_SHA_TYPE(p)		((p)->sha.type)
149*4882a593Smuzhiyun #define	CCP_RSA_SIZE(p)		((p)->rsa.size)
150*4882a593Smuzhiyun #define	CCP_PT_BYTESWAP(p)	((p)->pt.byteswap)
151*4882a593Smuzhiyun #define	CCP_PT_BITWISE(p)	((p)->pt.bitwise)
152*4882a593Smuzhiyun #define	CCP_ECC_MODE(p)		((p)->ecc.mode)
153*4882a593Smuzhiyun #define	CCP_ECC_AFFINE(p)	((p)->ecc.one)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* Word 0 */
156*4882a593Smuzhiyun #define CCP5_CMD_DW0(p)		((p)->dw0)
157*4882a593Smuzhiyun #define CCP5_CMD_SOC(p)		(CCP5_CMD_DW0(p).soc)
158*4882a593Smuzhiyun #define CCP5_CMD_IOC(p)		(CCP5_CMD_DW0(p).ioc)
159*4882a593Smuzhiyun #define CCP5_CMD_INIT(p)	(CCP5_CMD_DW0(p).init)
160*4882a593Smuzhiyun #define CCP5_CMD_EOM(p)		(CCP5_CMD_DW0(p).eom)
161*4882a593Smuzhiyun #define CCP5_CMD_FUNCTION(p)	(CCP5_CMD_DW0(p).function)
162*4882a593Smuzhiyun #define CCP5_CMD_ENGINE(p)	(CCP5_CMD_DW0(p).engine)
163*4882a593Smuzhiyun #define CCP5_CMD_PROT(p)	(CCP5_CMD_DW0(p).prot)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* Word 1 */
166*4882a593Smuzhiyun #define CCP5_CMD_DW1(p)		((p)->length)
167*4882a593Smuzhiyun #define CCP5_CMD_LEN(p)		(CCP5_CMD_DW1(p))
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* Word 2 */
170*4882a593Smuzhiyun #define CCP5_CMD_DW2(p)		((p)->src_lo)
171*4882a593Smuzhiyun #define CCP5_CMD_SRC_LO(p)	(CCP5_CMD_DW2(p))
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* Word 3 */
174*4882a593Smuzhiyun #define CCP5_CMD_DW3(p)		((p)->dw3)
175*4882a593Smuzhiyun #define CCP5_CMD_SRC_MEM(p)	((p)->dw3.src_mem)
176*4882a593Smuzhiyun #define CCP5_CMD_SRC_HI(p)	((p)->dw3.src_hi)
177*4882a593Smuzhiyun #define CCP5_CMD_LSB_ID(p)	((p)->dw3.lsb_cxt_id)
178*4882a593Smuzhiyun #define CCP5_CMD_FIX_SRC(p)	((p)->dw3.fixed)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* Words 4/5 */
181*4882a593Smuzhiyun #define CCP5_CMD_DW4(p)		((p)->dw4)
182*4882a593Smuzhiyun #define CCP5_CMD_DST_LO(p)	(CCP5_CMD_DW4(p).dst_lo)
183*4882a593Smuzhiyun #define CCP5_CMD_DW5(p)		((p)->dw5.fields.dst_hi)
184*4882a593Smuzhiyun #define CCP5_CMD_DST_HI(p)	(CCP5_CMD_DW5(p))
185*4882a593Smuzhiyun #define CCP5_CMD_DST_MEM(p)	((p)->dw5.fields.dst_mem)
186*4882a593Smuzhiyun #define CCP5_CMD_FIX_DST(p)	((p)->dw5.fields.fixed)
187*4882a593Smuzhiyun #define CCP5_CMD_SHA_LO(p)	((p)->dw4.sha_len_lo)
188*4882a593Smuzhiyun #define CCP5_CMD_SHA_HI(p)	((p)->dw5.sha_len_hi)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* Word 6/7 */
191*4882a593Smuzhiyun #define CCP5_CMD_DW6(p)		((p)->key_lo)
192*4882a593Smuzhiyun #define CCP5_CMD_KEY_LO(p)	(CCP5_CMD_DW6(p))
193*4882a593Smuzhiyun #define CCP5_CMD_DW7(p)		((p)->dw7)
194*4882a593Smuzhiyun #define CCP5_CMD_KEY_HI(p)	((p)->dw7.key_hi)
195*4882a593Smuzhiyun #define CCP5_CMD_KEY_MEM(p)	((p)->dw7.key_mem)
196*4882a593Smuzhiyun 
low_address(unsigned long addr)197*4882a593Smuzhiyun static inline u32 low_address(unsigned long addr)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	return (u64)addr & 0x0ffffffff;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
high_address(unsigned long addr)202*4882a593Smuzhiyun static inline u32 high_address(unsigned long addr)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	return ((u64)addr >> 32) & 0x00000ffff;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
ccp5_get_free_slots(struct ccp_cmd_queue * cmd_q)207*4882a593Smuzhiyun static unsigned int ccp5_get_free_slots(struct ccp_cmd_queue *cmd_q)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	unsigned int head_idx, n;
210*4882a593Smuzhiyun 	u32 head_lo, queue_start;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	queue_start = low_address(cmd_q->qdma_tail);
213*4882a593Smuzhiyun 	head_lo = ioread32(cmd_q->reg_head_lo);
214*4882a593Smuzhiyun 	head_idx = (head_lo - queue_start) / sizeof(struct ccp5_desc);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	n = head_idx + COMMANDS_PER_QUEUE - cmd_q->qidx - 1;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return n % COMMANDS_PER_QUEUE; /* Always one unused spot */
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
ccp5_do_cmd(struct ccp5_desc * desc,struct ccp_cmd_queue * cmd_q)221*4882a593Smuzhiyun static int ccp5_do_cmd(struct ccp5_desc *desc,
222*4882a593Smuzhiyun 		       struct ccp_cmd_queue *cmd_q)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	__le32 *mP;
225*4882a593Smuzhiyun 	u32 *dP;
226*4882a593Smuzhiyun 	u32 tail;
227*4882a593Smuzhiyun 	int	i;
228*4882a593Smuzhiyun 	int ret = 0;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	cmd_q->total_ops++;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (CCP5_CMD_SOC(desc)) {
233*4882a593Smuzhiyun 		CCP5_CMD_IOC(desc) = 1;
234*4882a593Smuzhiyun 		CCP5_CMD_SOC(desc) = 0;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 	mutex_lock(&cmd_q->q_mutex);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	mP = (__le32 *)&cmd_q->qbase[cmd_q->qidx];
239*4882a593Smuzhiyun 	dP = (u32 *)desc;
240*4882a593Smuzhiyun 	for (i = 0; i < 8; i++)
241*4882a593Smuzhiyun 		mP[i] = cpu_to_le32(dP[i]); /* handle endianness */
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	cmd_q->qidx = (cmd_q->qidx + 1) % COMMANDS_PER_QUEUE;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* The data used by this command must be flushed to memory */
246*4882a593Smuzhiyun 	wmb();
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Write the new tail address back to the queue register */
249*4882a593Smuzhiyun 	tail = low_address(cmd_q->qdma_tail + cmd_q->qidx * Q_DESC_SIZE);
250*4882a593Smuzhiyun 	iowrite32(tail, cmd_q->reg_tail_lo);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Turn the queue back on using our cached control register */
253*4882a593Smuzhiyun 	iowrite32(cmd_q->qcontrol | CMD5_Q_RUN, cmd_q->reg_control);
254*4882a593Smuzhiyun 	mutex_unlock(&cmd_q->q_mutex);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (CCP5_CMD_IOC(desc)) {
257*4882a593Smuzhiyun 		/* Wait for the job to complete */
258*4882a593Smuzhiyun 		ret = wait_event_interruptible(cmd_q->int_queue,
259*4882a593Smuzhiyun 					       cmd_q->int_rcvd);
260*4882a593Smuzhiyun 		if (ret || cmd_q->cmd_error) {
261*4882a593Smuzhiyun 			/* Log the error and flush the queue by
262*4882a593Smuzhiyun 			 * moving the head pointer
263*4882a593Smuzhiyun 			 */
264*4882a593Smuzhiyun 			if (cmd_q->cmd_error)
265*4882a593Smuzhiyun 				ccp_log_error(cmd_q->ccp,
266*4882a593Smuzhiyun 					      cmd_q->cmd_error);
267*4882a593Smuzhiyun 			iowrite32(tail, cmd_q->reg_head_lo);
268*4882a593Smuzhiyun 			if (!ret)
269*4882a593Smuzhiyun 				ret = -EIO;
270*4882a593Smuzhiyun 		}
271*4882a593Smuzhiyun 		cmd_q->int_rcvd = 0;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return ret;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
ccp5_perform_aes(struct ccp_op * op)277*4882a593Smuzhiyun static int ccp5_perform_aes(struct ccp_op *op)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	struct ccp5_desc desc;
280*4882a593Smuzhiyun 	union ccp_function function;
281*4882a593Smuzhiyun 	u32 key_addr = op->sb_key * LSB_ITEM_SIZE;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	op->cmd_q->total_aes_ops++;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Zero out all the fields of the command desc */
286*4882a593Smuzhiyun 	memset(&desc, 0, Q_DESC_SIZE);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	CCP5_CMD_ENGINE(&desc) = CCP_ENGINE_AES;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	CCP5_CMD_SOC(&desc) = op->soc;
291*4882a593Smuzhiyun 	CCP5_CMD_IOC(&desc) = 1;
292*4882a593Smuzhiyun 	CCP5_CMD_INIT(&desc) = op->init;
293*4882a593Smuzhiyun 	CCP5_CMD_EOM(&desc) = op->eom;
294*4882a593Smuzhiyun 	CCP5_CMD_PROT(&desc) = 0;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	function.raw = 0;
297*4882a593Smuzhiyun 	CCP_AES_ENCRYPT(&function) = op->u.aes.action;
298*4882a593Smuzhiyun 	CCP_AES_MODE(&function) = op->u.aes.mode;
299*4882a593Smuzhiyun 	CCP_AES_TYPE(&function) = op->u.aes.type;
300*4882a593Smuzhiyun 	CCP_AES_SIZE(&function) = op->u.aes.size;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	CCP5_CMD_FUNCTION(&desc) = function.raw;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	CCP5_CMD_LEN(&desc) = op->src.u.dma.length;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	CCP5_CMD_SRC_LO(&desc) = ccp_addr_lo(&op->src.u.dma);
307*4882a593Smuzhiyun 	CCP5_CMD_SRC_HI(&desc) = ccp_addr_hi(&op->src.u.dma);
308*4882a593Smuzhiyun 	CCP5_CMD_SRC_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	CCP5_CMD_DST_LO(&desc) = ccp_addr_lo(&op->dst.u.dma);
311*4882a593Smuzhiyun 	CCP5_CMD_DST_HI(&desc) = ccp_addr_hi(&op->dst.u.dma);
312*4882a593Smuzhiyun 	CCP5_CMD_DST_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	CCP5_CMD_KEY_LO(&desc) = lower_32_bits(key_addr);
315*4882a593Smuzhiyun 	CCP5_CMD_KEY_HI(&desc) = 0;
316*4882a593Smuzhiyun 	CCP5_CMD_KEY_MEM(&desc) = CCP_MEMTYPE_SB;
317*4882a593Smuzhiyun 	CCP5_CMD_LSB_ID(&desc) = op->sb_ctx;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return ccp5_do_cmd(&desc, op->cmd_q);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
ccp5_perform_xts_aes(struct ccp_op * op)322*4882a593Smuzhiyun static int ccp5_perform_xts_aes(struct ccp_op *op)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct ccp5_desc desc;
325*4882a593Smuzhiyun 	union ccp_function function;
326*4882a593Smuzhiyun 	u32 key_addr = op->sb_key * LSB_ITEM_SIZE;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	op->cmd_q->total_xts_aes_ops++;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* Zero out all the fields of the command desc */
331*4882a593Smuzhiyun 	memset(&desc, 0, Q_DESC_SIZE);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	CCP5_CMD_ENGINE(&desc) = CCP_ENGINE_XTS_AES_128;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	CCP5_CMD_SOC(&desc) = op->soc;
336*4882a593Smuzhiyun 	CCP5_CMD_IOC(&desc) = 1;
337*4882a593Smuzhiyun 	CCP5_CMD_INIT(&desc) = op->init;
338*4882a593Smuzhiyun 	CCP5_CMD_EOM(&desc) = op->eom;
339*4882a593Smuzhiyun 	CCP5_CMD_PROT(&desc) = 0;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	function.raw = 0;
342*4882a593Smuzhiyun 	CCP_XTS_TYPE(&function) = op->u.xts.type;
343*4882a593Smuzhiyun 	CCP_XTS_ENCRYPT(&function) = op->u.xts.action;
344*4882a593Smuzhiyun 	CCP_XTS_SIZE(&function) = op->u.xts.unit_size;
345*4882a593Smuzhiyun 	CCP5_CMD_FUNCTION(&desc) = function.raw;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	CCP5_CMD_LEN(&desc) = op->src.u.dma.length;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	CCP5_CMD_SRC_LO(&desc) = ccp_addr_lo(&op->src.u.dma);
350*4882a593Smuzhiyun 	CCP5_CMD_SRC_HI(&desc) = ccp_addr_hi(&op->src.u.dma);
351*4882a593Smuzhiyun 	CCP5_CMD_SRC_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	CCP5_CMD_DST_LO(&desc) = ccp_addr_lo(&op->dst.u.dma);
354*4882a593Smuzhiyun 	CCP5_CMD_DST_HI(&desc) = ccp_addr_hi(&op->dst.u.dma);
355*4882a593Smuzhiyun 	CCP5_CMD_DST_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	CCP5_CMD_KEY_LO(&desc) = lower_32_bits(key_addr);
358*4882a593Smuzhiyun 	CCP5_CMD_KEY_HI(&desc) =  0;
359*4882a593Smuzhiyun 	CCP5_CMD_KEY_MEM(&desc) = CCP_MEMTYPE_SB;
360*4882a593Smuzhiyun 	CCP5_CMD_LSB_ID(&desc) = op->sb_ctx;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return ccp5_do_cmd(&desc, op->cmd_q);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
ccp5_perform_sha(struct ccp_op * op)365*4882a593Smuzhiyun static int ccp5_perform_sha(struct ccp_op *op)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct ccp5_desc desc;
368*4882a593Smuzhiyun 	union ccp_function function;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	op->cmd_q->total_sha_ops++;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* Zero out all the fields of the command desc */
373*4882a593Smuzhiyun 	memset(&desc, 0, Q_DESC_SIZE);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	CCP5_CMD_ENGINE(&desc) = CCP_ENGINE_SHA;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	CCP5_CMD_SOC(&desc) = op->soc;
378*4882a593Smuzhiyun 	CCP5_CMD_IOC(&desc) = 1;
379*4882a593Smuzhiyun 	CCP5_CMD_INIT(&desc) = 1;
380*4882a593Smuzhiyun 	CCP5_CMD_EOM(&desc) = op->eom;
381*4882a593Smuzhiyun 	CCP5_CMD_PROT(&desc) = 0;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	function.raw = 0;
384*4882a593Smuzhiyun 	CCP_SHA_TYPE(&function) = op->u.sha.type;
385*4882a593Smuzhiyun 	CCP5_CMD_FUNCTION(&desc) = function.raw;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	CCP5_CMD_LEN(&desc) = op->src.u.dma.length;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	CCP5_CMD_SRC_LO(&desc) = ccp_addr_lo(&op->src.u.dma);
390*4882a593Smuzhiyun 	CCP5_CMD_SRC_HI(&desc) = ccp_addr_hi(&op->src.u.dma);
391*4882a593Smuzhiyun 	CCP5_CMD_SRC_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	CCP5_CMD_LSB_ID(&desc) = op->sb_ctx;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	if (op->eom) {
396*4882a593Smuzhiyun 		CCP5_CMD_SHA_LO(&desc) = lower_32_bits(op->u.sha.msg_bits);
397*4882a593Smuzhiyun 		CCP5_CMD_SHA_HI(&desc) = upper_32_bits(op->u.sha.msg_bits);
398*4882a593Smuzhiyun 	} else {
399*4882a593Smuzhiyun 		CCP5_CMD_SHA_LO(&desc) = 0;
400*4882a593Smuzhiyun 		CCP5_CMD_SHA_HI(&desc) = 0;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	return ccp5_do_cmd(&desc, op->cmd_q);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
ccp5_perform_des3(struct ccp_op * op)406*4882a593Smuzhiyun static int ccp5_perform_des3(struct ccp_op *op)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	struct ccp5_desc desc;
409*4882a593Smuzhiyun 	union ccp_function function;
410*4882a593Smuzhiyun 	u32 key_addr = op->sb_key * LSB_ITEM_SIZE;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	op->cmd_q->total_3des_ops++;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* Zero out all the fields of the command desc */
415*4882a593Smuzhiyun 	memset(&desc, 0, sizeof(struct ccp5_desc));
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	CCP5_CMD_ENGINE(&desc) = CCP_ENGINE_DES3;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	CCP5_CMD_SOC(&desc) = op->soc;
420*4882a593Smuzhiyun 	CCP5_CMD_IOC(&desc) = 1;
421*4882a593Smuzhiyun 	CCP5_CMD_INIT(&desc) = op->init;
422*4882a593Smuzhiyun 	CCP5_CMD_EOM(&desc) = op->eom;
423*4882a593Smuzhiyun 	CCP5_CMD_PROT(&desc) = 0;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	function.raw = 0;
426*4882a593Smuzhiyun 	CCP_DES3_ENCRYPT(&function) = op->u.des3.action;
427*4882a593Smuzhiyun 	CCP_DES3_MODE(&function) = op->u.des3.mode;
428*4882a593Smuzhiyun 	CCP_DES3_TYPE(&function) = op->u.des3.type;
429*4882a593Smuzhiyun 	CCP5_CMD_FUNCTION(&desc) = function.raw;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	CCP5_CMD_LEN(&desc) = op->src.u.dma.length;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	CCP5_CMD_SRC_LO(&desc) = ccp_addr_lo(&op->src.u.dma);
434*4882a593Smuzhiyun 	CCP5_CMD_SRC_HI(&desc) = ccp_addr_hi(&op->src.u.dma);
435*4882a593Smuzhiyun 	CCP5_CMD_SRC_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	CCP5_CMD_DST_LO(&desc) = ccp_addr_lo(&op->dst.u.dma);
438*4882a593Smuzhiyun 	CCP5_CMD_DST_HI(&desc) = ccp_addr_hi(&op->dst.u.dma);
439*4882a593Smuzhiyun 	CCP5_CMD_DST_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	CCP5_CMD_KEY_LO(&desc) = lower_32_bits(key_addr);
442*4882a593Smuzhiyun 	CCP5_CMD_KEY_HI(&desc) = 0;
443*4882a593Smuzhiyun 	CCP5_CMD_KEY_MEM(&desc) = CCP_MEMTYPE_SB;
444*4882a593Smuzhiyun 	CCP5_CMD_LSB_ID(&desc) = op->sb_ctx;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return ccp5_do_cmd(&desc, op->cmd_q);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
ccp5_perform_rsa(struct ccp_op * op)449*4882a593Smuzhiyun static int ccp5_perform_rsa(struct ccp_op *op)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	struct ccp5_desc desc;
452*4882a593Smuzhiyun 	union ccp_function function;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	op->cmd_q->total_rsa_ops++;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/* Zero out all the fields of the command desc */
457*4882a593Smuzhiyun 	memset(&desc, 0, Q_DESC_SIZE);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	CCP5_CMD_ENGINE(&desc) = CCP_ENGINE_RSA;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	CCP5_CMD_SOC(&desc) = op->soc;
462*4882a593Smuzhiyun 	CCP5_CMD_IOC(&desc) = 1;
463*4882a593Smuzhiyun 	CCP5_CMD_INIT(&desc) = 0;
464*4882a593Smuzhiyun 	CCP5_CMD_EOM(&desc) = 1;
465*4882a593Smuzhiyun 	CCP5_CMD_PROT(&desc) = 0;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	function.raw = 0;
468*4882a593Smuzhiyun 	CCP_RSA_SIZE(&function) = (op->u.rsa.mod_size + 7) >> 3;
469*4882a593Smuzhiyun 	CCP5_CMD_FUNCTION(&desc) = function.raw;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	CCP5_CMD_LEN(&desc) = op->u.rsa.input_len;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* Source is from external memory */
474*4882a593Smuzhiyun 	CCP5_CMD_SRC_LO(&desc) = ccp_addr_lo(&op->src.u.dma);
475*4882a593Smuzhiyun 	CCP5_CMD_SRC_HI(&desc) = ccp_addr_hi(&op->src.u.dma);
476*4882a593Smuzhiyun 	CCP5_CMD_SRC_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* Destination is in external memory */
479*4882a593Smuzhiyun 	CCP5_CMD_DST_LO(&desc) = ccp_addr_lo(&op->dst.u.dma);
480*4882a593Smuzhiyun 	CCP5_CMD_DST_HI(&desc) = ccp_addr_hi(&op->dst.u.dma);
481*4882a593Smuzhiyun 	CCP5_CMD_DST_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* Key (Exponent) is in external memory */
484*4882a593Smuzhiyun 	CCP5_CMD_KEY_LO(&desc) = ccp_addr_lo(&op->exp.u.dma);
485*4882a593Smuzhiyun 	CCP5_CMD_KEY_HI(&desc) = ccp_addr_hi(&op->exp.u.dma);
486*4882a593Smuzhiyun 	CCP5_CMD_KEY_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return ccp5_do_cmd(&desc, op->cmd_q);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
ccp5_perform_passthru(struct ccp_op * op)491*4882a593Smuzhiyun static int ccp5_perform_passthru(struct ccp_op *op)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	struct ccp5_desc desc;
494*4882a593Smuzhiyun 	union ccp_function function;
495*4882a593Smuzhiyun 	struct ccp_dma_info *saddr = &op->src.u.dma;
496*4882a593Smuzhiyun 	struct ccp_dma_info *daddr = &op->dst.u.dma;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	op->cmd_q->total_pt_ops++;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	memset(&desc, 0, Q_DESC_SIZE);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	CCP5_CMD_ENGINE(&desc) = CCP_ENGINE_PASSTHRU;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	CCP5_CMD_SOC(&desc) = 0;
506*4882a593Smuzhiyun 	CCP5_CMD_IOC(&desc) = 1;
507*4882a593Smuzhiyun 	CCP5_CMD_INIT(&desc) = 0;
508*4882a593Smuzhiyun 	CCP5_CMD_EOM(&desc) = op->eom;
509*4882a593Smuzhiyun 	CCP5_CMD_PROT(&desc) = 0;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	function.raw = 0;
512*4882a593Smuzhiyun 	CCP_PT_BYTESWAP(&function) = op->u.passthru.byte_swap;
513*4882a593Smuzhiyun 	CCP_PT_BITWISE(&function) = op->u.passthru.bit_mod;
514*4882a593Smuzhiyun 	CCP5_CMD_FUNCTION(&desc) = function.raw;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	/* Length of source data is always 256 bytes */
517*4882a593Smuzhiyun 	if (op->src.type == CCP_MEMTYPE_SYSTEM)
518*4882a593Smuzhiyun 		CCP5_CMD_LEN(&desc) = saddr->length;
519*4882a593Smuzhiyun 	else
520*4882a593Smuzhiyun 		CCP5_CMD_LEN(&desc) = daddr->length;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (op->src.type == CCP_MEMTYPE_SYSTEM) {
523*4882a593Smuzhiyun 		CCP5_CMD_SRC_LO(&desc) = ccp_addr_lo(&op->src.u.dma);
524*4882a593Smuzhiyun 		CCP5_CMD_SRC_HI(&desc) = ccp_addr_hi(&op->src.u.dma);
525*4882a593Smuzhiyun 		CCP5_CMD_SRC_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 		if (op->u.passthru.bit_mod != CCP_PASSTHRU_BITWISE_NOOP)
528*4882a593Smuzhiyun 			CCP5_CMD_LSB_ID(&desc) = op->sb_key;
529*4882a593Smuzhiyun 	} else {
530*4882a593Smuzhiyun 		u32 key_addr = op->src.u.sb * CCP_SB_BYTES;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 		CCP5_CMD_SRC_LO(&desc) = lower_32_bits(key_addr);
533*4882a593Smuzhiyun 		CCP5_CMD_SRC_HI(&desc) = 0;
534*4882a593Smuzhiyun 		CCP5_CMD_SRC_MEM(&desc) = CCP_MEMTYPE_SB;
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if (op->dst.type == CCP_MEMTYPE_SYSTEM) {
538*4882a593Smuzhiyun 		CCP5_CMD_DST_LO(&desc) = ccp_addr_lo(&op->dst.u.dma);
539*4882a593Smuzhiyun 		CCP5_CMD_DST_HI(&desc) = ccp_addr_hi(&op->dst.u.dma);
540*4882a593Smuzhiyun 		CCP5_CMD_DST_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
541*4882a593Smuzhiyun 	} else {
542*4882a593Smuzhiyun 		u32 key_addr = op->dst.u.sb * CCP_SB_BYTES;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 		CCP5_CMD_DST_LO(&desc) = lower_32_bits(key_addr);
545*4882a593Smuzhiyun 		CCP5_CMD_DST_HI(&desc) = 0;
546*4882a593Smuzhiyun 		CCP5_CMD_DST_MEM(&desc) = CCP_MEMTYPE_SB;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return ccp5_do_cmd(&desc, op->cmd_q);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
ccp5_perform_ecc(struct ccp_op * op)552*4882a593Smuzhiyun static int ccp5_perform_ecc(struct ccp_op *op)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct ccp5_desc desc;
555*4882a593Smuzhiyun 	union ccp_function function;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	op->cmd_q->total_ecc_ops++;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* Zero out all the fields of the command desc */
560*4882a593Smuzhiyun 	memset(&desc, 0, Q_DESC_SIZE);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	CCP5_CMD_ENGINE(&desc) = CCP_ENGINE_ECC;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	CCP5_CMD_SOC(&desc) = 0;
565*4882a593Smuzhiyun 	CCP5_CMD_IOC(&desc) = 1;
566*4882a593Smuzhiyun 	CCP5_CMD_INIT(&desc) = 0;
567*4882a593Smuzhiyun 	CCP5_CMD_EOM(&desc) = 1;
568*4882a593Smuzhiyun 	CCP5_CMD_PROT(&desc) = 0;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	function.raw = 0;
571*4882a593Smuzhiyun 	function.ecc.mode = op->u.ecc.function;
572*4882a593Smuzhiyun 	CCP5_CMD_FUNCTION(&desc) = function.raw;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	CCP5_CMD_LEN(&desc) = op->src.u.dma.length;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	CCP5_CMD_SRC_LO(&desc) = ccp_addr_lo(&op->src.u.dma);
577*4882a593Smuzhiyun 	CCP5_CMD_SRC_HI(&desc) = ccp_addr_hi(&op->src.u.dma);
578*4882a593Smuzhiyun 	CCP5_CMD_SRC_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	CCP5_CMD_DST_LO(&desc) = ccp_addr_lo(&op->dst.u.dma);
581*4882a593Smuzhiyun 	CCP5_CMD_DST_HI(&desc) = ccp_addr_hi(&op->dst.u.dma);
582*4882a593Smuzhiyun 	CCP5_CMD_DST_MEM(&desc) = CCP_MEMTYPE_SYSTEM;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	return ccp5_do_cmd(&desc, op->cmd_q);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
ccp_find_lsb_regions(struct ccp_cmd_queue * cmd_q,u64 status)587*4882a593Smuzhiyun static int ccp_find_lsb_regions(struct ccp_cmd_queue *cmd_q, u64 status)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	int q_mask = 1 << cmd_q->id;
590*4882a593Smuzhiyun 	int queues = 0;
591*4882a593Smuzhiyun 	int j;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* Build a bit mask to know which LSBs this queue has access to.
594*4882a593Smuzhiyun 	 * Don't bother with segment 0 as it has special privileges.
595*4882a593Smuzhiyun 	 */
596*4882a593Smuzhiyun 	for (j = 1; j < MAX_LSB_CNT; j++) {
597*4882a593Smuzhiyun 		if (status & q_mask)
598*4882a593Smuzhiyun 			bitmap_set(cmd_q->lsbmask, j, 1);
599*4882a593Smuzhiyun 		status >>= LSB_REGION_WIDTH;
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 	queues = bitmap_weight(cmd_q->lsbmask, MAX_LSB_CNT);
602*4882a593Smuzhiyun 	dev_dbg(cmd_q->ccp->dev, "Queue %d can access %d LSB regions\n",
603*4882a593Smuzhiyun 		 cmd_q->id, queues);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return queues ? 0 : -EINVAL;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
ccp_find_and_assign_lsb_to_q(struct ccp_device * ccp,int lsb_cnt,int n_lsbs,unsigned long * lsb_pub)608*4882a593Smuzhiyun static int ccp_find_and_assign_lsb_to_q(struct ccp_device *ccp,
609*4882a593Smuzhiyun 					int lsb_cnt, int n_lsbs,
610*4882a593Smuzhiyun 					unsigned long *lsb_pub)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	DECLARE_BITMAP(qlsb, MAX_LSB_CNT);
613*4882a593Smuzhiyun 	int bitno;
614*4882a593Smuzhiyun 	int qlsb_wgt;
615*4882a593Smuzhiyun 	int i;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/* For each queue:
618*4882a593Smuzhiyun 	 * If the count of potential LSBs available to a queue matches the
619*4882a593Smuzhiyun 	 * ordinal given to us in lsb_cnt:
620*4882a593Smuzhiyun 	 * Copy the mask of possible LSBs for this queue into "qlsb";
621*4882a593Smuzhiyun 	 * For each bit in qlsb, see if the corresponding bit in the
622*4882a593Smuzhiyun 	 * aggregation mask is set; if so, we have a match.
623*4882a593Smuzhiyun 	 *     If we have a match, clear the bit in the aggregation to
624*4882a593Smuzhiyun 	 *     mark it as no longer available.
625*4882a593Smuzhiyun 	 *     If there is no match, clear the bit in qlsb and keep looking.
626*4882a593Smuzhiyun 	 */
627*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++) {
628*4882a593Smuzhiyun 		struct ccp_cmd_queue *cmd_q = &ccp->cmd_q[i];
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		qlsb_wgt = bitmap_weight(cmd_q->lsbmask, MAX_LSB_CNT);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 		if (qlsb_wgt == lsb_cnt) {
633*4882a593Smuzhiyun 			bitmap_copy(qlsb, cmd_q->lsbmask, MAX_LSB_CNT);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 			bitno = find_first_bit(qlsb, MAX_LSB_CNT);
636*4882a593Smuzhiyun 			while (bitno < MAX_LSB_CNT) {
637*4882a593Smuzhiyun 				if (test_bit(bitno, lsb_pub)) {
638*4882a593Smuzhiyun 					/* We found an available LSB
639*4882a593Smuzhiyun 					 * that this queue can access
640*4882a593Smuzhiyun 					 */
641*4882a593Smuzhiyun 					cmd_q->lsb = bitno;
642*4882a593Smuzhiyun 					bitmap_clear(lsb_pub, bitno, 1);
643*4882a593Smuzhiyun 					dev_dbg(ccp->dev,
644*4882a593Smuzhiyun 						 "Queue %d gets LSB %d\n",
645*4882a593Smuzhiyun 						 i, bitno);
646*4882a593Smuzhiyun 					break;
647*4882a593Smuzhiyun 				}
648*4882a593Smuzhiyun 				bitmap_clear(qlsb, bitno, 1);
649*4882a593Smuzhiyun 				bitno = find_first_bit(qlsb, MAX_LSB_CNT);
650*4882a593Smuzhiyun 			}
651*4882a593Smuzhiyun 			if (bitno >= MAX_LSB_CNT)
652*4882a593Smuzhiyun 				return -EINVAL;
653*4882a593Smuzhiyun 			n_lsbs--;
654*4882a593Smuzhiyun 		}
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 	return n_lsbs;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun /* For each queue, from the most- to least-constrained:
660*4882a593Smuzhiyun  * find an LSB that can be assigned to the queue. If there are N queues that
661*4882a593Smuzhiyun  * can only use M LSBs, where N > M, fail; otherwise, every queue will get a
662*4882a593Smuzhiyun  * dedicated LSB. Remaining LSB regions become a shared resource.
663*4882a593Smuzhiyun  * If we have fewer LSBs than queues, all LSB regions become shared resources.
664*4882a593Smuzhiyun  */
ccp_assign_lsbs(struct ccp_device * ccp)665*4882a593Smuzhiyun static int ccp_assign_lsbs(struct ccp_device *ccp)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	DECLARE_BITMAP(lsb_pub, MAX_LSB_CNT);
668*4882a593Smuzhiyun 	DECLARE_BITMAP(qlsb, MAX_LSB_CNT);
669*4882a593Smuzhiyun 	int n_lsbs = 0;
670*4882a593Smuzhiyun 	int bitno;
671*4882a593Smuzhiyun 	int i, lsb_cnt;
672*4882a593Smuzhiyun 	int rc = 0;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	bitmap_zero(lsb_pub, MAX_LSB_CNT);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/* Create an aggregate bitmap to get a total count of available LSBs */
677*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++)
678*4882a593Smuzhiyun 		bitmap_or(lsb_pub,
679*4882a593Smuzhiyun 			  lsb_pub, ccp->cmd_q[i].lsbmask,
680*4882a593Smuzhiyun 			  MAX_LSB_CNT);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	n_lsbs = bitmap_weight(lsb_pub, MAX_LSB_CNT);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	if (n_lsbs >= ccp->cmd_q_count) {
685*4882a593Smuzhiyun 		/* We have enough LSBS to give every queue a private LSB.
686*4882a593Smuzhiyun 		 * Brute force search to start with the queues that are more
687*4882a593Smuzhiyun 		 * constrained in LSB choice. When an LSB is privately
688*4882a593Smuzhiyun 		 * assigned, it is removed from the public mask.
689*4882a593Smuzhiyun 		 * This is an ugly N squared algorithm with some optimization.
690*4882a593Smuzhiyun 		 */
691*4882a593Smuzhiyun 		for (lsb_cnt = 1;
692*4882a593Smuzhiyun 		     n_lsbs && (lsb_cnt <= MAX_LSB_CNT);
693*4882a593Smuzhiyun 		     lsb_cnt++) {
694*4882a593Smuzhiyun 			rc = ccp_find_and_assign_lsb_to_q(ccp, lsb_cnt, n_lsbs,
695*4882a593Smuzhiyun 							  lsb_pub);
696*4882a593Smuzhiyun 			if (rc < 0)
697*4882a593Smuzhiyun 				return -EINVAL;
698*4882a593Smuzhiyun 			n_lsbs = rc;
699*4882a593Smuzhiyun 		}
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	rc = 0;
703*4882a593Smuzhiyun 	/* What's left of the LSBs, according to the public mask, now become
704*4882a593Smuzhiyun 	 * shared. Any zero bits in the lsb_pub mask represent an LSB region
705*4882a593Smuzhiyun 	 * that can't be used as a shared resource, so mark the LSB slots for
706*4882a593Smuzhiyun 	 * them as "in use".
707*4882a593Smuzhiyun 	 */
708*4882a593Smuzhiyun 	bitmap_copy(qlsb, lsb_pub, MAX_LSB_CNT);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	bitno = find_first_zero_bit(qlsb, MAX_LSB_CNT);
711*4882a593Smuzhiyun 	while (bitno < MAX_LSB_CNT) {
712*4882a593Smuzhiyun 		bitmap_set(ccp->lsbmap, bitno * LSB_SIZE, LSB_SIZE);
713*4882a593Smuzhiyun 		bitmap_set(qlsb, bitno, 1);
714*4882a593Smuzhiyun 		bitno = find_first_zero_bit(qlsb, MAX_LSB_CNT);
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	return rc;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
ccp5_disable_queue_interrupts(struct ccp_device * ccp)720*4882a593Smuzhiyun static void ccp5_disable_queue_interrupts(struct ccp_device *ccp)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	unsigned int i;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++)
725*4882a593Smuzhiyun 		iowrite32(0x0, ccp->cmd_q[i].reg_int_enable);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun 
ccp5_enable_queue_interrupts(struct ccp_device * ccp)728*4882a593Smuzhiyun static void ccp5_enable_queue_interrupts(struct ccp_device *ccp)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	unsigned int i;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++)
733*4882a593Smuzhiyun 		iowrite32(SUPPORTED_INTERRUPTS, ccp->cmd_q[i].reg_int_enable);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
ccp5_irq_bh(unsigned long data)736*4882a593Smuzhiyun static void ccp5_irq_bh(unsigned long data)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	struct ccp_device *ccp = (struct ccp_device *)data;
739*4882a593Smuzhiyun 	u32 status;
740*4882a593Smuzhiyun 	unsigned int i;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++) {
743*4882a593Smuzhiyun 		struct ccp_cmd_queue *cmd_q = &ccp->cmd_q[i];
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 		status = ioread32(cmd_q->reg_interrupt_status);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		if (status) {
748*4882a593Smuzhiyun 			cmd_q->int_status = status;
749*4882a593Smuzhiyun 			cmd_q->q_status = ioread32(cmd_q->reg_status);
750*4882a593Smuzhiyun 			cmd_q->q_int_status = ioread32(cmd_q->reg_int_status);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 			/* On error, only save the first error value */
753*4882a593Smuzhiyun 			if ((status & INT_ERROR) && !cmd_q->cmd_error)
754*4882a593Smuzhiyun 				cmd_q->cmd_error = CMD_Q_ERROR(cmd_q->q_status);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 			cmd_q->int_rcvd = 1;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 			/* Acknowledge the interrupt and wake the kthread */
759*4882a593Smuzhiyun 			iowrite32(status, cmd_q->reg_interrupt_status);
760*4882a593Smuzhiyun 			wake_up_interruptible(&cmd_q->int_queue);
761*4882a593Smuzhiyun 		}
762*4882a593Smuzhiyun 	}
763*4882a593Smuzhiyun 	ccp5_enable_queue_interrupts(ccp);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
ccp5_irq_handler(int irq,void * data)766*4882a593Smuzhiyun static irqreturn_t ccp5_irq_handler(int irq, void *data)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	struct ccp_device *ccp = (struct ccp_device *)data;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	ccp5_disable_queue_interrupts(ccp);
771*4882a593Smuzhiyun 	ccp->total_interrupts++;
772*4882a593Smuzhiyun 	if (ccp->use_tasklet)
773*4882a593Smuzhiyun 		tasklet_schedule(&ccp->irq_tasklet);
774*4882a593Smuzhiyun 	else
775*4882a593Smuzhiyun 		ccp5_irq_bh((unsigned long)ccp);
776*4882a593Smuzhiyun 	return IRQ_HANDLED;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
ccp5_init(struct ccp_device * ccp)779*4882a593Smuzhiyun static int ccp5_init(struct ccp_device *ccp)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	struct device *dev = ccp->dev;
782*4882a593Smuzhiyun 	struct ccp_cmd_queue *cmd_q;
783*4882a593Smuzhiyun 	struct dma_pool *dma_pool;
784*4882a593Smuzhiyun 	char dma_pool_name[MAX_DMAPOOL_NAME_LEN];
785*4882a593Smuzhiyun 	unsigned int qmr, i;
786*4882a593Smuzhiyun 	u64 status;
787*4882a593Smuzhiyun 	u32 status_lo, status_hi;
788*4882a593Smuzhiyun 	int ret;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	/* Find available queues */
791*4882a593Smuzhiyun 	qmr = ioread32(ccp->io_regs + Q_MASK_REG);
792*4882a593Smuzhiyun 	/*
793*4882a593Smuzhiyun 	 * Check for a access to the registers.  If this read returns
794*4882a593Smuzhiyun 	 * 0xffffffff, it's likely that the system is running a broken
795*4882a593Smuzhiyun 	 * BIOS which disallows access to the device. Stop here and fail
796*4882a593Smuzhiyun 	 * the initialization (but not the load, as the PSP could get
797*4882a593Smuzhiyun 	 * properly initialized).
798*4882a593Smuzhiyun 	 */
799*4882a593Smuzhiyun 	if (qmr == 0xffffffff) {
800*4882a593Smuzhiyun 		dev_notice(dev, "ccp: unable to access the device: you might be running a broken BIOS.\n");
801*4882a593Smuzhiyun 		return 1;
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	for (i = 0; (i < MAX_HW_QUEUES) && (ccp->cmd_q_count < ccp->max_q_count); i++) {
805*4882a593Smuzhiyun 		if (!(qmr & (1 << i)))
806*4882a593Smuzhiyun 			continue;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 		/* Allocate a dma pool for this queue */
809*4882a593Smuzhiyun 		snprintf(dma_pool_name, sizeof(dma_pool_name), "%s_q%d",
810*4882a593Smuzhiyun 			 ccp->name, i);
811*4882a593Smuzhiyun 		dma_pool = dma_pool_create(dma_pool_name, dev,
812*4882a593Smuzhiyun 					   CCP_DMAPOOL_MAX_SIZE,
813*4882a593Smuzhiyun 					   CCP_DMAPOOL_ALIGN, 0);
814*4882a593Smuzhiyun 		if (!dma_pool) {
815*4882a593Smuzhiyun 			dev_err(dev, "unable to allocate dma pool\n");
816*4882a593Smuzhiyun 			ret = -ENOMEM;
817*4882a593Smuzhiyun 			goto e_pool;
818*4882a593Smuzhiyun 		}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 		cmd_q = &ccp->cmd_q[ccp->cmd_q_count];
821*4882a593Smuzhiyun 		ccp->cmd_q_count++;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 		cmd_q->ccp = ccp;
824*4882a593Smuzhiyun 		cmd_q->id = i;
825*4882a593Smuzhiyun 		cmd_q->dma_pool = dma_pool;
826*4882a593Smuzhiyun 		mutex_init(&cmd_q->q_mutex);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 		/* Page alignment satisfies our needs for N <= 128 */
829*4882a593Smuzhiyun 		BUILD_BUG_ON(COMMANDS_PER_QUEUE > 128);
830*4882a593Smuzhiyun 		cmd_q->qsize = Q_SIZE(Q_DESC_SIZE);
831*4882a593Smuzhiyun 		cmd_q->qbase = dmam_alloc_coherent(dev, cmd_q->qsize,
832*4882a593Smuzhiyun 						   &cmd_q->qbase_dma,
833*4882a593Smuzhiyun 						   GFP_KERNEL);
834*4882a593Smuzhiyun 		if (!cmd_q->qbase) {
835*4882a593Smuzhiyun 			dev_err(dev, "unable to allocate command queue\n");
836*4882a593Smuzhiyun 			ret = -ENOMEM;
837*4882a593Smuzhiyun 			goto e_pool;
838*4882a593Smuzhiyun 		}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 		cmd_q->qidx = 0;
841*4882a593Smuzhiyun 		/* Preset some register values and masks that are queue
842*4882a593Smuzhiyun 		 * number dependent
843*4882a593Smuzhiyun 		 */
844*4882a593Smuzhiyun 		cmd_q->reg_control = ccp->io_regs +
845*4882a593Smuzhiyun 				     CMD5_Q_STATUS_INCR * (i + 1);
846*4882a593Smuzhiyun 		cmd_q->reg_tail_lo = cmd_q->reg_control + CMD5_Q_TAIL_LO_BASE;
847*4882a593Smuzhiyun 		cmd_q->reg_head_lo = cmd_q->reg_control + CMD5_Q_HEAD_LO_BASE;
848*4882a593Smuzhiyun 		cmd_q->reg_int_enable = cmd_q->reg_control +
849*4882a593Smuzhiyun 					CMD5_Q_INT_ENABLE_BASE;
850*4882a593Smuzhiyun 		cmd_q->reg_interrupt_status = cmd_q->reg_control +
851*4882a593Smuzhiyun 					      CMD5_Q_INTERRUPT_STATUS_BASE;
852*4882a593Smuzhiyun 		cmd_q->reg_status = cmd_q->reg_control + CMD5_Q_STATUS_BASE;
853*4882a593Smuzhiyun 		cmd_q->reg_int_status = cmd_q->reg_control +
854*4882a593Smuzhiyun 					CMD5_Q_INT_STATUS_BASE;
855*4882a593Smuzhiyun 		cmd_q->reg_dma_status = cmd_q->reg_control +
856*4882a593Smuzhiyun 					CMD5_Q_DMA_STATUS_BASE;
857*4882a593Smuzhiyun 		cmd_q->reg_dma_read_status = cmd_q->reg_control +
858*4882a593Smuzhiyun 					     CMD5_Q_DMA_READ_STATUS_BASE;
859*4882a593Smuzhiyun 		cmd_q->reg_dma_write_status = cmd_q->reg_control +
860*4882a593Smuzhiyun 					      CMD5_Q_DMA_WRITE_STATUS_BASE;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 		init_waitqueue_head(&cmd_q->int_queue);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 		dev_dbg(dev, "queue #%u available\n", i);
865*4882a593Smuzhiyun 	}
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	if (ccp->cmd_q_count == 0) {
868*4882a593Smuzhiyun 		dev_notice(dev, "no command queues available\n");
869*4882a593Smuzhiyun 		ret = 1;
870*4882a593Smuzhiyun 		goto e_pool;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	/* Turn off the queues and disable interrupts until ready */
874*4882a593Smuzhiyun 	ccp5_disable_queue_interrupts(ccp);
875*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++) {
876*4882a593Smuzhiyun 		cmd_q = &ccp->cmd_q[i];
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 		cmd_q->qcontrol = 0; /* Start with nothing */
879*4882a593Smuzhiyun 		iowrite32(cmd_q->qcontrol, cmd_q->reg_control);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 		ioread32(cmd_q->reg_int_status);
882*4882a593Smuzhiyun 		ioread32(cmd_q->reg_status);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 		/* Clear the interrupt status */
885*4882a593Smuzhiyun 		iowrite32(SUPPORTED_INTERRUPTS, cmd_q->reg_interrupt_status);
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	dev_dbg(dev, "Requesting an IRQ...\n");
889*4882a593Smuzhiyun 	/* Request an irq */
890*4882a593Smuzhiyun 	ret = sp_request_ccp_irq(ccp->sp, ccp5_irq_handler, ccp->name, ccp);
891*4882a593Smuzhiyun 	if (ret) {
892*4882a593Smuzhiyun 		dev_err(dev, "unable to allocate an IRQ\n");
893*4882a593Smuzhiyun 		goto e_pool;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 	/* Initialize the ISR tasklet */
896*4882a593Smuzhiyun 	if (ccp->use_tasklet)
897*4882a593Smuzhiyun 		tasklet_init(&ccp->irq_tasklet, ccp5_irq_bh,
898*4882a593Smuzhiyun 			     (unsigned long)ccp);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	dev_dbg(dev, "Loading LSB map...\n");
901*4882a593Smuzhiyun 	/* Copy the private LSB mask to the public registers */
902*4882a593Smuzhiyun 	status_lo = ioread32(ccp->io_regs + LSB_PRIVATE_MASK_LO_OFFSET);
903*4882a593Smuzhiyun 	status_hi = ioread32(ccp->io_regs + LSB_PRIVATE_MASK_HI_OFFSET);
904*4882a593Smuzhiyun 	iowrite32(status_lo, ccp->io_regs + LSB_PUBLIC_MASK_LO_OFFSET);
905*4882a593Smuzhiyun 	iowrite32(status_hi, ccp->io_regs + LSB_PUBLIC_MASK_HI_OFFSET);
906*4882a593Smuzhiyun 	status = ((u64)status_hi<<30) | (u64)status_lo;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	dev_dbg(dev, "Configuring virtual queues...\n");
909*4882a593Smuzhiyun 	/* Configure size of each virtual queue accessible to host */
910*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++) {
911*4882a593Smuzhiyun 		u32 dma_addr_lo;
912*4882a593Smuzhiyun 		u32 dma_addr_hi;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 		cmd_q = &ccp->cmd_q[i];
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 		cmd_q->qcontrol &= ~(CMD5_Q_SIZE << CMD5_Q_SHIFT);
917*4882a593Smuzhiyun 		cmd_q->qcontrol |= QUEUE_SIZE_VAL << CMD5_Q_SHIFT;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 		cmd_q->qdma_tail = cmd_q->qbase_dma;
920*4882a593Smuzhiyun 		dma_addr_lo = low_address(cmd_q->qdma_tail);
921*4882a593Smuzhiyun 		iowrite32((u32)dma_addr_lo, cmd_q->reg_tail_lo);
922*4882a593Smuzhiyun 		iowrite32((u32)dma_addr_lo, cmd_q->reg_head_lo);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 		dma_addr_hi = high_address(cmd_q->qdma_tail);
925*4882a593Smuzhiyun 		cmd_q->qcontrol |= (dma_addr_hi << 16);
926*4882a593Smuzhiyun 		iowrite32(cmd_q->qcontrol, cmd_q->reg_control);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 		/* Find the LSB regions accessible to the queue */
929*4882a593Smuzhiyun 		ccp_find_lsb_regions(cmd_q, status);
930*4882a593Smuzhiyun 		cmd_q->lsb = -1; /* Unassigned value */
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	dev_dbg(dev, "Assigning LSBs...\n");
934*4882a593Smuzhiyun 	ret = ccp_assign_lsbs(ccp);
935*4882a593Smuzhiyun 	if (ret) {
936*4882a593Smuzhiyun 		dev_err(dev, "Unable to assign LSBs (%d)\n", ret);
937*4882a593Smuzhiyun 		goto e_irq;
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* Optimization: pre-allocate LSB slots for each queue */
941*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++) {
942*4882a593Smuzhiyun 		ccp->cmd_q[i].sb_key = ccp_lsb_alloc(&ccp->cmd_q[i], 2);
943*4882a593Smuzhiyun 		ccp->cmd_q[i].sb_ctx = ccp_lsb_alloc(&ccp->cmd_q[i], 2);
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	dev_dbg(dev, "Starting threads...\n");
947*4882a593Smuzhiyun 	/* Create a kthread for each queue */
948*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++) {
949*4882a593Smuzhiyun 		struct task_struct *kthread;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 		cmd_q = &ccp->cmd_q[i];
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 		kthread = kthread_create(ccp_cmd_queue_thread, cmd_q,
954*4882a593Smuzhiyun 					 "%s-q%u", ccp->name, cmd_q->id);
955*4882a593Smuzhiyun 		if (IS_ERR(kthread)) {
956*4882a593Smuzhiyun 			dev_err(dev, "error creating queue thread (%ld)\n",
957*4882a593Smuzhiyun 				PTR_ERR(kthread));
958*4882a593Smuzhiyun 			ret = PTR_ERR(kthread);
959*4882a593Smuzhiyun 			goto e_kthread;
960*4882a593Smuzhiyun 		}
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		cmd_q->kthread = kthread;
963*4882a593Smuzhiyun 		wake_up_process(kthread);
964*4882a593Smuzhiyun 	}
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	dev_dbg(dev, "Enabling interrupts...\n");
967*4882a593Smuzhiyun 	ccp5_enable_queue_interrupts(ccp);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	dev_dbg(dev, "Registering device...\n");
970*4882a593Smuzhiyun 	/* Put this on the unit list to make it available */
971*4882a593Smuzhiyun 	ccp_add_device(ccp);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	ret = ccp_register_rng(ccp);
974*4882a593Smuzhiyun 	if (ret)
975*4882a593Smuzhiyun 		goto e_kthread;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	/* Register the DMA engine support */
978*4882a593Smuzhiyun 	ret = ccp_dmaengine_register(ccp);
979*4882a593Smuzhiyun 	if (ret)
980*4882a593Smuzhiyun 		goto e_hwrng;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun #ifdef CONFIG_CRYPTO_DEV_CCP_DEBUGFS
983*4882a593Smuzhiyun 	/* Set up debugfs entries */
984*4882a593Smuzhiyun 	ccp5_debugfs_setup(ccp);
985*4882a593Smuzhiyun #endif
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	return 0;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun e_hwrng:
990*4882a593Smuzhiyun 	ccp_unregister_rng(ccp);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun e_kthread:
993*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++)
994*4882a593Smuzhiyun 		if (ccp->cmd_q[i].kthread)
995*4882a593Smuzhiyun 			kthread_stop(ccp->cmd_q[i].kthread);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun e_irq:
998*4882a593Smuzhiyun 	sp_free_ccp_irq(ccp->sp, ccp);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun e_pool:
1001*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++)
1002*4882a593Smuzhiyun 		dma_pool_destroy(ccp->cmd_q[i].dma_pool);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	return ret;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
ccp5_destroy(struct ccp_device * ccp)1007*4882a593Smuzhiyun static void ccp5_destroy(struct ccp_device *ccp)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	struct ccp_cmd_queue *cmd_q;
1010*4882a593Smuzhiyun 	struct ccp_cmd *cmd;
1011*4882a593Smuzhiyun 	unsigned int i;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	/* Unregister the DMA engine */
1014*4882a593Smuzhiyun 	ccp_dmaengine_unregister(ccp);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	/* Unregister the RNG */
1017*4882a593Smuzhiyun 	ccp_unregister_rng(ccp);
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	/* Remove this device from the list of available units first */
1020*4882a593Smuzhiyun 	ccp_del_device(ccp);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun #ifdef CONFIG_CRYPTO_DEV_CCP_DEBUGFS
1023*4882a593Smuzhiyun 	/* We're in the process of tearing down the entire driver;
1024*4882a593Smuzhiyun 	 * when all the devices are gone clean up debugfs
1025*4882a593Smuzhiyun 	 */
1026*4882a593Smuzhiyun 	if (ccp_present())
1027*4882a593Smuzhiyun 		ccp5_debugfs_destroy();
1028*4882a593Smuzhiyun #endif
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	/* Disable and clear interrupts */
1031*4882a593Smuzhiyun 	ccp5_disable_queue_interrupts(ccp);
1032*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++) {
1033*4882a593Smuzhiyun 		cmd_q = &ccp->cmd_q[i];
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 		/* Turn off the run bit */
1036*4882a593Smuzhiyun 		iowrite32(cmd_q->qcontrol & ~CMD5_Q_RUN, cmd_q->reg_control);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 		/* Clear the interrupt status */
1039*4882a593Smuzhiyun 		iowrite32(SUPPORTED_INTERRUPTS, cmd_q->reg_interrupt_status);
1040*4882a593Smuzhiyun 		ioread32(cmd_q->reg_int_status);
1041*4882a593Smuzhiyun 		ioread32(cmd_q->reg_status);
1042*4882a593Smuzhiyun 	}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	/* Stop the queue kthreads */
1045*4882a593Smuzhiyun 	for (i = 0; i < ccp->cmd_q_count; i++)
1046*4882a593Smuzhiyun 		if (ccp->cmd_q[i].kthread)
1047*4882a593Smuzhiyun 			kthread_stop(ccp->cmd_q[i].kthread);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	sp_free_ccp_irq(ccp->sp, ccp);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* Flush the cmd and backlog queue */
1052*4882a593Smuzhiyun 	while (!list_empty(&ccp->cmd)) {
1053*4882a593Smuzhiyun 		/* Invoke the callback directly with an error code */
1054*4882a593Smuzhiyun 		cmd = list_first_entry(&ccp->cmd, struct ccp_cmd, entry);
1055*4882a593Smuzhiyun 		list_del(&cmd->entry);
1056*4882a593Smuzhiyun 		cmd->callback(cmd->data, -ENODEV);
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 	while (!list_empty(&ccp->backlog)) {
1059*4882a593Smuzhiyun 		/* Invoke the callback directly with an error code */
1060*4882a593Smuzhiyun 		cmd = list_first_entry(&ccp->backlog, struct ccp_cmd, entry);
1061*4882a593Smuzhiyun 		list_del(&cmd->entry);
1062*4882a593Smuzhiyun 		cmd->callback(cmd->data, -ENODEV);
1063*4882a593Smuzhiyun 	}
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun 
ccp5_config(struct ccp_device * ccp)1066*4882a593Smuzhiyun static void ccp5_config(struct ccp_device *ccp)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun 	/* Public side */
1069*4882a593Smuzhiyun 	iowrite32(0x0, ccp->io_regs + CMD5_REQID_CONFIG_OFFSET);
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun 
ccp5other_config(struct ccp_device * ccp)1072*4882a593Smuzhiyun static void ccp5other_config(struct ccp_device *ccp)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	int i;
1075*4882a593Smuzhiyun 	u32 rnd;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	/* We own all of the queues on the NTB CCP */
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	iowrite32(0x00012D57, ccp->io_regs + CMD5_TRNG_CTL_OFFSET);
1080*4882a593Smuzhiyun 	iowrite32(0x00000003, ccp->io_regs + CMD5_CONFIG_0_OFFSET);
1081*4882a593Smuzhiyun 	for (i = 0; i < 12; i++) {
1082*4882a593Smuzhiyun 		rnd = ioread32(ccp->io_regs + TRNG_OUT_REG);
1083*4882a593Smuzhiyun 		iowrite32(rnd, ccp->io_regs + CMD5_AES_MASK_OFFSET);
1084*4882a593Smuzhiyun 	}
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	iowrite32(0x0000001F, ccp->io_regs + CMD5_QUEUE_MASK_OFFSET);
1087*4882a593Smuzhiyun 	iowrite32(0x00005B6D, ccp->io_regs + CMD5_QUEUE_PRIO_OFFSET);
1088*4882a593Smuzhiyun 	iowrite32(0x00000000, ccp->io_regs + CMD5_CMD_TIMEOUT_OFFSET);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	iowrite32(0x3FFFFFFF, ccp->io_regs + LSB_PRIVATE_MASK_LO_OFFSET);
1091*4882a593Smuzhiyun 	iowrite32(0x000003FF, ccp->io_regs + LSB_PRIVATE_MASK_HI_OFFSET);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	iowrite32(0x00108823, ccp->io_regs + CMD5_CLK_GATE_CTL_OFFSET);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	ccp5_config(ccp);
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun /* Version 5 adds some function, but is essentially the same as v5 */
1099*4882a593Smuzhiyun static const struct ccp_actions ccp5_actions = {
1100*4882a593Smuzhiyun 	.aes = ccp5_perform_aes,
1101*4882a593Smuzhiyun 	.xts_aes = ccp5_perform_xts_aes,
1102*4882a593Smuzhiyun 	.sha = ccp5_perform_sha,
1103*4882a593Smuzhiyun 	.des3 = ccp5_perform_des3,
1104*4882a593Smuzhiyun 	.rsa = ccp5_perform_rsa,
1105*4882a593Smuzhiyun 	.passthru = ccp5_perform_passthru,
1106*4882a593Smuzhiyun 	.ecc = ccp5_perform_ecc,
1107*4882a593Smuzhiyun 	.sballoc = ccp_lsb_alloc,
1108*4882a593Smuzhiyun 	.sbfree = ccp_lsb_free,
1109*4882a593Smuzhiyun 	.init = ccp5_init,
1110*4882a593Smuzhiyun 	.destroy = ccp5_destroy,
1111*4882a593Smuzhiyun 	.get_free_slots = ccp5_get_free_slots,
1112*4882a593Smuzhiyun };
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun const struct ccp_vdata ccpv5a = {
1115*4882a593Smuzhiyun 	.version = CCP_VERSION(5, 0),
1116*4882a593Smuzhiyun 	.setup = ccp5_config,
1117*4882a593Smuzhiyun 	.perform = &ccp5_actions,
1118*4882a593Smuzhiyun 	.offset = 0x0,
1119*4882a593Smuzhiyun 	.rsamax = CCP5_RSA_MAX_WIDTH,
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun const struct ccp_vdata ccpv5b = {
1123*4882a593Smuzhiyun 	.version = CCP_VERSION(5, 0),
1124*4882a593Smuzhiyun 	.dma_chan_attr = DMA_PRIVATE,
1125*4882a593Smuzhiyun 	.setup = ccp5other_config,
1126*4882a593Smuzhiyun 	.perform = &ccp5_actions,
1127*4882a593Smuzhiyun 	.offset = 0x0,
1128*4882a593Smuzhiyun 	.rsamax = CCP5_RSA_MAX_WIDTH,
1129*4882a593Smuzhiyun };
1130