xref: /OK3568_Linux_fs/kernel/drivers/crypto/cavium/zip/zip_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /***********************license start************************************
2*4882a593Smuzhiyun  * Copyright (c) 2003-2017 Cavium, Inc.
3*4882a593Smuzhiyun  * All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * License: one of 'Cavium License' or 'GNU General Public License Version 2'
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is provided under the terms of the Cavium License (see below)
8*4882a593Smuzhiyun  * or under the terms of GNU General Public License, Version 2, as
9*4882a593Smuzhiyun  * published by the Free Software Foundation. When using or redistributing
10*4882a593Smuzhiyun  * this file, you may do so under either license.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Cavium License:  Redistribution and use in source and binary forms, with
13*4882a593Smuzhiyun  * or without modification, are permitted provided that the following
14*4882a593Smuzhiyun  * conditions are met:
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  *  * Redistributions of source code must retain the above copyright
17*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  *  * Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun  *    copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun  *    disclaimer in the documentation and/or other materials provided
22*4882a593Smuzhiyun  *    with the distribution.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *  * Neither the name of Cavium Inc. nor the names of its contributors may be
25*4882a593Smuzhiyun  *    used to endorse or promote products derived from this software without
26*4882a593Smuzhiyun  *    specific prior written permission.
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * This Software, including technical data, may be subject to U.S. export
29*4882a593Smuzhiyun  * control laws, including the U.S. Export Administration Act and its
30*4882a593Smuzhiyun  * associated regulations, and may be subject to export or import
31*4882a593Smuzhiyun  * regulations in other countries.
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  * TO THE MAXIMUM EXTENT PERMITTED BY LAW, THE SOFTWARE IS PROVIDED "AS IS"
34*4882a593Smuzhiyun  * AND WITH ALL FAULTS AND CAVIUM INC. MAKES NO PROMISES, REPRESENTATIONS
35*4882a593Smuzhiyun  * OR WARRANTIES, EITHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, WITH
36*4882a593Smuzhiyun  * RESPECT TO THE SOFTWARE, INCLUDING ITS CONDITION, ITS CONFORMITY TO ANY
37*4882a593Smuzhiyun  * REPRESENTATION OR DESCRIPTION, OR THE EXISTENCE OF ANY LATENT OR PATENT
38*4882a593Smuzhiyun  * DEFECTS, AND CAVIUM SPECIFICALLY DISCLAIMS ALL IMPLIED (IF ANY)
39*4882a593Smuzhiyun  * WARRANTIES OF TITLE, MERCHANTABILITY, NONINFRINGEMENT, FITNESS FOR A
40*4882a593Smuzhiyun  * PARTICULAR PURPOSE, LACK OF VIRUSES, ACCURACY OR COMPLETENESS, QUIET
41*4882a593Smuzhiyun  * ENJOYMENT, QUIET POSSESSION OR CORRESPONDENCE TO DESCRIPTION. THE
42*4882a593Smuzhiyun  * ENTIRE  RISK ARISING OUT OF USE OR PERFORMANCE OF THE SOFTWARE LIES
43*4882a593Smuzhiyun  * WITH YOU.
44*4882a593Smuzhiyun  ***********************license end**************************************/
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #ifndef __ZIP_REGS_H__
47*4882a593Smuzhiyun #define __ZIP_REGS_H__
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * Configuration and status register (CSR) address and type definitions for
51*4882a593Smuzhiyun  * Cavium ZIP.
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #include <linux/kern_levels.h>
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* ZIP invocation result completion status codes */
57*4882a593Smuzhiyun #define ZIP_CMD_NOTDONE        0x0
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* Successful completion. */
60*4882a593Smuzhiyun #define ZIP_CMD_SUCCESS        0x1
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Output truncated */
63*4882a593Smuzhiyun #define ZIP_CMD_DTRUNC         0x2
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Dynamic Stop */
66*4882a593Smuzhiyun #define ZIP_CMD_DYNAMIC_STOP   0x3
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Uncompress ran out of input data when IWORD0[EF] was set */
69*4882a593Smuzhiyun #define ZIP_CMD_ITRUNC         0x4
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* Uncompress found the reserved block type 3 */
72*4882a593Smuzhiyun #define ZIP_CMD_RBLOCK         0x5
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun  * Uncompress found LEN != ZIP_CMD_NLEN in an uncompressed block in the input.
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun #define ZIP_CMD_NLEN           0x6
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* Uncompress found a bad code in the main Huffman codes. */
80*4882a593Smuzhiyun #define ZIP_CMD_BADCODE        0x7
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* Uncompress found a bad code in the 19 Huffman codes encoding lengths. */
83*4882a593Smuzhiyun #define ZIP_CMD_BADCODE2       0x8
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Compress found a zero-length input. */
86*4882a593Smuzhiyun #define ZIP_CMD_ZERO_LEN       0x9
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* The compress or decompress encountered an internal parity error. */
89*4882a593Smuzhiyun #define ZIP_CMD_PARITY         0xA
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * Uncompress found a string identifier that precedes the uncompressed data and
93*4882a593Smuzhiyun  * decompression history.
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun #define ZIP_CMD_FATAL          0xB
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /**
98*4882a593Smuzhiyun  * enum zip_int_vec_e - ZIP MSI-X Vector Enumeration, enumerates the MSI-X
99*4882a593Smuzhiyun  * interrupt vectors.
100*4882a593Smuzhiyun  */
101*4882a593Smuzhiyun enum zip_int_vec_e {
102*4882a593Smuzhiyun 	ZIP_INT_VEC_E_ECCE = 0x10,
103*4882a593Smuzhiyun 	ZIP_INT_VEC_E_FIFE = 0x11,
104*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE0_DONE = 0x0,
105*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE0_ERR = 0x8,
106*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE1_DONE = 0x1,
107*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE1_ERR = 0x9,
108*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE2_DONE = 0x2,
109*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE2_ERR = 0xa,
110*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE3_DONE = 0x3,
111*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE3_ERR = 0xb,
112*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE4_DONE = 0x4,
113*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE4_ERR = 0xc,
114*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE5_DONE = 0x5,
115*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE5_ERR = 0xd,
116*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE6_DONE = 0x6,
117*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE6_ERR = 0xe,
118*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE7_DONE = 0x7,
119*4882a593Smuzhiyun 	ZIP_INT_VEC_E_QUE7_ERR = 0xf,
120*4882a593Smuzhiyun 	ZIP_INT_VEC_E_ENUM_LAST = 0x12,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /**
124*4882a593Smuzhiyun  * union zip_zptr_addr_s - ZIP Generic Pointer Structure for ADDR.
125*4882a593Smuzhiyun  *
126*4882a593Smuzhiyun  * It is the generic format of pointers in ZIP_INST_S.
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun union zip_zptr_addr_s {
129*4882a593Smuzhiyun 	u64 u_reg64;
130*4882a593Smuzhiyun 	struct {
131*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
132*4882a593Smuzhiyun 		u64 reserved_49_63              : 15;
133*4882a593Smuzhiyun 		u64 addr                        : 49;
134*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
135*4882a593Smuzhiyun 		u64 addr                        : 49;
136*4882a593Smuzhiyun 		u64 reserved_49_63              : 15;
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun 	} s;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /**
143*4882a593Smuzhiyun  * union zip_zptr_ctl_s - ZIP Generic Pointer Structure for CTL.
144*4882a593Smuzhiyun  *
145*4882a593Smuzhiyun  * It is the generic format of pointers in ZIP_INST_S.
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun union zip_zptr_ctl_s {
148*4882a593Smuzhiyun 	u64 u_reg64;
149*4882a593Smuzhiyun 	struct {
150*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
151*4882a593Smuzhiyun 		u64 reserved_112_127            : 16;
152*4882a593Smuzhiyun 		u64 length                      : 16;
153*4882a593Smuzhiyun 		u64 reserved_67_95              : 29;
154*4882a593Smuzhiyun 		u64 fw                          : 1;
155*4882a593Smuzhiyun 		u64 nc                          : 1;
156*4882a593Smuzhiyun 		u64 data_be                     : 1;
157*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
158*4882a593Smuzhiyun 		u64 data_be                     : 1;
159*4882a593Smuzhiyun 		u64 nc                          : 1;
160*4882a593Smuzhiyun 		u64 fw                          : 1;
161*4882a593Smuzhiyun 		u64 reserved_67_95              : 29;
162*4882a593Smuzhiyun 		u64 length                      : 16;
163*4882a593Smuzhiyun 		u64 reserved_112_127            : 16;
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun 	} s;
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /**
169*4882a593Smuzhiyun  * union zip_inst_s - ZIP Instruction Structure.
170*4882a593Smuzhiyun  * Each ZIP instruction has 16 words (they are called IWORD0 to IWORD15 within
171*4882a593Smuzhiyun  * the structure).
172*4882a593Smuzhiyun  */
173*4882a593Smuzhiyun union zip_inst_s {
174*4882a593Smuzhiyun 	u64 u_reg64[16];
175*4882a593Smuzhiyun 	struct {
176*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
177*4882a593Smuzhiyun 		u64 doneint                     : 1;
178*4882a593Smuzhiyun 		u64 reserved_56_62              : 7;
179*4882a593Smuzhiyun 		u64 totaloutputlength           : 24;
180*4882a593Smuzhiyun 		u64 reserved_27_31              : 5;
181*4882a593Smuzhiyun 		u64 exn                         : 3;
182*4882a593Smuzhiyun 		u64 reserved_23_23              : 1;
183*4882a593Smuzhiyun 		u64 exbits                      : 7;
184*4882a593Smuzhiyun 		u64 reserved_12_15              : 4;
185*4882a593Smuzhiyun 		u64 sf                          : 1;
186*4882a593Smuzhiyun 		u64 ss                          : 2;
187*4882a593Smuzhiyun 		u64 cc                          : 2;
188*4882a593Smuzhiyun 		u64 ef                          : 1;
189*4882a593Smuzhiyun 		u64 bf                          : 1;
190*4882a593Smuzhiyun 		u64 ce                          : 1;
191*4882a593Smuzhiyun 		u64 reserved_3_3                : 1;
192*4882a593Smuzhiyun 		u64 ds                          : 1;
193*4882a593Smuzhiyun 		u64 dg                          : 1;
194*4882a593Smuzhiyun 		u64 hg                          : 1;
195*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
196*4882a593Smuzhiyun 		u64 hg                          : 1;
197*4882a593Smuzhiyun 		u64 dg                          : 1;
198*4882a593Smuzhiyun 		u64 ds                          : 1;
199*4882a593Smuzhiyun 		u64 reserved_3_3                : 1;
200*4882a593Smuzhiyun 		u64 ce                          : 1;
201*4882a593Smuzhiyun 		u64 bf                          : 1;
202*4882a593Smuzhiyun 		u64 ef                          : 1;
203*4882a593Smuzhiyun 		u64 cc                          : 2;
204*4882a593Smuzhiyun 		u64 ss                          : 2;
205*4882a593Smuzhiyun 		u64 sf                          : 1;
206*4882a593Smuzhiyun 		u64 reserved_12_15              : 4;
207*4882a593Smuzhiyun 		u64 exbits                      : 7;
208*4882a593Smuzhiyun 		u64 reserved_23_23              : 1;
209*4882a593Smuzhiyun 		u64 exn                         : 3;
210*4882a593Smuzhiyun 		u64 reserved_27_31              : 5;
211*4882a593Smuzhiyun 		u64 totaloutputlength           : 24;
212*4882a593Smuzhiyun 		u64 reserved_56_62              : 7;
213*4882a593Smuzhiyun 		u64 doneint                     : 1;
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
216*4882a593Smuzhiyun 		u64 historylength               : 16;
217*4882a593Smuzhiyun 		u64 reserved_96_111             : 16;
218*4882a593Smuzhiyun 		u64 adlercrc32                  : 32;
219*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
220*4882a593Smuzhiyun 		u64 adlercrc32                  : 32;
221*4882a593Smuzhiyun 		u64 reserved_96_111             : 16;
222*4882a593Smuzhiyun 		u64 historylength               : 16;
223*4882a593Smuzhiyun #endif
224*4882a593Smuzhiyun 		union zip_zptr_addr_s ctx_ptr_addr;
225*4882a593Smuzhiyun 		union zip_zptr_ctl_s ctx_ptr_ctl;
226*4882a593Smuzhiyun 		union zip_zptr_addr_s his_ptr_addr;
227*4882a593Smuzhiyun 		union zip_zptr_ctl_s his_ptr_ctl;
228*4882a593Smuzhiyun 		union zip_zptr_addr_s inp_ptr_addr;
229*4882a593Smuzhiyun 		union zip_zptr_ctl_s inp_ptr_ctl;
230*4882a593Smuzhiyun 		union zip_zptr_addr_s out_ptr_addr;
231*4882a593Smuzhiyun 		union zip_zptr_ctl_s out_ptr_ctl;
232*4882a593Smuzhiyun 		union zip_zptr_addr_s res_ptr_addr;
233*4882a593Smuzhiyun 		union zip_zptr_ctl_s res_ptr_ctl;
234*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
235*4882a593Smuzhiyun 		u64 reserved_817_831            : 15;
236*4882a593Smuzhiyun 		u64 wq_ptr                      : 49;
237*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
238*4882a593Smuzhiyun 		u64 wq_ptr                      : 49;
239*4882a593Smuzhiyun 		u64 reserved_817_831            : 15;
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
242*4882a593Smuzhiyun 		u64 reserved_882_895            : 14;
243*4882a593Smuzhiyun 		u64 tt                          : 2;
244*4882a593Smuzhiyun 		u64 reserved_874_879            : 6;
245*4882a593Smuzhiyun 		u64 grp                         : 10;
246*4882a593Smuzhiyun 		u64 tag                         : 32;
247*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
248*4882a593Smuzhiyun 		u64 tag                         : 32;
249*4882a593Smuzhiyun 		u64 grp                         : 10;
250*4882a593Smuzhiyun 		u64 reserved_874_879            : 6;
251*4882a593Smuzhiyun 		u64 tt                          : 2;
252*4882a593Smuzhiyun 		u64 reserved_882_895            : 14;
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
255*4882a593Smuzhiyun 		u64 reserved_896_959            : 64;
256*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
257*4882a593Smuzhiyun 		u64 reserved_896_959            : 64;
258*4882a593Smuzhiyun #endif
259*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
260*4882a593Smuzhiyun 		u64 reserved_960_1023           : 64;
261*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
262*4882a593Smuzhiyun 		u64 reserved_960_1023           : 64;
263*4882a593Smuzhiyun #endif
264*4882a593Smuzhiyun 	} s;
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /**
268*4882a593Smuzhiyun  * union zip_nptr_s - ZIP Instruction Next-Chunk-Buffer Pointer (NPTR)
269*4882a593Smuzhiyun  * Structure
270*4882a593Smuzhiyun  *
271*4882a593Smuzhiyun  * ZIP_NPTR structure is used to chain all the zip instruction buffers
272*4882a593Smuzhiyun  * together. ZIP instruction buffers are managed (allocated and released) by
273*4882a593Smuzhiyun  * the software.
274*4882a593Smuzhiyun  */
275*4882a593Smuzhiyun union zip_nptr_s {
276*4882a593Smuzhiyun 	u64 u_reg64;
277*4882a593Smuzhiyun 	struct {
278*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
279*4882a593Smuzhiyun 		u64 reserved_49_63              : 15;
280*4882a593Smuzhiyun 		u64 addr                        : 49;
281*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
282*4882a593Smuzhiyun 		u64 addr                        : 49;
283*4882a593Smuzhiyun 		u64 reserved_49_63              : 15;
284*4882a593Smuzhiyun #endif
285*4882a593Smuzhiyun 	} s;
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /**
289*4882a593Smuzhiyun  * union zip_zptr_s - ZIP Generic Pointer Structure.
290*4882a593Smuzhiyun  *
291*4882a593Smuzhiyun  * It is the generic format of pointers in ZIP_INST_S.
292*4882a593Smuzhiyun  */
293*4882a593Smuzhiyun union zip_zptr_s {
294*4882a593Smuzhiyun 	u64 u_reg64[2];
295*4882a593Smuzhiyun 	struct {
296*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
297*4882a593Smuzhiyun 		u64 reserved_49_63              : 15;
298*4882a593Smuzhiyun 		u64 addr                        : 49;
299*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
300*4882a593Smuzhiyun 		u64 addr                        : 49;
301*4882a593Smuzhiyun 		u64 reserved_49_63              : 15;
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
304*4882a593Smuzhiyun 		u64 reserved_112_127            : 16;
305*4882a593Smuzhiyun 		u64 length                      : 16;
306*4882a593Smuzhiyun 		u64 reserved_67_95              : 29;
307*4882a593Smuzhiyun 		u64 fw                          : 1;
308*4882a593Smuzhiyun 		u64 nc                          : 1;
309*4882a593Smuzhiyun 		u64 data_be                     : 1;
310*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
311*4882a593Smuzhiyun 		u64 data_be                     : 1;
312*4882a593Smuzhiyun 		u64 nc                          : 1;
313*4882a593Smuzhiyun 		u64 fw                          : 1;
314*4882a593Smuzhiyun 		u64 reserved_67_95              : 29;
315*4882a593Smuzhiyun 		u64 length                      : 16;
316*4882a593Smuzhiyun 		u64 reserved_112_127            : 16;
317*4882a593Smuzhiyun #endif
318*4882a593Smuzhiyun 	} s;
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /**
322*4882a593Smuzhiyun  * union zip_zres_s - ZIP Result Structure
323*4882a593Smuzhiyun  *
324*4882a593Smuzhiyun  * The ZIP coprocessor writes the result structure after it completes the
325*4882a593Smuzhiyun  * invocation. The result structure is exactly 24 bytes, and each invocation of
326*4882a593Smuzhiyun  * the ZIP coprocessor produces exactly one result structure.
327*4882a593Smuzhiyun  */
328*4882a593Smuzhiyun union zip_zres_s {
329*4882a593Smuzhiyun 	u64 u_reg64[3];
330*4882a593Smuzhiyun 	struct {
331*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
332*4882a593Smuzhiyun 		u64 crc32                       : 32;
333*4882a593Smuzhiyun 		u64 adler32                     : 32;
334*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
335*4882a593Smuzhiyun 		u64 adler32                     : 32;
336*4882a593Smuzhiyun 		u64 crc32                       : 32;
337*4882a593Smuzhiyun #endif
338*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
339*4882a593Smuzhiyun 		u64 totalbyteswritten           : 32;
340*4882a593Smuzhiyun 		u64 totalbytesread              : 32;
341*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
342*4882a593Smuzhiyun 		u64 totalbytesread              : 32;
343*4882a593Smuzhiyun 		u64 totalbyteswritten           : 32;
344*4882a593Smuzhiyun #endif
345*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
346*4882a593Smuzhiyun 		u64 totalbitsprocessed          : 32;
347*4882a593Smuzhiyun 		u64 doneint                     : 1;
348*4882a593Smuzhiyun 		u64 reserved_155_158            : 4;
349*4882a593Smuzhiyun 		u64 exn                         : 3;
350*4882a593Smuzhiyun 		u64 reserved_151_151            : 1;
351*4882a593Smuzhiyun 		u64 exbits                      : 7;
352*4882a593Smuzhiyun 		u64 reserved_137_143            : 7;
353*4882a593Smuzhiyun 		u64 ef                          : 1;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		volatile u64 compcode           : 8;
356*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		volatile u64 compcode           : 8;
359*4882a593Smuzhiyun 		u64 ef                          : 1;
360*4882a593Smuzhiyun 		u64 reserved_137_143            : 7;
361*4882a593Smuzhiyun 		u64 exbits                      : 7;
362*4882a593Smuzhiyun 		u64 reserved_151_151            : 1;
363*4882a593Smuzhiyun 		u64 exn                         : 3;
364*4882a593Smuzhiyun 		u64 reserved_155_158            : 4;
365*4882a593Smuzhiyun 		u64 doneint                     : 1;
366*4882a593Smuzhiyun 		u64 totalbitsprocessed          : 32;
367*4882a593Smuzhiyun #endif
368*4882a593Smuzhiyun 	} s;
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /**
372*4882a593Smuzhiyun  * union zip_cmd_ctl - Structure representing the register that controls
373*4882a593Smuzhiyun  * clock and reset.
374*4882a593Smuzhiyun  */
375*4882a593Smuzhiyun union zip_cmd_ctl {
376*4882a593Smuzhiyun 	u64 u_reg64;
377*4882a593Smuzhiyun 	struct zip_cmd_ctl_s {
378*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
379*4882a593Smuzhiyun 		u64 reserved_2_63               : 62;
380*4882a593Smuzhiyun 		u64 forceclk                    : 1;
381*4882a593Smuzhiyun 		u64 reset                       : 1;
382*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
383*4882a593Smuzhiyun 		u64 reset                       : 1;
384*4882a593Smuzhiyun 		u64 forceclk                    : 1;
385*4882a593Smuzhiyun 		u64 reserved_2_63               : 62;
386*4882a593Smuzhiyun #endif
387*4882a593Smuzhiyun 	} s;
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #define ZIP_CMD_CTL 0x0ull
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /**
393*4882a593Smuzhiyun  * union zip_constants - Data structure representing the register that contains
394*4882a593Smuzhiyun  * all of the current implementation-related parameters of the zip core in this
395*4882a593Smuzhiyun  * chip.
396*4882a593Smuzhiyun  */
397*4882a593Smuzhiyun union zip_constants {
398*4882a593Smuzhiyun 	u64 u_reg64;
399*4882a593Smuzhiyun 	struct zip_constants_s {
400*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
401*4882a593Smuzhiyun 		u64 nexec                       : 8;
402*4882a593Smuzhiyun 		u64 reserved_49_55              : 7;
403*4882a593Smuzhiyun 		u64 syncflush_capable           : 1;
404*4882a593Smuzhiyun 		u64 depth                       : 16;
405*4882a593Smuzhiyun 		u64 onfsize                     : 12;
406*4882a593Smuzhiyun 		u64 ctxsize                     : 12;
407*4882a593Smuzhiyun 		u64 reserved_1_7                : 7;
408*4882a593Smuzhiyun 		u64 disabled                    : 1;
409*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
410*4882a593Smuzhiyun 		u64 disabled                    : 1;
411*4882a593Smuzhiyun 		u64 reserved_1_7                : 7;
412*4882a593Smuzhiyun 		u64 ctxsize                     : 12;
413*4882a593Smuzhiyun 		u64 onfsize                     : 12;
414*4882a593Smuzhiyun 		u64 depth                       : 16;
415*4882a593Smuzhiyun 		u64 syncflush_capable           : 1;
416*4882a593Smuzhiyun 		u64 reserved_49_55              : 7;
417*4882a593Smuzhiyun 		u64 nexec                       : 8;
418*4882a593Smuzhiyun #endif
419*4882a593Smuzhiyun 	} s;
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define ZIP_CONSTANTS 0x00A0ull
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun /**
425*4882a593Smuzhiyun  * union zip_corex_bist_status - Represents registers which have the BIST
426*4882a593Smuzhiyun  * status of memories in zip cores.
427*4882a593Smuzhiyun  *
428*4882a593Smuzhiyun  * Each bit is the BIST result of an individual memory
429*4882a593Smuzhiyun  * (per bit, 0 = pass and 1 = fail).
430*4882a593Smuzhiyun  */
431*4882a593Smuzhiyun union zip_corex_bist_status {
432*4882a593Smuzhiyun 	u64 u_reg64;
433*4882a593Smuzhiyun 	struct zip_corex_bist_status_s {
434*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
435*4882a593Smuzhiyun 		u64 reserved_53_63              : 11;
436*4882a593Smuzhiyun 		u64 bstatus                     : 53;
437*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
438*4882a593Smuzhiyun 		u64 bstatus                     : 53;
439*4882a593Smuzhiyun 		u64 reserved_53_63              : 11;
440*4882a593Smuzhiyun #endif
441*4882a593Smuzhiyun 	} s;
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
ZIP_COREX_BIST_STATUS(u64 param1)444*4882a593Smuzhiyun static inline u64 ZIP_COREX_BIST_STATUS(u64 param1)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	if (param1 <= 1)
447*4882a593Smuzhiyun 		return 0x0520ull + (param1 & 1) * 0x8ull;
448*4882a593Smuzhiyun 	pr_err("ZIP_COREX_BIST_STATUS: %llu\n", param1);
449*4882a593Smuzhiyun 	return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /**
453*4882a593Smuzhiyun  * union zip_ctl_bist_status - Represents register that has the BIST status of
454*4882a593Smuzhiyun  * memories in ZIP_CTL (instruction buffer, G/S pointer FIFO, input data
455*4882a593Smuzhiyun  * buffer, output data buffers).
456*4882a593Smuzhiyun  *
457*4882a593Smuzhiyun  * Each bit is the BIST result of an individual memory
458*4882a593Smuzhiyun  * (per bit, 0 = pass and 1 = fail).
459*4882a593Smuzhiyun  */
460*4882a593Smuzhiyun union zip_ctl_bist_status {
461*4882a593Smuzhiyun 	u64 u_reg64;
462*4882a593Smuzhiyun 	struct zip_ctl_bist_status_s {
463*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
464*4882a593Smuzhiyun 		u64 reserved_9_63               : 55;
465*4882a593Smuzhiyun 		u64 bstatus                     : 9;
466*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
467*4882a593Smuzhiyun 		u64 bstatus                     : 9;
468*4882a593Smuzhiyun 		u64 reserved_9_63               : 55;
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun 	} s;
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun #define ZIP_CTL_BIST_STATUS 0x0510ull
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun /**
476*4882a593Smuzhiyun  * union zip_ctl_cfg - Represents the register that controls the behavior of
477*4882a593Smuzhiyun  * the ZIP DMA engines.
478*4882a593Smuzhiyun  *
479*4882a593Smuzhiyun  * It is recommended to keep default values for normal operation. Changing the
480*4882a593Smuzhiyun  * values of the fields may be useful for diagnostics.
481*4882a593Smuzhiyun  */
482*4882a593Smuzhiyun union zip_ctl_cfg {
483*4882a593Smuzhiyun 	u64 u_reg64;
484*4882a593Smuzhiyun 	struct zip_ctl_cfg_s {
485*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
486*4882a593Smuzhiyun 		u64 reserved_52_63              : 12;
487*4882a593Smuzhiyun 		u64 ildf                        : 4;
488*4882a593Smuzhiyun 		u64 reserved_36_47              : 12;
489*4882a593Smuzhiyun 		u64 drtf                        : 4;
490*4882a593Smuzhiyun 		u64 reserved_27_31              : 5;
491*4882a593Smuzhiyun 		u64 stcf                        : 3;
492*4882a593Smuzhiyun 		u64 reserved_19_23              : 5;
493*4882a593Smuzhiyun 		u64 ldf                         : 3;
494*4882a593Smuzhiyun 		u64 reserved_2_15               : 14;
495*4882a593Smuzhiyun 		u64 busy                        : 1;
496*4882a593Smuzhiyun 		u64 reserved_0_0                : 1;
497*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
498*4882a593Smuzhiyun 		u64 reserved_0_0                : 1;
499*4882a593Smuzhiyun 		u64 busy                        : 1;
500*4882a593Smuzhiyun 		u64 reserved_2_15               : 14;
501*4882a593Smuzhiyun 		u64 ldf                         : 3;
502*4882a593Smuzhiyun 		u64 reserved_19_23              : 5;
503*4882a593Smuzhiyun 		u64 stcf                        : 3;
504*4882a593Smuzhiyun 		u64 reserved_27_31              : 5;
505*4882a593Smuzhiyun 		u64 drtf                        : 4;
506*4882a593Smuzhiyun 		u64 reserved_36_47              : 12;
507*4882a593Smuzhiyun 		u64 ildf                        : 4;
508*4882a593Smuzhiyun 		u64 reserved_52_63              : 12;
509*4882a593Smuzhiyun #endif
510*4882a593Smuzhiyun 	} s;
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #define ZIP_CTL_CFG 0x0560ull
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun /**
516*4882a593Smuzhiyun  * union zip_dbg_corex_inst - Represents the registers that reflect the status
517*4882a593Smuzhiyun  * of the current instruction that the ZIP core is executing or has executed.
518*4882a593Smuzhiyun  *
519*4882a593Smuzhiyun  * These registers are only for debug use.
520*4882a593Smuzhiyun  */
521*4882a593Smuzhiyun union zip_dbg_corex_inst {
522*4882a593Smuzhiyun 	u64 u_reg64;
523*4882a593Smuzhiyun 	struct zip_dbg_corex_inst_s {
524*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
525*4882a593Smuzhiyun 		u64 busy                        : 1;
526*4882a593Smuzhiyun 		u64 reserved_35_62              : 28;
527*4882a593Smuzhiyun 		u64 qid                         : 3;
528*4882a593Smuzhiyun 		u64 iid                         : 32;
529*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
530*4882a593Smuzhiyun 		u64 iid                         : 32;
531*4882a593Smuzhiyun 		u64 qid                         : 3;
532*4882a593Smuzhiyun 		u64 reserved_35_62              : 28;
533*4882a593Smuzhiyun 		u64 busy                        : 1;
534*4882a593Smuzhiyun #endif
535*4882a593Smuzhiyun 	} s;
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun 
ZIP_DBG_COREX_INST(u64 param1)538*4882a593Smuzhiyun static inline u64 ZIP_DBG_COREX_INST(u64 param1)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	if (param1 <= 1)
541*4882a593Smuzhiyun 		return 0x0640ull + (param1 & 1) * 0x8ull;
542*4882a593Smuzhiyun 	pr_err("ZIP_DBG_COREX_INST: %llu\n", param1);
543*4882a593Smuzhiyun 	return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun /**
547*4882a593Smuzhiyun  * union zip_dbg_corex_sta - Represents registers that reflect the status of
548*4882a593Smuzhiyun  * the zip cores.
549*4882a593Smuzhiyun  *
550*4882a593Smuzhiyun  * They are for debug use only.
551*4882a593Smuzhiyun  */
552*4882a593Smuzhiyun union zip_dbg_corex_sta {
553*4882a593Smuzhiyun 	u64 u_reg64;
554*4882a593Smuzhiyun 	struct zip_dbg_corex_sta_s {
555*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
556*4882a593Smuzhiyun 		u64 busy                        : 1;
557*4882a593Smuzhiyun 		u64 reserved_37_62              : 26;
558*4882a593Smuzhiyun 		u64 ist                         : 5;
559*4882a593Smuzhiyun 		u64 nie                         : 32;
560*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
561*4882a593Smuzhiyun 		u64 nie                         : 32;
562*4882a593Smuzhiyun 		u64 ist                         : 5;
563*4882a593Smuzhiyun 		u64 reserved_37_62              : 26;
564*4882a593Smuzhiyun 		u64 busy                        : 1;
565*4882a593Smuzhiyun #endif
566*4882a593Smuzhiyun 	} s;
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun 
ZIP_DBG_COREX_STA(u64 param1)569*4882a593Smuzhiyun static inline u64 ZIP_DBG_COREX_STA(u64 param1)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	if (param1 <= 1)
572*4882a593Smuzhiyun 		return 0x0680ull + (param1 & 1) * 0x8ull;
573*4882a593Smuzhiyun 	pr_err("ZIP_DBG_COREX_STA: %llu\n", param1);
574*4882a593Smuzhiyun 	return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /**
578*4882a593Smuzhiyun  * union zip_dbg_quex_sta - Represets registers that reflect status of the zip
579*4882a593Smuzhiyun  * instruction queues.
580*4882a593Smuzhiyun  *
581*4882a593Smuzhiyun  * They are for debug use only.
582*4882a593Smuzhiyun  */
583*4882a593Smuzhiyun union zip_dbg_quex_sta {
584*4882a593Smuzhiyun 	u64 u_reg64;
585*4882a593Smuzhiyun 	struct zip_dbg_quex_sta_s {
586*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
587*4882a593Smuzhiyun 		u64 busy                        : 1;
588*4882a593Smuzhiyun 		u64 reserved_56_62              : 7;
589*4882a593Smuzhiyun 		u64 rqwc                        : 24;
590*4882a593Smuzhiyun 		u64 nii                         : 32;
591*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
592*4882a593Smuzhiyun 		u64 nii                         : 32;
593*4882a593Smuzhiyun 		u64 rqwc                        : 24;
594*4882a593Smuzhiyun 		u64 reserved_56_62              : 7;
595*4882a593Smuzhiyun 		u64 busy                        : 1;
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun 	} s;
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun 
ZIP_DBG_QUEX_STA(u64 param1)600*4882a593Smuzhiyun static inline u64 ZIP_DBG_QUEX_STA(u64 param1)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	if (param1 <= 7)
603*4882a593Smuzhiyun 		return 0x1800ull + (param1 & 7) * 0x8ull;
604*4882a593Smuzhiyun 	pr_err("ZIP_DBG_QUEX_STA: %llu\n", param1);
605*4882a593Smuzhiyun 	return 0;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun /**
609*4882a593Smuzhiyun  * union zip_ecc_ctl - Represents the register that enables ECC for each
610*4882a593Smuzhiyun  * individual internal memory that requires ECC.
611*4882a593Smuzhiyun  *
612*4882a593Smuzhiyun  * For debug purpose, it can also flip one or two bits in the ECC data.
613*4882a593Smuzhiyun  */
614*4882a593Smuzhiyun union zip_ecc_ctl {
615*4882a593Smuzhiyun 	u64 u_reg64;
616*4882a593Smuzhiyun 	struct zip_ecc_ctl_s {
617*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
618*4882a593Smuzhiyun 		u64 reserved_19_63              : 45;
619*4882a593Smuzhiyun 		u64 vmem_cdis                   : 1;
620*4882a593Smuzhiyun 		u64 vmem_fs                     : 2;
621*4882a593Smuzhiyun 		u64 reserved_15_15              : 1;
622*4882a593Smuzhiyun 		u64 idf1_cdis                   : 1;
623*4882a593Smuzhiyun 		u64 idf1_fs                     : 2;
624*4882a593Smuzhiyun 		u64 reserved_11_11              : 1;
625*4882a593Smuzhiyun 		u64 idf0_cdis                   : 1;
626*4882a593Smuzhiyun 		u64 idf0_fs                     : 2;
627*4882a593Smuzhiyun 		u64 reserved_7_7                : 1;
628*4882a593Smuzhiyun 		u64 gspf_cdis                   : 1;
629*4882a593Smuzhiyun 		u64 gspf_fs                     : 2;
630*4882a593Smuzhiyun 		u64 reserved_3_3                : 1;
631*4882a593Smuzhiyun 		u64 iqf_cdis                    : 1;
632*4882a593Smuzhiyun 		u64 iqf_fs                      : 2;
633*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
634*4882a593Smuzhiyun 		u64 iqf_fs                      : 2;
635*4882a593Smuzhiyun 		u64 iqf_cdis                    : 1;
636*4882a593Smuzhiyun 		u64 reserved_3_3                : 1;
637*4882a593Smuzhiyun 		u64 gspf_fs                     : 2;
638*4882a593Smuzhiyun 		u64 gspf_cdis                   : 1;
639*4882a593Smuzhiyun 		u64 reserved_7_7                : 1;
640*4882a593Smuzhiyun 		u64 idf0_fs                     : 2;
641*4882a593Smuzhiyun 		u64 idf0_cdis                   : 1;
642*4882a593Smuzhiyun 		u64 reserved_11_11              : 1;
643*4882a593Smuzhiyun 		u64 idf1_fs                     : 2;
644*4882a593Smuzhiyun 		u64 idf1_cdis                   : 1;
645*4882a593Smuzhiyun 		u64 reserved_15_15              : 1;
646*4882a593Smuzhiyun 		u64 vmem_fs                     : 2;
647*4882a593Smuzhiyun 		u64 vmem_cdis                   : 1;
648*4882a593Smuzhiyun 		u64 reserved_19_63              : 45;
649*4882a593Smuzhiyun #endif
650*4882a593Smuzhiyun 	} s;
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun #define ZIP_ECC_CTL 0x0568ull
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun /* NCB - zip_ecce_ena_w1c */
656*4882a593Smuzhiyun union zip_ecce_ena_w1c {
657*4882a593Smuzhiyun 	u64 u_reg64;
658*4882a593Smuzhiyun 	struct zip_ecce_ena_w1c_s {
659*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
660*4882a593Smuzhiyun 		u64 reserved_37_63              : 27;
661*4882a593Smuzhiyun 		u64 dbe                         : 5;
662*4882a593Smuzhiyun 		u64 reserved_5_31               : 27;
663*4882a593Smuzhiyun 		u64 sbe                         : 5;
664*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
665*4882a593Smuzhiyun 		u64 sbe                         : 5;
666*4882a593Smuzhiyun 		u64 reserved_5_31               : 27;
667*4882a593Smuzhiyun 		u64 dbe                         : 5;
668*4882a593Smuzhiyun 		u64 reserved_37_63              : 27;
669*4882a593Smuzhiyun #endif
670*4882a593Smuzhiyun 	} s;
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun #define ZIP_ECCE_ENA_W1C 0x0598ull
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun /* NCB - zip_ecce_ena_w1s */
676*4882a593Smuzhiyun union zip_ecce_ena_w1s {
677*4882a593Smuzhiyun 	u64 u_reg64;
678*4882a593Smuzhiyun 	struct zip_ecce_ena_w1s_s {
679*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
680*4882a593Smuzhiyun 		u64 reserved_37_63              : 27;
681*4882a593Smuzhiyun 		u64 dbe                         : 5;
682*4882a593Smuzhiyun 		u64 reserved_5_31               : 27;
683*4882a593Smuzhiyun 		u64 sbe                         : 5;
684*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
685*4882a593Smuzhiyun 		u64 sbe                         : 5;
686*4882a593Smuzhiyun 		u64 reserved_5_31               : 27;
687*4882a593Smuzhiyun 		u64 dbe                         : 5;
688*4882a593Smuzhiyun 		u64 reserved_37_63              : 27;
689*4882a593Smuzhiyun #endif
690*4882a593Smuzhiyun 	} s;
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun #define ZIP_ECCE_ENA_W1S 0x0590ull
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun /**
696*4882a593Smuzhiyun  * union zip_ecce_int - Represents the register that contains the status of the
697*4882a593Smuzhiyun  * ECC interrupt sources.
698*4882a593Smuzhiyun  */
699*4882a593Smuzhiyun union zip_ecce_int {
700*4882a593Smuzhiyun 	u64 u_reg64;
701*4882a593Smuzhiyun 	struct zip_ecce_int_s {
702*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
703*4882a593Smuzhiyun 		u64 reserved_37_63              : 27;
704*4882a593Smuzhiyun 		u64 dbe                         : 5;
705*4882a593Smuzhiyun 		u64 reserved_5_31               : 27;
706*4882a593Smuzhiyun 		u64 sbe                         : 5;
707*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
708*4882a593Smuzhiyun 		u64 sbe                         : 5;
709*4882a593Smuzhiyun 		u64 reserved_5_31               : 27;
710*4882a593Smuzhiyun 		u64 dbe                         : 5;
711*4882a593Smuzhiyun 		u64 reserved_37_63              : 27;
712*4882a593Smuzhiyun #endif
713*4882a593Smuzhiyun 	} s;
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun #define ZIP_ECCE_INT 0x0580ull
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun /* NCB - zip_ecce_int_w1s */
719*4882a593Smuzhiyun union zip_ecce_int_w1s {
720*4882a593Smuzhiyun 	u64 u_reg64;
721*4882a593Smuzhiyun 	struct zip_ecce_int_w1s_s {
722*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
723*4882a593Smuzhiyun 		u64 reserved_37_63              : 27;
724*4882a593Smuzhiyun 		u64 dbe                         : 5;
725*4882a593Smuzhiyun 		u64 reserved_5_31               : 27;
726*4882a593Smuzhiyun 		u64 sbe                         : 5;
727*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
728*4882a593Smuzhiyun 		u64 sbe                         : 5;
729*4882a593Smuzhiyun 		u64 reserved_5_31               : 27;
730*4882a593Smuzhiyun 		u64 dbe                         : 5;
731*4882a593Smuzhiyun 		u64 reserved_37_63              : 27;
732*4882a593Smuzhiyun #endif
733*4882a593Smuzhiyun 	} s;
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun #define ZIP_ECCE_INT_W1S 0x0588ull
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun /* NCB - zip_fife_ena_w1c */
739*4882a593Smuzhiyun union zip_fife_ena_w1c {
740*4882a593Smuzhiyun 	u64 u_reg64;
741*4882a593Smuzhiyun 	struct zip_fife_ena_w1c_s {
742*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
743*4882a593Smuzhiyun 		u64 reserved_42_63              : 22;
744*4882a593Smuzhiyun 		u64 asserts                     : 42;
745*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
746*4882a593Smuzhiyun 		u64 asserts                     : 42;
747*4882a593Smuzhiyun 		u64 reserved_42_63              : 22;
748*4882a593Smuzhiyun #endif
749*4882a593Smuzhiyun 	} s;
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun #define ZIP_FIFE_ENA_W1C 0x0090ull
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun /* NCB - zip_fife_ena_w1s */
755*4882a593Smuzhiyun union zip_fife_ena_w1s {
756*4882a593Smuzhiyun 	u64 u_reg64;
757*4882a593Smuzhiyun 	struct zip_fife_ena_w1s_s {
758*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
759*4882a593Smuzhiyun 		u64 reserved_42_63              : 22;
760*4882a593Smuzhiyun 		u64 asserts                     : 42;
761*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
762*4882a593Smuzhiyun 		u64 asserts                     : 42;
763*4882a593Smuzhiyun 		u64 reserved_42_63              : 22;
764*4882a593Smuzhiyun #endif
765*4882a593Smuzhiyun 	} s;
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun #define ZIP_FIFE_ENA_W1S 0x0088ull
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun /* NCB - zip_fife_int */
771*4882a593Smuzhiyun union zip_fife_int {
772*4882a593Smuzhiyun 	u64 u_reg64;
773*4882a593Smuzhiyun 	struct zip_fife_int_s {
774*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
775*4882a593Smuzhiyun 		u64 reserved_42_63              : 22;
776*4882a593Smuzhiyun 		u64 asserts                     : 42;
777*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
778*4882a593Smuzhiyun 		u64 asserts                     : 42;
779*4882a593Smuzhiyun 		u64 reserved_42_63              : 22;
780*4882a593Smuzhiyun #endif
781*4882a593Smuzhiyun 	} s;
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun #define ZIP_FIFE_INT 0x0078ull
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun /* NCB - zip_fife_int_w1s */
787*4882a593Smuzhiyun union zip_fife_int_w1s {
788*4882a593Smuzhiyun 	u64 u_reg64;
789*4882a593Smuzhiyun 	struct zip_fife_int_w1s_s {
790*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
791*4882a593Smuzhiyun 		u64 reserved_42_63              : 22;
792*4882a593Smuzhiyun 		u64 asserts                     : 42;
793*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
794*4882a593Smuzhiyun 		u64 asserts                     : 42;
795*4882a593Smuzhiyun 		u64 reserved_42_63              : 22;
796*4882a593Smuzhiyun #endif
797*4882a593Smuzhiyun 	} s;
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun #define ZIP_FIFE_INT_W1S 0x0080ull
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun /**
803*4882a593Smuzhiyun  * union zip_msix_pbax - Represents the register that is the MSI-X PBA table
804*4882a593Smuzhiyun  *
805*4882a593Smuzhiyun  * The bit number is indexed by the ZIP_INT_VEC_E enumeration.
806*4882a593Smuzhiyun  */
807*4882a593Smuzhiyun union zip_msix_pbax {
808*4882a593Smuzhiyun 	u64 u_reg64;
809*4882a593Smuzhiyun 	struct zip_msix_pbax_s {
810*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
811*4882a593Smuzhiyun 		u64 pend                        : 64;
812*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
813*4882a593Smuzhiyun 		u64 pend                        : 64;
814*4882a593Smuzhiyun #endif
815*4882a593Smuzhiyun 	} s;
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun 
ZIP_MSIX_PBAX(u64 param1)818*4882a593Smuzhiyun static inline u64 ZIP_MSIX_PBAX(u64 param1)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	if (param1 == 0)
821*4882a593Smuzhiyun 		return 0x0000838000FF0000ull;
822*4882a593Smuzhiyun 	pr_err("ZIP_MSIX_PBAX: %llu\n", param1);
823*4882a593Smuzhiyun 	return 0;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun /**
827*4882a593Smuzhiyun  * union zip_msix_vecx_addr - Represents the register that is the MSI-X vector
828*4882a593Smuzhiyun  * table, indexed by the ZIP_INT_VEC_E enumeration.
829*4882a593Smuzhiyun  */
830*4882a593Smuzhiyun union zip_msix_vecx_addr {
831*4882a593Smuzhiyun 	u64 u_reg64;
832*4882a593Smuzhiyun 	struct zip_msix_vecx_addr_s {
833*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
834*4882a593Smuzhiyun 		u64 reserved_49_63              : 15;
835*4882a593Smuzhiyun 		u64 addr                        : 47;
836*4882a593Smuzhiyun 		u64 reserved_1_1                : 1;
837*4882a593Smuzhiyun 		u64 secvec                      : 1;
838*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
839*4882a593Smuzhiyun 		u64 secvec                      : 1;
840*4882a593Smuzhiyun 		u64 reserved_1_1                : 1;
841*4882a593Smuzhiyun 		u64 addr                        : 47;
842*4882a593Smuzhiyun 		u64 reserved_49_63              : 15;
843*4882a593Smuzhiyun #endif
844*4882a593Smuzhiyun 	} s;
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun 
ZIP_MSIX_VECX_ADDR(u64 param1)847*4882a593Smuzhiyun static inline u64 ZIP_MSIX_VECX_ADDR(u64 param1)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	if (param1 <= 17)
850*4882a593Smuzhiyun 		return 0x0000838000F00000ull + (param1 & 31) * 0x10ull;
851*4882a593Smuzhiyun 	pr_err("ZIP_MSIX_VECX_ADDR: %llu\n", param1);
852*4882a593Smuzhiyun 	return 0;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun /**
856*4882a593Smuzhiyun  * union zip_msix_vecx_ctl - Represents the register that is the MSI-X vector
857*4882a593Smuzhiyun  * table, indexed by the ZIP_INT_VEC_E enumeration.
858*4882a593Smuzhiyun  */
859*4882a593Smuzhiyun union zip_msix_vecx_ctl {
860*4882a593Smuzhiyun 	u64 u_reg64;
861*4882a593Smuzhiyun 	struct zip_msix_vecx_ctl_s {
862*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
863*4882a593Smuzhiyun 		u64 reserved_33_63              : 31;
864*4882a593Smuzhiyun 		u64 mask                        : 1;
865*4882a593Smuzhiyun 		u64 reserved_20_31              : 12;
866*4882a593Smuzhiyun 		u64 data                        : 20;
867*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
868*4882a593Smuzhiyun 		u64 data                        : 20;
869*4882a593Smuzhiyun 		u64 reserved_20_31              : 12;
870*4882a593Smuzhiyun 		u64 mask                        : 1;
871*4882a593Smuzhiyun 		u64 reserved_33_63              : 31;
872*4882a593Smuzhiyun #endif
873*4882a593Smuzhiyun 	} s;
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun 
ZIP_MSIX_VECX_CTL(u64 param1)876*4882a593Smuzhiyun static inline u64 ZIP_MSIX_VECX_CTL(u64 param1)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	if (param1 <= 17)
879*4882a593Smuzhiyun 		return 0x0000838000F00008ull + (param1 & 31) * 0x10ull;
880*4882a593Smuzhiyun 	pr_err("ZIP_MSIX_VECX_CTL: %llu\n", param1);
881*4882a593Smuzhiyun 	return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun /**
885*4882a593Smuzhiyun  * union zip_quex_done - Represents the registers that contain the per-queue
886*4882a593Smuzhiyun  * instruction done count.
887*4882a593Smuzhiyun  */
888*4882a593Smuzhiyun union zip_quex_done {
889*4882a593Smuzhiyun 	u64 u_reg64;
890*4882a593Smuzhiyun 	struct zip_quex_done_s {
891*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
892*4882a593Smuzhiyun 		u64 reserved_20_63              : 44;
893*4882a593Smuzhiyun 		u64 done                        : 20;
894*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
895*4882a593Smuzhiyun 		u64 done                        : 20;
896*4882a593Smuzhiyun 		u64 reserved_20_63              : 44;
897*4882a593Smuzhiyun #endif
898*4882a593Smuzhiyun 	} s;
899*4882a593Smuzhiyun };
900*4882a593Smuzhiyun 
ZIP_QUEX_DONE(u64 param1)901*4882a593Smuzhiyun static inline u64 ZIP_QUEX_DONE(u64 param1)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	if (param1 <= 7)
904*4882a593Smuzhiyun 		return 0x2000ull + (param1 & 7) * 0x8ull;
905*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_DONE: %llu\n", param1);
906*4882a593Smuzhiyun 	return 0;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun /**
910*4882a593Smuzhiyun  * union zip_quex_done_ack - Represents the registers on write to which will
911*4882a593Smuzhiyun  * decrement the per-queue instructiona done count.
912*4882a593Smuzhiyun  */
913*4882a593Smuzhiyun union zip_quex_done_ack {
914*4882a593Smuzhiyun 	u64 u_reg64;
915*4882a593Smuzhiyun 	struct zip_quex_done_ack_s {
916*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
917*4882a593Smuzhiyun 		u64 reserved_20_63              : 44;
918*4882a593Smuzhiyun 		u64 done_ack                    : 20;
919*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
920*4882a593Smuzhiyun 		u64 done_ack                    : 20;
921*4882a593Smuzhiyun 		u64 reserved_20_63              : 44;
922*4882a593Smuzhiyun #endif
923*4882a593Smuzhiyun 	} s;
924*4882a593Smuzhiyun };
925*4882a593Smuzhiyun 
ZIP_QUEX_DONE_ACK(u64 param1)926*4882a593Smuzhiyun static inline u64 ZIP_QUEX_DONE_ACK(u64 param1)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun 	if (param1 <= 7)
929*4882a593Smuzhiyun 		return 0x2200ull + (param1 & 7) * 0x8ull;
930*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_DONE_ACK: %llu\n", param1);
931*4882a593Smuzhiyun 	return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun /**
935*4882a593Smuzhiyun  * union zip_quex_done_ena_w1c - Represents the register which when written
936*4882a593Smuzhiyun  * 1 to will disable the DONEINT interrupt for the queue.
937*4882a593Smuzhiyun  */
938*4882a593Smuzhiyun union zip_quex_done_ena_w1c {
939*4882a593Smuzhiyun 	u64 u_reg64;
940*4882a593Smuzhiyun 	struct zip_quex_done_ena_w1c_s {
941*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
942*4882a593Smuzhiyun 		u64 reserved_1_63               : 63;
943*4882a593Smuzhiyun 		u64 done_ena                    : 1;
944*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
945*4882a593Smuzhiyun 		u64 done_ena                    : 1;
946*4882a593Smuzhiyun 		u64 reserved_1_63               : 63;
947*4882a593Smuzhiyun #endif
948*4882a593Smuzhiyun 	} s;
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun 
ZIP_QUEX_DONE_ENA_W1C(u64 param1)951*4882a593Smuzhiyun static inline u64 ZIP_QUEX_DONE_ENA_W1C(u64 param1)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun 	if (param1 <= 7)
954*4882a593Smuzhiyun 		return 0x2600ull + (param1 & 7) * 0x8ull;
955*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_DONE_ENA_W1C: %llu\n", param1);
956*4882a593Smuzhiyun 	return 0;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun /**
960*4882a593Smuzhiyun  * union zip_quex_done_ena_w1s - Represents the register that when written 1 to
961*4882a593Smuzhiyun  * will enable the DONEINT interrupt for the queue.
962*4882a593Smuzhiyun  */
963*4882a593Smuzhiyun union zip_quex_done_ena_w1s {
964*4882a593Smuzhiyun 	u64 u_reg64;
965*4882a593Smuzhiyun 	struct zip_quex_done_ena_w1s_s {
966*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
967*4882a593Smuzhiyun 		u64 reserved_1_63               : 63;
968*4882a593Smuzhiyun 		u64 done_ena                    : 1;
969*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
970*4882a593Smuzhiyun 		u64 done_ena                    : 1;
971*4882a593Smuzhiyun 		u64 reserved_1_63               : 63;
972*4882a593Smuzhiyun #endif
973*4882a593Smuzhiyun 	} s;
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun 
ZIP_QUEX_DONE_ENA_W1S(u64 param1)976*4882a593Smuzhiyun static inline u64 ZIP_QUEX_DONE_ENA_W1S(u64 param1)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun 	if (param1 <= 7)
979*4882a593Smuzhiyun 		return 0x2400ull + (param1 & 7) * 0x8ull;
980*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_DONE_ENA_W1S: %llu\n", param1);
981*4882a593Smuzhiyun 	return 0;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun /**
985*4882a593Smuzhiyun  * union zip_quex_done_wait - Represents the register that specifies the per
986*4882a593Smuzhiyun  * queue interrupt coalescing settings.
987*4882a593Smuzhiyun  */
988*4882a593Smuzhiyun union zip_quex_done_wait {
989*4882a593Smuzhiyun 	u64 u_reg64;
990*4882a593Smuzhiyun 	struct zip_quex_done_wait_s {
991*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
992*4882a593Smuzhiyun 		u64 reserved_48_63              : 16;
993*4882a593Smuzhiyun 		u64 time_wait                   : 16;
994*4882a593Smuzhiyun 		u64 reserved_20_31              : 12;
995*4882a593Smuzhiyun 		u64 num_wait                    : 20;
996*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
997*4882a593Smuzhiyun 		u64 num_wait                    : 20;
998*4882a593Smuzhiyun 		u64 reserved_20_31              : 12;
999*4882a593Smuzhiyun 		u64 time_wait                   : 16;
1000*4882a593Smuzhiyun 		u64 reserved_48_63              : 16;
1001*4882a593Smuzhiyun #endif
1002*4882a593Smuzhiyun 	} s;
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun 
ZIP_QUEX_DONE_WAIT(u64 param1)1005*4882a593Smuzhiyun static inline u64 ZIP_QUEX_DONE_WAIT(u64 param1)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	if (param1 <= 7)
1008*4882a593Smuzhiyun 		return 0x2800ull + (param1 & 7) * 0x8ull;
1009*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_DONE_WAIT: %llu\n", param1);
1010*4882a593Smuzhiyun 	return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun /**
1014*4882a593Smuzhiyun  * union zip_quex_doorbell - Represents doorbell registers for the ZIP
1015*4882a593Smuzhiyun  * instruction queues.
1016*4882a593Smuzhiyun  */
1017*4882a593Smuzhiyun union zip_quex_doorbell {
1018*4882a593Smuzhiyun 	u64 u_reg64;
1019*4882a593Smuzhiyun 	struct zip_quex_doorbell_s {
1020*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1021*4882a593Smuzhiyun 		u64 reserved_20_63              : 44;
1022*4882a593Smuzhiyun 		u64 dbell_cnt                   : 20;
1023*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1024*4882a593Smuzhiyun 		u64 dbell_cnt                   : 20;
1025*4882a593Smuzhiyun 		u64 reserved_20_63              : 44;
1026*4882a593Smuzhiyun #endif
1027*4882a593Smuzhiyun 	} s;
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun 
ZIP_QUEX_DOORBELL(u64 param1)1030*4882a593Smuzhiyun static inline u64 ZIP_QUEX_DOORBELL(u64 param1)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun 	if (param1 <= 7)
1033*4882a593Smuzhiyun 		return 0x4000ull + (param1 & 7) * 0x8ull;
1034*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_DOORBELL: %llu\n", param1);
1035*4882a593Smuzhiyun 	return 0;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun union zip_quex_err_ena_w1c {
1039*4882a593Smuzhiyun 	u64 u_reg64;
1040*4882a593Smuzhiyun 	struct zip_quex_err_ena_w1c_s {
1041*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1042*4882a593Smuzhiyun 		u64 reserved_5_63               : 59;
1043*4882a593Smuzhiyun 		u64 mdbe                        : 1;
1044*4882a593Smuzhiyun 		u64 nwrp                        : 1;
1045*4882a593Smuzhiyun 		u64 nrrp                        : 1;
1046*4882a593Smuzhiyun 		u64 irde                        : 1;
1047*4882a593Smuzhiyun 		u64 dovf                        : 1;
1048*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1049*4882a593Smuzhiyun 		u64 dovf                        : 1;
1050*4882a593Smuzhiyun 		u64 irde                        : 1;
1051*4882a593Smuzhiyun 		u64 nrrp                        : 1;
1052*4882a593Smuzhiyun 		u64 nwrp                        : 1;
1053*4882a593Smuzhiyun 		u64 mdbe                        : 1;
1054*4882a593Smuzhiyun 		u64 reserved_5_63               : 59;
1055*4882a593Smuzhiyun #endif
1056*4882a593Smuzhiyun 	} s;
1057*4882a593Smuzhiyun };
1058*4882a593Smuzhiyun 
ZIP_QUEX_ERR_ENA_W1C(u64 param1)1059*4882a593Smuzhiyun static inline u64 ZIP_QUEX_ERR_ENA_W1C(u64 param1)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun 	if (param1 <= 7)
1062*4882a593Smuzhiyun 		return 0x3600ull + (param1 & 7) * 0x8ull;
1063*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_ERR_ENA_W1C: %llu\n", param1);
1064*4882a593Smuzhiyun 	return 0;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun union zip_quex_err_ena_w1s {
1068*4882a593Smuzhiyun 	u64 u_reg64;
1069*4882a593Smuzhiyun 	struct zip_quex_err_ena_w1s_s {
1070*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1071*4882a593Smuzhiyun 		u64 reserved_5_63               : 59;
1072*4882a593Smuzhiyun 		u64 mdbe                        : 1;
1073*4882a593Smuzhiyun 		u64 nwrp                        : 1;
1074*4882a593Smuzhiyun 		u64 nrrp                        : 1;
1075*4882a593Smuzhiyun 		u64 irde                        : 1;
1076*4882a593Smuzhiyun 		u64 dovf                        : 1;
1077*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1078*4882a593Smuzhiyun 		u64 dovf                        : 1;
1079*4882a593Smuzhiyun 		u64 irde                        : 1;
1080*4882a593Smuzhiyun 		u64 nrrp                        : 1;
1081*4882a593Smuzhiyun 		u64 nwrp                        : 1;
1082*4882a593Smuzhiyun 		u64 mdbe                        : 1;
1083*4882a593Smuzhiyun 		u64 reserved_5_63               : 59;
1084*4882a593Smuzhiyun #endif
1085*4882a593Smuzhiyun 	} s;
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun 
ZIP_QUEX_ERR_ENA_W1S(u64 param1)1088*4882a593Smuzhiyun static inline u64 ZIP_QUEX_ERR_ENA_W1S(u64 param1)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun 	if (param1 <= 7)
1091*4882a593Smuzhiyun 		return 0x3400ull + (param1 & 7) * 0x8ull;
1092*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_ERR_ENA_W1S: %llu\n", param1);
1093*4882a593Smuzhiyun 	return 0;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun /**
1097*4882a593Smuzhiyun  * union zip_quex_err_int - Represents registers that contain the per-queue
1098*4882a593Smuzhiyun  * error interrupts.
1099*4882a593Smuzhiyun  */
1100*4882a593Smuzhiyun union zip_quex_err_int {
1101*4882a593Smuzhiyun 	u64 u_reg64;
1102*4882a593Smuzhiyun 	struct zip_quex_err_int_s {
1103*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1104*4882a593Smuzhiyun 		u64 reserved_5_63               : 59;
1105*4882a593Smuzhiyun 		u64 mdbe                        : 1;
1106*4882a593Smuzhiyun 		u64 nwrp                        : 1;
1107*4882a593Smuzhiyun 		u64 nrrp                        : 1;
1108*4882a593Smuzhiyun 		u64 irde                        : 1;
1109*4882a593Smuzhiyun 		u64 dovf                        : 1;
1110*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1111*4882a593Smuzhiyun 		u64 dovf                        : 1;
1112*4882a593Smuzhiyun 		u64 irde                        : 1;
1113*4882a593Smuzhiyun 		u64 nrrp                        : 1;
1114*4882a593Smuzhiyun 		u64 nwrp                        : 1;
1115*4882a593Smuzhiyun 		u64 mdbe                        : 1;
1116*4882a593Smuzhiyun 		u64 reserved_5_63               : 59;
1117*4882a593Smuzhiyun #endif
1118*4882a593Smuzhiyun 	} s;
1119*4882a593Smuzhiyun };
1120*4882a593Smuzhiyun 
ZIP_QUEX_ERR_INT(u64 param1)1121*4882a593Smuzhiyun static inline u64 ZIP_QUEX_ERR_INT(u64 param1)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun 	if (param1 <= 7)
1124*4882a593Smuzhiyun 		return 0x3000ull + (param1 & 7) * 0x8ull;
1125*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_ERR_INT: %llu\n", param1);
1126*4882a593Smuzhiyun 	return 0;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun /* NCB - zip_que#_err_int_w1s */
1130*4882a593Smuzhiyun union zip_quex_err_int_w1s {
1131*4882a593Smuzhiyun 	u64 u_reg64;
1132*4882a593Smuzhiyun 	struct zip_quex_err_int_w1s_s {
1133*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1134*4882a593Smuzhiyun 		u64 reserved_5_63               : 59;
1135*4882a593Smuzhiyun 		u64 mdbe                        : 1;
1136*4882a593Smuzhiyun 		u64 nwrp                        : 1;
1137*4882a593Smuzhiyun 		u64 nrrp                        : 1;
1138*4882a593Smuzhiyun 		u64 irde                        : 1;
1139*4882a593Smuzhiyun 		u64 dovf                        : 1;
1140*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1141*4882a593Smuzhiyun 		u64 dovf                        : 1;
1142*4882a593Smuzhiyun 		u64 irde                        : 1;
1143*4882a593Smuzhiyun 		u64 nrrp                        : 1;
1144*4882a593Smuzhiyun 		u64 nwrp                        : 1;
1145*4882a593Smuzhiyun 		u64 mdbe                        : 1;
1146*4882a593Smuzhiyun 		u64 reserved_5_63               : 59;
1147*4882a593Smuzhiyun #endif
1148*4882a593Smuzhiyun 	} s;
1149*4882a593Smuzhiyun };
1150*4882a593Smuzhiyun 
ZIP_QUEX_ERR_INT_W1S(u64 param1)1151*4882a593Smuzhiyun static inline u64 ZIP_QUEX_ERR_INT_W1S(u64 param1)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun 	if (param1 <= 7)
1154*4882a593Smuzhiyun 		return 0x3200ull + (param1 & 7) * 0x8ull;
1155*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_ERR_INT_W1S: %llu\n", param1);
1156*4882a593Smuzhiyun 	return 0;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun /**
1160*4882a593Smuzhiyun  * union zip_quex_gcfg - Represents the registers that reflect status of the
1161*4882a593Smuzhiyun  * zip instruction queues,debug use only.
1162*4882a593Smuzhiyun  */
1163*4882a593Smuzhiyun union zip_quex_gcfg {
1164*4882a593Smuzhiyun 	u64 u_reg64;
1165*4882a593Smuzhiyun 	struct zip_quex_gcfg_s {
1166*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1167*4882a593Smuzhiyun 		u64 reserved_4_63               : 60;
1168*4882a593Smuzhiyun 		u64 iqb_ldwb                    : 1;
1169*4882a593Smuzhiyun 		u64 cbw_sty                     : 1;
1170*4882a593Smuzhiyun 		u64 l2ld_cmd                    : 2;
1171*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1172*4882a593Smuzhiyun 		u64 l2ld_cmd                    : 2;
1173*4882a593Smuzhiyun 		u64 cbw_sty                     : 1;
1174*4882a593Smuzhiyun 		u64 iqb_ldwb                    : 1;
1175*4882a593Smuzhiyun 		u64 reserved_4_63               : 60;
1176*4882a593Smuzhiyun #endif
1177*4882a593Smuzhiyun 	} s;
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun 
ZIP_QUEX_GCFG(u64 param1)1180*4882a593Smuzhiyun static inline u64 ZIP_QUEX_GCFG(u64 param1)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun 	if (param1 <= 7)
1183*4882a593Smuzhiyun 		return 0x1A00ull + (param1 & 7) * 0x8ull;
1184*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_GCFG: %llu\n", param1);
1185*4882a593Smuzhiyun 	return 0;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun /**
1189*4882a593Smuzhiyun  * union zip_quex_map - Represents the registers that control how each
1190*4882a593Smuzhiyun  * instruction queue maps to zip cores.
1191*4882a593Smuzhiyun  */
1192*4882a593Smuzhiyun union zip_quex_map {
1193*4882a593Smuzhiyun 	u64 u_reg64;
1194*4882a593Smuzhiyun 	struct zip_quex_map_s {
1195*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1196*4882a593Smuzhiyun 		u64 reserved_2_63               : 62;
1197*4882a593Smuzhiyun 		u64 zce                         : 2;
1198*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1199*4882a593Smuzhiyun 		u64 zce                         : 2;
1200*4882a593Smuzhiyun 		u64 reserved_2_63               : 62;
1201*4882a593Smuzhiyun #endif
1202*4882a593Smuzhiyun 	} s;
1203*4882a593Smuzhiyun };
1204*4882a593Smuzhiyun 
ZIP_QUEX_MAP(u64 param1)1205*4882a593Smuzhiyun static inline u64 ZIP_QUEX_MAP(u64 param1)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun 	if (param1 <= 7)
1208*4882a593Smuzhiyun 		return 0x1400ull + (param1 & 7) * 0x8ull;
1209*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_MAP: %llu\n", param1);
1210*4882a593Smuzhiyun 	return 0;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun /**
1214*4882a593Smuzhiyun  * union zip_quex_sbuf_addr - Represents the registers that set the buffer
1215*4882a593Smuzhiyun  * parameters for the instruction queues.
1216*4882a593Smuzhiyun  *
1217*4882a593Smuzhiyun  * When quiescent (i.e. outstanding doorbell count is 0), it is safe to rewrite
1218*4882a593Smuzhiyun  * this register to effectively reset the command buffer state machine.
1219*4882a593Smuzhiyun  * These registers must be programmed after SW programs the corresponding
1220*4882a593Smuzhiyun  * ZIP_QUE(0..7)_SBUF_CTL.
1221*4882a593Smuzhiyun  */
1222*4882a593Smuzhiyun union zip_quex_sbuf_addr {
1223*4882a593Smuzhiyun 	u64 u_reg64;
1224*4882a593Smuzhiyun 	struct zip_quex_sbuf_addr_s {
1225*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1226*4882a593Smuzhiyun 		u64 reserved_49_63              : 15;
1227*4882a593Smuzhiyun 		u64 ptr                         : 42;
1228*4882a593Smuzhiyun 		u64 off                         : 7;
1229*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1230*4882a593Smuzhiyun 		u64 off                         : 7;
1231*4882a593Smuzhiyun 		u64 ptr                         : 42;
1232*4882a593Smuzhiyun 		u64 reserved_49_63              : 15;
1233*4882a593Smuzhiyun #endif
1234*4882a593Smuzhiyun 	} s;
1235*4882a593Smuzhiyun };
1236*4882a593Smuzhiyun 
ZIP_QUEX_SBUF_ADDR(u64 param1)1237*4882a593Smuzhiyun static inline u64 ZIP_QUEX_SBUF_ADDR(u64 param1)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun 	if (param1 <= 7)
1240*4882a593Smuzhiyun 		return 0x1000ull + (param1 & 7) * 0x8ull;
1241*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_SBUF_ADDR: %llu\n", param1);
1242*4882a593Smuzhiyun 	return 0;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun /**
1246*4882a593Smuzhiyun  * union zip_quex_sbuf_ctl - Represents the registers that set the buffer
1247*4882a593Smuzhiyun  * parameters for the instruction queues.
1248*4882a593Smuzhiyun  *
1249*4882a593Smuzhiyun  * When quiescent (i.e. outstanding doorbell count is 0), it is safe to rewrite
1250*4882a593Smuzhiyun  * this register to effectively reset the command buffer state machine.
1251*4882a593Smuzhiyun  * These registers must be programmed before SW programs the corresponding
1252*4882a593Smuzhiyun  * ZIP_QUE(0..7)_SBUF_ADDR.
1253*4882a593Smuzhiyun  */
1254*4882a593Smuzhiyun union zip_quex_sbuf_ctl {
1255*4882a593Smuzhiyun 	u64 u_reg64;
1256*4882a593Smuzhiyun 	struct zip_quex_sbuf_ctl_s {
1257*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1258*4882a593Smuzhiyun 		u64 reserved_45_63              : 19;
1259*4882a593Smuzhiyun 		u64 size                        : 13;
1260*4882a593Smuzhiyun 		u64 inst_be                     : 1;
1261*4882a593Smuzhiyun 		u64 reserved_24_30              : 7;
1262*4882a593Smuzhiyun 		u64 stream_id                   : 8;
1263*4882a593Smuzhiyun 		u64 reserved_12_15              : 4;
1264*4882a593Smuzhiyun 		u64 aura                        : 12;
1265*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1266*4882a593Smuzhiyun 		u64 aura                        : 12;
1267*4882a593Smuzhiyun 		u64 reserved_12_15              : 4;
1268*4882a593Smuzhiyun 		u64 stream_id                   : 8;
1269*4882a593Smuzhiyun 		u64 reserved_24_30              : 7;
1270*4882a593Smuzhiyun 		u64 inst_be                     : 1;
1271*4882a593Smuzhiyun 		u64 size                        : 13;
1272*4882a593Smuzhiyun 		u64 reserved_45_63              : 19;
1273*4882a593Smuzhiyun #endif
1274*4882a593Smuzhiyun 	} s;
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun 
ZIP_QUEX_SBUF_CTL(u64 param1)1277*4882a593Smuzhiyun static inline u64 ZIP_QUEX_SBUF_CTL(u64 param1)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun 	if (param1 <= 7)
1280*4882a593Smuzhiyun 		return 0x1200ull + (param1 & 7) * 0x8ull;
1281*4882a593Smuzhiyun 	pr_err("ZIP_QUEX_SBUF_CTL: %llu\n", param1);
1282*4882a593Smuzhiyun 	return 0;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun /**
1286*4882a593Smuzhiyun  * union zip_que_ena - Represents queue enable register
1287*4882a593Smuzhiyun  *
1288*4882a593Smuzhiyun  * If a queue is disabled, ZIP_CTL stops fetching instructions from the queue.
1289*4882a593Smuzhiyun  */
1290*4882a593Smuzhiyun union zip_que_ena {
1291*4882a593Smuzhiyun 	u64 u_reg64;
1292*4882a593Smuzhiyun 	struct zip_que_ena_s {
1293*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1294*4882a593Smuzhiyun 		u64 reserved_8_63               : 56;
1295*4882a593Smuzhiyun 		u64 ena                         : 8;
1296*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1297*4882a593Smuzhiyun 		u64 ena                         : 8;
1298*4882a593Smuzhiyun 		u64 reserved_8_63               : 56;
1299*4882a593Smuzhiyun #endif
1300*4882a593Smuzhiyun 	} s;
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun #define ZIP_QUE_ENA 0x0500ull
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun /**
1306*4882a593Smuzhiyun  * union zip_que_pri - Represents the register that defines the priority
1307*4882a593Smuzhiyun  * between instruction queues.
1308*4882a593Smuzhiyun  */
1309*4882a593Smuzhiyun union zip_que_pri {
1310*4882a593Smuzhiyun 	u64 u_reg64;
1311*4882a593Smuzhiyun 	struct zip_que_pri_s {
1312*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1313*4882a593Smuzhiyun 		u64 reserved_8_63               : 56;
1314*4882a593Smuzhiyun 		u64 pri                         : 8;
1315*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1316*4882a593Smuzhiyun 		u64 pri                         : 8;
1317*4882a593Smuzhiyun 		u64 reserved_8_63               : 56;
1318*4882a593Smuzhiyun #endif
1319*4882a593Smuzhiyun 	} s;
1320*4882a593Smuzhiyun };
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun #define ZIP_QUE_PRI 0x0508ull
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun /**
1325*4882a593Smuzhiyun  * union zip_throttle - Represents the register that controls the maximum
1326*4882a593Smuzhiyun  * number of in-flight X2I data fetch transactions.
1327*4882a593Smuzhiyun  *
1328*4882a593Smuzhiyun  * Writing 0 to this register causes the ZIP module to temporarily suspend NCB
1329*4882a593Smuzhiyun  * accesses; it is not recommended for normal operation, but may be useful for
1330*4882a593Smuzhiyun  * diagnostics.
1331*4882a593Smuzhiyun  */
1332*4882a593Smuzhiyun union zip_throttle {
1333*4882a593Smuzhiyun 	u64 u_reg64;
1334*4882a593Smuzhiyun 	struct zip_throttle_s {
1335*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1336*4882a593Smuzhiyun 		u64 reserved_6_63               : 58;
1337*4882a593Smuzhiyun 		u64 ld_infl                     : 6;
1338*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN_BITFIELD)
1339*4882a593Smuzhiyun 		u64 ld_infl                     : 6;
1340*4882a593Smuzhiyun 		u64 reserved_6_63               : 58;
1341*4882a593Smuzhiyun #endif
1342*4882a593Smuzhiyun 	} s;
1343*4882a593Smuzhiyun };
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun #define ZIP_THROTTLE 0x0010ull
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun #endif /* _CSRS_ZIP__ */
1348