xref: /OK3568_Linux_fs/kernel/drivers/crypto/cavium/nitrox/nitrox_reqmgr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/gfp.h>
3*4882a593Smuzhiyun #include <linux/workqueue.h>
4*4882a593Smuzhiyun #include <crypto/internal/skcipher.h>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include "nitrox_dev.h"
7*4882a593Smuzhiyun #include "nitrox_req.h"
8*4882a593Smuzhiyun #include "nitrox_csr.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* SLC_STORE_INFO */
11*4882a593Smuzhiyun #define MIN_UDD_LEN 16
12*4882a593Smuzhiyun /* PKT_IN_HDR + SLC_STORE_INFO */
13*4882a593Smuzhiyun #define FDATA_SIZE 32
14*4882a593Smuzhiyun /* Base destination port for the solicited requests */
15*4882a593Smuzhiyun #define SOLICIT_BASE_DPORT 256
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define REQ_NOT_POSTED 1
18*4882a593Smuzhiyun #define REQ_BACKLOG    2
19*4882a593Smuzhiyun #define REQ_POSTED     3
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /**
22*4882a593Smuzhiyun  * Response codes from SE microcode
23*4882a593Smuzhiyun  * 0x00 - Success
24*4882a593Smuzhiyun  *   Completion with no error
25*4882a593Smuzhiyun  * 0x43 - ERR_GC_DATA_LEN_INVALID
26*4882a593Smuzhiyun  *   Invalid Data length if Encryption Data length is
27*4882a593Smuzhiyun  *   less than 16 bytes for AES-XTS and AES-CTS.
28*4882a593Smuzhiyun  * 0x45 - ERR_GC_CTX_LEN_INVALID
29*4882a593Smuzhiyun  *   Invalid context length: CTXL != 23 words.
30*4882a593Smuzhiyun  * 0x4F - ERR_GC_DOCSIS_CIPHER_INVALID
31*4882a593Smuzhiyun  *   DOCSIS support is enabled with other than
32*4882a593Smuzhiyun  *   AES/DES-CBC mode encryption.
33*4882a593Smuzhiyun  * 0x50 - ERR_GC_DOCSIS_OFFSET_INVALID
34*4882a593Smuzhiyun  *   Authentication offset is other than 0 with
35*4882a593Smuzhiyun  *   Encryption IV source = 0.
36*4882a593Smuzhiyun  *   Authentication offset is other than 8 (DES)/16 (AES)
37*4882a593Smuzhiyun  *   with Encryption IV source = 1
38*4882a593Smuzhiyun  * 0x51 - ERR_GC_CRC32_INVALID_SELECTION
39*4882a593Smuzhiyun  *   CRC32 is enabled for other than DOCSIS encryption.
40*4882a593Smuzhiyun  * 0x52 - ERR_GC_AES_CCM_FLAG_INVALID
41*4882a593Smuzhiyun  *   Invalid flag options in AES-CCM IV.
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun 
incr_index(int index,int count,int max)44*4882a593Smuzhiyun static inline int incr_index(int index, int count, int max)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	if ((index + count) >= max)
47*4882a593Smuzhiyun 		index = index + count - max;
48*4882a593Smuzhiyun 	else
49*4882a593Smuzhiyun 		index += count;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	return index;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
softreq_unmap_sgbufs(struct nitrox_softreq * sr)54*4882a593Smuzhiyun static void softreq_unmap_sgbufs(struct nitrox_softreq *sr)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	struct nitrox_device *ndev = sr->ndev;
57*4882a593Smuzhiyun 	struct device *dev = DEV(ndev);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	dma_unmap_sg(dev, sr->in.sg, sr->in.sgmap_cnt, DMA_BIDIRECTIONAL);
61*4882a593Smuzhiyun 	dma_unmap_single(dev, sr->in.sgcomp_dma, sr->in.sgcomp_len,
62*4882a593Smuzhiyun 			 DMA_TO_DEVICE);
63*4882a593Smuzhiyun 	kfree(sr->in.sgcomp);
64*4882a593Smuzhiyun 	sr->in.sg = NULL;
65*4882a593Smuzhiyun 	sr->in.sgmap_cnt = 0;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	dma_unmap_sg(dev, sr->out.sg, sr->out.sgmap_cnt,
68*4882a593Smuzhiyun 		     DMA_BIDIRECTIONAL);
69*4882a593Smuzhiyun 	dma_unmap_single(dev, sr->out.sgcomp_dma, sr->out.sgcomp_len,
70*4882a593Smuzhiyun 			 DMA_TO_DEVICE);
71*4882a593Smuzhiyun 	kfree(sr->out.sgcomp);
72*4882a593Smuzhiyun 	sr->out.sg = NULL;
73*4882a593Smuzhiyun 	sr->out.sgmap_cnt = 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
softreq_destroy(struct nitrox_softreq * sr)76*4882a593Smuzhiyun static void softreq_destroy(struct nitrox_softreq *sr)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	softreq_unmap_sgbufs(sr);
79*4882a593Smuzhiyun 	kfree(sr);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /**
83*4882a593Smuzhiyun  * create_sg_component - create SG componets for N5 device.
84*4882a593Smuzhiyun  * @sr: Request structure
85*4882a593Smuzhiyun  * @sgtbl: SG table
86*4882a593Smuzhiyun  * @map_nents: number of dma mapped entries
87*4882a593Smuzhiyun  *
88*4882a593Smuzhiyun  * Component structure
89*4882a593Smuzhiyun  *
90*4882a593Smuzhiyun  *   63     48 47     32 31    16 15      0
91*4882a593Smuzhiyun  *   --------------------------------------
92*4882a593Smuzhiyun  *   |   LEN0  |  LEN1  |  LEN2  |  LEN3  |
93*4882a593Smuzhiyun  *   |-------------------------------------
94*4882a593Smuzhiyun  *   |               PTR0                 |
95*4882a593Smuzhiyun  *   --------------------------------------
96*4882a593Smuzhiyun  *   |               PTR1                 |
97*4882a593Smuzhiyun  *   --------------------------------------
98*4882a593Smuzhiyun  *   |               PTR2                 |
99*4882a593Smuzhiyun  *   --------------------------------------
100*4882a593Smuzhiyun  *   |               PTR3                 |
101*4882a593Smuzhiyun  *   --------------------------------------
102*4882a593Smuzhiyun  *
103*4882a593Smuzhiyun  *   Returns 0 if success or a negative errno code on error.
104*4882a593Smuzhiyun  */
create_sg_component(struct nitrox_softreq * sr,struct nitrox_sgtable * sgtbl,int map_nents)105*4882a593Smuzhiyun static int create_sg_component(struct nitrox_softreq *sr,
106*4882a593Smuzhiyun 			       struct nitrox_sgtable *sgtbl, int map_nents)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	struct nitrox_device *ndev = sr->ndev;
109*4882a593Smuzhiyun 	struct nitrox_sgcomp *sgcomp;
110*4882a593Smuzhiyun 	struct scatterlist *sg;
111*4882a593Smuzhiyun 	dma_addr_t dma;
112*4882a593Smuzhiyun 	size_t sz_comp;
113*4882a593Smuzhiyun 	int i, j, nr_sgcomp;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	nr_sgcomp = roundup(map_nents, 4) / 4;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* each component holds 4 dma pointers */
118*4882a593Smuzhiyun 	sz_comp = nr_sgcomp * sizeof(*sgcomp);
119*4882a593Smuzhiyun 	sgcomp = kzalloc(sz_comp, sr->gfp);
120*4882a593Smuzhiyun 	if (!sgcomp)
121*4882a593Smuzhiyun 		return -ENOMEM;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	sgtbl->sgcomp = sgcomp;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	sg = sgtbl->sg;
126*4882a593Smuzhiyun 	/* populate device sg component */
127*4882a593Smuzhiyun 	for (i = 0; i < nr_sgcomp; i++) {
128*4882a593Smuzhiyun 		for (j = 0; j < 4 && sg; j++) {
129*4882a593Smuzhiyun 			sgcomp[i].len[j] = cpu_to_be16(sg_dma_len(sg));
130*4882a593Smuzhiyun 			sgcomp[i].dma[j] = cpu_to_be64(sg_dma_address(sg));
131*4882a593Smuzhiyun 			sg = sg_next(sg);
132*4882a593Smuzhiyun 		}
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 	/* map the device sg component */
135*4882a593Smuzhiyun 	dma = dma_map_single(DEV(ndev), sgtbl->sgcomp, sz_comp, DMA_TO_DEVICE);
136*4882a593Smuzhiyun 	if (dma_mapping_error(DEV(ndev), dma)) {
137*4882a593Smuzhiyun 		kfree(sgtbl->sgcomp);
138*4882a593Smuzhiyun 		sgtbl->sgcomp = NULL;
139*4882a593Smuzhiyun 		return -ENOMEM;
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	sgtbl->sgcomp_dma = dma;
143*4882a593Smuzhiyun 	sgtbl->sgcomp_len = sz_comp;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /**
149*4882a593Smuzhiyun  * dma_map_inbufs - DMA map input sglist and creates sglist component
150*4882a593Smuzhiyun  *                  for N5 device.
151*4882a593Smuzhiyun  * @sr: Request structure
152*4882a593Smuzhiyun  * @req: Crypto request structre
153*4882a593Smuzhiyun  *
154*4882a593Smuzhiyun  * Returns 0 if successful or a negative errno code on error.
155*4882a593Smuzhiyun  */
dma_map_inbufs(struct nitrox_softreq * sr,struct se_crypto_request * req)156*4882a593Smuzhiyun static int dma_map_inbufs(struct nitrox_softreq *sr,
157*4882a593Smuzhiyun 			  struct se_crypto_request *req)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct device *dev = DEV(sr->ndev);
160*4882a593Smuzhiyun 	struct scatterlist *sg = req->src;
161*4882a593Smuzhiyun 	int i, nents, ret = 0;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	nents = dma_map_sg(dev, req->src, sg_nents(req->src),
164*4882a593Smuzhiyun 			   DMA_BIDIRECTIONAL);
165*4882a593Smuzhiyun 	if (!nents)
166*4882a593Smuzhiyun 		return -EINVAL;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	for_each_sg(req->src, sg, nents, i)
169*4882a593Smuzhiyun 		sr->in.total_bytes += sg_dma_len(sg);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	sr->in.sg = req->src;
172*4882a593Smuzhiyun 	sr->in.sgmap_cnt = nents;
173*4882a593Smuzhiyun 	ret = create_sg_component(sr, &sr->in, sr->in.sgmap_cnt);
174*4882a593Smuzhiyun 	if (ret)
175*4882a593Smuzhiyun 		goto incomp_err;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun incomp_err:
180*4882a593Smuzhiyun 	dma_unmap_sg(dev, req->src, nents, DMA_BIDIRECTIONAL);
181*4882a593Smuzhiyun 	sr->in.sgmap_cnt = 0;
182*4882a593Smuzhiyun 	return ret;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
dma_map_outbufs(struct nitrox_softreq * sr,struct se_crypto_request * req)185*4882a593Smuzhiyun static int dma_map_outbufs(struct nitrox_softreq *sr,
186*4882a593Smuzhiyun 			   struct se_crypto_request *req)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	struct device *dev = DEV(sr->ndev);
189*4882a593Smuzhiyun 	int nents, ret = 0;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	nents = dma_map_sg(dev, req->dst, sg_nents(req->dst),
192*4882a593Smuzhiyun 			   DMA_BIDIRECTIONAL);
193*4882a593Smuzhiyun 	if (!nents)
194*4882a593Smuzhiyun 		return -EINVAL;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	sr->out.sg = req->dst;
197*4882a593Smuzhiyun 	sr->out.sgmap_cnt = nents;
198*4882a593Smuzhiyun 	ret = create_sg_component(sr, &sr->out, sr->out.sgmap_cnt);
199*4882a593Smuzhiyun 	if (ret)
200*4882a593Smuzhiyun 		goto outcomp_map_err;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun outcomp_map_err:
205*4882a593Smuzhiyun 	dma_unmap_sg(dev, req->dst, nents, DMA_BIDIRECTIONAL);
206*4882a593Smuzhiyun 	sr->out.sgmap_cnt = 0;
207*4882a593Smuzhiyun 	sr->out.sg = NULL;
208*4882a593Smuzhiyun 	return ret;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
softreq_map_iobuf(struct nitrox_softreq * sr,struct se_crypto_request * creq)211*4882a593Smuzhiyun static inline int softreq_map_iobuf(struct nitrox_softreq *sr,
212*4882a593Smuzhiyun 				    struct se_crypto_request *creq)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	int ret;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	ret = dma_map_inbufs(sr, creq);
217*4882a593Smuzhiyun 	if (ret)
218*4882a593Smuzhiyun 		return ret;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ret = dma_map_outbufs(sr, creq);
221*4882a593Smuzhiyun 	if (ret)
222*4882a593Smuzhiyun 		softreq_unmap_sgbufs(sr);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return ret;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
backlog_list_add(struct nitrox_softreq * sr,struct nitrox_cmdq * cmdq)227*4882a593Smuzhiyun static inline void backlog_list_add(struct nitrox_softreq *sr,
228*4882a593Smuzhiyun 				    struct nitrox_cmdq *cmdq)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sr->backlog);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	spin_lock_bh(&cmdq->backlog_qlock);
233*4882a593Smuzhiyun 	list_add_tail(&sr->backlog, &cmdq->backlog_head);
234*4882a593Smuzhiyun 	atomic_inc(&cmdq->backlog_count);
235*4882a593Smuzhiyun 	atomic_set(&sr->status, REQ_BACKLOG);
236*4882a593Smuzhiyun 	spin_unlock_bh(&cmdq->backlog_qlock);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
response_list_add(struct nitrox_softreq * sr,struct nitrox_cmdq * cmdq)239*4882a593Smuzhiyun static inline void response_list_add(struct nitrox_softreq *sr,
240*4882a593Smuzhiyun 				     struct nitrox_cmdq *cmdq)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sr->response);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	spin_lock_bh(&cmdq->resp_qlock);
245*4882a593Smuzhiyun 	list_add_tail(&sr->response, &cmdq->response_head);
246*4882a593Smuzhiyun 	spin_unlock_bh(&cmdq->resp_qlock);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
response_list_del(struct nitrox_softreq * sr,struct nitrox_cmdq * cmdq)249*4882a593Smuzhiyun static inline void response_list_del(struct nitrox_softreq *sr,
250*4882a593Smuzhiyun 				     struct nitrox_cmdq *cmdq)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	spin_lock_bh(&cmdq->resp_qlock);
253*4882a593Smuzhiyun 	list_del(&sr->response);
254*4882a593Smuzhiyun 	spin_unlock_bh(&cmdq->resp_qlock);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static struct nitrox_softreq *
get_first_response_entry(struct nitrox_cmdq * cmdq)258*4882a593Smuzhiyun get_first_response_entry(struct nitrox_cmdq *cmdq)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	return list_first_entry_or_null(&cmdq->response_head,
261*4882a593Smuzhiyun 					struct nitrox_softreq, response);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
cmdq_full(struct nitrox_cmdq * cmdq,int qlen)264*4882a593Smuzhiyun static inline bool cmdq_full(struct nitrox_cmdq *cmdq, int qlen)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	if (atomic_inc_return(&cmdq->pending_count) > qlen) {
267*4882a593Smuzhiyun 		atomic_dec(&cmdq->pending_count);
268*4882a593Smuzhiyun 		/* sync with other cpus */
269*4882a593Smuzhiyun 		smp_mb__after_atomic();
270*4882a593Smuzhiyun 		return true;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 	/* sync with other cpus */
273*4882a593Smuzhiyun 	smp_mb__after_atomic();
274*4882a593Smuzhiyun 	return false;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /**
278*4882a593Smuzhiyun  * post_se_instr - Post SE instruction to Packet Input ring
279*4882a593Smuzhiyun  * @sr: Request structure
280*4882a593Smuzhiyun  *
281*4882a593Smuzhiyun  * Returns 0 if successful or a negative error code,
282*4882a593Smuzhiyun  * if no space in ring.
283*4882a593Smuzhiyun  */
post_se_instr(struct nitrox_softreq * sr,struct nitrox_cmdq * cmdq)284*4882a593Smuzhiyun static void post_se_instr(struct nitrox_softreq *sr,
285*4882a593Smuzhiyun 			  struct nitrox_cmdq *cmdq)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct nitrox_device *ndev = sr->ndev;
288*4882a593Smuzhiyun 	int idx;
289*4882a593Smuzhiyun 	u8 *ent;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	spin_lock_bh(&cmdq->cmd_qlock);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	idx = cmdq->write_idx;
294*4882a593Smuzhiyun 	/* copy the instruction */
295*4882a593Smuzhiyun 	ent = cmdq->base + (idx * cmdq->instr_size);
296*4882a593Smuzhiyun 	memcpy(ent, &sr->instr, cmdq->instr_size);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	atomic_set(&sr->status, REQ_POSTED);
299*4882a593Smuzhiyun 	response_list_add(sr, cmdq);
300*4882a593Smuzhiyun 	sr->tstamp = jiffies;
301*4882a593Smuzhiyun 	/* flush the command queue updates */
302*4882a593Smuzhiyun 	dma_wmb();
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Ring doorbell with count 1 */
305*4882a593Smuzhiyun 	writeq(1, cmdq->dbell_csr_addr);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	cmdq->write_idx = incr_index(idx, 1, ndev->qlen);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	spin_unlock_bh(&cmdq->cmd_qlock);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* increment the posted command count */
312*4882a593Smuzhiyun 	atomic64_inc(&ndev->stats.posted);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
post_backlog_cmds(struct nitrox_cmdq * cmdq)315*4882a593Smuzhiyun static int post_backlog_cmds(struct nitrox_cmdq *cmdq)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct nitrox_device *ndev = cmdq->ndev;
318*4882a593Smuzhiyun 	struct nitrox_softreq *sr, *tmp;
319*4882a593Smuzhiyun 	int ret = 0;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (!atomic_read(&cmdq->backlog_count))
322*4882a593Smuzhiyun 		return 0;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	spin_lock_bh(&cmdq->backlog_qlock);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	list_for_each_entry_safe(sr, tmp, &cmdq->backlog_head, backlog) {
327*4882a593Smuzhiyun 		/* submit until space available */
328*4882a593Smuzhiyun 		if (unlikely(cmdq_full(cmdq, ndev->qlen))) {
329*4882a593Smuzhiyun 			ret = -ENOSPC;
330*4882a593Smuzhiyun 			break;
331*4882a593Smuzhiyun 		}
332*4882a593Smuzhiyun 		/* delete from backlog list */
333*4882a593Smuzhiyun 		list_del(&sr->backlog);
334*4882a593Smuzhiyun 		atomic_dec(&cmdq->backlog_count);
335*4882a593Smuzhiyun 		/* sync with other cpus */
336*4882a593Smuzhiyun 		smp_mb__after_atomic();
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		/* post the command */
339*4882a593Smuzhiyun 		post_se_instr(sr, cmdq);
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 	spin_unlock_bh(&cmdq->backlog_qlock);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return ret;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
nitrox_enqueue_request(struct nitrox_softreq * sr)346*4882a593Smuzhiyun static int nitrox_enqueue_request(struct nitrox_softreq *sr)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct nitrox_cmdq *cmdq = sr->cmdq;
349*4882a593Smuzhiyun 	struct nitrox_device *ndev = sr->ndev;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/* try to post backlog requests */
352*4882a593Smuzhiyun 	post_backlog_cmds(cmdq);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (unlikely(cmdq_full(cmdq, ndev->qlen))) {
355*4882a593Smuzhiyun 		if (!(sr->flags & CRYPTO_TFM_REQ_MAY_BACKLOG)) {
356*4882a593Smuzhiyun 			/* increment drop count */
357*4882a593Smuzhiyun 			atomic64_inc(&ndev->stats.dropped);
358*4882a593Smuzhiyun 			return -ENOSPC;
359*4882a593Smuzhiyun 		}
360*4882a593Smuzhiyun 		/* add to backlog list */
361*4882a593Smuzhiyun 		backlog_list_add(sr, cmdq);
362*4882a593Smuzhiyun 		return -EINPROGRESS;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 	post_se_instr(sr, cmdq);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	return -EINPROGRESS;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /**
370*4882a593Smuzhiyun  * nitrox_se_request - Send request to SE core
371*4882a593Smuzhiyun  * @ndev: NITROX device
372*4882a593Smuzhiyun  * @req: Crypto request
373*4882a593Smuzhiyun  *
374*4882a593Smuzhiyun  * Returns 0 on success, or a negative error code.
375*4882a593Smuzhiyun  */
nitrox_process_se_request(struct nitrox_device * ndev,struct se_crypto_request * req,completion_t callback,void * cb_arg)376*4882a593Smuzhiyun int nitrox_process_se_request(struct nitrox_device *ndev,
377*4882a593Smuzhiyun 			      struct se_crypto_request *req,
378*4882a593Smuzhiyun 			      completion_t callback,
379*4882a593Smuzhiyun 			      void *cb_arg)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct nitrox_softreq *sr;
382*4882a593Smuzhiyun 	dma_addr_t ctx_handle = 0;
383*4882a593Smuzhiyun 	int qno, ret = 0;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (!nitrox_ready(ndev))
386*4882a593Smuzhiyun 		return -ENODEV;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	sr = kzalloc(sizeof(*sr), req->gfp);
389*4882a593Smuzhiyun 	if (!sr)
390*4882a593Smuzhiyun 		return -ENOMEM;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	sr->ndev = ndev;
393*4882a593Smuzhiyun 	sr->flags = req->flags;
394*4882a593Smuzhiyun 	sr->gfp = req->gfp;
395*4882a593Smuzhiyun 	sr->callback = callback;
396*4882a593Smuzhiyun 	sr->cb_arg = cb_arg;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	atomic_set(&sr->status, REQ_NOT_POSTED);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	sr->resp.orh = req->orh;
401*4882a593Smuzhiyun 	sr->resp.completion = req->comp;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	ret = softreq_map_iobuf(sr, req);
404*4882a593Smuzhiyun 	if (ret) {
405*4882a593Smuzhiyun 		kfree(sr);
406*4882a593Smuzhiyun 		return ret;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* get the context handle */
410*4882a593Smuzhiyun 	if (req->ctx_handle) {
411*4882a593Smuzhiyun 		struct ctx_hdr *hdr;
412*4882a593Smuzhiyun 		u8 *ctx_ptr;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 		ctx_ptr = (u8 *)(uintptr_t)req->ctx_handle;
415*4882a593Smuzhiyun 		hdr = (struct ctx_hdr *)(ctx_ptr - sizeof(struct ctx_hdr));
416*4882a593Smuzhiyun 		ctx_handle = hdr->ctx_dma;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* select the queue */
420*4882a593Smuzhiyun 	qno = smp_processor_id() % ndev->nr_queues;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	sr->cmdq = &ndev->pkt_inq[qno];
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/*
425*4882a593Smuzhiyun 	 * 64-Byte Instruction Format
426*4882a593Smuzhiyun 	 *
427*4882a593Smuzhiyun 	 *  ----------------------
428*4882a593Smuzhiyun 	 *  |      DPTR0         | 8 bytes
429*4882a593Smuzhiyun 	 *  ----------------------
430*4882a593Smuzhiyun 	 *  |  PKT_IN_INSTR_HDR  | 8 bytes
431*4882a593Smuzhiyun 	 *  ----------------------
432*4882a593Smuzhiyun 	 *  |    PKT_IN_HDR      | 16 bytes
433*4882a593Smuzhiyun 	 *  ----------------------
434*4882a593Smuzhiyun 	 *  |    SLC_INFO        | 16 bytes
435*4882a593Smuzhiyun 	 *  ----------------------
436*4882a593Smuzhiyun 	 *  |   Front data       | 16 bytes
437*4882a593Smuzhiyun 	 *  ----------------------
438*4882a593Smuzhiyun 	 */
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* fill the packet instruction */
441*4882a593Smuzhiyun 	/* word 0 */
442*4882a593Smuzhiyun 	sr->instr.dptr0 = cpu_to_be64(sr->in.sgcomp_dma);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/* word 1 */
445*4882a593Smuzhiyun 	sr->instr.ih.value = 0;
446*4882a593Smuzhiyun 	sr->instr.ih.s.g = 1;
447*4882a593Smuzhiyun 	sr->instr.ih.s.gsz = sr->in.sgmap_cnt;
448*4882a593Smuzhiyun 	sr->instr.ih.s.ssz = sr->out.sgmap_cnt;
449*4882a593Smuzhiyun 	sr->instr.ih.s.fsz = FDATA_SIZE + sizeof(struct gphdr);
450*4882a593Smuzhiyun 	sr->instr.ih.s.tlen = sr->instr.ih.s.fsz + sr->in.total_bytes;
451*4882a593Smuzhiyun 	sr->instr.ih.value = cpu_to_be64(sr->instr.ih.value);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* word 2 */
454*4882a593Smuzhiyun 	sr->instr.irh.value[0] = 0;
455*4882a593Smuzhiyun 	sr->instr.irh.s.uddl = MIN_UDD_LEN;
456*4882a593Smuzhiyun 	/* context length in 64-bit words */
457*4882a593Smuzhiyun 	sr->instr.irh.s.ctxl = (req->ctrl.s.ctxl / 8);
458*4882a593Smuzhiyun 	/* offset from solicit base port 256 */
459*4882a593Smuzhiyun 	sr->instr.irh.s.destport = SOLICIT_BASE_DPORT + qno;
460*4882a593Smuzhiyun 	sr->instr.irh.s.ctxc = req->ctrl.s.ctxc;
461*4882a593Smuzhiyun 	sr->instr.irh.s.arg = req->ctrl.s.arg;
462*4882a593Smuzhiyun 	sr->instr.irh.s.opcode = req->opcode;
463*4882a593Smuzhiyun 	sr->instr.irh.value[0] = cpu_to_be64(sr->instr.irh.value[0]);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* word 3 */
466*4882a593Smuzhiyun 	sr->instr.irh.s.ctxp = cpu_to_be64(ctx_handle);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* word 4 */
469*4882a593Smuzhiyun 	sr->instr.slc.value[0] = 0;
470*4882a593Smuzhiyun 	sr->instr.slc.s.ssz = sr->out.sgmap_cnt;
471*4882a593Smuzhiyun 	sr->instr.slc.value[0] = cpu_to_be64(sr->instr.slc.value[0]);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* word 5 */
474*4882a593Smuzhiyun 	sr->instr.slc.s.rptr = cpu_to_be64(sr->out.sgcomp_dma);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/*
477*4882a593Smuzhiyun 	 * No conversion for front data,
478*4882a593Smuzhiyun 	 * It goes into payload
479*4882a593Smuzhiyun 	 * put GP Header in front data
480*4882a593Smuzhiyun 	 */
481*4882a593Smuzhiyun 	sr->instr.fdata[0] = *((u64 *)&req->gph);
482*4882a593Smuzhiyun 	sr->instr.fdata[1] = 0;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	ret = nitrox_enqueue_request(sr);
485*4882a593Smuzhiyun 	if (ret == -ENOSPC)
486*4882a593Smuzhiyun 		goto send_fail;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return ret;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun send_fail:
491*4882a593Smuzhiyun 	softreq_destroy(sr);
492*4882a593Smuzhiyun 	return ret;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
cmd_timeout(unsigned long tstamp,unsigned long timeout)495*4882a593Smuzhiyun static inline int cmd_timeout(unsigned long tstamp, unsigned long timeout)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	return time_after_eq(jiffies, (tstamp + timeout));
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
backlog_qflush_work(struct work_struct * work)500*4882a593Smuzhiyun void backlog_qflush_work(struct work_struct *work)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct nitrox_cmdq *cmdq;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	cmdq = container_of(work, struct nitrox_cmdq, backlog_qflush);
505*4882a593Smuzhiyun 	post_backlog_cmds(cmdq);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
sr_completed(struct nitrox_softreq * sr)508*4882a593Smuzhiyun static bool sr_completed(struct nitrox_softreq *sr)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	u64 orh = READ_ONCE(*sr->resp.orh);
511*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(1);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	if ((orh != PENDING_SIG) && (orh & 0xff))
514*4882a593Smuzhiyun 		return true;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	while (READ_ONCE(*sr->resp.completion) == PENDING_SIG) {
517*4882a593Smuzhiyun 		if (time_after(jiffies, timeout)) {
518*4882a593Smuzhiyun 			pr_err("comp not done\n");
519*4882a593Smuzhiyun 			return false;
520*4882a593Smuzhiyun 		}
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return true;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /**
527*4882a593Smuzhiyun  * process_request_list - process completed requests
528*4882a593Smuzhiyun  * @ndev: N5 device
529*4882a593Smuzhiyun  * @qno: queue to operate
530*4882a593Smuzhiyun  *
531*4882a593Smuzhiyun  * Returns the number of responses processed.
532*4882a593Smuzhiyun  */
process_response_list(struct nitrox_cmdq * cmdq)533*4882a593Smuzhiyun static void process_response_list(struct nitrox_cmdq *cmdq)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct nitrox_device *ndev = cmdq->ndev;
536*4882a593Smuzhiyun 	struct nitrox_softreq *sr;
537*4882a593Smuzhiyun 	int req_completed = 0, err = 0, budget;
538*4882a593Smuzhiyun 	completion_t callback;
539*4882a593Smuzhiyun 	void *cb_arg;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* check all pending requests */
542*4882a593Smuzhiyun 	budget = atomic_read(&cmdq->pending_count);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	while (req_completed < budget) {
545*4882a593Smuzhiyun 		sr = get_first_response_entry(cmdq);
546*4882a593Smuzhiyun 		if (!sr)
547*4882a593Smuzhiyun 			break;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		if (atomic_read(&sr->status) != REQ_POSTED)
550*4882a593Smuzhiyun 			break;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 		/* check orh and completion bytes updates */
553*4882a593Smuzhiyun 		if (!sr_completed(sr)) {
554*4882a593Smuzhiyun 			/* request not completed, check for timeout */
555*4882a593Smuzhiyun 			if (!cmd_timeout(sr->tstamp, ndev->timeout))
556*4882a593Smuzhiyun 				break;
557*4882a593Smuzhiyun 			dev_err_ratelimited(DEV(ndev),
558*4882a593Smuzhiyun 					    "Request timeout, orh 0x%016llx\n",
559*4882a593Smuzhiyun 					    READ_ONCE(*sr->resp.orh));
560*4882a593Smuzhiyun 		}
561*4882a593Smuzhiyun 		atomic_dec(&cmdq->pending_count);
562*4882a593Smuzhiyun 		atomic64_inc(&ndev->stats.completed);
563*4882a593Smuzhiyun 		/* sync with other cpus */
564*4882a593Smuzhiyun 		smp_mb__after_atomic();
565*4882a593Smuzhiyun 		/* remove from response list */
566*4882a593Smuzhiyun 		response_list_del(sr, cmdq);
567*4882a593Smuzhiyun 		/* ORH error code */
568*4882a593Smuzhiyun 		err = READ_ONCE(*sr->resp.orh) & 0xff;
569*4882a593Smuzhiyun 		callback = sr->callback;
570*4882a593Smuzhiyun 		cb_arg = sr->cb_arg;
571*4882a593Smuzhiyun 		softreq_destroy(sr);
572*4882a593Smuzhiyun 		if (callback)
573*4882a593Smuzhiyun 			callback(cb_arg, err);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 		req_completed++;
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun /**
580*4882a593Smuzhiyun  * pkt_slc_resp_tasklet - post processing of SE responses
581*4882a593Smuzhiyun  */
pkt_slc_resp_tasklet(unsigned long data)582*4882a593Smuzhiyun void pkt_slc_resp_tasklet(unsigned long data)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct nitrox_q_vector *qvec = (void *)(uintptr_t)(data);
585*4882a593Smuzhiyun 	struct nitrox_cmdq *cmdq = qvec->cmdq;
586*4882a593Smuzhiyun 	union nps_pkt_slc_cnts slc_cnts;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/* read completion count */
589*4882a593Smuzhiyun 	slc_cnts.value = readq(cmdq->compl_cnt_csr_addr);
590*4882a593Smuzhiyun 	/* resend the interrupt if more work to do */
591*4882a593Smuzhiyun 	slc_cnts.s.resend = 1;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	process_response_list(cmdq);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/*
596*4882a593Smuzhiyun 	 * clear the interrupt with resend bit enabled,
597*4882a593Smuzhiyun 	 * MSI-X interrupt generates if Completion count > Threshold
598*4882a593Smuzhiyun 	 */
599*4882a593Smuzhiyun 	writeq(slc_cnts.value, cmdq->compl_cnt_csr_addr);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	if (atomic_read(&cmdq->backlog_count))
602*4882a593Smuzhiyun 		schedule_work(&cmdq->backlog_qflush);
603*4882a593Smuzhiyun }
604