1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Cavium, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include "cptvf.h"
7*4882a593Smuzhiyun #include "cptvf_algs.h"
8*4882a593Smuzhiyun #include "request_manager.h"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /**
11*4882a593Smuzhiyun * get_free_pending_entry - get free entry from pending queue
12*4882a593Smuzhiyun * @param pqinfo: pending_qinfo structure
13*4882a593Smuzhiyun * @param qno: queue number
14*4882a593Smuzhiyun */
get_free_pending_entry(struct pending_queue * q,int qlen)15*4882a593Smuzhiyun static struct pending_entry *get_free_pending_entry(struct pending_queue *q,
16*4882a593Smuzhiyun int qlen)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun struct pending_entry *ent = NULL;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun ent = &q->head[q->rear];
21*4882a593Smuzhiyun if (unlikely(ent->busy)) {
22*4882a593Smuzhiyun ent = NULL;
23*4882a593Smuzhiyun goto no_free_entry;
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun q->rear++;
27*4882a593Smuzhiyun if (unlikely(q->rear == qlen))
28*4882a593Smuzhiyun q->rear = 0;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun no_free_entry:
31*4882a593Smuzhiyun return ent;
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun
pending_queue_inc_front(struct pending_qinfo * pqinfo,int qno)34*4882a593Smuzhiyun static inline void pending_queue_inc_front(struct pending_qinfo *pqinfo,
35*4882a593Smuzhiyun int qno)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct pending_queue *queue = &pqinfo->queue[qno];
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun queue->front++;
40*4882a593Smuzhiyun if (unlikely(queue->front == pqinfo->qlen))
41*4882a593Smuzhiyun queue->front = 0;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
setup_sgio_components(struct cpt_vf * cptvf,struct buf_ptr * list,int buf_count,u8 * buffer)44*4882a593Smuzhiyun static int setup_sgio_components(struct cpt_vf *cptvf, struct buf_ptr *list,
45*4882a593Smuzhiyun int buf_count, u8 *buffer)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun int ret = 0, i, j;
48*4882a593Smuzhiyun int components;
49*4882a593Smuzhiyun struct sglist_component *sg_ptr = NULL;
50*4882a593Smuzhiyun struct pci_dev *pdev = cptvf->pdev;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun if (unlikely(!list)) {
53*4882a593Smuzhiyun dev_err(&pdev->dev, "Input List pointer is NULL\n");
54*4882a593Smuzhiyun return -EFAULT;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun for (i = 0; i < buf_count; i++) {
58*4882a593Smuzhiyun if (likely(list[i].vptr)) {
59*4882a593Smuzhiyun list[i].dma_addr = dma_map_single(&pdev->dev,
60*4882a593Smuzhiyun list[i].vptr,
61*4882a593Smuzhiyun list[i].size,
62*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
63*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&pdev->dev,
64*4882a593Smuzhiyun list[i].dma_addr))) {
65*4882a593Smuzhiyun dev_err(&pdev->dev, "DMA map kernel buffer failed for component: %d\n",
66*4882a593Smuzhiyun i);
67*4882a593Smuzhiyun ret = -EIO;
68*4882a593Smuzhiyun goto sg_cleanup;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun components = buf_count / 4;
74*4882a593Smuzhiyun sg_ptr = (struct sglist_component *)buffer;
75*4882a593Smuzhiyun for (i = 0; i < components; i++) {
76*4882a593Smuzhiyun sg_ptr->u.s.len0 = cpu_to_be16(list[i * 4 + 0].size);
77*4882a593Smuzhiyun sg_ptr->u.s.len1 = cpu_to_be16(list[i * 4 + 1].size);
78*4882a593Smuzhiyun sg_ptr->u.s.len2 = cpu_to_be16(list[i * 4 + 2].size);
79*4882a593Smuzhiyun sg_ptr->u.s.len3 = cpu_to_be16(list[i * 4 + 3].size);
80*4882a593Smuzhiyun sg_ptr->ptr0 = cpu_to_be64(list[i * 4 + 0].dma_addr);
81*4882a593Smuzhiyun sg_ptr->ptr1 = cpu_to_be64(list[i * 4 + 1].dma_addr);
82*4882a593Smuzhiyun sg_ptr->ptr2 = cpu_to_be64(list[i * 4 + 2].dma_addr);
83*4882a593Smuzhiyun sg_ptr->ptr3 = cpu_to_be64(list[i * 4 + 3].dma_addr);
84*4882a593Smuzhiyun sg_ptr++;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun components = buf_count % 4;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun switch (components) {
90*4882a593Smuzhiyun case 3:
91*4882a593Smuzhiyun sg_ptr->u.s.len2 = cpu_to_be16(list[i * 4 + 2].size);
92*4882a593Smuzhiyun sg_ptr->ptr2 = cpu_to_be64(list[i * 4 + 2].dma_addr);
93*4882a593Smuzhiyun fallthrough;
94*4882a593Smuzhiyun case 2:
95*4882a593Smuzhiyun sg_ptr->u.s.len1 = cpu_to_be16(list[i * 4 + 1].size);
96*4882a593Smuzhiyun sg_ptr->ptr1 = cpu_to_be64(list[i * 4 + 1].dma_addr);
97*4882a593Smuzhiyun fallthrough;
98*4882a593Smuzhiyun case 1:
99*4882a593Smuzhiyun sg_ptr->u.s.len0 = cpu_to_be16(list[i * 4 + 0].size);
100*4882a593Smuzhiyun sg_ptr->ptr0 = cpu_to_be64(list[i * 4 + 0].dma_addr);
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun default:
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return ret;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun sg_cleanup:
109*4882a593Smuzhiyun for (j = 0; j < i; j++) {
110*4882a593Smuzhiyun if (list[j].dma_addr) {
111*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, list[i].dma_addr,
112*4882a593Smuzhiyun list[i].size, DMA_BIDIRECTIONAL);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun list[j].dma_addr = 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return ret;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
setup_sgio_list(struct cpt_vf * cptvf,struct cpt_info_buffer * info,struct cpt_request_info * req)121*4882a593Smuzhiyun static inline int setup_sgio_list(struct cpt_vf *cptvf,
122*4882a593Smuzhiyun struct cpt_info_buffer *info,
123*4882a593Smuzhiyun struct cpt_request_info *req)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun u16 g_sz_bytes = 0, s_sz_bytes = 0;
126*4882a593Smuzhiyun int ret = 0;
127*4882a593Smuzhiyun struct pci_dev *pdev = cptvf->pdev;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (req->incnt > MAX_SG_IN_CNT || req->outcnt > MAX_SG_OUT_CNT) {
130*4882a593Smuzhiyun dev_err(&pdev->dev, "Request SG components are higher than supported\n");
131*4882a593Smuzhiyun ret = -EINVAL;
132*4882a593Smuzhiyun goto scatter_gather_clean;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* Setup gather (input) components */
136*4882a593Smuzhiyun g_sz_bytes = ((req->incnt + 3) / 4) * sizeof(struct sglist_component);
137*4882a593Smuzhiyun info->gather_components = kzalloc(g_sz_bytes, req->may_sleep ? GFP_KERNEL : GFP_ATOMIC);
138*4882a593Smuzhiyun if (!info->gather_components) {
139*4882a593Smuzhiyun ret = -ENOMEM;
140*4882a593Smuzhiyun goto scatter_gather_clean;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun ret = setup_sgio_components(cptvf, req->in,
144*4882a593Smuzhiyun req->incnt,
145*4882a593Smuzhiyun info->gather_components);
146*4882a593Smuzhiyun if (ret) {
147*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to setup gather list\n");
148*4882a593Smuzhiyun ret = -EFAULT;
149*4882a593Smuzhiyun goto scatter_gather_clean;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Setup scatter (output) components */
153*4882a593Smuzhiyun s_sz_bytes = ((req->outcnt + 3) / 4) * sizeof(struct sglist_component);
154*4882a593Smuzhiyun info->scatter_components = kzalloc(s_sz_bytes, req->may_sleep ? GFP_KERNEL : GFP_ATOMIC);
155*4882a593Smuzhiyun if (!info->scatter_components) {
156*4882a593Smuzhiyun ret = -ENOMEM;
157*4882a593Smuzhiyun goto scatter_gather_clean;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun ret = setup_sgio_components(cptvf, req->out,
161*4882a593Smuzhiyun req->outcnt,
162*4882a593Smuzhiyun info->scatter_components);
163*4882a593Smuzhiyun if (ret) {
164*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to setup gather list\n");
165*4882a593Smuzhiyun ret = -EFAULT;
166*4882a593Smuzhiyun goto scatter_gather_clean;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Create and initialize DPTR */
170*4882a593Smuzhiyun info->dlen = g_sz_bytes + s_sz_bytes + SG_LIST_HDR_SIZE;
171*4882a593Smuzhiyun info->in_buffer = kzalloc(info->dlen, req->may_sleep ? GFP_KERNEL : GFP_ATOMIC);
172*4882a593Smuzhiyun if (!info->in_buffer) {
173*4882a593Smuzhiyun ret = -ENOMEM;
174*4882a593Smuzhiyun goto scatter_gather_clean;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun ((__be16 *)info->in_buffer)[0] = cpu_to_be16(req->outcnt);
178*4882a593Smuzhiyun ((__be16 *)info->in_buffer)[1] = cpu_to_be16(req->incnt);
179*4882a593Smuzhiyun ((__be16 *)info->in_buffer)[2] = 0;
180*4882a593Smuzhiyun ((__be16 *)info->in_buffer)[3] = 0;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun memcpy(&info->in_buffer[8], info->gather_components,
183*4882a593Smuzhiyun g_sz_bytes);
184*4882a593Smuzhiyun memcpy(&info->in_buffer[8 + g_sz_bytes],
185*4882a593Smuzhiyun info->scatter_components, s_sz_bytes);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun info->dptr_baddr = dma_map_single(&pdev->dev,
188*4882a593Smuzhiyun (void *)info->in_buffer,
189*4882a593Smuzhiyun info->dlen,
190*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
191*4882a593Smuzhiyun if (dma_mapping_error(&pdev->dev, info->dptr_baddr)) {
192*4882a593Smuzhiyun dev_err(&pdev->dev, "Mapping DPTR Failed %d\n", info->dlen);
193*4882a593Smuzhiyun ret = -EIO;
194*4882a593Smuzhiyun goto scatter_gather_clean;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* Create and initialize RPTR */
198*4882a593Smuzhiyun info->out_buffer = kzalloc(COMPLETION_CODE_SIZE, req->may_sleep ? GFP_KERNEL : GFP_ATOMIC);
199*4882a593Smuzhiyun if (!info->out_buffer) {
200*4882a593Smuzhiyun ret = -ENOMEM;
201*4882a593Smuzhiyun goto scatter_gather_clean;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun *((u64 *)info->out_buffer) = ~((u64)COMPLETION_CODE_INIT);
205*4882a593Smuzhiyun info->alternate_caddr = (u64 *)info->out_buffer;
206*4882a593Smuzhiyun info->rptr_baddr = dma_map_single(&pdev->dev,
207*4882a593Smuzhiyun (void *)info->out_buffer,
208*4882a593Smuzhiyun COMPLETION_CODE_SIZE,
209*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
210*4882a593Smuzhiyun if (dma_mapping_error(&pdev->dev, info->rptr_baddr)) {
211*4882a593Smuzhiyun dev_err(&pdev->dev, "Mapping RPTR Failed %d\n",
212*4882a593Smuzhiyun COMPLETION_CODE_SIZE);
213*4882a593Smuzhiyun ret = -EIO;
214*4882a593Smuzhiyun goto scatter_gather_clean;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun scatter_gather_clean:
220*4882a593Smuzhiyun return ret;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
send_cpt_command(struct cpt_vf * cptvf,union cpt_inst_s * cmd,u32 qno)223*4882a593Smuzhiyun static int send_cpt_command(struct cpt_vf *cptvf, union cpt_inst_s *cmd,
224*4882a593Smuzhiyun u32 qno)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct pci_dev *pdev = cptvf->pdev;
227*4882a593Smuzhiyun struct command_qinfo *qinfo = NULL;
228*4882a593Smuzhiyun struct command_queue *queue;
229*4882a593Smuzhiyun struct command_chunk *chunk;
230*4882a593Smuzhiyun u8 *ent;
231*4882a593Smuzhiyun int ret = 0;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (unlikely(qno >= cptvf->nr_queues)) {
234*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid queue (qno: %d, nr_queues: %d)\n",
235*4882a593Smuzhiyun qno, cptvf->nr_queues);
236*4882a593Smuzhiyun return -EINVAL;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun qinfo = &cptvf->cqinfo;
240*4882a593Smuzhiyun queue = &qinfo->queue[qno];
241*4882a593Smuzhiyun /* lock commad queue */
242*4882a593Smuzhiyun spin_lock(&queue->lock);
243*4882a593Smuzhiyun ent = &queue->qhead->head[queue->idx * qinfo->cmd_size];
244*4882a593Smuzhiyun memcpy(ent, (void *)cmd, qinfo->cmd_size);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (++queue->idx >= queue->qhead->size / 64) {
247*4882a593Smuzhiyun struct hlist_node *node;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun hlist_for_each(node, &queue->chead) {
250*4882a593Smuzhiyun chunk = hlist_entry(node, struct command_chunk,
251*4882a593Smuzhiyun nextchunk);
252*4882a593Smuzhiyun if (chunk == queue->qhead) {
253*4882a593Smuzhiyun continue;
254*4882a593Smuzhiyun } else {
255*4882a593Smuzhiyun queue->qhead = chunk;
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun queue->idx = 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun /* make sure all memory stores are done before ringing doorbell */
262*4882a593Smuzhiyun smp_wmb();
263*4882a593Smuzhiyun cptvf_write_vq_doorbell(cptvf, 1);
264*4882a593Smuzhiyun /* unlock command queue */
265*4882a593Smuzhiyun spin_unlock(&queue->lock);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return ret;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
do_request_cleanup(struct cpt_vf * cptvf,struct cpt_info_buffer * info)270*4882a593Smuzhiyun static void do_request_cleanup(struct cpt_vf *cptvf,
271*4882a593Smuzhiyun struct cpt_info_buffer *info)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun int i;
274*4882a593Smuzhiyun struct pci_dev *pdev = cptvf->pdev;
275*4882a593Smuzhiyun struct cpt_request_info *req;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (info->dptr_baddr)
278*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, info->dptr_baddr,
279*4882a593Smuzhiyun info->dlen, DMA_BIDIRECTIONAL);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (info->rptr_baddr)
282*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, info->rptr_baddr,
283*4882a593Smuzhiyun COMPLETION_CODE_SIZE, DMA_BIDIRECTIONAL);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (info->comp_baddr)
286*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, info->comp_baddr,
287*4882a593Smuzhiyun sizeof(union cpt_res_s), DMA_BIDIRECTIONAL);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (info->req) {
290*4882a593Smuzhiyun req = info->req;
291*4882a593Smuzhiyun for (i = 0; i < req->outcnt; i++) {
292*4882a593Smuzhiyun if (req->out[i].dma_addr)
293*4882a593Smuzhiyun dma_unmap_single(&pdev->dev,
294*4882a593Smuzhiyun req->out[i].dma_addr,
295*4882a593Smuzhiyun req->out[i].size,
296*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun for (i = 0; i < req->incnt; i++) {
300*4882a593Smuzhiyun if (req->in[i].dma_addr)
301*4882a593Smuzhiyun dma_unmap_single(&pdev->dev,
302*4882a593Smuzhiyun req->in[i].dma_addr,
303*4882a593Smuzhiyun req->in[i].size,
304*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun kfree_sensitive(info->scatter_components);
309*4882a593Smuzhiyun kfree_sensitive(info->gather_components);
310*4882a593Smuzhiyun kfree_sensitive(info->out_buffer);
311*4882a593Smuzhiyun kfree_sensitive(info->in_buffer);
312*4882a593Smuzhiyun kfree_sensitive((void *)info->completion_addr);
313*4882a593Smuzhiyun kfree_sensitive(info);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
do_post_process(struct cpt_vf * cptvf,struct cpt_info_buffer * info)316*4882a593Smuzhiyun static void do_post_process(struct cpt_vf *cptvf, struct cpt_info_buffer *info)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct pci_dev *pdev = cptvf->pdev;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (!info) {
321*4882a593Smuzhiyun dev_err(&pdev->dev, "incorrect cpt_info_buffer for post processing\n");
322*4882a593Smuzhiyun return;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun do_request_cleanup(cptvf, info);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
process_pending_queue(struct cpt_vf * cptvf,struct pending_qinfo * pqinfo,int qno)328*4882a593Smuzhiyun static inline void process_pending_queue(struct cpt_vf *cptvf,
329*4882a593Smuzhiyun struct pending_qinfo *pqinfo,
330*4882a593Smuzhiyun int qno)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct pci_dev *pdev = cptvf->pdev;
333*4882a593Smuzhiyun struct pending_queue *pqueue = &pqinfo->queue[qno];
334*4882a593Smuzhiyun struct pending_entry *pentry = NULL;
335*4882a593Smuzhiyun struct cpt_info_buffer *info = NULL;
336*4882a593Smuzhiyun union cpt_res_s *status = NULL;
337*4882a593Smuzhiyun unsigned char ccode;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun while (1) {
340*4882a593Smuzhiyun spin_lock_bh(&pqueue->lock);
341*4882a593Smuzhiyun pentry = &pqueue->head[pqueue->front];
342*4882a593Smuzhiyun if (unlikely(!pentry->busy)) {
343*4882a593Smuzhiyun spin_unlock_bh(&pqueue->lock);
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun info = (struct cpt_info_buffer *)pentry->post_arg;
348*4882a593Smuzhiyun if (unlikely(!info)) {
349*4882a593Smuzhiyun dev_err(&pdev->dev, "Pending Entry post arg NULL\n");
350*4882a593Smuzhiyun pending_queue_inc_front(pqinfo, qno);
351*4882a593Smuzhiyun spin_unlock_bh(&pqueue->lock);
352*4882a593Smuzhiyun continue;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun status = (union cpt_res_s *)pentry->completion_addr;
356*4882a593Smuzhiyun ccode = status->s.compcode;
357*4882a593Smuzhiyun if ((status->s.compcode == CPT_COMP_E_FAULT) ||
358*4882a593Smuzhiyun (status->s.compcode == CPT_COMP_E_SWERR)) {
359*4882a593Smuzhiyun dev_err(&pdev->dev, "Request failed with %s\n",
360*4882a593Smuzhiyun (status->s.compcode == CPT_COMP_E_FAULT) ?
361*4882a593Smuzhiyun "DMA Fault" : "Software error");
362*4882a593Smuzhiyun pentry->completion_addr = NULL;
363*4882a593Smuzhiyun pentry->busy = false;
364*4882a593Smuzhiyun atomic64_dec((&pqueue->pending_count));
365*4882a593Smuzhiyun pentry->post_arg = NULL;
366*4882a593Smuzhiyun pending_queue_inc_front(pqinfo, qno);
367*4882a593Smuzhiyun do_request_cleanup(cptvf, info);
368*4882a593Smuzhiyun spin_unlock_bh(&pqueue->lock);
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun } else if (status->s.compcode == COMPLETION_CODE_INIT) {
371*4882a593Smuzhiyun /* check for timeout */
372*4882a593Smuzhiyun if (time_after_eq(jiffies,
373*4882a593Smuzhiyun (info->time_in +
374*4882a593Smuzhiyun (CPT_COMMAND_TIMEOUT * HZ)))) {
375*4882a593Smuzhiyun dev_err(&pdev->dev, "Request timed out");
376*4882a593Smuzhiyun pentry->completion_addr = NULL;
377*4882a593Smuzhiyun pentry->busy = false;
378*4882a593Smuzhiyun atomic64_dec((&pqueue->pending_count));
379*4882a593Smuzhiyun pentry->post_arg = NULL;
380*4882a593Smuzhiyun pending_queue_inc_front(pqinfo, qno);
381*4882a593Smuzhiyun do_request_cleanup(cptvf, info);
382*4882a593Smuzhiyun spin_unlock_bh(&pqueue->lock);
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun } else if ((*info->alternate_caddr ==
385*4882a593Smuzhiyun (~COMPLETION_CODE_INIT)) &&
386*4882a593Smuzhiyun (info->extra_time < TIME_IN_RESET_COUNT)) {
387*4882a593Smuzhiyun info->time_in = jiffies;
388*4882a593Smuzhiyun info->extra_time++;
389*4882a593Smuzhiyun spin_unlock_bh(&pqueue->lock);
390*4882a593Smuzhiyun break;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun pentry->completion_addr = NULL;
395*4882a593Smuzhiyun pentry->busy = false;
396*4882a593Smuzhiyun pentry->post_arg = NULL;
397*4882a593Smuzhiyun atomic64_dec((&pqueue->pending_count));
398*4882a593Smuzhiyun pending_queue_inc_front(pqinfo, qno);
399*4882a593Smuzhiyun spin_unlock_bh(&pqueue->lock);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun do_post_process(info->cptvf, info);
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun * Calling callback after we find
404*4882a593Smuzhiyun * that the request has been serviced
405*4882a593Smuzhiyun */
406*4882a593Smuzhiyun pentry->callback(ccode, pentry->callback_arg);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
process_request(struct cpt_vf * cptvf,struct cpt_request_info * req)410*4882a593Smuzhiyun int process_request(struct cpt_vf *cptvf, struct cpt_request_info *req)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun int ret = 0, clear = 0, queue = 0;
413*4882a593Smuzhiyun struct cpt_info_buffer *info = NULL;
414*4882a593Smuzhiyun struct cptvf_request *cpt_req = NULL;
415*4882a593Smuzhiyun union ctrl_info *ctrl = NULL;
416*4882a593Smuzhiyun union cpt_res_s *result = NULL;
417*4882a593Smuzhiyun struct pending_entry *pentry = NULL;
418*4882a593Smuzhiyun struct pending_queue *pqueue = NULL;
419*4882a593Smuzhiyun struct pci_dev *pdev = cptvf->pdev;
420*4882a593Smuzhiyun u8 group = 0;
421*4882a593Smuzhiyun struct cpt_vq_command vq_cmd;
422*4882a593Smuzhiyun union cpt_inst_s cptinst;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun info = kzalloc(sizeof(*info), req->may_sleep ? GFP_KERNEL : GFP_ATOMIC);
425*4882a593Smuzhiyun if (unlikely(!info)) {
426*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to allocate memory for info_buffer\n");
427*4882a593Smuzhiyun return -ENOMEM;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun cpt_req = (struct cptvf_request *)&req->req;
431*4882a593Smuzhiyun ctrl = (union ctrl_info *)&req->ctrl;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun info->cptvf = cptvf;
434*4882a593Smuzhiyun group = ctrl->s.grp;
435*4882a593Smuzhiyun ret = setup_sgio_list(cptvf, info, req);
436*4882a593Smuzhiyun if (ret) {
437*4882a593Smuzhiyun dev_err(&pdev->dev, "Setting up SG list failed");
438*4882a593Smuzhiyun goto request_cleanup;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun cpt_req->dlen = info->dlen;
442*4882a593Smuzhiyun /*
443*4882a593Smuzhiyun * Get buffer for union cpt_res_s response
444*4882a593Smuzhiyun * structure and its physical address
445*4882a593Smuzhiyun */
446*4882a593Smuzhiyun info->completion_addr = kzalloc(sizeof(union cpt_res_s), req->may_sleep ? GFP_KERNEL : GFP_ATOMIC);
447*4882a593Smuzhiyun if (unlikely(!info->completion_addr)) {
448*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to allocate memory for completion_addr\n");
449*4882a593Smuzhiyun ret = -ENOMEM;
450*4882a593Smuzhiyun goto request_cleanup;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun result = (union cpt_res_s *)info->completion_addr;
454*4882a593Smuzhiyun result->s.compcode = COMPLETION_CODE_INIT;
455*4882a593Smuzhiyun info->comp_baddr = dma_map_single(&pdev->dev,
456*4882a593Smuzhiyun (void *)info->completion_addr,
457*4882a593Smuzhiyun sizeof(union cpt_res_s),
458*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
459*4882a593Smuzhiyun if (dma_mapping_error(&pdev->dev, info->comp_baddr)) {
460*4882a593Smuzhiyun dev_err(&pdev->dev, "mapping compptr Failed %lu\n",
461*4882a593Smuzhiyun sizeof(union cpt_res_s));
462*4882a593Smuzhiyun ret = -EFAULT;
463*4882a593Smuzhiyun goto request_cleanup;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* Fill the VQ command */
467*4882a593Smuzhiyun vq_cmd.cmd.u64 = 0;
468*4882a593Smuzhiyun vq_cmd.cmd.s.opcode = cpu_to_be16(cpt_req->opcode.flags);
469*4882a593Smuzhiyun vq_cmd.cmd.s.param1 = cpu_to_be16(cpt_req->param1);
470*4882a593Smuzhiyun vq_cmd.cmd.s.param2 = cpu_to_be16(cpt_req->param2);
471*4882a593Smuzhiyun vq_cmd.cmd.s.dlen = cpu_to_be16(cpt_req->dlen);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun vq_cmd.dptr = info->dptr_baddr;
474*4882a593Smuzhiyun vq_cmd.rptr = info->rptr_baddr;
475*4882a593Smuzhiyun vq_cmd.cptr.u64 = 0;
476*4882a593Smuzhiyun vq_cmd.cptr.s.grp = group;
477*4882a593Smuzhiyun /* Get Pending Entry to submit command */
478*4882a593Smuzhiyun /* Always queue 0, because 1 queue per VF */
479*4882a593Smuzhiyun queue = 0;
480*4882a593Smuzhiyun pqueue = &cptvf->pqinfo.queue[queue];
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (atomic64_read(&pqueue->pending_count) > PENDING_THOLD) {
483*4882a593Smuzhiyun dev_err(&pdev->dev, "pending threshold reached\n");
484*4882a593Smuzhiyun process_pending_queue(cptvf, &cptvf->pqinfo, queue);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun get_pending_entry:
488*4882a593Smuzhiyun spin_lock_bh(&pqueue->lock);
489*4882a593Smuzhiyun pentry = get_free_pending_entry(pqueue, cptvf->pqinfo.qlen);
490*4882a593Smuzhiyun if (unlikely(!pentry)) {
491*4882a593Smuzhiyun spin_unlock_bh(&pqueue->lock);
492*4882a593Smuzhiyun if (clear == 0) {
493*4882a593Smuzhiyun process_pending_queue(cptvf, &cptvf->pqinfo, queue);
494*4882a593Smuzhiyun clear = 1;
495*4882a593Smuzhiyun goto get_pending_entry;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun dev_err(&pdev->dev, "Get free entry failed\n");
498*4882a593Smuzhiyun dev_err(&pdev->dev, "queue: %d, rear: %d, front: %d\n",
499*4882a593Smuzhiyun queue, pqueue->rear, pqueue->front);
500*4882a593Smuzhiyun ret = -EFAULT;
501*4882a593Smuzhiyun goto request_cleanup;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun pentry->completion_addr = info->completion_addr;
505*4882a593Smuzhiyun pentry->post_arg = (void *)info;
506*4882a593Smuzhiyun pentry->callback = req->callback;
507*4882a593Smuzhiyun pentry->callback_arg = req->callback_arg;
508*4882a593Smuzhiyun info->pentry = pentry;
509*4882a593Smuzhiyun pentry->busy = true;
510*4882a593Smuzhiyun atomic64_inc(&pqueue->pending_count);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Send CPT command */
513*4882a593Smuzhiyun info->pentry = pentry;
514*4882a593Smuzhiyun info->time_in = jiffies;
515*4882a593Smuzhiyun info->req = req;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* Create the CPT_INST_S type command for HW intrepretation */
518*4882a593Smuzhiyun cptinst.s.doneint = true;
519*4882a593Smuzhiyun cptinst.s.res_addr = (u64)info->comp_baddr;
520*4882a593Smuzhiyun cptinst.s.tag = 0;
521*4882a593Smuzhiyun cptinst.s.grp = 0;
522*4882a593Smuzhiyun cptinst.s.wq_ptr = 0;
523*4882a593Smuzhiyun cptinst.s.ei0 = vq_cmd.cmd.u64;
524*4882a593Smuzhiyun cptinst.s.ei1 = vq_cmd.dptr;
525*4882a593Smuzhiyun cptinst.s.ei2 = vq_cmd.rptr;
526*4882a593Smuzhiyun cptinst.s.ei3 = vq_cmd.cptr.u64;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun ret = send_cpt_command(cptvf, &cptinst, queue);
529*4882a593Smuzhiyun spin_unlock_bh(&pqueue->lock);
530*4882a593Smuzhiyun if (unlikely(ret)) {
531*4882a593Smuzhiyun dev_err(&pdev->dev, "Send command failed for AE\n");
532*4882a593Smuzhiyun ret = -EFAULT;
533*4882a593Smuzhiyun goto request_cleanup;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return 0;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun request_cleanup:
539*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Failed to submit CPT command\n");
540*4882a593Smuzhiyun do_request_cleanup(cptvf, info);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return ret;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
vq_post_process(struct cpt_vf * cptvf,u32 qno)545*4882a593Smuzhiyun void vq_post_process(struct cpt_vf *cptvf, u32 qno)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct pci_dev *pdev = cptvf->pdev;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (unlikely(qno > cptvf->nr_queues)) {
550*4882a593Smuzhiyun dev_err(&pdev->dev, "Request for post processing on invalid pending queue: %u\n",
551*4882a593Smuzhiyun qno);
552*4882a593Smuzhiyun return;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun process_pending_queue(cptvf, &cptvf->pqinfo, qno);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
cptvf_do_request(void * vfdev,struct cpt_request_info * req)558*4882a593Smuzhiyun int cptvf_do_request(void *vfdev, struct cpt_request_info *req)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct cpt_vf *cptvf = (struct cpt_vf *)vfdev;
561*4882a593Smuzhiyun struct pci_dev *pdev = cptvf->pdev;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (!cpt_device_ready(cptvf)) {
564*4882a593Smuzhiyun dev_err(&pdev->dev, "CPT Device is not ready");
565*4882a593Smuzhiyun return -ENODEV;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if ((cptvf->vftype == SE_TYPES) && (!req->ctrl.s.se_req)) {
569*4882a593Smuzhiyun dev_err(&pdev->dev, "CPTVF-%d of SE TYPE got AE request",
570*4882a593Smuzhiyun cptvf->vfid);
571*4882a593Smuzhiyun return -EINVAL;
572*4882a593Smuzhiyun } else if ((cptvf->vftype == AE_TYPES) && (req->ctrl.s.se_req)) {
573*4882a593Smuzhiyun dev_err(&pdev->dev, "CPTVF-%d of AE TYPE got SE request",
574*4882a593Smuzhiyun cptvf->vfid);
575*4882a593Smuzhiyun return -EINVAL;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun return process_request(cptvf, req);
579*4882a593Smuzhiyun }
580