1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Cavium, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #ifndef __CPT_COMMON_H
7*4882a593Smuzhiyun #define __CPT_COMMON_H
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <asm/byteorder.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "cpt_hw_types.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* Device ID */
16*4882a593Smuzhiyun #define CPT_81XX_PCI_PF_DEVICE_ID 0xa040
17*4882a593Smuzhiyun #define CPT_81XX_PCI_VF_DEVICE_ID 0xa041
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* flags to indicate the features supported */
20*4882a593Smuzhiyun #define CPT_FLAG_SRIOV_ENABLED BIT(1)
21*4882a593Smuzhiyun #define CPT_FLAG_VF_DRIVER BIT(2)
22*4882a593Smuzhiyun #define CPT_FLAG_DEVICE_READY BIT(3)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define cpt_sriov_enabled(cpt) ((cpt)->flags & CPT_FLAG_SRIOV_ENABLED)
25*4882a593Smuzhiyun #define cpt_vf_driver(cpt) ((cpt)->flags & CPT_FLAG_VF_DRIVER)
26*4882a593Smuzhiyun #define cpt_device_ready(cpt) ((cpt)->flags & CPT_FLAG_DEVICE_READY)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define CPT_MBOX_MSG_TYPE_ACK 1
29*4882a593Smuzhiyun #define CPT_MBOX_MSG_TYPE_NACK 2
30*4882a593Smuzhiyun #define CPT_MBOX_MSG_TIMEOUT 2000
31*4882a593Smuzhiyun #define VF_STATE_DOWN 0
32*4882a593Smuzhiyun #define VF_STATE_UP 1
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun * CPT Registers map for 81xx
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* PF registers */
39*4882a593Smuzhiyun #define CPTX_PF_CONSTANTS(a) (0x0ll + ((u64)(a) << 36))
40*4882a593Smuzhiyun #define CPTX_PF_RESET(a) (0x100ll + ((u64)(a) << 36))
41*4882a593Smuzhiyun #define CPTX_PF_DIAG(a) (0x120ll + ((u64)(a) << 36))
42*4882a593Smuzhiyun #define CPTX_PF_BIST_STATUS(a) (0x160ll + ((u64)(a) << 36))
43*4882a593Smuzhiyun #define CPTX_PF_ECC0_CTL(a) (0x200ll + ((u64)(a) << 36))
44*4882a593Smuzhiyun #define CPTX_PF_ECC0_FLIP(a) (0x210ll + ((u64)(a) << 36))
45*4882a593Smuzhiyun #define CPTX_PF_ECC0_INT(a) (0x220ll + ((u64)(a) << 36))
46*4882a593Smuzhiyun #define CPTX_PF_ECC0_INT_W1S(a) (0x230ll + ((u64)(a) << 36))
47*4882a593Smuzhiyun #define CPTX_PF_ECC0_ENA_W1S(a) (0x240ll + ((u64)(a) << 36))
48*4882a593Smuzhiyun #define CPTX_PF_ECC0_ENA_W1C(a) (0x250ll + ((u64)(a) << 36))
49*4882a593Smuzhiyun #define CPTX_PF_MBOX_INTX(a, b) \
50*4882a593Smuzhiyun (0x400ll + ((u64)(a) << 36) + ((b) << 3))
51*4882a593Smuzhiyun #define CPTX_PF_MBOX_INT_W1SX(a, b) \
52*4882a593Smuzhiyun (0x420ll + ((u64)(a) << 36) + ((b) << 3))
53*4882a593Smuzhiyun #define CPTX_PF_MBOX_ENA_W1CX(a, b) \
54*4882a593Smuzhiyun (0x440ll + ((u64)(a) << 36) + ((b) << 3))
55*4882a593Smuzhiyun #define CPTX_PF_MBOX_ENA_W1SX(a, b) \
56*4882a593Smuzhiyun (0x460ll + ((u64)(a) << 36) + ((b) << 3))
57*4882a593Smuzhiyun #define CPTX_PF_EXEC_INT(a) (0x500ll + 0x1000000000ll * ((a) & 0x1))
58*4882a593Smuzhiyun #define CPTX_PF_EXEC_INT_W1S(a) (0x520ll + ((u64)(a) << 36))
59*4882a593Smuzhiyun #define CPTX_PF_EXEC_ENA_W1C(a) (0x540ll + ((u64)(a) << 36))
60*4882a593Smuzhiyun #define CPTX_PF_EXEC_ENA_W1S(a) (0x560ll + ((u64)(a) << 36))
61*4882a593Smuzhiyun #define CPTX_PF_GX_EN(a, b) \
62*4882a593Smuzhiyun (0x600ll + ((u64)(a) << 36) + ((b) << 3))
63*4882a593Smuzhiyun #define CPTX_PF_EXEC_INFO(a) (0x700ll + ((u64)(a) << 36))
64*4882a593Smuzhiyun #define CPTX_PF_EXEC_BUSY(a) (0x800ll + ((u64)(a) << 36))
65*4882a593Smuzhiyun #define CPTX_PF_EXEC_INFO0(a) (0x900ll + ((u64)(a) << 36))
66*4882a593Smuzhiyun #define CPTX_PF_EXEC_INFO1(a) (0x910ll + ((u64)(a) << 36))
67*4882a593Smuzhiyun #define CPTX_PF_INST_REQ_PC(a) (0x10000ll + ((u64)(a) << 36))
68*4882a593Smuzhiyun #define CPTX_PF_INST_LATENCY_PC(a) \
69*4882a593Smuzhiyun (0x10020ll + ((u64)(a) << 36))
70*4882a593Smuzhiyun #define CPTX_PF_RD_REQ_PC(a) (0x10040ll + ((u64)(a) << 36))
71*4882a593Smuzhiyun #define CPTX_PF_RD_LATENCY_PC(a) (0x10060ll + ((u64)(a) << 36))
72*4882a593Smuzhiyun #define CPTX_PF_RD_UC_PC(a) (0x10080ll + ((u64)(a) << 36))
73*4882a593Smuzhiyun #define CPTX_PF_ACTIVE_CYCLES_PC(a) (0x10100ll + ((u64)(a) << 36))
74*4882a593Smuzhiyun #define CPTX_PF_EXE_CTL(a) (0x4000000ll + ((u64)(a) << 36))
75*4882a593Smuzhiyun #define CPTX_PF_EXE_STATUS(a) (0x4000008ll + ((u64)(a) << 36))
76*4882a593Smuzhiyun #define CPTX_PF_EXE_CLK(a) (0x4000010ll + ((u64)(a) << 36))
77*4882a593Smuzhiyun #define CPTX_PF_EXE_DBG_CTL(a) (0x4000018ll + ((u64)(a) << 36))
78*4882a593Smuzhiyun #define CPTX_PF_EXE_DBG_DATA(a) (0x4000020ll + ((u64)(a) << 36))
79*4882a593Smuzhiyun #define CPTX_PF_EXE_BIST_STATUS(a) (0x4000028ll + ((u64)(a) << 36))
80*4882a593Smuzhiyun #define CPTX_PF_EXE_REQ_TIMER(a) (0x4000030ll + ((u64)(a) << 36))
81*4882a593Smuzhiyun #define CPTX_PF_EXE_MEM_CTL(a) (0x4000038ll + ((u64)(a) << 36))
82*4882a593Smuzhiyun #define CPTX_PF_EXE_PERF_CTL(a) (0x4001000ll + ((u64)(a) << 36))
83*4882a593Smuzhiyun #define CPTX_PF_EXE_DBG_CNTX(a, b) \
84*4882a593Smuzhiyun (0x4001100ll + ((u64)(a) << 36) + ((b) << 3))
85*4882a593Smuzhiyun #define CPTX_PF_EXE_PERF_EVENT_CNT(a) (0x4001180ll + ((u64)(a) << 36))
86*4882a593Smuzhiyun #define CPTX_PF_EXE_EPCI_INBX_CNT(a, b) \
87*4882a593Smuzhiyun (0x4001200ll + ((u64)(a) << 36) + ((b) << 3))
88*4882a593Smuzhiyun #define CPTX_PF_EXE_EPCI_OUTBX_CNT(a, b) \
89*4882a593Smuzhiyun (0x4001240ll + ((u64)(a) << 36) + ((b) << 3))
90*4882a593Smuzhiyun #define CPTX_PF_ENGX_UCODE_BASE(a, b) \
91*4882a593Smuzhiyun (0x4002000ll + ((u64)(a) << 36) + ((b) << 3))
92*4882a593Smuzhiyun #define CPTX_PF_QX_CTL(a, b) \
93*4882a593Smuzhiyun (0x8000000ll + ((u64)(a) << 36) + ((b) << 20))
94*4882a593Smuzhiyun #define CPTX_PF_QX_GMCTL(a, b) \
95*4882a593Smuzhiyun (0x8000020ll + ((u64)(a) << 36) + ((b) << 20))
96*4882a593Smuzhiyun #define CPTX_PF_QX_CTL2(a, b) \
97*4882a593Smuzhiyun (0x8000100ll + ((u64)(a) << 36) + ((b) << 20))
98*4882a593Smuzhiyun #define CPTX_PF_VFX_MBOXX(a, b, c) \
99*4882a593Smuzhiyun (0x8001000ll + ((u64)(a) << 36) + ((b) << 20) + ((c) << 8))
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* VF registers */
102*4882a593Smuzhiyun #define CPTX_VQX_CTL(a, b) (0x100ll + ((u64)(a) << 36) + ((b) << 20))
103*4882a593Smuzhiyun #define CPTX_VQX_SADDR(a, b) (0x200ll + ((u64)(a) << 36) + ((b) << 20))
104*4882a593Smuzhiyun #define CPTX_VQX_DONE_WAIT(a, b) (0x400ll + ((u64)(a) << 36) + ((b) << 20))
105*4882a593Smuzhiyun #define CPTX_VQX_INPROG(a, b) (0x410ll + ((u64)(a) << 36) + ((b) << 20))
106*4882a593Smuzhiyun #define CPTX_VQX_DONE(a, b) (0x420ll + ((u64)(a) << 36) + ((b) << 20))
107*4882a593Smuzhiyun #define CPTX_VQX_DONE_ACK(a, b) (0x440ll + ((u64)(a) << 36) + ((b) << 20))
108*4882a593Smuzhiyun #define CPTX_VQX_DONE_INT_W1S(a, b) (0x460ll + ((u64)(a) << 36) + ((b) << 20))
109*4882a593Smuzhiyun #define CPTX_VQX_DONE_INT_W1C(a, b) (0x468ll + ((u64)(a) << 36) + ((b) << 20))
110*4882a593Smuzhiyun #define CPTX_VQX_DONE_ENA_W1S(a, b) (0x470ll + ((u64)(a) << 36) + ((b) << 20))
111*4882a593Smuzhiyun #define CPTX_VQX_DONE_ENA_W1C(a, b) (0x478ll + ((u64)(a) << 36) + ((b) << 20))
112*4882a593Smuzhiyun #define CPTX_VQX_MISC_INT(a, b) (0x500ll + ((u64)(a) << 36) + ((b) << 20))
113*4882a593Smuzhiyun #define CPTX_VQX_MISC_INT_W1S(a, b) (0x508ll + ((u64)(a) << 36) + ((b) << 20))
114*4882a593Smuzhiyun #define CPTX_VQX_MISC_ENA_W1S(a, b) (0x510ll + ((u64)(a) << 36) + ((b) << 20))
115*4882a593Smuzhiyun #define CPTX_VQX_MISC_ENA_W1C(a, b) (0x518ll + ((u64)(a) << 36) + ((b) << 20))
116*4882a593Smuzhiyun #define CPTX_VQX_DOORBELL(a, b) (0x600ll + ((u64)(a) << 36) + ((b) << 20))
117*4882a593Smuzhiyun #define CPTX_VFX_PF_MBOXX(a, b, c) \
118*4882a593Smuzhiyun (0x1000ll + ((u64)(a) << 36) + ((b) << 20) + ((c) << 3))
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun enum vftype {
121*4882a593Smuzhiyun AE_TYPES = 1,
122*4882a593Smuzhiyun SE_TYPES = 2,
123*4882a593Smuzhiyun BAD_CPT_TYPES,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Max CPT devices supported */
127*4882a593Smuzhiyun enum cpt_mbox_opcode {
128*4882a593Smuzhiyun CPT_MSG_VF_UP = 1,
129*4882a593Smuzhiyun CPT_MSG_VF_DOWN,
130*4882a593Smuzhiyun CPT_MSG_READY,
131*4882a593Smuzhiyun CPT_MSG_QLEN,
132*4882a593Smuzhiyun CPT_MSG_QBIND_GRP,
133*4882a593Smuzhiyun CPT_MSG_VQ_PRIORITY,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* CPT mailbox structure */
137*4882a593Smuzhiyun struct cpt_mbox {
138*4882a593Smuzhiyun u64 msg; /* Message type MBOX[0] */
139*4882a593Smuzhiyun u64 data;/* Data MBOX[1] */
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Register read/write APIs */
cpt_write_csr64(u8 __iomem * hw_addr,u64 offset,u64 val)143*4882a593Smuzhiyun static inline void cpt_write_csr64(u8 __iomem *hw_addr, u64 offset,
144*4882a593Smuzhiyun u64 val)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun writeq(val, hw_addr + offset);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
cpt_read_csr64(u8 __iomem * hw_addr,u64 offset)149*4882a593Smuzhiyun static inline u64 cpt_read_csr64(u8 __iomem *hw_addr, u64 offset)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun return readq(hw_addr + offset);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun #endif /* __CPT_COMMON_H */
154