1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * CAAM/SEC 4.x driver backend
4*4882a593Smuzhiyun * Private/internal definitions between modules
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright 2008-2011 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun * Copyright 2019 NXP
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef INTERN_H
11*4882a593Smuzhiyun #define INTERN_H
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "ctrl.h"
14*4882a593Smuzhiyun #include <crypto/engine.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* Currently comes from Kconfig param as a ^2 (driver-required) */
17*4882a593Smuzhiyun #define JOBR_DEPTH (1 << CONFIG_CRYPTO_DEV_FSL_CAAM_RINGSIZE)
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Kconfig params for interrupt coalescing if selected (else zero) */
20*4882a593Smuzhiyun #ifdef CONFIG_CRYPTO_DEV_FSL_CAAM_INTC
21*4882a593Smuzhiyun #define JOBR_INTC JRCFG_ICEN
22*4882a593Smuzhiyun #define JOBR_INTC_TIME_THLD CONFIG_CRYPTO_DEV_FSL_CAAM_INTC_TIME_THLD
23*4882a593Smuzhiyun #define JOBR_INTC_COUNT_THLD CONFIG_CRYPTO_DEV_FSL_CAAM_INTC_COUNT_THLD
24*4882a593Smuzhiyun #else
25*4882a593Smuzhiyun #define JOBR_INTC 0
26*4882a593Smuzhiyun #define JOBR_INTC_TIME_THLD 0
27*4882a593Smuzhiyun #define JOBR_INTC_COUNT_THLD 0
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * Storage for tracking each in-process entry moving across a ring
32*4882a593Smuzhiyun * Each entry on an output ring needs one of these
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun struct caam_jrentry_info {
35*4882a593Smuzhiyun void (*callbk)(struct device *dev, u32 *desc, u32 status, void *arg);
36*4882a593Smuzhiyun void *cbkarg; /* Argument per ring entry */
37*4882a593Smuzhiyun u32 *desc_addr_virt; /* Stored virt addr for postprocessing */
38*4882a593Smuzhiyun dma_addr_t desc_addr_dma; /* Stored bus addr for done matching */
39*4882a593Smuzhiyun u32 desc_size; /* Stored size for postprocessing, header derived */
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Private sub-storage for a single JobR */
43*4882a593Smuzhiyun struct caam_drv_private_jr {
44*4882a593Smuzhiyun struct list_head list_node; /* Job Ring device list */
45*4882a593Smuzhiyun struct device *dev;
46*4882a593Smuzhiyun int ridx;
47*4882a593Smuzhiyun struct caam_job_ring __iomem *rregs; /* JobR's register space */
48*4882a593Smuzhiyun struct tasklet_struct irqtask;
49*4882a593Smuzhiyun int irq; /* One per queue */
50*4882a593Smuzhiyun bool hwrng;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* Number of scatterlist crypt transforms active on the JobR */
53*4882a593Smuzhiyun atomic_t tfm_count ____cacheline_aligned;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* Job ring info */
56*4882a593Smuzhiyun struct caam_jrentry_info *entinfo; /* Alloc'ed 1 per ring entry */
57*4882a593Smuzhiyun spinlock_t inplock ____cacheline_aligned; /* Input ring index lock */
58*4882a593Smuzhiyun u32 inpring_avail; /* Number of free entries in input ring */
59*4882a593Smuzhiyun int head; /* entinfo (s/w ring) head index */
60*4882a593Smuzhiyun void *inpring; /* Base of input ring, alloc
61*4882a593Smuzhiyun * DMA-safe */
62*4882a593Smuzhiyun int out_ring_read_index; /* Output index "tail" */
63*4882a593Smuzhiyun int tail; /* entinfo (s/w ring) tail index */
64*4882a593Smuzhiyun void *outring; /* Base of output ring, DMA-safe */
65*4882a593Smuzhiyun struct crypto_engine *engine;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * Driver-private storage for a single CAAM block instance
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun struct caam_drv_private {
72*4882a593Smuzhiyun /* Physical-presence section */
73*4882a593Smuzhiyun struct caam_ctrl __iomem *ctrl; /* controller region */
74*4882a593Smuzhiyun struct caam_deco __iomem *deco; /* DECO/CCB views */
75*4882a593Smuzhiyun struct caam_assurance __iomem *assure;
76*4882a593Smuzhiyun struct caam_queue_if __iomem *qi; /* QI control region */
77*4882a593Smuzhiyun struct caam_job_ring __iomem *jr[4]; /* JobR's register space */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct iommu_domain *domain;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * Detected geometry block. Filled in from device tree if powerpc,
83*4882a593Smuzhiyun * or from register-based version detection code
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun u8 total_jobrs; /* Total Job Rings in device */
86*4882a593Smuzhiyun u8 qi_present; /* Nonzero if QI present in device */
87*4882a593Smuzhiyun u8 mc_en; /* Nonzero if MC f/w is active */
88*4882a593Smuzhiyun int secvio_irq; /* Security violation interrupt number */
89*4882a593Smuzhiyun int virt_en; /* Virtualization enabled in CAAM */
90*4882a593Smuzhiyun int era; /* CAAM Era (internal HW revision) */
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define RNG4_MAX_HANDLES 2
93*4882a593Smuzhiyun /* RNG4 block */
94*4882a593Smuzhiyun u32 rng4_sh_init; /* This bitmap shows which of the State
95*4882a593Smuzhiyun Handles of the RNG4 block are initialized
96*4882a593Smuzhiyun by this driver */
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun struct clk_bulk_data *clks;
99*4882a593Smuzhiyun int num_clks;
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * debugfs entries for developer view into driver/device
102*4882a593Smuzhiyun * variables at runtime.
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
105*4882a593Smuzhiyun struct dentry *ctl; /* controller dir */
106*4882a593Smuzhiyun struct debugfs_blob_wrapper ctl_kek_wrap, ctl_tkek_wrap, ctl_tdsk_wrap;
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #ifdef CONFIG_CRYPTO_DEV_FSL_CAAM_CRYPTO_API
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun int caam_algapi_init(struct device *dev);
113*4882a593Smuzhiyun void caam_algapi_exit(void);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #else
116*4882a593Smuzhiyun
caam_algapi_init(struct device * dev)117*4882a593Smuzhiyun static inline int caam_algapi_init(struct device *dev)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
caam_algapi_exit(void)122*4882a593Smuzhiyun static inline void caam_algapi_exit(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #endif /* CONFIG_CRYPTO_DEV_FSL_CAAM_CRYPTO_API */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #ifdef CONFIG_CRYPTO_DEV_FSL_CAAM_AHASH_API
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun int caam_algapi_hash_init(struct device *dev);
131*4882a593Smuzhiyun void caam_algapi_hash_exit(void);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #else
134*4882a593Smuzhiyun
caam_algapi_hash_init(struct device * dev)135*4882a593Smuzhiyun static inline int caam_algapi_hash_init(struct device *dev)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
caam_algapi_hash_exit(void)140*4882a593Smuzhiyun static inline void caam_algapi_hash_exit(void)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #endif /* CONFIG_CRYPTO_DEV_FSL_CAAM_AHASH_API */
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #ifdef CONFIG_CRYPTO_DEV_FSL_CAAM_PKC_API
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun int caam_pkc_init(struct device *dev);
149*4882a593Smuzhiyun void caam_pkc_exit(void);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #else
152*4882a593Smuzhiyun
caam_pkc_init(struct device * dev)153*4882a593Smuzhiyun static inline int caam_pkc_init(struct device *dev)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
caam_pkc_exit(void)158*4882a593Smuzhiyun static inline void caam_pkc_exit(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #endif /* CONFIG_CRYPTO_DEV_FSL_CAAM_PKC_API */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #ifdef CONFIG_CRYPTO_DEV_FSL_CAAM_RNG_API
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun int caam_rng_init(struct device *dev);
167*4882a593Smuzhiyun void caam_rng_exit(struct device *dev);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #else
170*4882a593Smuzhiyun
caam_rng_init(struct device * dev)171*4882a593Smuzhiyun static inline int caam_rng_init(struct device *dev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
caam_rng_exit(struct device * dev)176*4882a593Smuzhiyun static inline void caam_rng_exit(struct device *dev) {}
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #endif /* CONFIG_CRYPTO_DEV_FSL_CAAM_RNG_API */
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #ifdef CONFIG_CAAM_QI
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun int caam_qi_algapi_init(struct device *dev);
183*4882a593Smuzhiyun void caam_qi_algapi_exit(void);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #else
186*4882a593Smuzhiyun
caam_qi_algapi_init(struct device * dev)187*4882a593Smuzhiyun static inline int caam_qi_algapi_init(struct device *dev)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
caam_qi_algapi_exit(void)192*4882a593Smuzhiyun static inline void caam_qi_algapi_exit(void)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #endif /* CONFIG_CAAM_QI */
197*4882a593Smuzhiyun
caam_get_dma_mask(struct device * dev)198*4882a593Smuzhiyun static inline u64 caam_get_dma_mask(struct device *dev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct device_node *nprop = dev->of_node;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (caam_ptr_sz != sizeof(u64))
203*4882a593Smuzhiyun return DMA_BIT_MASK(32);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (caam_dpaa2)
206*4882a593Smuzhiyun return DMA_BIT_MASK(49);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (of_device_is_compatible(nprop, "fsl,sec-v5.0-job-ring") ||
209*4882a593Smuzhiyun of_device_is_compatible(nprop, "fsl,sec-v5.0"))
210*4882a593Smuzhiyun return DMA_BIT_MASK(40);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return DMA_BIT_MASK(36);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #endif /* INTERN_H */
217