xref: /OK3568_Linux_fs/kernel/drivers/crypto/caam/caamhash.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * caam - Freescale FSL CAAM support for ahash functions of crypto API
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2011 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun  * Copyright 2018-2019 NXP
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on caamalg.c crypto API driver.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * relationship of digest job descriptor or first job descriptor after init to
11*4882a593Smuzhiyun  * shared descriptors:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * ---------------                     ---------------
14*4882a593Smuzhiyun  * | JobDesc #1  |-------------------->|  ShareDesc  |
15*4882a593Smuzhiyun  * | *(packet 1) |                     |  (hashKey)  |
16*4882a593Smuzhiyun  * ---------------                     | (operation) |
17*4882a593Smuzhiyun  *                                     ---------------
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * relationship of subsequent job descriptors to shared descriptors:
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * ---------------                     ---------------
22*4882a593Smuzhiyun  * | JobDesc #2  |-------------------->|  ShareDesc  |
23*4882a593Smuzhiyun  * | *(packet 2) |      |------------->|  (hashKey)  |
24*4882a593Smuzhiyun  * ---------------      |    |-------->| (operation) |
25*4882a593Smuzhiyun  *       .              |    |         | (load ctx2) |
26*4882a593Smuzhiyun  *       .              |    |         ---------------
27*4882a593Smuzhiyun  * ---------------      |    |
28*4882a593Smuzhiyun  * | JobDesc #3  |------|    |
29*4882a593Smuzhiyun  * | *(packet 3) |           |
30*4882a593Smuzhiyun  * ---------------           |
31*4882a593Smuzhiyun  *       .                   |
32*4882a593Smuzhiyun  *       .                   |
33*4882a593Smuzhiyun  * ---------------           |
34*4882a593Smuzhiyun  * | JobDesc #4  |------------
35*4882a593Smuzhiyun  * | *(packet 4) |
36*4882a593Smuzhiyun  * ---------------
37*4882a593Smuzhiyun  *
38*4882a593Smuzhiyun  * The SharedDesc never changes for a connection unless rekeyed, but
39*4882a593Smuzhiyun  * each packet will likely be in a different place. So all we need
40*4882a593Smuzhiyun  * to know to process the packet is where the input is, where the
41*4882a593Smuzhiyun  * output goes, and what context we want to process with. Context is
42*4882a593Smuzhiyun  * in the SharedDesc, packet references in the JobDesc.
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * So, a job desc looks like:
45*4882a593Smuzhiyun  *
46*4882a593Smuzhiyun  * ---------------------
47*4882a593Smuzhiyun  * | Header            |
48*4882a593Smuzhiyun  * | ShareDesc Pointer |
49*4882a593Smuzhiyun  * | SEQ_OUT_PTR       |
50*4882a593Smuzhiyun  * | (output buffer)   |
51*4882a593Smuzhiyun  * | (output length)   |
52*4882a593Smuzhiyun  * | SEQ_IN_PTR        |
53*4882a593Smuzhiyun  * | (input buffer)    |
54*4882a593Smuzhiyun  * | (input length)    |
55*4882a593Smuzhiyun  * ---------------------
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #include "compat.h"
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #include "regs.h"
61*4882a593Smuzhiyun #include "intern.h"
62*4882a593Smuzhiyun #include "desc_constr.h"
63*4882a593Smuzhiyun #include "jr.h"
64*4882a593Smuzhiyun #include "error.h"
65*4882a593Smuzhiyun #include "sg_sw_sec4.h"
66*4882a593Smuzhiyun #include "key_gen.h"
67*4882a593Smuzhiyun #include "caamhash_desc.h"
68*4882a593Smuzhiyun #include <crypto/engine.h>
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define CAAM_CRA_PRIORITY		3000
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* max hash key is max split key size */
73*4882a593Smuzhiyun #define CAAM_MAX_HASH_KEY_SIZE		(SHA512_DIGEST_SIZE * 2)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define CAAM_MAX_HASH_BLOCK_SIZE	SHA512_BLOCK_SIZE
76*4882a593Smuzhiyun #define CAAM_MAX_HASH_DIGEST_SIZE	SHA512_DIGEST_SIZE
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define DESC_HASH_MAX_USED_BYTES	(DESC_AHASH_FINAL_LEN + \
79*4882a593Smuzhiyun 					 CAAM_MAX_HASH_KEY_SIZE)
80*4882a593Smuzhiyun #define DESC_HASH_MAX_USED_LEN		(DESC_HASH_MAX_USED_BYTES / CAAM_CMD_SZ)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* caam context sizes for hashes: running digest + 8 */
83*4882a593Smuzhiyun #define HASH_MSG_LEN			8
84*4882a593Smuzhiyun #define MAX_CTX_LEN			(HASH_MSG_LEN + SHA512_DIGEST_SIZE)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static struct list_head hash_list;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* ahash per-session context */
89*4882a593Smuzhiyun struct caam_hash_ctx {
90*4882a593Smuzhiyun 	struct crypto_engine_ctx enginectx;
91*4882a593Smuzhiyun 	u32 sh_desc_update[DESC_HASH_MAX_USED_LEN] ____cacheline_aligned;
92*4882a593Smuzhiyun 	u32 sh_desc_update_first[DESC_HASH_MAX_USED_LEN] ____cacheline_aligned;
93*4882a593Smuzhiyun 	u32 sh_desc_fin[DESC_HASH_MAX_USED_LEN] ____cacheline_aligned;
94*4882a593Smuzhiyun 	u32 sh_desc_digest[DESC_HASH_MAX_USED_LEN] ____cacheline_aligned;
95*4882a593Smuzhiyun 	u8 key[CAAM_MAX_HASH_KEY_SIZE] ____cacheline_aligned;
96*4882a593Smuzhiyun 	dma_addr_t sh_desc_update_dma ____cacheline_aligned;
97*4882a593Smuzhiyun 	dma_addr_t sh_desc_update_first_dma;
98*4882a593Smuzhiyun 	dma_addr_t sh_desc_fin_dma;
99*4882a593Smuzhiyun 	dma_addr_t sh_desc_digest_dma;
100*4882a593Smuzhiyun 	enum dma_data_direction dir;
101*4882a593Smuzhiyun 	enum dma_data_direction key_dir;
102*4882a593Smuzhiyun 	struct device *jrdev;
103*4882a593Smuzhiyun 	int ctx_len;
104*4882a593Smuzhiyun 	struct alginfo adata;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* ahash state */
108*4882a593Smuzhiyun struct caam_hash_state {
109*4882a593Smuzhiyun 	dma_addr_t buf_dma;
110*4882a593Smuzhiyun 	dma_addr_t ctx_dma;
111*4882a593Smuzhiyun 	int ctx_dma_len;
112*4882a593Smuzhiyun 	u8 buf[CAAM_MAX_HASH_BLOCK_SIZE] ____cacheline_aligned;
113*4882a593Smuzhiyun 	int buflen;
114*4882a593Smuzhiyun 	int next_buflen;
115*4882a593Smuzhiyun 	u8 caam_ctx[MAX_CTX_LEN] ____cacheline_aligned;
116*4882a593Smuzhiyun 	int (*update)(struct ahash_request *req) ____cacheline_aligned;
117*4882a593Smuzhiyun 	int (*final)(struct ahash_request *req);
118*4882a593Smuzhiyun 	int (*finup)(struct ahash_request *req);
119*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
120*4882a593Smuzhiyun 	void (*ahash_op_done)(struct device *jrdev, u32 *desc, u32 err,
121*4882a593Smuzhiyun 			      void *context);
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun struct caam_export_state {
125*4882a593Smuzhiyun 	u8 buf[CAAM_MAX_HASH_BLOCK_SIZE];
126*4882a593Smuzhiyun 	u8 caam_ctx[MAX_CTX_LEN];
127*4882a593Smuzhiyun 	int buflen;
128*4882a593Smuzhiyun 	int (*update)(struct ahash_request *req);
129*4882a593Smuzhiyun 	int (*final)(struct ahash_request *req);
130*4882a593Smuzhiyun 	int (*finup)(struct ahash_request *req);
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
is_cmac_aes(u32 algtype)133*4882a593Smuzhiyun static inline bool is_cmac_aes(u32 algtype)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	return (algtype & (OP_ALG_ALGSEL_MASK | OP_ALG_AAI_MASK)) ==
136*4882a593Smuzhiyun 	       (OP_ALG_ALGSEL_AES | OP_ALG_AAI_CMAC);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun /* Common job descriptor seq in/out ptr routines */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* Map state->caam_ctx, and append seq_out_ptr command that points to it */
map_seq_out_ptr_ctx(u32 * desc,struct device * jrdev,struct caam_hash_state * state,int ctx_len)141*4882a593Smuzhiyun static inline int map_seq_out_ptr_ctx(u32 *desc, struct device *jrdev,
142*4882a593Smuzhiyun 				      struct caam_hash_state *state,
143*4882a593Smuzhiyun 				      int ctx_len)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	state->ctx_dma_len = ctx_len;
146*4882a593Smuzhiyun 	state->ctx_dma = dma_map_single(jrdev, state->caam_ctx,
147*4882a593Smuzhiyun 					ctx_len, DMA_FROM_DEVICE);
148*4882a593Smuzhiyun 	if (dma_mapping_error(jrdev, state->ctx_dma)) {
149*4882a593Smuzhiyun 		dev_err(jrdev, "unable to map ctx\n");
150*4882a593Smuzhiyun 		state->ctx_dma = 0;
151*4882a593Smuzhiyun 		return -ENOMEM;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	append_seq_out_ptr(desc, state->ctx_dma, ctx_len, 0);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* Map current buffer in state (if length > 0) and put it in link table */
buf_map_to_sec4_sg(struct device * jrdev,struct sec4_sg_entry * sec4_sg,struct caam_hash_state * state)160*4882a593Smuzhiyun static inline int buf_map_to_sec4_sg(struct device *jrdev,
161*4882a593Smuzhiyun 				     struct sec4_sg_entry *sec4_sg,
162*4882a593Smuzhiyun 				     struct caam_hash_state *state)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	int buflen = state->buflen;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (!buflen)
167*4882a593Smuzhiyun 		return 0;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	state->buf_dma = dma_map_single(jrdev, state->buf, buflen,
170*4882a593Smuzhiyun 					DMA_TO_DEVICE);
171*4882a593Smuzhiyun 	if (dma_mapping_error(jrdev, state->buf_dma)) {
172*4882a593Smuzhiyun 		dev_err(jrdev, "unable to map buf\n");
173*4882a593Smuzhiyun 		state->buf_dma = 0;
174*4882a593Smuzhiyun 		return -ENOMEM;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	dma_to_sec4_sg_one(sec4_sg, state->buf_dma, buflen, 0);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* Map state->caam_ctx, and add it to link table */
ctx_map_to_sec4_sg(struct device * jrdev,struct caam_hash_state * state,int ctx_len,struct sec4_sg_entry * sec4_sg,u32 flag)183*4882a593Smuzhiyun static inline int ctx_map_to_sec4_sg(struct device *jrdev,
184*4882a593Smuzhiyun 				     struct caam_hash_state *state, int ctx_len,
185*4882a593Smuzhiyun 				     struct sec4_sg_entry *sec4_sg, u32 flag)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	state->ctx_dma_len = ctx_len;
188*4882a593Smuzhiyun 	state->ctx_dma = dma_map_single(jrdev, state->caam_ctx, ctx_len, flag);
189*4882a593Smuzhiyun 	if (dma_mapping_error(jrdev, state->ctx_dma)) {
190*4882a593Smuzhiyun 		dev_err(jrdev, "unable to map ctx\n");
191*4882a593Smuzhiyun 		state->ctx_dma = 0;
192*4882a593Smuzhiyun 		return -ENOMEM;
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	dma_to_sec4_sg_one(sec4_sg, state->ctx_dma, ctx_len, 0);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
ahash_set_sh_desc(struct crypto_ahash * ahash)200*4882a593Smuzhiyun static int ahash_set_sh_desc(struct crypto_ahash *ahash)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
203*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
204*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
205*4882a593Smuzhiyun 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(jrdev->parent);
206*4882a593Smuzhiyun 	u32 *desc;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	ctx->adata.key_virt = ctx->key;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* ahash_update shared descriptor */
211*4882a593Smuzhiyun 	desc = ctx->sh_desc_update;
212*4882a593Smuzhiyun 	cnstr_shdsc_ahash(desc, &ctx->adata, OP_ALG_AS_UPDATE, ctx->ctx_len,
213*4882a593Smuzhiyun 			  ctx->ctx_len, true, ctrlpriv->era);
214*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_update_dma,
215*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	print_hex_dump_debug("ahash update shdesc@"__stringify(__LINE__)": ",
218*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc, desc_bytes(desc),
219*4882a593Smuzhiyun 			     1);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* ahash_update_first shared descriptor */
222*4882a593Smuzhiyun 	desc = ctx->sh_desc_update_first;
223*4882a593Smuzhiyun 	cnstr_shdsc_ahash(desc, &ctx->adata, OP_ALG_AS_INIT, ctx->ctx_len,
224*4882a593Smuzhiyun 			  ctx->ctx_len, false, ctrlpriv->era);
225*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_update_first_dma,
226*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
227*4882a593Smuzhiyun 	print_hex_dump_debug("ahash update first shdesc@"__stringify(__LINE__)
228*4882a593Smuzhiyun 			     ": ", DUMP_PREFIX_ADDRESS, 16, 4, desc,
229*4882a593Smuzhiyun 			     desc_bytes(desc), 1);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* ahash_final shared descriptor */
232*4882a593Smuzhiyun 	desc = ctx->sh_desc_fin;
233*4882a593Smuzhiyun 	cnstr_shdsc_ahash(desc, &ctx->adata, OP_ALG_AS_FINALIZE, digestsize,
234*4882a593Smuzhiyun 			  ctx->ctx_len, true, ctrlpriv->era);
235*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_fin_dma,
236*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	print_hex_dump_debug("ahash final shdesc@"__stringify(__LINE__)": ",
239*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc,
240*4882a593Smuzhiyun 			     desc_bytes(desc), 1);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/* ahash_digest shared descriptor */
243*4882a593Smuzhiyun 	desc = ctx->sh_desc_digest;
244*4882a593Smuzhiyun 	cnstr_shdsc_ahash(desc, &ctx->adata, OP_ALG_AS_INITFINAL, digestsize,
245*4882a593Smuzhiyun 			  ctx->ctx_len, false, ctrlpriv->era);
246*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_digest_dma,
247*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	print_hex_dump_debug("ahash digest shdesc@"__stringify(__LINE__)": ",
250*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc,
251*4882a593Smuzhiyun 			     desc_bytes(desc), 1);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
axcbc_set_sh_desc(struct crypto_ahash * ahash)256*4882a593Smuzhiyun static int axcbc_set_sh_desc(struct crypto_ahash *ahash)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
259*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
260*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
261*4882a593Smuzhiyun 	u32 *desc;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* shared descriptor for ahash_update */
264*4882a593Smuzhiyun 	desc = ctx->sh_desc_update;
265*4882a593Smuzhiyun 	cnstr_shdsc_sk_hash(desc, &ctx->adata, OP_ALG_AS_UPDATE,
266*4882a593Smuzhiyun 			    ctx->ctx_len, ctx->ctx_len);
267*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_update_dma,
268*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
269*4882a593Smuzhiyun 	print_hex_dump_debug("axcbc update shdesc@" __stringify(__LINE__)" : ",
270*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc, desc_bytes(desc),
271*4882a593Smuzhiyun 			     1);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/* shared descriptor for ahash_{final,finup} */
274*4882a593Smuzhiyun 	desc = ctx->sh_desc_fin;
275*4882a593Smuzhiyun 	cnstr_shdsc_sk_hash(desc, &ctx->adata, OP_ALG_AS_FINALIZE,
276*4882a593Smuzhiyun 			    digestsize, ctx->ctx_len);
277*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_fin_dma,
278*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
279*4882a593Smuzhiyun 	print_hex_dump_debug("axcbc finup shdesc@" __stringify(__LINE__)" : ",
280*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc, desc_bytes(desc),
281*4882a593Smuzhiyun 			     1);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* key is immediate data for INIT and INITFINAL states */
284*4882a593Smuzhiyun 	ctx->adata.key_virt = ctx->key;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* shared descriptor for first invocation of ahash_update */
287*4882a593Smuzhiyun 	desc = ctx->sh_desc_update_first;
288*4882a593Smuzhiyun 	cnstr_shdsc_sk_hash(desc, &ctx->adata, OP_ALG_AS_INIT, ctx->ctx_len,
289*4882a593Smuzhiyun 			    ctx->ctx_len);
290*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_update_first_dma,
291*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
292*4882a593Smuzhiyun 	print_hex_dump_debug("axcbc update first shdesc@" __stringify(__LINE__)
293*4882a593Smuzhiyun 			     " : ", DUMP_PREFIX_ADDRESS, 16, 4, desc,
294*4882a593Smuzhiyun 			     desc_bytes(desc), 1);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* shared descriptor for ahash_digest */
297*4882a593Smuzhiyun 	desc = ctx->sh_desc_digest;
298*4882a593Smuzhiyun 	cnstr_shdsc_sk_hash(desc, &ctx->adata, OP_ALG_AS_INITFINAL,
299*4882a593Smuzhiyun 			    digestsize, ctx->ctx_len);
300*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_digest_dma,
301*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
302*4882a593Smuzhiyun 	print_hex_dump_debug("axcbc digest shdesc@" __stringify(__LINE__)" : ",
303*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc, desc_bytes(desc),
304*4882a593Smuzhiyun 			     1);
305*4882a593Smuzhiyun 	return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
acmac_set_sh_desc(struct crypto_ahash * ahash)308*4882a593Smuzhiyun static int acmac_set_sh_desc(struct crypto_ahash *ahash)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
311*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
312*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
313*4882a593Smuzhiyun 	u32 *desc;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* shared descriptor for ahash_update */
316*4882a593Smuzhiyun 	desc = ctx->sh_desc_update;
317*4882a593Smuzhiyun 	cnstr_shdsc_sk_hash(desc, &ctx->adata, OP_ALG_AS_UPDATE,
318*4882a593Smuzhiyun 			    ctx->ctx_len, ctx->ctx_len);
319*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_update_dma,
320*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
321*4882a593Smuzhiyun 	print_hex_dump_debug("acmac update shdesc@" __stringify(__LINE__)" : ",
322*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc,
323*4882a593Smuzhiyun 			     desc_bytes(desc), 1);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* shared descriptor for ahash_{final,finup} */
326*4882a593Smuzhiyun 	desc = ctx->sh_desc_fin;
327*4882a593Smuzhiyun 	cnstr_shdsc_sk_hash(desc, &ctx->adata, OP_ALG_AS_FINALIZE,
328*4882a593Smuzhiyun 			    digestsize, ctx->ctx_len);
329*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_fin_dma,
330*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
331*4882a593Smuzhiyun 	print_hex_dump_debug("acmac finup shdesc@" __stringify(__LINE__)" : ",
332*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc,
333*4882a593Smuzhiyun 			     desc_bytes(desc), 1);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* shared descriptor for first invocation of ahash_update */
336*4882a593Smuzhiyun 	desc = ctx->sh_desc_update_first;
337*4882a593Smuzhiyun 	cnstr_shdsc_sk_hash(desc, &ctx->adata, OP_ALG_AS_INIT, ctx->ctx_len,
338*4882a593Smuzhiyun 			    ctx->ctx_len);
339*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_update_first_dma,
340*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
341*4882a593Smuzhiyun 	print_hex_dump_debug("acmac update first shdesc@" __stringify(__LINE__)
342*4882a593Smuzhiyun 			     " : ", DUMP_PREFIX_ADDRESS, 16, 4, desc,
343*4882a593Smuzhiyun 			     desc_bytes(desc), 1);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* shared descriptor for ahash_digest */
346*4882a593Smuzhiyun 	desc = ctx->sh_desc_digest;
347*4882a593Smuzhiyun 	cnstr_shdsc_sk_hash(desc, &ctx->adata, OP_ALG_AS_INITFINAL,
348*4882a593Smuzhiyun 			    digestsize, ctx->ctx_len);
349*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->sh_desc_digest_dma,
350*4882a593Smuzhiyun 				   desc_bytes(desc), ctx->dir);
351*4882a593Smuzhiyun 	print_hex_dump_debug("acmac digest shdesc@" __stringify(__LINE__)" : ",
352*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc,
353*4882a593Smuzhiyun 			     desc_bytes(desc), 1);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* Digest hash size if it is too large */
hash_digest_key(struct caam_hash_ctx * ctx,u32 * keylen,u8 * key,u32 digestsize)359*4882a593Smuzhiyun static int hash_digest_key(struct caam_hash_ctx *ctx, u32 *keylen, u8 *key,
360*4882a593Smuzhiyun 			   u32 digestsize)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
363*4882a593Smuzhiyun 	u32 *desc;
364*4882a593Smuzhiyun 	struct split_key_result result;
365*4882a593Smuzhiyun 	dma_addr_t key_dma;
366*4882a593Smuzhiyun 	int ret;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	desc = kmalloc(CAAM_CMD_SZ * 8 + CAAM_PTR_SZ * 2, GFP_KERNEL | GFP_DMA);
369*4882a593Smuzhiyun 	if (!desc) {
370*4882a593Smuzhiyun 		dev_err(jrdev, "unable to allocate key input memory\n");
371*4882a593Smuzhiyun 		return -ENOMEM;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	init_job_desc(desc, 0);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	key_dma = dma_map_single(jrdev, key, *keylen, DMA_BIDIRECTIONAL);
377*4882a593Smuzhiyun 	if (dma_mapping_error(jrdev, key_dma)) {
378*4882a593Smuzhiyun 		dev_err(jrdev, "unable to map key memory\n");
379*4882a593Smuzhiyun 		kfree(desc);
380*4882a593Smuzhiyun 		return -ENOMEM;
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* Job descriptor to perform unkeyed hash on key_in */
384*4882a593Smuzhiyun 	append_operation(desc, ctx->adata.algtype | OP_ALG_ENCRYPT |
385*4882a593Smuzhiyun 			 OP_ALG_AS_INITFINAL);
386*4882a593Smuzhiyun 	append_seq_in_ptr(desc, key_dma, *keylen, 0);
387*4882a593Smuzhiyun 	append_seq_fifo_load(desc, *keylen, FIFOLD_CLASS_CLASS2 |
388*4882a593Smuzhiyun 			     FIFOLD_TYPE_LAST2 | FIFOLD_TYPE_MSG);
389*4882a593Smuzhiyun 	append_seq_out_ptr(desc, key_dma, digestsize, 0);
390*4882a593Smuzhiyun 	append_seq_store(desc, digestsize, LDST_CLASS_2_CCB |
391*4882a593Smuzhiyun 			 LDST_SRCDST_BYTE_CONTEXT);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	print_hex_dump_debug("key_in@"__stringify(__LINE__)": ",
394*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, key, *keylen, 1);
395*4882a593Smuzhiyun 	print_hex_dump_debug("jobdesc@"__stringify(__LINE__)": ",
396*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc, desc_bytes(desc),
397*4882a593Smuzhiyun 			     1);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	result.err = 0;
400*4882a593Smuzhiyun 	init_completion(&result.completion);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	ret = caam_jr_enqueue(jrdev, desc, split_key_done, &result);
403*4882a593Smuzhiyun 	if (ret == -EINPROGRESS) {
404*4882a593Smuzhiyun 		/* in progress */
405*4882a593Smuzhiyun 		wait_for_completion(&result.completion);
406*4882a593Smuzhiyun 		ret = result.err;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		print_hex_dump_debug("digested key@"__stringify(__LINE__)": ",
409*4882a593Smuzhiyun 				     DUMP_PREFIX_ADDRESS, 16, 4, key,
410*4882a593Smuzhiyun 				     digestsize, 1);
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 	dma_unmap_single(jrdev, key_dma, *keylen, DMA_BIDIRECTIONAL);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	*keylen = digestsize;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	kfree(desc);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return ret;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
ahash_setkey(struct crypto_ahash * ahash,const u8 * key,unsigned int keylen)421*4882a593Smuzhiyun static int ahash_setkey(struct crypto_ahash *ahash,
422*4882a593Smuzhiyun 			const u8 *key, unsigned int keylen)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
425*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
426*4882a593Smuzhiyun 	int blocksize = crypto_tfm_alg_blocksize(&ahash->base);
427*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
428*4882a593Smuzhiyun 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctx->jrdev->parent);
429*4882a593Smuzhiyun 	int ret;
430*4882a593Smuzhiyun 	u8 *hashed_key = NULL;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	dev_dbg(jrdev, "keylen %d\n", keylen);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (keylen > blocksize) {
435*4882a593Smuzhiyun 		hashed_key = kmemdup(key, keylen, GFP_KERNEL | GFP_DMA);
436*4882a593Smuzhiyun 		if (!hashed_key)
437*4882a593Smuzhiyun 			return -ENOMEM;
438*4882a593Smuzhiyun 		ret = hash_digest_key(ctx, &keylen, hashed_key, digestsize);
439*4882a593Smuzhiyun 		if (ret)
440*4882a593Smuzhiyun 			goto bad_free_key;
441*4882a593Smuzhiyun 		key = hashed_key;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/*
445*4882a593Smuzhiyun 	 * If DKP is supported, use it in the shared descriptor to generate
446*4882a593Smuzhiyun 	 * the split key.
447*4882a593Smuzhiyun 	 */
448*4882a593Smuzhiyun 	if (ctrlpriv->era >= 6) {
449*4882a593Smuzhiyun 		ctx->adata.key_inline = true;
450*4882a593Smuzhiyun 		ctx->adata.keylen = keylen;
451*4882a593Smuzhiyun 		ctx->adata.keylen_pad = split_key_len(ctx->adata.algtype &
452*4882a593Smuzhiyun 						      OP_ALG_ALGSEL_MASK);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 		if (ctx->adata.keylen_pad > CAAM_MAX_HASH_KEY_SIZE)
455*4882a593Smuzhiyun 			goto bad_free_key;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		memcpy(ctx->key, key, keylen);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 		/*
460*4882a593Smuzhiyun 		 * In case |user key| > |derived key|, using DKP<imm,imm>
461*4882a593Smuzhiyun 		 * would result in invalid opcodes (last bytes of user key) in
462*4882a593Smuzhiyun 		 * the resulting descriptor. Use DKP<ptr,imm> instead => both
463*4882a593Smuzhiyun 		 * virtual and dma key addresses are needed.
464*4882a593Smuzhiyun 		 */
465*4882a593Smuzhiyun 		if (keylen > ctx->adata.keylen_pad)
466*4882a593Smuzhiyun 			dma_sync_single_for_device(ctx->jrdev,
467*4882a593Smuzhiyun 						   ctx->adata.key_dma,
468*4882a593Smuzhiyun 						   ctx->adata.keylen_pad,
469*4882a593Smuzhiyun 						   DMA_TO_DEVICE);
470*4882a593Smuzhiyun 	} else {
471*4882a593Smuzhiyun 		ret = gen_split_key(ctx->jrdev, ctx->key, &ctx->adata, key,
472*4882a593Smuzhiyun 				    keylen, CAAM_MAX_HASH_KEY_SIZE);
473*4882a593Smuzhiyun 		if (ret)
474*4882a593Smuzhiyun 			goto bad_free_key;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	kfree(hashed_key);
478*4882a593Smuzhiyun 	return ahash_set_sh_desc(ahash);
479*4882a593Smuzhiyun  bad_free_key:
480*4882a593Smuzhiyun 	kfree(hashed_key);
481*4882a593Smuzhiyun 	return -EINVAL;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
axcbc_setkey(struct crypto_ahash * ahash,const u8 * key,unsigned int keylen)484*4882a593Smuzhiyun static int axcbc_setkey(struct crypto_ahash *ahash, const u8 *key,
485*4882a593Smuzhiyun 			unsigned int keylen)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
488*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	if (keylen != AES_KEYSIZE_128)
491*4882a593Smuzhiyun 		return -EINVAL;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
494*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev, ctx->adata.key_dma, keylen,
495*4882a593Smuzhiyun 				   DMA_TO_DEVICE);
496*4882a593Smuzhiyun 	ctx->adata.keylen = keylen;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	print_hex_dump_debug("axcbc ctx.key@" __stringify(__LINE__)" : ",
499*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, ctx->key, keylen, 1);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	return axcbc_set_sh_desc(ahash);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
acmac_setkey(struct crypto_ahash * ahash,const u8 * key,unsigned int keylen)504*4882a593Smuzhiyun static int acmac_setkey(struct crypto_ahash *ahash, const u8 *key,
505*4882a593Smuzhiyun 			unsigned int keylen)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
508*4882a593Smuzhiyun 	int err;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	err = aes_check_keylen(keylen);
511*4882a593Smuzhiyun 	if (err)
512*4882a593Smuzhiyun 		return err;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* key is immediate data for all cmac shared descriptors */
515*4882a593Smuzhiyun 	ctx->adata.key_virt = key;
516*4882a593Smuzhiyun 	ctx->adata.keylen = keylen;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	print_hex_dump_debug("acmac ctx.key@" __stringify(__LINE__)" : ",
519*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return acmac_set_sh_desc(ahash);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /*
525*4882a593Smuzhiyun  * ahash_edesc - s/w-extended ahash descriptor
526*4882a593Smuzhiyun  * @sec4_sg_dma: physical mapped address of h/w link table
527*4882a593Smuzhiyun  * @src_nents: number of segments in input scatterlist
528*4882a593Smuzhiyun  * @sec4_sg_bytes: length of dma mapped sec4_sg space
529*4882a593Smuzhiyun  * @bklog: stored to determine if the request needs backlog
530*4882a593Smuzhiyun  * @hw_desc: the h/w job descriptor followed by any referenced link tables
531*4882a593Smuzhiyun  * @sec4_sg: h/w link table
532*4882a593Smuzhiyun  */
533*4882a593Smuzhiyun struct ahash_edesc {
534*4882a593Smuzhiyun 	dma_addr_t sec4_sg_dma;
535*4882a593Smuzhiyun 	int src_nents;
536*4882a593Smuzhiyun 	int sec4_sg_bytes;
537*4882a593Smuzhiyun 	bool bklog;
538*4882a593Smuzhiyun 	u32 hw_desc[DESC_JOB_IO_LEN_MAX / sizeof(u32)] ____cacheline_aligned;
539*4882a593Smuzhiyun 	struct sec4_sg_entry sec4_sg[];
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
ahash_unmap(struct device * dev,struct ahash_edesc * edesc,struct ahash_request * req,int dst_len)542*4882a593Smuzhiyun static inline void ahash_unmap(struct device *dev,
543*4882a593Smuzhiyun 			struct ahash_edesc *edesc,
544*4882a593Smuzhiyun 			struct ahash_request *req, int dst_len)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	if (edesc->src_nents)
549*4882a593Smuzhiyun 		dma_unmap_sg(dev, req->src, edesc->src_nents, DMA_TO_DEVICE);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (edesc->sec4_sg_bytes)
552*4882a593Smuzhiyun 		dma_unmap_single(dev, edesc->sec4_sg_dma,
553*4882a593Smuzhiyun 				 edesc->sec4_sg_bytes, DMA_TO_DEVICE);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	if (state->buf_dma) {
556*4882a593Smuzhiyun 		dma_unmap_single(dev, state->buf_dma, state->buflen,
557*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
558*4882a593Smuzhiyun 		state->buf_dma = 0;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
ahash_unmap_ctx(struct device * dev,struct ahash_edesc * edesc,struct ahash_request * req,int dst_len,u32 flag)562*4882a593Smuzhiyun static inline void ahash_unmap_ctx(struct device *dev,
563*4882a593Smuzhiyun 			struct ahash_edesc *edesc,
564*4882a593Smuzhiyun 			struct ahash_request *req, int dst_len, u32 flag)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	if (state->ctx_dma) {
569*4882a593Smuzhiyun 		dma_unmap_single(dev, state->ctx_dma, state->ctx_dma_len, flag);
570*4882a593Smuzhiyun 		state->ctx_dma = 0;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 	ahash_unmap(dev, edesc, req, dst_len);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
ahash_done_cpy(struct device * jrdev,u32 * desc,u32 err,void * context,enum dma_data_direction dir)575*4882a593Smuzhiyun static inline void ahash_done_cpy(struct device *jrdev, u32 *desc, u32 err,
576*4882a593Smuzhiyun 				  void *context, enum dma_data_direction dir)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	struct ahash_request *req = context;
579*4882a593Smuzhiyun 	struct caam_drv_private_jr *jrp = dev_get_drvdata(jrdev);
580*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
581*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
582*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
583*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
584*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
585*4882a593Smuzhiyun 	int ecode = 0;
586*4882a593Smuzhiyun 	bool has_bklog;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	dev_dbg(jrdev, "%s %d: err 0x%x\n", __func__, __LINE__, err);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	edesc = state->edesc;
591*4882a593Smuzhiyun 	has_bklog = edesc->bklog;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	if (err)
594*4882a593Smuzhiyun 		ecode = caam_jr_strstatus(jrdev, err);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	ahash_unmap_ctx(jrdev, edesc, req, digestsize, dir);
597*4882a593Smuzhiyun 	memcpy(req->result, state->caam_ctx, digestsize);
598*4882a593Smuzhiyun 	kfree(edesc);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	print_hex_dump_debug("ctx@"__stringify(__LINE__)": ",
601*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, state->caam_ctx,
602*4882a593Smuzhiyun 			     ctx->ctx_len, 1);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/*
605*4882a593Smuzhiyun 	 * If no backlog flag, the completion of the request is done
606*4882a593Smuzhiyun 	 * by CAAM, not crypto engine.
607*4882a593Smuzhiyun 	 */
608*4882a593Smuzhiyun 	if (!has_bklog)
609*4882a593Smuzhiyun 		req->base.complete(&req->base, ecode);
610*4882a593Smuzhiyun 	else
611*4882a593Smuzhiyun 		crypto_finalize_hash_request(jrp->engine, req, ecode);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
ahash_done(struct device * jrdev,u32 * desc,u32 err,void * context)614*4882a593Smuzhiyun static void ahash_done(struct device *jrdev, u32 *desc, u32 err,
615*4882a593Smuzhiyun 		       void *context)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun 	ahash_done_cpy(jrdev, desc, err, context, DMA_FROM_DEVICE);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
ahash_done_ctx_src(struct device * jrdev,u32 * desc,u32 err,void * context)620*4882a593Smuzhiyun static void ahash_done_ctx_src(struct device *jrdev, u32 *desc, u32 err,
621*4882a593Smuzhiyun 			       void *context)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	ahash_done_cpy(jrdev, desc, err, context, DMA_BIDIRECTIONAL);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
ahash_done_switch(struct device * jrdev,u32 * desc,u32 err,void * context,enum dma_data_direction dir)626*4882a593Smuzhiyun static inline void ahash_done_switch(struct device *jrdev, u32 *desc, u32 err,
627*4882a593Smuzhiyun 				     void *context, enum dma_data_direction dir)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct ahash_request *req = context;
630*4882a593Smuzhiyun 	struct caam_drv_private_jr *jrp = dev_get_drvdata(jrdev);
631*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
632*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
633*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
634*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
635*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
636*4882a593Smuzhiyun 	int ecode = 0;
637*4882a593Smuzhiyun 	bool has_bklog;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	dev_dbg(jrdev, "%s %d: err 0x%x\n", __func__, __LINE__, err);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	edesc = state->edesc;
642*4882a593Smuzhiyun 	has_bklog = edesc->bklog;
643*4882a593Smuzhiyun 	if (err)
644*4882a593Smuzhiyun 		ecode = caam_jr_strstatus(jrdev, err);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	ahash_unmap_ctx(jrdev, edesc, req, ctx->ctx_len, dir);
647*4882a593Smuzhiyun 	kfree(edesc);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	scatterwalk_map_and_copy(state->buf, req->src,
650*4882a593Smuzhiyun 				 req->nbytes - state->next_buflen,
651*4882a593Smuzhiyun 				 state->next_buflen, 0);
652*4882a593Smuzhiyun 	state->buflen = state->next_buflen;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	print_hex_dump_debug("buf@" __stringify(__LINE__)": ",
655*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, state->buf,
656*4882a593Smuzhiyun 			     state->buflen, 1);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	print_hex_dump_debug("ctx@"__stringify(__LINE__)": ",
659*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, state->caam_ctx,
660*4882a593Smuzhiyun 			     ctx->ctx_len, 1);
661*4882a593Smuzhiyun 	if (req->result)
662*4882a593Smuzhiyun 		print_hex_dump_debug("result@"__stringify(__LINE__)": ",
663*4882a593Smuzhiyun 				     DUMP_PREFIX_ADDRESS, 16, 4, req->result,
664*4882a593Smuzhiyun 				     digestsize, 1);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/*
667*4882a593Smuzhiyun 	 * If no backlog flag, the completion of the request is done
668*4882a593Smuzhiyun 	 * by CAAM, not crypto engine.
669*4882a593Smuzhiyun 	 */
670*4882a593Smuzhiyun 	if (!has_bklog)
671*4882a593Smuzhiyun 		req->base.complete(&req->base, ecode);
672*4882a593Smuzhiyun 	else
673*4882a593Smuzhiyun 		crypto_finalize_hash_request(jrp->engine, req, ecode);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
ahash_done_bi(struct device * jrdev,u32 * desc,u32 err,void * context)677*4882a593Smuzhiyun static void ahash_done_bi(struct device *jrdev, u32 *desc, u32 err,
678*4882a593Smuzhiyun 			  void *context)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun 	ahash_done_switch(jrdev, desc, err, context, DMA_BIDIRECTIONAL);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
ahash_done_ctx_dst(struct device * jrdev,u32 * desc,u32 err,void * context)683*4882a593Smuzhiyun static void ahash_done_ctx_dst(struct device *jrdev, u32 *desc, u32 err,
684*4882a593Smuzhiyun 			       void *context)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	ahash_done_switch(jrdev, desc, err, context, DMA_FROM_DEVICE);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /*
690*4882a593Smuzhiyun  * Allocate an enhanced descriptor, which contains the hardware descriptor
691*4882a593Smuzhiyun  * and space for hardware scatter table containing sg_num entries.
692*4882a593Smuzhiyun  */
ahash_edesc_alloc(struct ahash_request * req,int sg_num,u32 * sh_desc,dma_addr_t sh_desc_dma)693*4882a593Smuzhiyun static struct ahash_edesc *ahash_edesc_alloc(struct ahash_request *req,
694*4882a593Smuzhiyun 					     int sg_num, u32 *sh_desc,
695*4882a593Smuzhiyun 					     dma_addr_t sh_desc_dma)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
698*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
699*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
700*4882a593Smuzhiyun 	gfp_t flags = (req->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP) ?
701*4882a593Smuzhiyun 		       GFP_KERNEL : GFP_ATOMIC;
702*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
703*4882a593Smuzhiyun 	unsigned int sg_size = sg_num * sizeof(struct sec4_sg_entry);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	edesc = kzalloc(sizeof(*edesc) + sg_size, GFP_DMA | flags);
706*4882a593Smuzhiyun 	if (!edesc) {
707*4882a593Smuzhiyun 		dev_err(ctx->jrdev, "could not allocate extended descriptor\n");
708*4882a593Smuzhiyun 		return NULL;
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	state->edesc = edesc;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	init_job_desc_shared(edesc->hw_desc, sh_desc_dma, desc_len(sh_desc),
714*4882a593Smuzhiyun 			     HDR_SHARE_DEFER | HDR_REVERSE);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	return edesc;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
ahash_edesc_add_src(struct caam_hash_ctx * ctx,struct ahash_edesc * edesc,struct ahash_request * req,int nents,unsigned int first_sg,unsigned int first_bytes,size_t to_hash)719*4882a593Smuzhiyun static int ahash_edesc_add_src(struct caam_hash_ctx *ctx,
720*4882a593Smuzhiyun 			       struct ahash_edesc *edesc,
721*4882a593Smuzhiyun 			       struct ahash_request *req, int nents,
722*4882a593Smuzhiyun 			       unsigned int first_sg,
723*4882a593Smuzhiyun 			       unsigned int first_bytes, size_t to_hash)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	dma_addr_t src_dma;
726*4882a593Smuzhiyun 	u32 options;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (nents > 1 || first_sg) {
729*4882a593Smuzhiyun 		struct sec4_sg_entry *sg = edesc->sec4_sg;
730*4882a593Smuzhiyun 		unsigned int sgsize = sizeof(*sg) *
731*4882a593Smuzhiyun 				      pad_sg_nents(first_sg + nents);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 		sg_to_sec4_sg_last(req->src, to_hash, sg + first_sg, 0);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		src_dma = dma_map_single(ctx->jrdev, sg, sgsize, DMA_TO_DEVICE);
736*4882a593Smuzhiyun 		if (dma_mapping_error(ctx->jrdev, src_dma)) {
737*4882a593Smuzhiyun 			dev_err(ctx->jrdev, "unable to map S/G table\n");
738*4882a593Smuzhiyun 			return -ENOMEM;
739*4882a593Smuzhiyun 		}
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		edesc->sec4_sg_bytes = sgsize;
742*4882a593Smuzhiyun 		edesc->sec4_sg_dma = src_dma;
743*4882a593Smuzhiyun 		options = LDST_SGF;
744*4882a593Smuzhiyun 	} else {
745*4882a593Smuzhiyun 		src_dma = sg_dma_address(req->src);
746*4882a593Smuzhiyun 		options = 0;
747*4882a593Smuzhiyun 	}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	append_seq_in_ptr(edesc->hw_desc, src_dma, first_bytes + to_hash,
750*4882a593Smuzhiyun 			  options);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
ahash_do_one_req(struct crypto_engine * engine,void * areq)755*4882a593Smuzhiyun static int ahash_do_one_req(struct crypto_engine *engine, void *areq)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	struct ahash_request *req = ahash_request_cast(areq);
758*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(crypto_ahash_reqtfm(req));
759*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
760*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
761*4882a593Smuzhiyun 	u32 *desc = state->edesc->hw_desc;
762*4882a593Smuzhiyun 	int ret;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	state->edesc->bklog = true;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	ret = caam_jr_enqueue(jrdev, desc, state->ahash_op_done, req);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	if (ret != -EINPROGRESS) {
769*4882a593Smuzhiyun 		ahash_unmap(jrdev, state->edesc, req, 0);
770*4882a593Smuzhiyun 		kfree(state->edesc);
771*4882a593Smuzhiyun 	} else {
772*4882a593Smuzhiyun 		ret = 0;
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	return ret;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
ahash_enqueue_req(struct device * jrdev,void (* cbk)(struct device * jrdev,u32 * desc,u32 err,void * context),struct ahash_request * req,int dst_len,enum dma_data_direction dir)778*4882a593Smuzhiyun static int ahash_enqueue_req(struct device *jrdev,
779*4882a593Smuzhiyun 			     void (*cbk)(struct device *jrdev, u32 *desc,
780*4882a593Smuzhiyun 					 u32 err, void *context),
781*4882a593Smuzhiyun 			     struct ahash_request *req,
782*4882a593Smuzhiyun 			     int dst_len, enum dma_data_direction dir)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	struct caam_drv_private_jr *jrpriv = dev_get_drvdata(jrdev);
785*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
786*4882a593Smuzhiyun 	struct ahash_edesc *edesc = state->edesc;
787*4882a593Smuzhiyun 	u32 *desc = edesc->hw_desc;
788*4882a593Smuzhiyun 	int ret;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	state->ahash_op_done = cbk;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/*
793*4882a593Smuzhiyun 	 * Only the backlog request are sent to crypto-engine since the others
794*4882a593Smuzhiyun 	 * can be handled by CAAM, if free, especially since JR has up to 1024
795*4882a593Smuzhiyun 	 * entries (more than the 10 entries from crypto-engine).
796*4882a593Smuzhiyun 	 */
797*4882a593Smuzhiyun 	if (req->base.flags & CRYPTO_TFM_REQ_MAY_BACKLOG)
798*4882a593Smuzhiyun 		ret = crypto_transfer_hash_request_to_engine(jrpriv->engine,
799*4882a593Smuzhiyun 							     req);
800*4882a593Smuzhiyun 	else
801*4882a593Smuzhiyun 		ret = caam_jr_enqueue(jrdev, desc, cbk, req);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	if ((ret != -EINPROGRESS) && (ret != -EBUSY)) {
804*4882a593Smuzhiyun 		ahash_unmap_ctx(jrdev, edesc, req, dst_len, dir);
805*4882a593Smuzhiyun 		kfree(edesc);
806*4882a593Smuzhiyun 	}
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	return ret;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun /* submit update job descriptor */
ahash_update_ctx(struct ahash_request * req)812*4882a593Smuzhiyun static int ahash_update_ctx(struct ahash_request *req)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
815*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
816*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
817*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
818*4882a593Smuzhiyun 	u8 *buf = state->buf;
819*4882a593Smuzhiyun 	int *buflen = &state->buflen;
820*4882a593Smuzhiyun 	int *next_buflen = &state->next_buflen;
821*4882a593Smuzhiyun 	int blocksize = crypto_ahash_blocksize(ahash);
822*4882a593Smuzhiyun 	int in_len = *buflen + req->nbytes, to_hash;
823*4882a593Smuzhiyun 	u32 *desc;
824*4882a593Smuzhiyun 	int src_nents, mapped_nents, sec4_sg_bytes, sec4_sg_src_index;
825*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
826*4882a593Smuzhiyun 	int ret = 0;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	*next_buflen = in_len & (blocksize - 1);
829*4882a593Smuzhiyun 	to_hash = in_len - *next_buflen;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	/*
832*4882a593Smuzhiyun 	 * For XCBC and CMAC, if to_hash is multiple of block size,
833*4882a593Smuzhiyun 	 * keep last block in internal buffer
834*4882a593Smuzhiyun 	 */
835*4882a593Smuzhiyun 	if ((is_xcbc_aes(ctx->adata.algtype) ||
836*4882a593Smuzhiyun 	     is_cmac_aes(ctx->adata.algtype)) && to_hash >= blocksize &&
837*4882a593Smuzhiyun 	     (*next_buflen == 0)) {
838*4882a593Smuzhiyun 		*next_buflen = blocksize;
839*4882a593Smuzhiyun 		to_hash -= blocksize;
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	if (to_hash) {
843*4882a593Smuzhiyun 		int pad_nents;
844*4882a593Smuzhiyun 		int src_len = req->nbytes - *next_buflen;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 		src_nents = sg_nents_for_len(req->src, src_len);
847*4882a593Smuzhiyun 		if (src_nents < 0) {
848*4882a593Smuzhiyun 			dev_err(jrdev, "Invalid number of src SG.\n");
849*4882a593Smuzhiyun 			return src_nents;
850*4882a593Smuzhiyun 		}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 		if (src_nents) {
853*4882a593Smuzhiyun 			mapped_nents = dma_map_sg(jrdev, req->src, src_nents,
854*4882a593Smuzhiyun 						  DMA_TO_DEVICE);
855*4882a593Smuzhiyun 			if (!mapped_nents) {
856*4882a593Smuzhiyun 				dev_err(jrdev, "unable to DMA map source\n");
857*4882a593Smuzhiyun 				return -ENOMEM;
858*4882a593Smuzhiyun 			}
859*4882a593Smuzhiyun 		} else {
860*4882a593Smuzhiyun 			mapped_nents = 0;
861*4882a593Smuzhiyun 		}
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 		sec4_sg_src_index = 1 + (*buflen ? 1 : 0);
864*4882a593Smuzhiyun 		pad_nents = pad_sg_nents(sec4_sg_src_index + mapped_nents);
865*4882a593Smuzhiyun 		sec4_sg_bytes = pad_nents * sizeof(struct sec4_sg_entry);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 		/*
868*4882a593Smuzhiyun 		 * allocate space for base edesc and hw desc commands,
869*4882a593Smuzhiyun 		 * link tables
870*4882a593Smuzhiyun 		 */
871*4882a593Smuzhiyun 		edesc = ahash_edesc_alloc(req, pad_nents, ctx->sh_desc_update,
872*4882a593Smuzhiyun 					  ctx->sh_desc_update_dma);
873*4882a593Smuzhiyun 		if (!edesc) {
874*4882a593Smuzhiyun 			dma_unmap_sg(jrdev, req->src, src_nents, DMA_TO_DEVICE);
875*4882a593Smuzhiyun 			return -ENOMEM;
876*4882a593Smuzhiyun 		}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 		edesc->src_nents = src_nents;
879*4882a593Smuzhiyun 		edesc->sec4_sg_bytes = sec4_sg_bytes;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 		ret = ctx_map_to_sec4_sg(jrdev, state, ctx->ctx_len,
882*4882a593Smuzhiyun 					 edesc->sec4_sg, DMA_BIDIRECTIONAL);
883*4882a593Smuzhiyun 		if (ret)
884*4882a593Smuzhiyun 			goto unmap_ctx;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 		ret = buf_map_to_sec4_sg(jrdev, edesc->sec4_sg + 1, state);
887*4882a593Smuzhiyun 		if (ret)
888*4882a593Smuzhiyun 			goto unmap_ctx;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 		if (mapped_nents)
891*4882a593Smuzhiyun 			sg_to_sec4_sg_last(req->src, src_len,
892*4882a593Smuzhiyun 					   edesc->sec4_sg + sec4_sg_src_index,
893*4882a593Smuzhiyun 					   0);
894*4882a593Smuzhiyun 		else
895*4882a593Smuzhiyun 			sg_to_sec4_set_last(edesc->sec4_sg + sec4_sg_src_index -
896*4882a593Smuzhiyun 					    1);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 		desc = edesc->hw_desc;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 		edesc->sec4_sg_dma = dma_map_single(jrdev, edesc->sec4_sg,
901*4882a593Smuzhiyun 						     sec4_sg_bytes,
902*4882a593Smuzhiyun 						     DMA_TO_DEVICE);
903*4882a593Smuzhiyun 		if (dma_mapping_error(jrdev, edesc->sec4_sg_dma)) {
904*4882a593Smuzhiyun 			dev_err(jrdev, "unable to map S/G table\n");
905*4882a593Smuzhiyun 			ret = -ENOMEM;
906*4882a593Smuzhiyun 			goto unmap_ctx;
907*4882a593Smuzhiyun 		}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 		append_seq_in_ptr(desc, edesc->sec4_sg_dma, ctx->ctx_len +
910*4882a593Smuzhiyun 				       to_hash, LDST_SGF);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 		append_seq_out_ptr(desc, state->ctx_dma, ctx->ctx_len, 0);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 		print_hex_dump_debug("jobdesc@"__stringify(__LINE__)": ",
915*4882a593Smuzhiyun 				     DUMP_PREFIX_ADDRESS, 16, 4, desc,
916*4882a593Smuzhiyun 				     desc_bytes(desc), 1);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 		ret = ahash_enqueue_req(jrdev, ahash_done_bi, req,
919*4882a593Smuzhiyun 					ctx->ctx_len, DMA_BIDIRECTIONAL);
920*4882a593Smuzhiyun 	} else if (*next_buflen) {
921*4882a593Smuzhiyun 		scatterwalk_map_and_copy(buf + *buflen, req->src, 0,
922*4882a593Smuzhiyun 					 req->nbytes, 0);
923*4882a593Smuzhiyun 		*buflen = *next_buflen;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 		print_hex_dump_debug("buf@" __stringify(__LINE__)": ",
926*4882a593Smuzhiyun 				     DUMP_PREFIX_ADDRESS, 16, 4, buf,
927*4882a593Smuzhiyun 				     *buflen, 1);
928*4882a593Smuzhiyun 	}
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	return ret;
931*4882a593Smuzhiyun unmap_ctx:
932*4882a593Smuzhiyun 	ahash_unmap_ctx(jrdev, edesc, req, ctx->ctx_len, DMA_BIDIRECTIONAL);
933*4882a593Smuzhiyun 	kfree(edesc);
934*4882a593Smuzhiyun 	return ret;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
ahash_final_ctx(struct ahash_request * req)937*4882a593Smuzhiyun static int ahash_final_ctx(struct ahash_request *req)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
940*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
941*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
942*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
943*4882a593Smuzhiyun 	int buflen = state->buflen;
944*4882a593Smuzhiyun 	u32 *desc;
945*4882a593Smuzhiyun 	int sec4_sg_bytes;
946*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
947*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
948*4882a593Smuzhiyun 	int ret;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	sec4_sg_bytes = pad_sg_nents(1 + (buflen ? 1 : 0)) *
951*4882a593Smuzhiyun 			sizeof(struct sec4_sg_entry);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	/* allocate space for base edesc and hw desc commands, link tables */
954*4882a593Smuzhiyun 	edesc = ahash_edesc_alloc(req, 4, ctx->sh_desc_fin,
955*4882a593Smuzhiyun 				  ctx->sh_desc_fin_dma);
956*4882a593Smuzhiyun 	if (!edesc)
957*4882a593Smuzhiyun 		return -ENOMEM;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	desc = edesc->hw_desc;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	edesc->sec4_sg_bytes = sec4_sg_bytes;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	ret = ctx_map_to_sec4_sg(jrdev, state, ctx->ctx_len,
964*4882a593Smuzhiyun 				 edesc->sec4_sg, DMA_BIDIRECTIONAL);
965*4882a593Smuzhiyun 	if (ret)
966*4882a593Smuzhiyun 		goto unmap_ctx;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	ret = buf_map_to_sec4_sg(jrdev, edesc->sec4_sg + 1, state);
969*4882a593Smuzhiyun 	if (ret)
970*4882a593Smuzhiyun 		goto unmap_ctx;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	sg_to_sec4_set_last(edesc->sec4_sg + (buflen ? 1 : 0));
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	edesc->sec4_sg_dma = dma_map_single(jrdev, edesc->sec4_sg,
975*4882a593Smuzhiyun 					    sec4_sg_bytes, DMA_TO_DEVICE);
976*4882a593Smuzhiyun 	if (dma_mapping_error(jrdev, edesc->sec4_sg_dma)) {
977*4882a593Smuzhiyun 		dev_err(jrdev, "unable to map S/G table\n");
978*4882a593Smuzhiyun 		ret = -ENOMEM;
979*4882a593Smuzhiyun 		goto unmap_ctx;
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	append_seq_in_ptr(desc, edesc->sec4_sg_dma, ctx->ctx_len + buflen,
983*4882a593Smuzhiyun 			  LDST_SGF);
984*4882a593Smuzhiyun 	append_seq_out_ptr(desc, state->ctx_dma, digestsize, 0);
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	print_hex_dump_debug("jobdesc@"__stringify(__LINE__)": ",
987*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc, desc_bytes(desc),
988*4882a593Smuzhiyun 			     1);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	return ahash_enqueue_req(jrdev, ahash_done_ctx_src, req,
991*4882a593Smuzhiyun 				 digestsize, DMA_BIDIRECTIONAL);
992*4882a593Smuzhiyun  unmap_ctx:
993*4882a593Smuzhiyun 	ahash_unmap_ctx(jrdev, edesc, req, digestsize, DMA_BIDIRECTIONAL);
994*4882a593Smuzhiyun 	kfree(edesc);
995*4882a593Smuzhiyun 	return ret;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
ahash_finup_ctx(struct ahash_request * req)998*4882a593Smuzhiyun static int ahash_finup_ctx(struct ahash_request *req)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
1001*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
1002*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1003*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
1004*4882a593Smuzhiyun 	int buflen = state->buflen;
1005*4882a593Smuzhiyun 	u32 *desc;
1006*4882a593Smuzhiyun 	int sec4_sg_src_index;
1007*4882a593Smuzhiyun 	int src_nents, mapped_nents;
1008*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
1009*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
1010*4882a593Smuzhiyun 	int ret;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	src_nents = sg_nents_for_len(req->src, req->nbytes);
1013*4882a593Smuzhiyun 	if (src_nents < 0) {
1014*4882a593Smuzhiyun 		dev_err(jrdev, "Invalid number of src SG.\n");
1015*4882a593Smuzhiyun 		return src_nents;
1016*4882a593Smuzhiyun 	}
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	if (src_nents) {
1019*4882a593Smuzhiyun 		mapped_nents = dma_map_sg(jrdev, req->src, src_nents,
1020*4882a593Smuzhiyun 					  DMA_TO_DEVICE);
1021*4882a593Smuzhiyun 		if (!mapped_nents) {
1022*4882a593Smuzhiyun 			dev_err(jrdev, "unable to DMA map source\n");
1023*4882a593Smuzhiyun 			return -ENOMEM;
1024*4882a593Smuzhiyun 		}
1025*4882a593Smuzhiyun 	} else {
1026*4882a593Smuzhiyun 		mapped_nents = 0;
1027*4882a593Smuzhiyun 	}
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	sec4_sg_src_index = 1 + (buflen ? 1 : 0);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	/* allocate space for base edesc and hw desc commands, link tables */
1032*4882a593Smuzhiyun 	edesc = ahash_edesc_alloc(req, sec4_sg_src_index + mapped_nents,
1033*4882a593Smuzhiyun 				  ctx->sh_desc_fin, ctx->sh_desc_fin_dma);
1034*4882a593Smuzhiyun 	if (!edesc) {
1035*4882a593Smuzhiyun 		dma_unmap_sg(jrdev, req->src, src_nents, DMA_TO_DEVICE);
1036*4882a593Smuzhiyun 		return -ENOMEM;
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	desc = edesc->hw_desc;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	edesc->src_nents = src_nents;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	ret = ctx_map_to_sec4_sg(jrdev, state, ctx->ctx_len,
1044*4882a593Smuzhiyun 				 edesc->sec4_sg, DMA_BIDIRECTIONAL);
1045*4882a593Smuzhiyun 	if (ret)
1046*4882a593Smuzhiyun 		goto unmap_ctx;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	ret = buf_map_to_sec4_sg(jrdev, edesc->sec4_sg + 1, state);
1049*4882a593Smuzhiyun 	if (ret)
1050*4882a593Smuzhiyun 		goto unmap_ctx;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	ret = ahash_edesc_add_src(ctx, edesc, req, mapped_nents,
1053*4882a593Smuzhiyun 				  sec4_sg_src_index, ctx->ctx_len + buflen,
1054*4882a593Smuzhiyun 				  req->nbytes);
1055*4882a593Smuzhiyun 	if (ret)
1056*4882a593Smuzhiyun 		goto unmap_ctx;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	append_seq_out_ptr(desc, state->ctx_dma, digestsize, 0);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	print_hex_dump_debug("jobdesc@"__stringify(__LINE__)": ",
1061*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc, desc_bytes(desc),
1062*4882a593Smuzhiyun 			     1);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	return ahash_enqueue_req(jrdev, ahash_done_ctx_src, req,
1065*4882a593Smuzhiyun 				 digestsize, DMA_BIDIRECTIONAL);
1066*4882a593Smuzhiyun  unmap_ctx:
1067*4882a593Smuzhiyun 	ahash_unmap_ctx(jrdev, edesc, req, digestsize, DMA_BIDIRECTIONAL);
1068*4882a593Smuzhiyun 	kfree(edesc);
1069*4882a593Smuzhiyun 	return ret;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun 
ahash_digest(struct ahash_request * req)1072*4882a593Smuzhiyun static int ahash_digest(struct ahash_request *req)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
1075*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
1076*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1077*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
1078*4882a593Smuzhiyun 	u32 *desc;
1079*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
1080*4882a593Smuzhiyun 	int src_nents, mapped_nents;
1081*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
1082*4882a593Smuzhiyun 	int ret;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	state->buf_dma = 0;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	src_nents = sg_nents_for_len(req->src, req->nbytes);
1087*4882a593Smuzhiyun 	if (src_nents < 0) {
1088*4882a593Smuzhiyun 		dev_err(jrdev, "Invalid number of src SG.\n");
1089*4882a593Smuzhiyun 		return src_nents;
1090*4882a593Smuzhiyun 	}
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if (src_nents) {
1093*4882a593Smuzhiyun 		mapped_nents = dma_map_sg(jrdev, req->src, src_nents,
1094*4882a593Smuzhiyun 					  DMA_TO_DEVICE);
1095*4882a593Smuzhiyun 		if (!mapped_nents) {
1096*4882a593Smuzhiyun 			dev_err(jrdev, "unable to map source for DMA\n");
1097*4882a593Smuzhiyun 			return -ENOMEM;
1098*4882a593Smuzhiyun 		}
1099*4882a593Smuzhiyun 	} else {
1100*4882a593Smuzhiyun 		mapped_nents = 0;
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	/* allocate space for base edesc and hw desc commands, link tables */
1104*4882a593Smuzhiyun 	edesc = ahash_edesc_alloc(req, mapped_nents > 1 ? mapped_nents : 0,
1105*4882a593Smuzhiyun 				  ctx->sh_desc_digest, ctx->sh_desc_digest_dma);
1106*4882a593Smuzhiyun 	if (!edesc) {
1107*4882a593Smuzhiyun 		dma_unmap_sg(jrdev, req->src, src_nents, DMA_TO_DEVICE);
1108*4882a593Smuzhiyun 		return -ENOMEM;
1109*4882a593Smuzhiyun 	}
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	edesc->src_nents = src_nents;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	ret = ahash_edesc_add_src(ctx, edesc, req, mapped_nents, 0, 0,
1114*4882a593Smuzhiyun 				  req->nbytes);
1115*4882a593Smuzhiyun 	if (ret) {
1116*4882a593Smuzhiyun 		ahash_unmap(jrdev, edesc, req, digestsize);
1117*4882a593Smuzhiyun 		kfree(edesc);
1118*4882a593Smuzhiyun 		return ret;
1119*4882a593Smuzhiyun 	}
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	desc = edesc->hw_desc;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	ret = map_seq_out_ptr_ctx(desc, jrdev, state, digestsize);
1124*4882a593Smuzhiyun 	if (ret) {
1125*4882a593Smuzhiyun 		ahash_unmap(jrdev, edesc, req, digestsize);
1126*4882a593Smuzhiyun 		kfree(edesc);
1127*4882a593Smuzhiyun 		return -ENOMEM;
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	print_hex_dump_debug("jobdesc@"__stringify(__LINE__)": ",
1131*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc, desc_bytes(desc),
1132*4882a593Smuzhiyun 			     1);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	return ahash_enqueue_req(jrdev, ahash_done, req, digestsize,
1135*4882a593Smuzhiyun 				 DMA_FROM_DEVICE);
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun /* submit ahash final if it the first job descriptor */
ahash_final_no_ctx(struct ahash_request * req)1139*4882a593Smuzhiyun static int ahash_final_no_ctx(struct ahash_request *req)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
1142*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
1143*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1144*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
1145*4882a593Smuzhiyun 	u8 *buf = state->buf;
1146*4882a593Smuzhiyun 	int buflen = state->buflen;
1147*4882a593Smuzhiyun 	u32 *desc;
1148*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
1149*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
1150*4882a593Smuzhiyun 	int ret;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	/* allocate space for base edesc and hw desc commands, link tables */
1153*4882a593Smuzhiyun 	edesc = ahash_edesc_alloc(req, 0, ctx->sh_desc_digest,
1154*4882a593Smuzhiyun 				  ctx->sh_desc_digest_dma);
1155*4882a593Smuzhiyun 	if (!edesc)
1156*4882a593Smuzhiyun 		return -ENOMEM;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	desc = edesc->hw_desc;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	if (buflen) {
1161*4882a593Smuzhiyun 		state->buf_dma = dma_map_single(jrdev, buf, buflen,
1162*4882a593Smuzhiyun 						DMA_TO_DEVICE);
1163*4882a593Smuzhiyun 		if (dma_mapping_error(jrdev, state->buf_dma)) {
1164*4882a593Smuzhiyun 			dev_err(jrdev, "unable to map src\n");
1165*4882a593Smuzhiyun 			goto unmap;
1166*4882a593Smuzhiyun 		}
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 		append_seq_in_ptr(desc, state->buf_dma, buflen, 0);
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	ret = map_seq_out_ptr_ctx(desc, jrdev, state, digestsize);
1172*4882a593Smuzhiyun 	if (ret)
1173*4882a593Smuzhiyun 		goto unmap;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	print_hex_dump_debug("jobdesc@"__stringify(__LINE__)": ",
1176*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc, desc_bytes(desc),
1177*4882a593Smuzhiyun 			     1);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	return ahash_enqueue_req(jrdev, ahash_done, req,
1180*4882a593Smuzhiyun 				 digestsize, DMA_FROM_DEVICE);
1181*4882a593Smuzhiyun  unmap:
1182*4882a593Smuzhiyun 	ahash_unmap(jrdev, edesc, req, digestsize);
1183*4882a593Smuzhiyun 	kfree(edesc);
1184*4882a593Smuzhiyun 	return -ENOMEM;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun /* submit ahash update if it the first job descriptor after update */
ahash_update_no_ctx(struct ahash_request * req)1188*4882a593Smuzhiyun static int ahash_update_no_ctx(struct ahash_request *req)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
1191*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
1192*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1193*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
1194*4882a593Smuzhiyun 	u8 *buf = state->buf;
1195*4882a593Smuzhiyun 	int *buflen = &state->buflen;
1196*4882a593Smuzhiyun 	int *next_buflen = &state->next_buflen;
1197*4882a593Smuzhiyun 	int blocksize = crypto_ahash_blocksize(ahash);
1198*4882a593Smuzhiyun 	int in_len = *buflen + req->nbytes, to_hash;
1199*4882a593Smuzhiyun 	int sec4_sg_bytes, src_nents, mapped_nents;
1200*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
1201*4882a593Smuzhiyun 	u32 *desc;
1202*4882a593Smuzhiyun 	int ret = 0;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	*next_buflen = in_len & (blocksize - 1);
1205*4882a593Smuzhiyun 	to_hash = in_len - *next_buflen;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	/*
1208*4882a593Smuzhiyun 	 * For XCBC and CMAC, if to_hash is multiple of block size,
1209*4882a593Smuzhiyun 	 * keep last block in internal buffer
1210*4882a593Smuzhiyun 	 */
1211*4882a593Smuzhiyun 	if ((is_xcbc_aes(ctx->adata.algtype) ||
1212*4882a593Smuzhiyun 	     is_cmac_aes(ctx->adata.algtype)) && to_hash >= blocksize &&
1213*4882a593Smuzhiyun 	     (*next_buflen == 0)) {
1214*4882a593Smuzhiyun 		*next_buflen = blocksize;
1215*4882a593Smuzhiyun 		to_hash -= blocksize;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (to_hash) {
1219*4882a593Smuzhiyun 		int pad_nents;
1220*4882a593Smuzhiyun 		int src_len = req->nbytes - *next_buflen;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 		src_nents = sg_nents_for_len(req->src, src_len);
1223*4882a593Smuzhiyun 		if (src_nents < 0) {
1224*4882a593Smuzhiyun 			dev_err(jrdev, "Invalid number of src SG.\n");
1225*4882a593Smuzhiyun 			return src_nents;
1226*4882a593Smuzhiyun 		}
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 		if (src_nents) {
1229*4882a593Smuzhiyun 			mapped_nents = dma_map_sg(jrdev, req->src, src_nents,
1230*4882a593Smuzhiyun 						  DMA_TO_DEVICE);
1231*4882a593Smuzhiyun 			if (!mapped_nents) {
1232*4882a593Smuzhiyun 				dev_err(jrdev, "unable to DMA map source\n");
1233*4882a593Smuzhiyun 				return -ENOMEM;
1234*4882a593Smuzhiyun 			}
1235*4882a593Smuzhiyun 		} else {
1236*4882a593Smuzhiyun 			mapped_nents = 0;
1237*4882a593Smuzhiyun 		}
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 		pad_nents = pad_sg_nents(1 + mapped_nents);
1240*4882a593Smuzhiyun 		sec4_sg_bytes = pad_nents * sizeof(struct sec4_sg_entry);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 		/*
1243*4882a593Smuzhiyun 		 * allocate space for base edesc and hw desc commands,
1244*4882a593Smuzhiyun 		 * link tables
1245*4882a593Smuzhiyun 		 */
1246*4882a593Smuzhiyun 		edesc = ahash_edesc_alloc(req, pad_nents,
1247*4882a593Smuzhiyun 					  ctx->sh_desc_update_first,
1248*4882a593Smuzhiyun 					  ctx->sh_desc_update_first_dma);
1249*4882a593Smuzhiyun 		if (!edesc) {
1250*4882a593Smuzhiyun 			dma_unmap_sg(jrdev, req->src, src_nents, DMA_TO_DEVICE);
1251*4882a593Smuzhiyun 			return -ENOMEM;
1252*4882a593Smuzhiyun 		}
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 		edesc->src_nents = src_nents;
1255*4882a593Smuzhiyun 		edesc->sec4_sg_bytes = sec4_sg_bytes;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 		ret = buf_map_to_sec4_sg(jrdev, edesc->sec4_sg, state);
1258*4882a593Smuzhiyun 		if (ret)
1259*4882a593Smuzhiyun 			goto unmap_ctx;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 		sg_to_sec4_sg_last(req->src, src_len, edesc->sec4_sg + 1, 0);
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 		desc = edesc->hw_desc;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 		edesc->sec4_sg_dma = dma_map_single(jrdev, edesc->sec4_sg,
1266*4882a593Smuzhiyun 						    sec4_sg_bytes,
1267*4882a593Smuzhiyun 						    DMA_TO_DEVICE);
1268*4882a593Smuzhiyun 		if (dma_mapping_error(jrdev, edesc->sec4_sg_dma)) {
1269*4882a593Smuzhiyun 			dev_err(jrdev, "unable to map S/G table\n");
1270*4882a593Smuzhiyun 			ret = -ENOMEM;
1271*4882a593Smuzhiyun 			goto unmap_ctx;
1272*4882a593Smuzhiyun 		}
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 		append_seq_in_ptr(desc, edesc->sec4_sg_dma, to_hash, LDST_SGF);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 		ret = map_seq_out_ptr_ctx(desc, jrdev, state, ctx->ctx_len);
1277*4882a593Smuzhiyun 		if (ret)
1278*4882a593Smuzhiyun 			goto unmap_ctx;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 		print_hex_dump_debug("jobdesc@"__stringify(__LINE__)": ",
1281*4882a593Smuzhiyun 				     DUMP_PREFIX_ADDRESS, 16, 4, desc,
1282*4882a593Smuzhiyun 				     desc_bytes(desc), 1);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 		ret = ahash_enqueue_req(jrdev, ahash_done_ctx_dst, req,
1285*4882a593Smuzhiyun 					ctx->ctx_len, DMA_TO_DEVICE);
1286*4882a593Smuzhiyun 		if ((ret != -EINPROGRESS) && (ret != -EBUSY))
1287*4882a593Smuzhiyun 			return ret;
1288*4882a593Smuzhiyun 		state->update = ahash_update_ctx;
1289*4882a593Smuzhiyun 		state->finup = ahash_finup_ctx;
1290*4882a593Smuzhiyun 		state->final = ahash_final_ctx;
1291*4882a593Smuzhiyun 	} else if (*next_buflen) {
1292*4882a593Smuzhiyun 		scatterwalk_map_and_copy(buf + *buflen, req->src, 0,
1293*4882a593Smuzhiyun 					 req->nbytes, 0);
1294*4882a593Smuzhiyun 		*buflen = *next_buflen;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 		print_hex_dump_debug("buf@" __stringify(__LINE__)": ",
1297*4882a593Smuzhiyun 				     DUMP_PREFIX_ADDRESS, 16, 4, buf,
1298*4882a593Smuzhiyun 				     *buflen, 1);
1299*4882a593Smuzhiyun 	}
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	return ret;
1302*4882a593Smuzhiyun  unmap_ctx:
1303*4882a593Smuzhiyun 	ahash_unmap_ctx(jrdev, edesc, req, ctx->ctx_len, DMA_TO_DEVICE);
1304*4882a593Smuzhiyun 	kfree(edesc);
1305*4882a593Smuzhiyun 	return ret;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun /* submit ahash finup if it the first job descriptor after update */
ahash_finup_no_ctx(struct ahash_request * req)1309*4882a593Smuzhiyun static int ahash_finup_no_ctx(struct ahash_request *req)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
1312*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
1313*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1314*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
1315*4882a593Smuzhiyun 	int buflen = state->buflen;
1316*4882a593Smuzhiyun 	u32 *desc;
1317*4882a593Smuzhiyun 	int sec4_sg_bytes, sec4_sg_src_index, src_nents, mapped_nents;
1318*4882a593Smuzhiyun 	int digestsize = crypto_ahash_digestsize(ahash);
1319*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
1320*4882a593Smuzhiyun 	int ret;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	src_nents = sg_nents_for_len(req->src, req->nbytes);
1323*4882a593Smuzhiyun 	if (src_nents < 0) {
1324*4882a593Smuzhiyun 		dev_err(jrdev, "Invalid number of src SG.\n");
1325*4882a593Smuzhiyun 		return src_nents;
1326*4882a593Smuzhiyun 	}
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	if (src_nents) {
1329*4882a593Smuzhiyun 		mapped_nents = dma_map_sg(jrdev, req->src, src_nents,
1330*4882a593Smuzhiyun 					  DMA_TO_DEVICE);
1331*4882a593Smuzhiyun 		if (!mapped_nents) {
1332*4882a593Smuzhiyun 			dev_err(jrdev, "unable to DMA map source\n");
1333*4882a593Smuzhiyun 			return -ENOMEM;
1334*4882a593Smuzhiyun 		}
1335*4882a593Smuzhiyun 	} else {
1336*4882a593Smuzhiyun 		mapped_nents = 0;
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	sec4_sg_src_index = 2;
1340*4882a593Smuzhiyun 	sec4_sg_bytes = (sec4_sg_src_index + mapped_nents) *
1341*4882a593Smuzhiyun 			 sizeof(struct sec4_sg_entry);
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	/* allocate space for base edesc and hw desc commands, link tables */
1344*4882a593Smuzhiyun 	edesc = ahash_edesc_alloc(req, sec4_sg_src_index + mapped_nents,
1345*4882a593Smuzhiyun 				  ctx->sh_desc_digest, ctx->sh_desc_digest_dma);
1346*4882a593Smuzhiyun 	if (!edesc) {
1347*4882a593Smuzhiyun 		dma_unmap_sg(jrdev, req->src, src_nents, DMA_TO_DEVICE);
1348*4882a593Smuzhiyun 		return -ENOMEM;
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	desc = edesc->hw_desc;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	edesc->src_nents = src_nents;
1354*4882a593Smuzhiyun 	edesc->sec4_sg_bytes = sec4_sg_bytes;
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	ret = buf_map_to_sec4_sg(jrdev, edesc->sec4_sg, state);
1357*4882a593Smuzhiyun 	if (ret)
1358*4882a593Smuzhiyun 		goto unmap;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	ret = ahash_edesc_add_src(ctx, edesc, req, mapped_nents, 1, buflen,
1361*4882a593Smuzhiyun 				  req->nbytes);
1362*4882a593Smuzhiyun 	if (ret) {
1363*4882a593Smuzhiyun 		dev_err(jrdev, "unable to map S/G table\n");
1364*4882a593Smuzhiyun 		goto unmap;
1365*4882a593Smuzhiyun 	}
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	ret = map_seq_out_ptr_ctx(desc, jrdev, state, digestsize);
1368*4882a593Smuzhiyun 	if (ret)
1369*4882a593Smuzhiyun 		goto unmap;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	print_hex_dump_debug("jobdesc@"__stringify(__LINE__)": ",
1372*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, desc, desc_bytes(desc),
1373*4882a593Smuzhiyun 			     1);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	return ahash_enqueue_req(jrdev, ahash_done, req,
1376*4882a593Smuzhiyun 				 digestsize, DMA_FROM_DEVICE);
1377*4882a593Smuzhiyun  unmap:
1378*4882a593Smuzhiyun 	ahash_unmap(jrdev, edesc, req, digestsize);
1379*4882a593Smuzhiyun 	kfree(edesc);
1380*4882a593Smuzhiyun 	return -ENOMEM;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun /* submit first update job descriptor after init */
ahash_update_first(struct ahash_request * req)1385*4882a593Smuzhiyun static int ahash_update_first(struct ahash_request *req)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun 	struct crypto_ahash *ahash = crypto_ahash_reqtfm(req);
1388*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_ahash_ctx(ahash);
1389*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1390*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
1391*4882a593Smuzhiyun 	u8 *buf = state->buf;
1392*4882a593Smuzhiyun 	int *buflen = &state->buflen;
1393*4882a593Smuzhiyun 	int *next_buflen = &state->next_buflen;
1394*4882a593Smuzhiyun 	int to_hash;
1395*4882a593Smuzhiyun 	int blocksize = crypto_ahash_blocksize(ahash);
1396*4882a593Smuzhiyun 	u32 *desc;
1397*4882a593Smuzhiyun 	int src_nents, mapped_nents;
1398*4882a593Smuzhiyun 	struct ahash_edesc *edesc;
1399*4882a593Smuzhiyun 	int ret = 0;
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	*next_buflen = req->nbytes & (blocksize - 1);
1402*4882a593Smuzhiyun 	to_hash = req->nbytes - *next_buflen;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	/*
1405*4882a593Smuzhiyun 	 * For XCBC and CMAC, if to_hash is multiple of block size,
1406*4882a593Smuzhiyun 	 * keep last block in internal buffer
1407*4882a593Smuzhiyun 	 */
1408*4882a593Smuzhiyun 	if ((is_xcbc_aes(ctx->adata.algtype) ||
1409*4882a593Smuzhiyun 	     is_cmac_aes(ctx->adata.algtype)) && to_hash >= blocksize &&
1410*4882a593Smuzhiyun 	     (*next_buflen == 0)) {
1411*4882a593Smuzhiyun 		*next_buflen = blocksize;
1412*4882a593Smuzhiyun 		to_hash -= blocksize;
1413*4882a593Smuzhiyun 	}
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	if (to_hash) {
1416*4882a593Smuzhiyun 		src_nents = sg_nents_for_len(req->src,
1417*4882a593Smuzhiyun 					     req->nbytes - *next_buflen);
1418*4882a593Smuzhiyun 		if (src_nents < 0) {
1419*4882a593Smuzhiyun 			dev_err(jrdev, "Invalid number of src SG.\n");
1420*4882a593Smuzhiyun 			return src_nents;
1421*4882a593Smuzhiyun 		}
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 		if (src_nents) {
1424*4882a593Smuzhiyun 			mapped_nents = dma_map_sg(jrdev, req->src, src_nents,
1425*4882a593Smuzhiyun 						  DMA_TO_DEVICE);
1426*4882a593Smuzhiyun 			if (!mapped_nents) {
1427*4882a593Smuzhiyun 				dev_err(jrdev, "unable to map source for DMA\n");
1428*4882a593Smuzhiyun 				return -ENOMEM;
1429*4882a593Smuzhiyun 			}
1430*4882a593Smuzhiyun 		} else {
1431*4882a593Smuzhiyun 			mapped_nents = 0;
1432*4882a593Smuzhiyun 		}
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 		/*
1435*4882a593Smuzhiyun 		 * allocate space for base edesc and hw desc commands,
1436*4882a593Smuzhiyun 		 * link tables
1437*4882a593Smuzhiyun 		 */
1438*4882a593Smuzhiyun 		edesc = ahash_edesc_alloc(req, mapped_nents > 1 ?
1439*4882a593Smuzhiyun 					  mapped_nents : 0,
1440*4882a593Smuzhiyun 					  ctx->sh_desc_update_first,
1441*4882a593Smuzhiyun 					  ctx->sh_desc_update_first_dma);
1442*4882a593Smuzhiyun 		if (!edesc) {
1443*4882a593Smuzhiyun 			dma_unmap_sg(jrdev, req->src, src_nents, DMA_TO_DEVICE);
1444*4882a593Smuzhiyun 			return -ENOMEM;
1445*4882a593Smuzhiyun 		}
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 		edesc->src_nents = src_nents;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		ret = ahash_edesc_add_src(ctx, edesc, req, mapped_nents, 0, 0,
1450*4882a593Smuzhiyun 					  to_hash);
1451*4882a593Smuzhiyun 		if (ret)
1452*4882a593Smuzhiyun 			goto unmap_ctx;
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 		desc = edesc->hw_desc;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 		ret = map_seq_out_ptr_ctx(desc, jrdev, state, ctx->ctx_len);
1457*4882a593Smuzhiyun 		if (ret)
1458*4882a593Smuzhiyun 			goto unmap_ctx;
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 		print_hex_dump_debug("jobdesc@"__stringify(__LINE__)": ",
1461*4882a593Smuzhiyun 				     DUMP_PREFIX_ADDRESS, 16, 4, desc,
1462*4882a593Smuzhiyun 				     desc_bytes(desc), 1);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 		ret = ahash_enqueue_req(jrdev, ahash_done_ctx_dst, req,
1465*4882a593Smuzhiyun 					ctx->ctx_len, DMA_TO_DEVICE);
1466*4882a593Smuzhiyun 		if ((ret != -EINPROGRESS) && (ret != -EBUSY))
1467*4882a593Smuzhiyun 			return ret;
1468*4882a593Smuzhiyun 		state->update = ahash_update_ctx;
1469*4882a593Smuzhiyun 		state->finup = ahash_finup_ctx;
1470*4882a593Smuzhiyun 		state->final = ahash_final_ctx;
1471*4882a593Smuzhiyun 	} else if (*next_buflen) {
1472*4882a593Smuzhiyun 		state->update = ahash_update_no_ctx;
1473*4882a593Smuzhiyun 		state->finup = ahash_finup_no_ctx;
1474*4882a593Smuzhiyun 		state->final = ahash_final_no_ctx;
1475*4882a593Smuzhiyun 		scatterwalk_map_and_copy(buf, req->src, 0,
1476*4882a593Smuzhiyun 					 req->nbytes, 0);
1477*4882a593Smuzhiyun 		*buflen = *next_buflen;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 		print_hex_dump_debug("buf@" __stringify(__LINE__)": ",
1480*4882a593Smuzhiyun 				     DUMP_PREFIX_ADDRESS, 16, 4, buf,
1481*4882a593Smuzhiyun 				     *buflen, 1);
1482*4882a593Smuzhiyun 	}
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	return ret;
1485*4882a593Smuzhiyun  unmap_ctx:
1486*4882a593Smuzhiyun 	ahash_unmap_ctx(jrdev, edesc, req, ctx->ctx_len, DMA_TO_DEVICE);
1487*4882a593Smuzhiyun 	kfree(edesc);
1488*4882a593Smuzhiyun 	return ret;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun 
ahash_finup_first(struct ahash_request * req)1491*4882a593Smuzhiyun static int ahash_finup_first(struct ahash_request *req)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	return ahash_digest(req);
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun 
ahash_init(struct ahash_request * req)1496*4882a593Smuzhiyun static int ahash_init(struct ahash_request *req)
1497*4882a593Smuzhiyun {
1498*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	state->update = ahash_update_first;
1501*4882a593Smuzhiyun 	state->finup = ahash_finup_first;
1502*4882a593Smuzhiyun 	state->final = ahash_final_no_ctx;
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	state->ctx_dma = 0;
1505*4882a593Smuzhiyun 	state->ctx_dma_len = 0;
1506*4882a593Smuzhiyun 	state->buf_dma = 0;
1507*4882a593Smuzhiyun 	state->buflen = 0;
1508*4882a593Smuzhiyun 	state->next_buflen = 0;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	return 0;
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun 
ahash_update(struct ahash_request * req)1513*4882a593Smuzhiyun static int ahash_update(struct ahash_request *req)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	return state->update(req);
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun 
ahash_finup(struct ahash_request * req)1520*4882a593Smuzhiyun static int ahash_finup(struct ahash_request *req)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	return state->finup(req);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun 
ahash_final(struct ahash_request * req)1527*4882a593Smuzhiyun static int ahash_final(struct ahash_request *req)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	return state->final(req);
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun 
ahash_export(struct ahash_request * req,void * out)1534*4882a593Smuzhiyun static int ahash_export(struct ahash_request *req, void *out)
1535*4882a593Smuzhiyun {
1536*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1537*4882a593Smuzhiyun 	struct caam_export_state *export = out;
1538*4882a593Smuzhiyun 	u8 *buf = state->buf;
1539*4882a593Smuzhiyun 	int len = state->buflen;
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	memcpy(export->buf, buf, len);
1542*4882a593Smuzhiyun 	memcpy(export->caam_ctx, state->caam_ctx, sizeof(export->caam_ctx));
1543*4882a593Smuzhiyun 	export->buflen = len;
1544*4882a593Smuzhiyun 	export->update = state->update;
1545*4882a593Smuzhiyun 	export->final = state->final;
1546*4882a593Smuzhiyun 	export->finup = state->finup;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	return 0;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun 
ahash_import(struct ahash_request * req,const void * in)1551*4882a593Smuzhiyun static int ahash_import(struct ahash_request *req, const void *in)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun 	struct caam_hash_state *state = ahash_request_ctx(req);
1554*4882a593Smuzhiyun 	const struct caam_export_state *export = in;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	memset(state, 0, sizeof(*state));
1557*4882a593Smuzhiyun 	memcpy(state->buf, export->buf, export->buflen);
1558*4882a593Smuzhiyun 	memcpy(state->caam_ctx, export->caam_ctx, sizeof(state->caam_ctx));
1559*4882a593Smuzhiyun 	state->buflen = export->buflen;
1560*4882a593Smuzhiyun 	state->update = export->update;
1561*4882a593Smuzhiyun 	state->final = export->final;
1562*4882a593Smuzhiyun 	state->finup = export->finup;
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	return 0;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun struct caam_hash_template {
1568*4882a593Smuzhiyun 	char name[CRYPTO_MAX_ALG_NAME];
1569*4882a593Smuzhiyun 	char driver_name[CRYPTO_MAX_ALG_NAME];
1570*4882a593Smuzhiyun 	char hmac_name[CRYPTO_MAX_ALG_NAME];
1571*4882a593Smuzhiyun 	char hmac_driver_name[CRYPTO_MAX_ALG_NAME];
1572*4882a593Smuzhiyun 	unsigned int blocksize;
1573*4882a593Smuzhiyun 	struct ahash_alg template_ahash;
1574*4882a593Smuzhiyun 	u32 alg_type;
1575*4882a593Smuzhiyun };
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun /* ahash descriptors */
1578*4882a593Smuzhiyun static struct caam_hash_template driver_hash[] = {
1579*4882a593Smuzhiyun 	{
1580*4882a593Smuzhiyun 		.name = "sha1",
1581*4882a593Smuzhiyun 		.driver_name = "sha1-caam",
1582*4882a593Smuzhiyun 		.hmac_name = "hmac(sha1)",
1583*4882a593Smuzhiyun 		.hmac_driver_name = "hmac-sha1-caam",
1584*4882a593Smuzhiyun 		.blocksize = SHA1_BLOCK_SIZE,
1585*4882a593Smuzhiyun 		.template_ahash = {
1586*4882a593Smuzhiyun 			.init = ahash_init,
1587*4882a593Smuzhiyun 			.update = ahash_update,
1588*4882a593Smuzhiyun 			.final = ahash_final,
1589*4882a593Smuzhiyun 			.finup = ahash_finup,
1590*4882a593Smuzhiyun 			.digest = ahash_digest,
1591*4882a593Smuzhiyun 			.export = ahash_export,
1592*4882a593Smuzhiyun 			.import = ahash_import,
1593*4882a593Smuzhiyun 			.setkey = ahash_setkey,
1594*4882a593Smuzhiyun 			.halg = {
1595*4882a593Smuzhiyun 				.digestsize = SHA1_DIGEST_SIZE,
1596*4882a593Smuzhiyun 				.statesize = sizeof(struct caam_export_state),
1597*4882a593Smuzhiyun 			},
1598*4882a593Smuzhiyun 		},
1599*4882a593Smuzhiyun 		.alg_type = OP_ALG_ALGSEL_SHA1,
1600*4882a593Smuzhiyun 	}, {
1601*4882a593Smuzhiyun 		.name = "sha224",
1602*4882a593Smuzhiyun 		.driver_name = "sha224-caam",
1603*4882a593Smuzhiyun 		.hmac_name = "hmac(sha224)",
1604*4882a593Smuzhiyun 		.hmac_driver_name = "hmac-sha224-caam",
1605*4882a593Smuzhiyun 		.blocksize = SHA224_BLOCK_SIZE,
1606*4882a593Smuzhiyun 		.template_ahash = {
1607*4882a593Smuzhiyun 			.init = ahash_init,
1608*4882a593Smuzhiyun 			.update = ahash_update,
1609*4882a593Smuzhiyun 			.final = ahash_final,
1610*4882a593Smuzhiyun 			.finup = ahash_finup,
1611*4882a593Smuzhiyun 			.digest = ahash_digest,
1612*4882a593Smuzhiyun 			.export = ahash_export,
1613*4882a593Smuzhiyun 			.import = ahash_import,
1614*4882a593Smuzhiyun 			.setkey = ahash_setkey,
1615*4882a593Smuzhiyun 			.halg = {
1616*4882a593Smuzhiyun 				.digestsize = SHA224_DIGEST_SIZE,
1617*4882a593Smuzhiyun 				.statesize = sizeof(struct caam_export_state),
1618*4882a593Smuzhiyun 			},
1619*4882a593Smuzhiyun 		},
1620*4882a593Smuzhiyun 		.alg_type = OP_ALG_ALGSEL_SHA224,
1621*4882a593Smuzhiyun 	}, {
1622*4882a593Smuzhiyun 		.name = "sha256",
1623*4882a593Smuzhiyun 		.driver_name = "sha256-caam",
1624*4882a593Smuzhiyun 		.hmac_name = "hmac(sha256)",
1625*4882a593Smuzhiyun 		.hmac_driver_name = "hmac-sha256-caam",
1626*4882a593Smuzhiyun 		.blocksize = SHA256_BLOCK_SIZE,
1627*4882a593Smuzhiyun 		.template_ahash = {
1628*4882a593Smuzhiyun 			.init = ahash_init,
1629*4882a593Smuzhiyun 			.update = ahash_update,
1630*4882a593Smuzhiyun 			.final = ahash_final,
1631*4882a593Smuzhiyun 			.finup = ahash_finup,
1632*4882a593Smuzhiyun 			.digest = ahash_digest,
1633*4882a593Smuzhiyun 			.export = ahash_export,
1634*4882a593Smuzhiyun 			.import = ahash_import,
1635*4882a593Smuzhiyun 			.setkey = ahash_setkey,
1636*4882a593Smuzhiyun 			.halg = {
1637*4882a593Smuzhiyun 				.digestsize = SHA256_DIGEST_SIZE,
1638*4882a593Smuzhiyun 				.statesize = sizeof(struct caam_export_state),
1639*4882a593Smuzhiyun 			},
1640*4882a593Smuzhiyun 		},
1641*4882a593Smuzhiyun 		.alg_type = OP_ALG_ALGSEL_SHA256,
1642*4882a593Smuzhiyun 	}, {
1643*4882a593Smuzhiyun 		.name = "sha384",
1644*4882a593Smuzhiyun 		.driver_name = "sha384-caam",
1645*4882a593Smuzhiyun 		.hmac_name = "hmac(sha384)",
1646*4882a593Smuzhiyun 		.hmac_driver_name = "hmac-sha384-caam",
1647*4882a593Smuzhiyun 		.blocksize = SHA384_BLOCK_SIZE,
1648*4882a593Smuzhiyun 		.template_ahash = {
1649*4882a593Smuzhiyun 			.init = ahash_init,
1650*4882a593Smuzhiyun 			.update = ahash_update,
1651*4882a593Smuzhiyun 			.final = ahash_final,
1652*4882a593Smuzhiyun 			.finup = ahash_finup,
1653*4882a593Smuzhiyun 			.digest = ahash_digest,
1654*4882a593Smuzhiyun 			.export = ahash_export,
1655*4882a593Smuzhiyun 			.import = ahash_import,
1656*4882a593Smuzhiyun 			.setkey = ahash_setkey,
1657*4882a593Smuzhiyun 			.halg = {
1658*4882a593Smuzhiyun 				.digestsize = SHA384_DIGEST_SIZE,
1659*4882a593Smuzhiyun 				.statesize = sizeof(struct caam_export_state),
1660*4882a593Smuzhiyun 			},
1661*4882a593Smuzhiyun 		},
1662*4882a593Smuzhiyun 		.alg_type = OP_ALG_ALGSEL_SHA384,
1663*4882a593Smuzhiyun 	}, {
1664*4882a593Smuzhiyun 		.name = "sha512",
1665*4882a593Smuzhiyun 		.driver_name = "sha512-caam",
1666*4882a593Smuzhiyun 		.hmac_name = "hmac(sha512)",
1667*4882a593Smuzhiyun 		.hmac_driver_name = "hmac-sha512-caam",
1668*4882a593Smuzhiyun 		.blocksize = SHA512_BLOCK_SIZE,
1669*4882a593Smuzhiyun 		.template_ahash = {
1670*4882a593Smuzhiyun 			.init = ahash_init,
1671*4882a593Smuzhiyun 			.update = ahash_update,
1672*4882a593Smuzhiyun 			.final = ahash_final,
1673*4882a593Smuzhiyun 			.finup = ahash_finup,
1674*4882a593Smuzhiyun 			.digest = ahash_digest,
1675*4882a593Smuzhiyun 			.export = ahash_export,
1676*4882a593Smuzhiyun 			.import = ahash_import,
1677*4882a593Smuzhiyun 			.setkey = ahash_setkey,
1678*4882a593Smuzhiyun 			.halg = {
1679*4882a593Smuzhiyun 				.digestsize = SHA512_DIGEST_SIZE,
1680*4882a593Smuzhiyun 				.statesize = sizeof(struct caam_export_state),
1681*4882a593Smuzhiyun 			},
1682*4882a593Smuzhiyun 		},
1683*4882a593Smuzhiyun 		.alg_type = OP_ALG_ALGSEL_SHA512,
1684*4882a593Smuzhiyun 	}, {
1685*4882a593Smuzhiyun 		.name = "md5",
1686*4882a593Smuzhiyun 		.driver_name = "md5-caam",
1687*4882a593Smuzhiyun 		.hmac_name = "hmac(md5)",
1688*4882a593Smuzhiyun 		.hmac_driver_name = "hmac-md5-caam",
1689*4882a593Smuzhiyun 		.blocksize = MD5_BLOCK_WORDS * 4,
1690*4882a593Smuzhiyun 		.template_ahash = {
1691*4882a593Smuzhiyun 			.init = ahash_init,
1692*4882a593Smuzhiyun 			.update = ahash_update,
1693*4882a593Smuzhiyun 			.final = ahash_final,
1694*4882a593Smuzhiyun 			.finup = ahash_finup,
1695*4882a593Smuzhiyun 			.digest = ahash_digest,
1696*4882a593Smuzhiyun 			.export = ahash_export,
1697*4882a593Smuzhiyun 			.import = ahash_import,
1698*4882a593Smuzhiyun 			.setkey = ahash_setkey,
1699*4882a593Smuzhiyun 			.halg = {
1700*4882a593Smuzhiyun 				.digestsize = MD5_DIGEST_SIZE,
1701*4882a593Smuzhiyun 				.statesize = sizeof(struct caam_export_state),
1702*4882a593Smuzhiyun 			},
1703*4882a593Smuzhiyun 		},
1704*4882a593Smuzhiyun 		.alg_type = OP_ALG_ALGSEL_MD5,
1705*4882a593Smuzhiyun 	}, {
1706*4882a593Smuzhiyun 		.hmac_name = "xcbc(aes)",
1707*4882a593Smuzhiyun 		.hmac_driver_name = "xcbc-aes-caam",
1708*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1709*4882a593Smuzhiyun 		.template_ahash = {
1710*4882a593Smuzhiyun 			.init = ahash_init,
1711*4882a593Smuzhiyun 			.update = ahash_update,
1712*4882a593Smuzhiyun 			.final = ahash_final,
1713*4882a593Smuzhiyun 			.finup = ahash_finup,
1714*4882a593Smuzhiyun 			.digest = ahash_digest,
1715*4882a593Smuzhiyun 			.export = ahash_export,
1716*4882a593Smuzhiyun 			.import = ahash_import,
1717*4882a593Smuzhiyun 			.setkey = axcbc_setkey,
1718*4882a593Smuzhiyun 			.halg = {
1719*4882a593Smuzhiyun 				.digestsize = AES_BLOCK_SIZE,
1720*4882a593Smuzhiyun 				.statesize = sizeof(struct caam_export_state),
1721*4882a593Smuzhiyun 			},
1722*4882a593Smuzhiyun 		 },
1723*4882a593Smuzhiyun 		.alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_XCBC_MAC,
1724*4882a593Smuzhiyun 	}, {
1725*4882a593Smuzhiyun 		.hmac_name = "cmac(aes)",
1726*4882a593Smuzhiyun 		.hmac_driver_name = "cmac-aes-caam",
1727*4882a593Smuzhiyun 		.blocksize = AES_BLOCK_SIZE,
1728*4882a593Smuzhiyun 		.template_ahash = {
1729*4882a593Smuzhiyun 			.init = ahash_init,
1730*4882a593Smuzhiyun 			.update = ahash_update,
1731*4882a593Smuzhiyun 			.final = ahash_final,
1732*4882a593Smuzhiyun 			.finup = ahash_finup,
1733*4882a593Smuzhiyun 			.digest = ahash_digest,
1734*4882a593Smuzhiyun 			.export = ahash_export,
1735*4882a593Smuzhiyun 			.import = ahash_import,
1736*4882a593Smuzhiyun 			.setkey = acmac_setkey,
1737*4882a593Smuzhiyun 			.halg = {
1738*4882a593Smuzhiyun 				.digestsize = AES_BLOCK_SIZE,
1739*4882a593Smuzhiyun 				.statesize = sizeof(struct caam_export_state),
1740*4882a593Smuzhiyun 			},
1741*4882a593Smuzhiyun 		 },
1742*4882a593Smuzhiyun 		.alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CMAC,
1743*4882a593Smuzhiyun 	},
1744*4882a593Smuzhiyun };
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun struct caam_hash_alg {
1747*4882a593Smuzhiyun 	struct list_head entry;
1748*4882a593Smuzhiyun 	int alg_type;
1749*4882a593Smuzhiyun 	struct ahash_alg ahash_alg;
1750*4882a593Smuzhiyun };
1751*4882a593Smuzhiyun 
caam_hash_cra_init(struct crypto_tfm * tfm)1752*4882a593Smuzhiyun static int caam_hash_cra_init(struct crypto_tfm *tfm)
1753*4882a593Smuzhiyun {
1754*4882a593Smuzhiyun 	struct crypto_ahash *ahash = __crypto_ahash_cast(tfm);
1755*4882a593Smuzhiyun 	struct crypto_alg *base = tfm->__crt_alg;
1756*4882a593Smuzhiyun 	struct hash_alg_common *halg =
1757*4882a593Smuzhiyun 		 container_of(base, struct hash_alg_common, base);
1758*4882a593Smuzhiyun 	struct ahash_alg *alg =
1759*4882a593Smuzhiyun 		 container_of(halg, struct ahash_alg, halg);
1760*4882a593Smuzhiyun 	struct caam_hash_alg *caam_hash =
1761*4882a593Smuzhiyun 		 container_of(alg, struct caam_hash_alg, ahash_alg);
1762*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_tfm_ctx(tfm);
1763*4882a593Smuzhiyun 	/* Sizes for MDHA running digests: MD5, SHA1, 224, 256, 384, 512 */
1764*4882a593Smuzhiyun 	static const u8 runninglen[] = { HASH_MSG_LEN + MD5_DIGEST_SIZE,
1765*4882a593Smuzhiyun 					 HASH_MSG_LEN + SHA1_DIGEST_SIZE,
1766*4882a593Smuzhiyun 					 HASH_MSG_LEN + 32,
1767*4882a593Smuzhiyun 					 HASH_MSG_LEN + SHA256_DIGEST_SIZE,
1768*4882a593Smuzhiyun 					 HASH_MSG_LEN + 64,
1769*4882a593Smuzhiyun 					 HASH_MSG_LEN + SHA512_DIGEST_SIZE };
1770*4882a593Smuzhiyun 	const size_t sh_desc_update_offset = offsetof(struct caam_hash_ctx,
1771*4882a593Smuzhiyun 						      sh_desc_update);
1772*4882a593Smuzhiyun 	dma_addr_t dma_addr;
1773*4882a593Smuzhiyun 	struct caam_drv_private *priv;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	/*
1776*4882a593Smuzhiyun 	 * Get a Job ring from Job Ring driver to ensure in-order
1777*4882a593Smuzhiyun 	 * crypto request processing per tfm
1778*4882a593Smuzhiyun 	 */
1779*4882a593Smuzhiyun 	ctx->jrdev = caam_jr_alloc();
1780*4882a593Smuzhiyun 	if (IS_ERR(ctx->jrdev)) {
1781*4882a593Smuzhiyun 		pr_err("Job Ring Device allocation for transform failed\n");
1782*4882a593Smuzhiyun 		return PTR_ERR(ctx->jrdev);
1783*4882a593Smuzhiyun 	}
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	priv = dev_get_drvdata(ctx->jrdev->parent);
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	if (is_xcbc_aes(caam_hash->alg_type)) {
1788*4882a593Smuzhiyun 		ctx->dir = DMA_TO_DEVICE;
1789*4882a593Smuzhiyun 		ctx->key_dir = DMA_BIDIRECTIONAL;
1790*4882a593Smuzhiyun 		ctx->adata.algtype = OP_TYPE_CLASS1_ALG | caam_hash->alg_type;
1791*4882a593Smuzhiyun 		ctx->ctx_len = 48;
1792*4882a593Smuzhiyun 	} else if (is_cmac_aes(caam_hash->alg_type)) {
1793*4882a593Smuzhiyun 		ctx->dir = DMA_TO_DEVICE;
1794*4882a593Smuzhiyun 		ctx->key_dir = DMA_NONE;
1795*4882a593Smuzhiyun 		ctx->adata.algtype = OP_TYPE_CLASS1_ALG | caam_hash->alg_type;
1796*4882a593Smuzhiyun 		ctx->ctx_len = 32;
1797*4882a593Smuzhiyun 	} else {
1798*4882a593Smuzhiyun 		if (priv->era >= 6) {
1799*4882a593Smuzhiyun 			ctx->dir = DMA_BIDIRECTIONAL;
1800*4882a593Smuzhiyun 			ctx->key_dir = alg->setkey ? DMA_TO_DEVICE : DMA_NONE;
1801*4882a593Smuzhiyun 		} else {
1802*4882a593Smuzhiyun 			ctx->dir = DMA_TO_DEVICE;
1803*4882a593Smuzhiyun 			ctx->key_dir = DMA_NONE;
1804*4882a593Smuzhiyun 		}
1805*4882a593Smuzhiyun 		ctx->adata.algtype = OP_TYPE_CLASS2_ALG | caam_hash->alg_type;
1806*4882a593Smuzhiyun 		ctx->ctx_len = runninglen[(ctx->adata.algtype &
1807*4882a593Smuzhiyun 					   OP_ALG_ALGSEL_SUBMASK) >>
1808*4882a593Smuzhiyun 					  OP_ALG_ALGSEL_SHIFT];
1809*4882a593Smuzhiyun 	}
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	if (ctx->key_dir != DMA_NONE) {
1812*4882a593Smuzhiyun 		ctx->adata.key_dma = dma_map_single_attrs(ctx->jrdev, ctx->key,
1813*4882a593Smuzhiyun 							  ARRAY_SIZE(ctx->key),
1814*4882a593Smuzhiyun 							  ctx->key_dir,
1815*4882a593Smuzhiyun 							  DMA_ATTR_SKIP_CPU_SYNC);
1816*4882a593Smuzhiyun 		if (dma_mapping_error(ctx->jrdev, ctx->adata.key_dma)) {
1817*4882a593Smuzhiyun 			dev_err(ctx->jrdev, "unable to map key\n");
1818*4882a593Smuzhiyun 			caam_jr_free(ctx->jrdev);
1819*4882a593Smuzhiyun 			return -ENOMEM;
1820*4882a593Smuzhiyun 		}
1821*4882a593Smuzhiyun 	}
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	dma_addr = dma_map_single_attrs(ctx->jrdev, ctx->sh_desc_update,
1824*4882a593Smuzhiyun 					offsetof(struct caam_hash_ctx, key) -
1825*4882a593Smuzhiyun 					sh_desc_update_offset,
1826*4882a593Smuzhiyun 					ctx->dir, DMA_ATTR_SKIP_CPU_SYNC);
1827*4882a593Smuzhiyun 	if (dma_mapping_error(ctx->jrdev, dma_addr)) {
1828*4882a593Smuzhiyun 		dev_err(ctx->jrdev, "unable to map shared descriptors\n");
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 		if (ctx->key_dir != DMA_NONE)
1831*4882a593Smuzhiyun 			dma_unmap_single_attrs(ctx->jrdev, ctx->adata.key_dma,
1832*4882a593Smuzhiyun 					       ARRAY_SIZE(ctx->key),
1833*4882a593Smuzhiyun 					       ctx->key_dir,
1834*4882a593Smuzhiyun 					       DMA_ATTR_SKIP_CPU_SYNC);
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 		caam_jr_free(ctx->jrdev);
1837*4882a593Smuzhiyun 		return -ENOMEM;
1838*4882a593Smuzhiyun 	}
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	ctx->sh_desc_update_dma = dma_addr;
1841*4882a593Smuzhiyun 	ctx->sh_desc_update_first_dma = dma_addr +
1842*4882a593Smuzhiyun 					offsetof(struct caam_hash_ctx,
1843*4882a593Smuzhiyun 						 sh_desc_update_first) -
1844*4882a593Smuzhiyun 					sh_desc_update_offset;
1845*4882a593Smuzhiyun 	ctx->sh_desc_fin_dma = dma_addr + offsetof(struct caam_hash_ctx,
1846*4882a593Smuzhiyun 						   sh_desc_fin) -
1847*4882a593Smuzhiyun 					sh_desc_update_offset;
1848*4882a593Smuzhiyun 	ctx->sh_desc_digest_dma = dma_addr + offsetof(struct caam_hash_ctx,
1849*4882a593Smuzhiyun 						      sh_desc_digest) -
1850*4882a593Smuzhiyun 					sh_desc_update_offset;
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	ctx->enginectx.op.do_one_request = ahash_do_one_req;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
1855*4882a593Smuzhiyun 				 sizeof(struct caam_hash_state));
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	/*
1858*4882a593Smuzhiyun 	 * For keyed hash algorithms shared descriptors
1859*4882a593Smuzhiyun 	 * will be created later in setkey() callback
1860*4882a593Smuzhiyun 	 */
1861*4882a593Smuzhiyun 	return alg->setkey ? 0 : ahash_set_sh_desc(ahash);
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun 
caam_hash_cra_exit(struct crypto_tfm * tfm)1864*4882a593Smuzhiyun static void caam_hash_cra_exit(struct crypto_tfm *tfm)
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun 	struct caam_hash_ctx *ctx = crypto_tfm_ctx(tfm);
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	dma_unmap_single_attrs(ctx->jrdev, ctx->sh_desc_update_dma,
1869*4882a593Smuzhiyun 			       offsetof(struct caam_hash_ctx, key) -
1870*4882a593Smuzhiyun 			       offsetof(struct caam_hash_ctx, sh_desc_update),
1871*4882a593Smuzhiyun 			       ctx->dir, DMA_ATTR_SKIP_CPU_SYNC);
1872*4882a593Smuzhiyun 	if (ctx->key_dir != DMA_NONE)
1873*4882a593Smuzhiyun 		dma_unmap_single_attrs(ctx->jrdev, ctx->adata.key_dma,
1874*4882a593Smuzhiyun 				       ARRAY_SIZE(ctx->key), ctx->key_dir,
1875*4882a593Smuzhiyun 				       DMA_ATTR_SKIP_CPU_SYNC);
1876*4882a593Smuzhiyun 	caam_jr_free(ctx->jrdev);
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun 
caam_algapi_hash_exit(void)1879*4882a593Smuzhiyun void caam_algapi_hash_exit(void)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun 	struct caam_hash_alg *t_alg, *n;
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	if (!hash_list.next)
1884*4882a593Smuzhiyun 		return;
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	list_for_each_entry_safe(t_alg, n, &hash_list, entry) {
1887*4882a593Smuzhiyun 		crypto_unregister_ahash(&t_alg->ahash_alg);
1888*4882a593Smuzhiyun 		list_del(&t_alg->entry);
1889*4882a593Smuzhiyun 		kfree(t_alg);
1890*4882a593Smuzhiyun 	}
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun static struct caam_hash_alg *
caam_hash_alloc(struct caam_hash_template * template,bool keyed)1894*4882a593Smuzhiyun caam_hash_alloc(struct caam_hash_template *template,
1895*4882a593Smuzhiyun 		bool keyed)
1896*4882a593Smuzhiyun {
1897*4882a593Smuzhiyun 	struct caam_hash_alg *t_alg;
1898*4882a593Smuzhiyun 	struct ahash_alg *halg;
1899*4882a593Smuzhiyun 	struct crypto_alg *alg;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	t_alg = kzalloc(sizeof(*t_alg), GFP_KERNEL);
1902*4882a593Smuzhiyun 	if (!t_alg) {
1903*4882a593Smuzhiyun 		pr_err("failed to allocate t_alg\n");
1904*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1905*4882a593Smuzhiyun 	}
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	t_alg->ahash_alg = template->template_ahash;
1908*4882a593Smuzhiyun 	halg = &t_alg->ahash_alg;
1909*4882a593Smuzhiyun 	alg = &halg->halg.base;
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	if (keyed) {
1912*4882a593Smuzhiyun 		snprintf(alg->cra_name, CRYPTO_MAX_ALG_NAME, "%s",
1913*4882a593Smuzhiyun 			 template->hmac_name);
1914*4882a593Smuzhiyun 		snprintf(alg->cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
1915*4882a593Smuzhiyun 			 template->hmac_driver_name);
1916*4882a593Smuzhiyun 	} else {
1917*4882a593Smuzhiyun 		snprintf(alg->cra_name, CRYPTO_MAX_ALG_NAME, "%s",
1918*4882a593Smuzhiyun 			 template->name);
1919*4882a593Smuzhiyun 		snprintf(alg->cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
1920*4882a593Smuzhiyun 			 template->driver_name);
1921*4882a593Smuzhiyun 		t_alg->ahash_alg.setkey = NULL;
1922*4882a593Smuzhiyun 	}
1923*4882a593Smuzhiyun 	alg->cra_module = THIS_MODULE;
1924*4882a593Smuzhiyun 	alg->cra_init = caam_hash_cra_init;
1925*4882a593Smuzhiyun 	alg->cra_exit = caam_hash_cra_exit;
1926*4882a593Smuzhiyun 	alg->cra_ctxsize = sizeof(struct caam_hash_ctx);
1927*4882a593Smuzhiyun 	alg->cra_priority = CAAM_CRA_PRIORITY;
1928*4882a593Smuzhiyun 	alg->cra_blocksize = template->blocksize;
1929*4882a593Smuzhiyun 	alg->cra_alignmask = 0;
1930*4882a593Smuzhiyun 	alg->cra_flags = CRYPTO_ALG_ASYNC | CRYPTO_ALG_ALLOCATES_MEMORY;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	t_alg->alg_type = template->alg_type;
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	return t_alg;
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun 
caam_algapi_hash_init(struct device * ctrldev)1937*4882a593Smuzhiyun int caam_algapi_hash_init(struct device *ctrldev)
1938*4882a593Smuzhiyun {
1939*4882a593Smuzhiyun 	int i = 0, err = 0;
1940*4882a593Smuzhiyun 	struct caam_drv_private *priv = dev_get_drvdata(ctrldev);
1941*4882a593Smuzhiyun 	unsigned int md_limit = SHA512_DIGEST_SIZE;
1942*4882a593Smuzhiyun 	u32 md_inst, md_vid;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	/*
1945*4882a593Smuzhiyun 	 * Register crypto algorithms the device supports.  First, identify
1946*4882a593Smuzhiyun 	 * presence and attributes of MD block.
1947*4882a593Smuzhiyun 	 */
1948*4882a593Smuzhiyun 	if (priv->era < 10) {
1949*4882a593Smuzhiyun 		md_vid = (rd_reg32(&priv->ctrl->perfmon.cha_id_ls) &
1950*4882a593Smuzhiyun 			  CHA_ID_LS_MD_MASK) >> CHA_ID_LS_MD_SHIFT;
1951*4882a593Smuzhiyun 		md_inst = (rd_reg32(&priv->ctrl->perfmon.cha_num_ls) &
1952*4882a593Smuzhiyun 			   CHA_ID_LS_MD_MASK) >> CHA_ID_LS_MD_SHIFT;
1953*4882a593Smuzhiyun 	} else {
1954*4882a593Smuzhiyun 		u32 mdha = rd_reg32(&priv->ctrl->vreg.mdha);
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 		md_vid = (mdha & CHA_VER_VID_MASK) >> CHA_VER_VID_SHIFT;
1957*4882a593Smuzhiyun 		md_inst = mdha & CHA_VER_NUM_MASK;
1958*4882a593Smuzhiyun 	}
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	/*
1961*4882a593Smuzhiyun 	 * Skip registration of any hashing algorithms if MD block
1962*4882a593Smuzhiyun 	 * is not present.
1963*4882a593Smuzhiyun 	 */
1964*4882a593Smuzhiyun 	if (!md_inst)
1965*4882a593Smuzhiyun 		return 0;
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	/* Limit digest size based on LP256 */
1968*4882a593Smuzhiyun 	if (md_vid == CHA_VER_VID_MD_LP256)
1969*4882a593Smuzhiyun 		md_limit = SHA256_DIGEST_SIZE;
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hash_list);
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	/* register crypto algorithms the device supports */
1974*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(driver_hash); i++) {
1975*4882a593Smuzhiyun 		struct caam_hash_alg *t_alg;
1976*4882a593Smuzhiyun 		struct caam_hash_template *alg = driver_hash + i;
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 		/* If MD size is not supported by device, skip registration */
1979*4882a593Smuzhiyun 		if (is_mdha(alg->alg_type) &&
1980*4882a593Smuzhiyun 		    alg->template_ahash.halg.digestsize > md_limit)
1981*4882a593Smuzhiyun 			continue;
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 		/* register hmac version */
1984*4882a593Smuzhiyun 		t_alg = caam_hash_alloc(alg, true);
1985*4882a593Smuzhiyun 		if (IS_ERR(t_alg)) {
1986*4882a593Smuzhiyun 			err = PTR_ERR(t_alg);
1987*4882a593Smuzhiyun 			pr_warn("%s alg allocation failed\n",
1988*4882a593Smuzhiyun 				alg->hmac_driver_name);
1989*4882a593Smuzhiyun 			continue;
1990*4882a593Smuzhiyun 		}
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 		err = crypto_register_ahash(&t_alg->ahash_alg);
1993*4882a593Smuzhiyun 		if (err) {
1994*4882a593Smuzhiyun 			pr_warn("%s alg registration failed: %d\n",
1995*4882a593Smuzhiyun 				t_alg->ahash_alg.halg.base.cra_driver_name,
1996*4882a593Smuzhiyun 				err);
1997*4882a593Smuzhiyun 			kfree(t_alg);
1998*4882a593Smuzhiyun 		} else
1999*4882a593Smuzhiyun 			list_add_tail(&t_alg->entry, &hash_list);
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 		if ((alg->alg_type & OP_ALG_ALGSEL_MASK) == OP_ALG_ALGSEL_AES)
2002*4882a593Smuzhiyun 			continue;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 		/* register unkeyed version */
2005*4882a593Smuzhiyun 		t_alg = caam_hash_alloc(alg, false);
2006*4882a593Smuzhiyun 		if (IS_ERR(t_alg)) {
2007*4882a593Smuzhiyun 			err = PTR_ERR(t_alg);
2008*4882a593Smuzhiyun 			pr_warn("%s alg allocation failed\n", alg->driver_name);
2009*4882a593Smuzhiyun 			continue;
2010*4882a593Smuzhiyun 		}
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 		err = crypto_register_ahash(&t_alg->ahash_alg);
2013*4882a593Smuzhiyun 		if (err) {
2014*4882a593Smuzhiyun 			pr_warn("%s alg registration failed: %d\n",
2015*4882a593Smuzhiyun 				t_alg->ahash_alg.halg.base.cra_driver_name,
2016*4882a593Smuzhiyun 				err);
2017*4882a593Smuzhiyun 			kfree(t_alg);
2018*4882a593Smuzhiyun 		} else
2019*4882a593Smuzhiyun 			list_add_tail(&t_alg->entry, &hash_list);
2020*4882a593Smuzhiyun 	}
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	return err;
2023*4882a593Smuzhiyun }
2024