xref: /OK3568_Linux_fs/kernel/drivers/crypto/caam/caamalg_qi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Freescale FSL CAAM support for crypto API over QI backend.
4*4882a593Smuzhiyun  * Based on caamalg.c
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright 2013-2016 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun  * Copyright 2016-2019 NXP
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "compat.h"
11*4882a593Smuzhiyun #include "ctrl.h"
12*4882a593Smuzhiyun #include "regs.h"
13*4882a593Smuzhiyun #include "intern.h"
14*4882a593Smuzhiyun #include "desc_constr.h"
15*4882a593Smuzhiyun #include "error.h"
16*4882a593Smuzhiyun #include "sg_sw_qm.h"
17*4882a593Smuzhiyun #include "key_gen.h"
18*4882a593Smuzhiyun #include "qi.h"
19*4882a593Smuzhiyun #include "jr.h"
20*4882a593Smuzhiyun #include "caamalg_desc.h"
21*4882a593Smuzhiyun #include <crypto/xts.h>
22*4882a593Smuzhiyun #include <asm/unaligned.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * crypto alg
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun #define CAAM_CRA_PRIORITY		2000
28*4882a593Smuzhiyun /* max key is sum of AES_MAX_KEY_SIZE, max split key size */
29*4882a593Smuzhiyun #define CAAM_MAX_KEY_SIZE		(AES_MAX_KEY_SIZE + \
30*4882a593Smuzhiyun 					 SHA512_DIGEST_SIZE * 2)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define DESC_MAX_USED_BYTES		(DESC_QI_AEAD_GIVENC_LEN + \
33*4882a593Smuzhiyun 					 CAAM_MAX_KEY_SIZE)
34*4882a593Smuzhiyun #define DESC_MAX_USED_LEN		(DESC_MAX_USED_BYTES / CAAM_CMD_SZ)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct caam_alg_entry {
37*4882a593Smuzhiyun 	int class1_alg_type;
38*4882a593Smuzhiyun 	int class2_alg_type;
39*4882a593Smuzhiyun 	bool rfc3686;
40*4882a593Smuzhiyun 	bool geniv;
41*4882a593Smuzhiyun 	bool nodkp;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct caam_aead_alg {
45*4882a593Smuzhiyun 	struct aead_alg aead;
46*4882a593Smuzhiyun 	struct caam_alg_entry caam;
47*4882a593Smuzhiyun 	bool registered;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct caam_skcipher_alg {
51*4882a593Smuzhiyun 	struct skcipher_alg skcipher;
52*4882a593Smuzhiyun 	struct caam_alg_entry caam;
53*4882a593Smuzhiyun 	bool registered;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun  * per-session context
58*4882a593Smuzhiyun  */
59*4882a593Smuzhiyun struct caam_ctx {
60*4882a593Smuzhiyun 	struct device *jrdev;
61*4882a593Smuzhiyun 	u32 sh_desc_enc[DESC_MAX_USED_LEN];
62*4882a593Smuzhiyun 	u32 sh_desc_dec[DESC_MAX_USED_LEN];
63*4882a593Smuzhiyun 	u8 key[CAAM_MAX_KEY_SIZE];
64*4882a593Smuzhiyun 	dma_addr_t key_dma;
65*4882a593Smuzhiyun 	enum dma_data_direction dir;
66*4882a593Smuzhiyun 	struct alginfo adata;
67*4882a593Smuzhiyun 	struct alginfo cdata;
68*4882a593Smuzhiyun 	unsigned int authsize;
69*4882a593Smuzhiyun 	struct device *qidev;
70*4882a593Smuzhiyun 	spinlock_t lock;	/* Protects multiple init of driver context */
71*4882a593Smuzhiyun 	struct caam_drv_ctx *drv_ctx[NUM_OP];
72*4882a593Smuzhiyun 	bool xts_key_fallback;
73*4882a593Smuzhiyun 	struct crypto_skcipher *fallback;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun struct caam_skcipher_req_ctx {
77*4882a593Smuzhiyun 	struct skcipher_request fallback_req;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
aead_set_sh_desc(struct crypto_aead * aead)80*4882a593Smuzhiyun static int aead_set_sh_desc(struct crypto_aead *aead)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct caam_aead_alg *alg = container_of(crypto_aead_alg(aead),
83*4882a593Smuzhiyun 						 typeof(*alg), aead);
84*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(aead);
85*4882a593Smuzhiyun 	unsigned int ivsize = crypto_aead_ivsize(aead);
86*4882a593Smuzhiyun 	u32 ctx1_iv_off = 0;
87*4882a593Smuzhiyun 	u32 *nonce = NULL;
88*4882a593Smuzhiyun 	unsigned int data_len[2];
89*4882a593Smuzhiyun 	u32 inl_mask;
90*4882a593Smuzhiyun 	const bool ctr_mode = ((ctx->cdata.algtype & OP_ALG_AAI_MASK) ==
91*4882a593Smuzhiyun 			       OP_ALG_AAI_CTR_MOD128);
92*4882a593Smuzhiyun 	const bool is_rfc3686 = alg->caam.rfc3686;
93*4882a593Smuzhiyun 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctx->jrdev->parent);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	if (!ctx->cdata.keylen || !ctx->authsize)
96*4882a593Smuzhiyun 		return 0;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/*
99*4882a593Smuzhiyun 	 * AES-CTR needs to load IV in CONTEXT1 reg
100*4882a593Smuzhiyun 	 * at an offset of 128bits (16bytes)
101*4882a593Smuzhiyun 	 * CONTEXT1[255:128] = IV
102*4882a593Smuzhiyun 	 */
103*4882a593Smuzhiyun 	if (ctr_mode)
104*4882a593Smuzhiyun 		ctx1_iv_off = 16;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/*
107*4882a593Smuzhiyun 	 * RFC3686 specific:
108*4882a593Smuzhiyun 	 *	CONTEXT1[255:128] = {NONCE, IV, COUNTER}
109*4882a593Smuzhiyun 	 */
110*4882a593Smuzhiyun 	if (is_rfc3686) {
111*4882a593Smuzhiyun 		ctx1_iv_off = 16 + CTR_RFC3686_NONCE_SIZE;
112*4882a593Smuzhiyun 		nonce = (u32 *)((void *)ctx->key + ctx->adata.keylen_pad +
113*4882a593Smuzhiyun 				ctx->cdata.keylen - CTR_RFC3686_NONCE_SIZE);
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/*
117*4882a593Smuzhiyun 	 * In case |user key| > |derived key|, using DKP<imm,imm> would result
118*4882a593Smuzhiyun 	 * in invalid opcodes (last bytes of user key) in the resulting
119*4882a593Smuzhiyun 	 * descriptor. Use DKP<ptr,imm> instead => both virtual and dma key
120*4882a593Smuzhiyun 	 * addresses are needed.
121*4882a593Smuzhiyun 	 */
122*4882a593Smuzhiyun 	ctx->adata.key_virt = ctx->key;
123*4882a593Smuzhiyun 	ctx->adata.key_dma = ctx->key_dma;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	ctx->cdata.key_virt = ctx->key + ctx->adata.keylen_pad;
126*4882a593Smuzhiyun 	ctx->cdata.key_dma = ctx->key_dma + ctx->adata.keylen_pad;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	data_len[0] = ctx->adata.keylen_pad;
129*4882a593Smuzhiyun 	data_len[1] = ctx->cdata.keylen;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (alg->caam.geniv)
132*4882a593Smuzhiyun 		goto skip_enc;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* aead_encrypt shared descriptor */
135*4882a593Smuzhiyun 	if (desc_inline_query(DESC_QI_AEAD_ENC_LEN +
136*4882a593Smuzhiyun 			      (is_rfc3686 ? DESC_AEAD_CTR_RFC3686_LEN : 0),
137*4882a593Smuzhiyun 			      DESC_JOB_IO_LEN, data_len, &inl_mask,
138*4882a593Smuzhiyun 			      ARRAY_SIZE(data_len)) < 0)
139*4882a593Smuzhiyun 		return -EINVAL;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	ctx->adata.key_inline = !!(inl_mask & 1);
142*4882a593Smuzhiyun 	ctx->cdata.key_inline = !!(inl_mask & 2);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	cnstr_shdsc_aead_encap(ctx->sh_desc_enc, &ctx->cdata, &ctx->adata,
145*4882a593Smuzhiyun 			       ivsize, ctx->authsize, is_rfc3686, nonce,
146*4882a593Smuzhiyun 			       ctx1_iv_off, true, ctrlpriv->era);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun skip_enc:
149*4882a593Smuzhiyun 	/* aead_decrypt shared descriptor */
150*4882a593Smuzhiyun 	if (desc_inline_query(DESC_QI_AEAD_DEC_LEN +
151*4882a593Smuzhiyun 			      (is_rfc3686 ? DESC_AEAD_CTR_RFC3686_LEN : 0),
152*4882a593Smuzhiyun 			      DESC_JOB_IO_LEN, data_len, &inl_mask,
153*4882a593Smuzhiyun 			      ARRAY_SIZE(data_len)) < 0)
154*4882a593Smuzhiyun 		return -EINVAL;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	ctx->adata.key_inline = !!(inl_mask & 1);
157*4882a593Smuzhiyun 	ctx->cdata.key_inline = !!(inl_mask & 2);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	cnstr_shdsc_aead_decap(ctx->sh_desc_dec, &ctx->cdata, &ctx->adata,
160*4882a593Smuzhiyun 			       ivsize, ctx->authsize, alg->caam.geniv,
161*4882a593Smuzhiyun 			       is_rfc3686, nonce, ctx1_iv_off, true,
162*4882a593Smuzhiyun 			       ctrlpriv->era);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (!alg->caam.geniv)
165*4882a593Smuzhiyun 		goto skip_givenc;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* aead_givencrypt shared descriptor */
168*4882a593Smuzhiyun 	if (desc_inline_query(DESC_QI_AEAD_GIVENC_LEN +
169*4882a593Smuzhiyun 			      (is_rfc3686 ? DESC_AEAD_CTR_RFC3686_LEN : 0),
170*4882a593Smuzhiyun 			      DESC_JOB_IO_LEN, data_len, &inl_mask,
171*4882a593Smuzhiyun 			      ARRAY_SIZE(data_len)) < 0)
172*4882a593Smuzhiyun 		return -EINVAL;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	ctx->adata.key_inline = !!(inl_mask & 1);
175*4882a593Smuzhiyun 	ctx->cdata.key_inline = !!(inl_mask & 2);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	cnstr_shdsc_aead_givencap(ctx->sh_desc_enc, &ctx->cdata, &ctx->adata,
178*4882a593Smuzhiyun 				  ivsize, ctx->authsize, is_rfc3686, nonce,
179*4882a593Smuzhiyun 				  ctx1_iv_off, true, ctrlpriv->era);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun skip_givenc:
182*4882a593Smuzhiyun 	return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
aead_setauthsize(struct crypto_aead * authenc,unsigned int authsize)185*4882a593Smuzhiyun static int aead_setauthsize(struct crypto_aead *authenc, unsigned int authsize)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(authenc);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	ctx->authsize = authsize;
190*4882a593Smuzhiyun 	aead_set_sh_desc(authenc);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
aead_setkey(struct crypto_aead * aead,const u8 * key,unsigned int keylen)195*4882a593Smuzhiyun static int aead_setkey(struct crypto_aead *aead, const u8 *key,
196*4882a593Smuzhiyun 		       unsigned int keylen)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(aead);
199*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
200*4882a593Smuzhiyun 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(jrdev->parent);
201*4882a593Smuzhiyun 	struct crypto_authenc_keys keys;
202*4882a593Smuzhiyun 	int ret = 0;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
205*4882a593Smuzhiyun 		goto badkey;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	dev_dbg(jrdev, "keylen %d enckeylen %d authkeylen %d\n",
208*4882a593Smuzhiyun 		keys.authkeylen + keys.enckeylen, keys.enckeylen,
209*4882a593Smuzhiyun 		keys.authkeylen);
210*4882a593Smuzhiyun 	print_hex_dump_debug("key in @" __stringify(__LINE__)": ",
211*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/*
214*4882a593Smuzhiyun 	 * If DKP is supported, use it in the shared descriptor to generate
215*4882a593Smuzhiyun 	 * the split key.
216*4882a593Smuzhiyun 	 */
217*4882a593Smuzhiyun 	if (ctrlpriv->era >= 6) {
218*4882a593Smuzhiyun 		ctx->adata.keylen = keys.authkeylen;
219*4882a593Smuzhiyun 		ctx->adata.keylen_pad = split_key_len(ctx->adata.algtype &
220*4882a593Smuzhiyun 						      OP_ALG_ALGSEL_MASK);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		if (ctx->adata.keylen_pad + keys.enckeylen > CAAM_MAX_KEY_SIZE)
223*4882a593Smuzhiyun 			goto badkey;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		memcpy(ctx->key, keys.authkey, keys.authkeylen);
226*4882a593Smuzhiyun 		memcpy(ctx->key + ctx->adata.keylen_pad, keys.enckey,
227*4882a593Smuzhiyun 		       keys.enckeylen);
228*4882a593Smuzhiyun 		dma_sync_single_for_device(jrdev->parent, ctx->key_dma,
229*4882a593Smuzhiyun 					   ctx->adata.keylen_pad +
230*4882a593Smuzhiyun 					   keys.enckeylen, ctx->dir);
231*4882a593Smuzhiyun 		goto skip_split_key;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	ret = gen_split_key(jrdev, ctx->key, &ctx->adata, keys.authkey,
235*4882a593Smuzhiyun 			    keys.authkeylen, CAAM_MAX_KEY_SIZE -
236*4882a593Smuzhiyun 			    keys.enckeylen);
237*4882a593Smuzhiyun 	if (ret)
238*4882a593Smuzhiyun 		goto badkey;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* postpend encryption key to auth split key */
241*4882a593Smuzhiyun 	memcpy(ctx->key + ctx->adata.keylen_pad, keys.enckey, keys.enckeylen);
242*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev->parent, ctx->key_dma,
243*4882a593Smuzhiyun 				   ctx->adata.keylen_pad + keys.enckeylen,
244*4882a593Smuzhiyun 				   ctx->dir);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	print_hex_dump_debug("ctx.key@" __stringify(__LINE__)": ",
247*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, ctx->key,
248*4882a593Smuzhiyun 			     ctx->adata.keylen_pad + keys.enckeylen, 1);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun skip_split_key:
251*4882a593Smuzhiyun 	ctx->cdata.keylen = keys.enckeylen;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	ret = aead_set_sh_desc(aead);
254*4882a593Smuzhiyun 	if (ret)
255*4882a593Smuzhiyun 		goto badkey;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Now update the driver contexts with the new shared descriptor */
258*4882a593Smuzhiyun 	if (ctx->drv_ctx[ENCRYPT]) {
259*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
260*4882a593Smuzhiyun 					  ctx->sh_desc_enc);
261*4882a593Smuzhiyun 		if (ret) {
262*4882a593Smuzhiyun 			dev_err(jrdev, "driver enc context update failed\n");
263*4882a593Smuzhiyun 			goto badkey;
264*4882a593Smuzhiyun 		}
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (ctx->drv_ctx[DECRYPT]) {
268*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
269*4882a593Smuzhiyun 					  ctx->sh_desc_dec);
270*4882a593Smuzhiyun 		if (ret) {
271*4882a593Smuzhiyun 			dev_err(jrdev, "driver dec context update failed\n");
272*4882a593Smuzhiyun 			goto badkey;
273*4882a593Smuzhiyun 		}
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	memzero_explicit(&keys, sizeof(keys));
277*4882a593Smuzhiyun 	return ret;
278*4882a593Smuzhiyun badkey:
279*4882a593Smuzhiyun 	memzero_explicit(&keys, sizeof(keys));
280*4882a593Smuzhiyun 	return -EINVAL;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
des3_aead_setkey(struct crypto_aead * aead,const u8 * key,unsigned int keylen)283*4882a593Smuzhiyun static int des3_aead_setkey(struct crypto_aead *aead, const u8 *key,
284*4882a593Smuzhiyun 			    unsigned int keylen)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct crypto_authenc_keys keys;
287*4882a593Smuzhiyun 	int err;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	err = crypto_authenc_extractkeys(&keys, key, keylen);
290*4882a593Smuzhiyun 	if (unlikely(err))
291*4882a593Smuzhiyun 		return err;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	err = verify_aead_des3_key(aead, keys.enckey, keys.enckeylen) ?:
294*4882a593Smuzhiyun 	      aead_setkey(aead, key, keylen);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	memzero_explicit(&keys, sizeof(keys));
297*4882a593Smuzhiyun 	return err;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
gcm_set_sh_desc(struct crypto_aead * aead)300*4882a593Smuzhiyun static int gcm_set_sh_desc(struct crypto_aead *aead)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(aead);
303*4882a593Smuzhiyun 	unsigned int ivsize = crypto_aead_ivsize(aead);
304*4882a593Smuzhiyun 	int rem_bytes = CAAM_DESC_BYTES_MAX - DESC_JOB_IO_LEN -
305*4882a593Smuzhiyun 			ctx->cdata.keylen;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (!ctx->cdata.keylen || !ctx->authsize)
308*4882a593Smuzhiyun 		return 0;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/*
311*4882a593Smuzhiyun 	 * Job Descriptor and Shared Descriptor
312*4882a593Smuzhiyun 	 * must fit into the 64-word Descriptor h/w Buffer
313*4882a593Smuzhiyun 	 */
314*4882a593Smuzhiyun 	if (rem_bytes >= DESC_QI_GCM_ENC_LEN) {
315*4882a593Smuzhiyun 		ctx->cdata.key_inline = true;
316*4882a593Smuzhiyun 		ctx->cdata.key_virt = ctx->key;
317*4882a593Smuzhiyun 	} else {
318*4882a593Smuzhiyun 		ctx->cdata.key_inline = false;
319*4882a593Smuzhiyun 		ctx->cdata.key_dma = ctx->key_dma;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	cnstr_shdsc_gcm_encap(ctx->sh_desc_enc, &ctx->cdata, ivsize,
323*4882a593Smuzhiyun 			      ctx->authsize, true);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/*
326*4882a593Smuzhiyun 	 * Job Descriptor and Shared Descriptor
327*4882a593Smuzhiyun 	 * must fit into the 64-word Descriptor h/w Buffer
328*4882a593Smuzhiyun 	 */
329*4882a593Smuzhiyun 	if (rem_bytes >= DESC_QI_GCM_DEC_LEN) {
330*4882a593Smuzhiyun 		ctx->cdata.key_inline = true;
331*4882a593Smuzhiyun 		ctx->cdata.key_virt = ctx->key;
332*4882a593Smuzhiyun 	} else {
333*4882a593Smuzhiyun 		ctx->cdata.key_inline = false;
334*4882a593Smuzhiyun 		ctx->cdata.key_dma = ctx->key_dma;
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	cnstr_shdsc_gcm_decap(ctx->sh_desc_dec, &ctx->cdata, ivsize,
338*4882a593Smuzhiyun 			      ctx->authsize, true);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
gcm_setauthsize(struct crypto_aead * authenc,unsigned int authsize)343*4882a593Smuzhiyun static int gcm_setauthsize(struct crypto_aead *authenc, unsigned int authsize)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(authenc);
346*4882a593Smuzhiyun 	int err;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	err = crypto_gcm_check_authsize(authsize);
349*4882a593Smuzhiyun 	if (err)
350*4882a593Smuzhiyun 		return err;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ctx->authsize = authsize;
353*4882a593Smuzhiyun 	gcm_set_sh_desc(authenc);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
gcm_setkey(struct crypto_aead * aead,const u8 * key,unsigned int keylen)358*4882a593Smuzhiyun static int gcm_setkey(struct crypto_aead *aead,
359*4882a593Smuzhiyun 		      const u8 *key, unsigned int keylen)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(aead);
362*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
363*4882a593Smuzhiyun 	int ret;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	ret = aes_check_keylen(keylen);
366*4882a593Smuzhiyun 	if (ret)
367*4882a593Smuzhiyun 		return ret;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	print_hex_dump_debug("key in @" __stringify(__LINE__)": ",
370*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
373*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev->parent, ctx->key_dma, keylen,
374*4882a593Smuzhiyun 				   ctx->dir);
375*4882a593Smuzhiyun 	ctx->cdata.keylen = keylen;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	ret = gcm_set_sh_desc(aead);
378*4882a593Smuzhiyun 	if (ret)
379*4882a593Smuzhiyun 		return ret;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* Now update the driver contexts with the new shared descriptor */
382*4882a593Smuzhiyun 	if (ctx->drv_ctx[ENCRYPT]) {
383*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
384*4882a593Smuzhiyun 					  ctx->sh_desc_enc);
385*4882a593Smuzhiyun 		if (ret) {
386*4882a593Smuzhiyun 			dev_err(jrdev, "driver enc context update failed\n");
387*4882a593Smuzhiyun 			return ret;
388*4882a593Smuzhiyun 		}
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (ctx->drv_ctx[DECRYPT]) {
392*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
393*4882a593Smuzhiyun 					  ctx->sh_desc_dec);
394*4882a593Smuzhiyun 		if (ret) {
395*4882a593Smuzhiyun 			dev_err(jrdev, "driver dec context update failed\n");
396*4882a593Smuzhiyun 			return ret;
397*4882a593Smuzhiyun 		}
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
rfc4106_set_sh_desc(struct crypto_aead * aead)403*4882a593Smuzhiyun static int rfc4106_set_sh_desc(struct crypto_aead *aead)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(aead);
406*4882a593Smuzhiyun 	unsigned int ivsize = crypto_aead_ivsize(aead);
407*4882a593Smuzhiyun 	int rem_bytes = CAAM_DESC_BYTES_MAX - DESC_JOB_IO_LEN -
408*4882a593Smuzhiyun 			ctx->cdata.keylen;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (!ctx->cdata.keylen || !ctx->authsize)
411*4882a593Smuzhiyun 		return 0;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	ctx->cdata.key_virt = ctx->key;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/*
416*4882a593Smuzhiyun 	 * Job Descriptor and Shared Descriptor
417*4882a593Smuzhiyun 	 * must fit into the 64-word Descriptor h/w Buffer
418*4882a593Smuzhiyun 	 */
419*4882a593Smuzhiyun 	if (rem_bytes >= DESC_QI_RFC4106_ENC_LEN) {
420*4882a593Smuzhiyun 		ctx->cdata.key_inline = true;
421*4882a593Smuzhiyun 	} else {
422*4882a593Smuzhiyun 		ctx->cdata.key_inline = false;
423*4882a593Smuzhiyun 		ctx->cdata.key_dma = ctx->key_dma;
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	cnstr_shdsc_rfc4106_encap(ctx->sh_desc_enc, &ctx->cdata, ivsize,
427*4882a593Smuzhiyun 				  ctx->authsize, true);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/*
430*4882a593Smuzhiyun 	 * Job Descriptor and Shared Descriptor
431*4882a593Smuzhiyun 	 * must fit into the 64-word Descriptor h/w Buffer
432*4882a593Smuzhiyun 	 */
433*4882a593Smuzhiyun 	if (rem_bytes >= DESC_QI_RFC4106_DEC_LEN) {
434*4882a593Smuzhiyun 		ctx->cdata.key_inline = true;
435*4882a593Smuzhiyun 	} else {
436*4882a593Smuzhiyun 		ctx->cdata.key_inline = false;
437*4882a593Smuzhiyun 		ctx->cdata.key_dma = ctx->key_dma;
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	cnstr_shdsc_rfc4106_decap(ctx->sh_desc_dec, &ctx->cdata, ivsize,
441*4882a593Smuzhiyun 				  ctx->authsize, true);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return 0;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
rfc4106_setauthsize(struct crypto_aead * authenc,unsigned int authsize)446*4882a593Smuzhiyun static int rfc4106_setauthsize(struct crypto_aead *authenc,
447*4882a593Smuzhiyun 			       unsigned int authsize)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(authenc);
450*4882a593Smuzhiyun 	int err;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	err = crypto_rfc4106_check_authsize(authsize);
453*4882a593Smuzhiyun 	if (err)
454*4882a593Smuzhiyun 		return err;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	ctx->authsize = authsize;
457*4882a593Smuzhiyun 	rfc4106_set_sh_desc(authenc);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
rfc4106_setkey(struct crypto_aead * aead,const u8 * key,unsigned int keylen)462*4882a593Smuzhiyun static int rfc4106_setkey(struct crypto_aead *aead,
463*4882a593Smuzhiyun 			  const u8 *key, unsigned int keylen)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(aead);
466*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
467*4882a593Smuzhiyun 	int ret;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	ret = aes_check_keylen(keylen - 4);
470*4882a593Smuzhiyun 	if (ret)
471*4882a593Smuzhiyun 		return ret;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	print_hex_dump_debug("key in @" __stringify(__LINE__)": ",
474*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
477*4882a593Smuzhiyun 	/*
478*4882a593Smuzhiyun 	 * The last four bytes of the key material are used as the salt value
479*4882a593Smuzhiyun 	 * in the nonce. Update the AES key length.
480*4882a593Smuzhiyun 	 */
481*4882a593Smuzhiyun 	ctx->cdata.keylen = keylen - 4;
482*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev->parent, ctx->key_dma,
483*4882a593Smuzhiyun 				   ctx->cdata.keylen, ctx->dir);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	ret = rfc4106_set_sh_desc(aead);
486*4882a593Smuzhiyun 	if (ret)
487*4882a593Smuzhiyun 		return ret;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* Now update the driver contexts with the new shared descriptor */
490*4882a593Smuzhiyun 	if (ctx->drv_ctx[ENCRYPT]) {
491*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
492*4882a593Smuzhiyun 					  ctx->sh_desc_enc);
493*4882a593Smuzhiyun 		if (ret) {
494*4882a593Smuzhiyun 			dev_err(jrdev, "driver enc context update failed\n");
495*4882a593Smuzhiyun 			return ret;
496*4882a593Smuzhiyun 		}
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (ctx->drv_ctx[DECRYPT]) {
500*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
501*4882a593Smuzhiyun 					  ctx->sh_desc_dec);
502*4882a593Smuzhiyun 		if (ret) {
503*4882a593Smuzhiyun 			dev_err(jrdev, "driver dec context update failed\n");
504*4882a593Smuzhiyun 			return ret;
505*4882a593Smuzhiyun 		}
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
rfc4543_set_sh_desc(struct crypto_aead * aead)511*4882a593Smuzhiyun static int rfc4543_set_sh_desc(struct crypto_aead *aead)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(aead);
514*4882a593Smuzhiyun 	unsigned int ivsize = crypto_aead_ivsize(aead);
515*4882a593Smuzhiyun 	int rem_bytes = CAAM_DESC_BYTES_MAX - DESC_JOB_IO_LEN -
516*4882a593Smuzhiyun 			ctx->cdata.keylen;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (!ctx->cdata.keylen || !ctx->authsize)
519*4882a593Smuzhiyun 		return 0;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	ctx->cdata.key_virt = ctx->key;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/*
524*4882a593Smuzhiyun 	 * Job Descriptor and Shared Descriptor
525*4882a593Smuzhiyun 	 * must fit into the 64-word Descriptor h/w Buffer
526*4882a593Smuzhiyun 	 */
527*4882a593Smuzhiyun 	if (rem_bytes >= DESC_QI_RFC4543_ENC_LEN) {
528*4882a593Smuzhiyun 		ctx->cdata.key_inline = true;
529*4882a593Smuzhiyun 	} else {
530*4882a593Smuzhiyun 		ctx->cdata.key_inline = false;
531*4882a593Smuzhiyun 		ctx->cdata.key_dma = ctx->key_dma;
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	cnstr_shdsc_rfc4543_encap(ctx->sh_desc_enc, &ctx->cdata, ivsize,
535*4882a593Smuzhiyun 				  ctx->authsize, true);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	/*
538*4882a593Smuzhiyun 	 * Job Descriptor and Shared Descriptor
539*4882a593Smuzhiyun 	 * must fit into the 64-word Descriptor h/w Buffer
540*4882a593Smuzhiyun 	 */
541*4882a593Smuzhiyun 	if (rem_bytes >= DESC_QI_RFC4543_DEC_LEN) {
542*4882a593Smuzhiyun 		ctx->cdata.key_inline = true;
543*4882a593Smuzhiyun 	} else {
544*4882a593Smuzhiyun 		ctx->cdata.key_inline = false;
545*4882a593Smuzhiyun 		ctx->cdata.key_dma = ctx->key_dma;
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	cnstr_shdsc_rfc4543_decap(ctx->sh_desc_dec, &ctx->cdata, ivsize,
549*4882a593Smuzhiyun 				  ctx->authsize, true);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	return 0;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
rfc4543_setauthsize(struct crypto_aead * authenc,unsigned int authsize)554*4882a593Smuzhiyun static int rfc4543_setauthsize(struct crypto_aead *authenc,
555*4882a593Smuzhiyun 			       unsigned int authsize)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(authenc);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if (authsize != 16)
560*4882a593Smuzhiyun 		return -EINVAL;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	ctx->authsize = authsize;
563*4882a593Smuzhiyun 	rfc4543_set_sh_desc(authenc);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
rfc4543_setkey(struct crypto_aead * aead,const u8 * key,unsigned int keylen)568*4882a593Smuzhiyun static int rfc4543_setkey(struct crypto_aead *aead,
569*4882a593Smuzhiyun 			  const u8 *key, unsigned int keylen)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(aead);
572*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
573*4882a593Smuzhiyun 	int ret;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	ret = aes_check_keylen(keylen - 4);
576*4882a593Smuzhiyun 	if (ret)
577*4882a593Smuzhiyun 		return ret;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	print_hex_dump_debug("key in @" __stringify(__LINE__)": ",
580*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
583*4882a593Smuzhiyun 	/*
584*4882a593Smuzhiyun 	 * The last four bytes of the key material are used as the salt value
585*4882a593Smuzhiyun 	 * in the nonce. Update the AES key length.
586*4882a593Smuzhiyun 	 */
587*4882a593Smuzhiyun 	ctx->cdata.keylen = keylen - 4;
588*4882a593Smuzhiyun 	dma_sync_single_for_device(jrdev->parent, ctx->key_dma,
589*4882a593Smuzhiyun 				   ctx->cdata.keylen, ctx->dir);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	ret = rfc4543_set_sh_desc(aead);
592*4882a593Smuzhiyun 	if (ret)
593*4882a593Smuzhiyun 		return ret;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* Now update the driver contexts with the new shared descriptor */
596*4882a593Smuzhiyun 	if (ctx->drv_ctx[ENCRYPT]) {
597*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
598*4882a593Smuzhiyun 					  ctx->sh_desc_enc);
599*4882a593Smuzhiyun 		if (ret) {
600*4882a593Smuzhiyun 			dev_err(jrdev, "driver enc context update failed\n");
601*4882a593Smuzhiyun 			return ret;
602*4882a593Smuzhiyun 		}
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	if (ctx->drv_ctx[DECRYPT]) {
606*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
607*4882a593Smuzhiyun 					  ctx->sh_desc_dec);
608*4882a593Smuzhiyun 		if (ret) {
609*4882a593Smuzhiyun 			dev_err(jrdev, "driver dec context update failed\n");
610*4882a593Smuzhiyun 			return ret;
611*4882a593Smuzhiyun 		}
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
skcipher_setkey(struct crypto_skcipher * skcipher,const u8 * key,unsigned int keylen,const u32 ctx1_iv_off)617*4882a593Smuzhiyun static int skcipher_setkey(struct crypto_skcipher *skcipher, const u8 *key,
618*4882a593Smuzhiyun 			   unsigned int keylen, const u32 ctx1_iv_off)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_skcipher_ctx(skcipher);
621*4882a593Smuzhiyun 	struct caam_skcipher_alg *alg =
622*4882a593Smuzhiyun 		container_of(crypto_skcipher_alg(skcipher), typeof(*alg),
623*4882a593Smuzhiyun 			     skcipher);
624*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
625*4882a593Smuzhiyun 	unsigned int ivsize = crypto_skcipher_ivsize(skcipher);
626*4882a593Smuzhiyun 	const bool is_rfc3686 = alg->caam.rfc3686;
627*4882a593Smuzhiyun 	int ret = 0;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	print_hex_dump_debug("key in @" __stringify(__LINE__)": ",
630*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	ctx->cdata.keylen = keylen;
633*4882a593Smuzhiyun 	ctx->cdata.key_virt = key;
634*4882a593Smuzhiyun 	ctx->cdata.key_inline = true;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* skcipher encrypt, decrypt shared descriptors */
637*4882a593Smuzhiyun 	cnstr_shdsc_skcipher_encap(ctx->sh_desc_enc, &ctx->cdata, ivsize,
638*4882a593Smuzhiyun 				   is_rfc3686, ctx1_iv_off);
639*4882a593Smuzhiyun 	cnstr_shdsc_skcipher_decap(ctx->sh_desc_dec, &ctx->cdata, ivsize,
640*4882a593Smuzhiyun 				   is_rfc3686, ctx1_iv_off);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/* Now update the driver contexts with the new shared descriptor */
643*4882a593Smuzhiyun 	if (ctx->drv_ctx[ENCRYPT]) {
644*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
645*4882a593Smuzhiyun 					  ctx->sh_desc_enc);
646*4882a593Smuzhiyun 		if (ret) {
647*4882a593Smuzhiyun 			dev_err(jrdev, "driver enc context update failed\n");
648*4882a593Smuzhiyun 			return -EINVAL;
649*4882a593Smuzhiyun 		}
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	if (ctx->drv_ctx[DECRYPT]) {
653*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
654*4882a593Smuzhiyun 					  ctx->sh_desc_dec);
655*4882a593Smuzhiyun 		if (ret) {
656*4882a593Smuzhiyun 			dev_err(jrdev, "driver dec context update failed\n");
657*4882a593Smuzhiyun 			return -EINVAL;
658*4882a593Smuzhiyun 		}
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	return ret;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
aes_skcipher_setkey(struct crypto_skcipher * skcipher,const u8 * key,unsigned int keylen)664*4882a593Smuzhiyun static int aes_skcipher_setkey(struct crypto_skcipher *skcipher,
665*4882a593Smuzhiyun 			       const u8 *key, unsigned int keylen)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	int err;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	err = aes_check_keylen(keylen);
670*4882a593Smuzhiyun 	if (err)
671*4882a593Smuzhiyun 		return err;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	return skcipher_setkey(skcipher, key, keylen, 0);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
rfc3686_skcipher_setkey(struct crypto_skcipher * skcipher,const u8 * key,unsigned int keylen)676*4882a593Smuzhiyun static int rfc3686_skcipher_setkey(struct crypto_skcipher *skcipher,
677*4882a593Smuzhiyun 				   const u8 *key, unsigned int keylen)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	u32 ctx1_iv_off;
680*4882a593Smuzhiyun 	int err;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/*
683*4882a593Smuzhiyun 	 * RFC3686 specific:
684*4882a593Smuzhiyun 	 *	| CONTEXT1[255:128] = {NONCE, IV, COUNTER}
685*4882a593Smuzhiyun 	 *	| *key = {KEY, NONCE}
686*4882a593Smuzhiyun 	 */
687*4882a593Smuzhiyun 	ctx1_iv_off = 16 + CTR_RFC3686_NONCE_SIZE;
688*4882a593Smuzhiyun 	keylen -= CTR_RFC3686_NONCE_SIZE;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	err = aes_check_keylen(keylen);
691*4882a593Smuzhiyun 	if (err)
692*4882a593Smuzhiyun 		return err;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return skcipher_setkey(skcipher, key, keylen, ctx1_iv_off);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
ctr_skcipher_setkey(struct crypto_skcipher * skcipher,const u8 * key,unsigned int keylen)697*4882a593Smuzhiyun static int ctr_skcipher_setkey(struct crypto_skcipher *skcipher,
698*4882a593Smuzhiyun 			       const u8 *key, unsigned int keylen)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	u32 ctx1_iv_off;
701*4882a593Smuzhiyun 	int err;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/*
704*4882a593Smuzhiyun 	 * AES-CTR needs to load IV in CONTEXT1 reg
705*4882a593Smuzhiyun 	 * at an offset of 128bits (16bytes)
706*4882a593Smuzhiyun 	 * CONTEXT1[255:128] = IV
707*4882a593Smuzhiyun 	 */
708*4882a593Smuzhiyun 	ctx1_iv_off = 16;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	err = aes_check_keylen(keylen);
711*4882a593Smuzhiyun 	if (err)
712*4882a593Smuzhiyun 		return err;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return skcipher_setkey(skcipher, key, keylen, ctx1_iv_off);
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
des3_skcipher_setkey(struct crypto_skcipher * skcipher,const u8 * key,unsigned int keylen)717*4882a593Smuzhiyun static int des3_skcipher_setkey(struct crypto_skcipher *skcipher,
718*4882a593Smuzhiyun 				const u8 *key, unsigned int keylen)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	return verify_skcipher_des3_key(skcipher, key) ?:
721*4882a593Smuzhiyun 	       skcipher_setkey(skcipher, key, keylen, 0);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
des_skcipher_setkey(struct crypto_skcipher * skcipher,const u8 * key,unsigned int keylen)724*4882a593Smuzhiyun static int des_skcipher_setkey(struct crypto_skcipher *skcipher,
725*4882a593Smuzhiyun 			       const u8 *key, unsigned int keylen)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	return verify_skcipher_des_key(skcipher, key) ?:
728*4882a593Smuzhiyun 	       skcipher_setkey(skcipher, key, keylen, 0);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
xts_skcipher_setkey(struct crypto_skcipher * skcipher,const u8 * key,unsigned int keylen)731*4882a593Smuzhiyun static int xts_skcipher_setkey(struct crypto_skcipher *skcipher, const u8 *key,
732*4882a593Smuzhiyun 			       unsigned int keylen)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_skcipher_ctx(skcipher);
735*4882a593Smuzhiyun 	struct device *jrdev = ctx->jrdev;
736*4882a593Smuzhiyun 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(jrdev->parent);
737*4882a593Smuzhiyun 	int ret = 0;
738*4882a593Smuzhiyun 	int err;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	err = xts_verify_key(skcipher, key, keylen);
741*4882a593Smuzhiyun 	if (err) {
742*4882a593Smuzhiyun 		dev_dbg(jrdev, "key size mismatch\n");
743*4882a593Smuzhiyun 		return err;
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (keylen != 2 * AES_KEYSIZE_128 && keylen != 2 * AES_KEYSIZE_256)
747*4882a593Smuzhiyun 		ctx->xts_key_fallback = true;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	if (ctrlpriv->era <= 8 || ctx->xts_key_fallback) {
750*4882a593Smuzhiyun 		err = crypto_skcipher_setkey(ctx->fallback, key, keylen);
751*4882a593Smuzhiyun 		if (err)
752*4882a593Smuzhiyun 			return err;
753*4882a593Smuzhiyun 	}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	ctx->cdata.keylen = keylen;
756*4882a593Smuzhiyun 	ctx->cdata.key_virt = key;
757*4882a593Smuzhiyun 	ctx->cdata.key_inline = true;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	/* xts skcipher encrypt, decrypt shared descriptors */
760*4882a593Smuzhiyun 	cnstr_shdsc_xts_skcipher_encap(ctx->sh_desc_enc, &ctx->cdata);
761*4882a593Smuzhiyun 	cnstr_shdsc_xts_skcipher_decap(ctx->sh_desc_dec, &ctx->cdata);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	/* Now update the driver contexts with the new shared descriptor */
764*4882a593Smuzhiyun 	if (ctx->drv_ctx[ENCRYPT]) {
765*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
766*4882a593Smuzhiyun 					  ctx->sh_desc_enc);
767*4882a593Smuzhiyun 		if (ret) {
768*4882a593Smuzhiyun 			dev_err(jrdev, "driver enc context update failed\n");
769*4882a593Smuzhiyun 			return -EINVAL;
770*4882a593Smuzhiyun 		}
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	if (ctx->drv_ctx[DECRYPT]) {
774*4882a593Smuzhiyun 		ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
775*4882a593Smuzhiyun 					  ctx->sh_desc_dec);
776*4882a593Smuzhiyun 		if (ret) {
777*4882a593Smuzhiyun 			dev_err(jrdev, "driver dec context update failed\n");
778*4882a593Smuzhiyun 			return -EINVAL;
779*4882a593Smuzhiyun 		}
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	return ret;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun /*
786*4882a593Smuzhiyun  * aead_edesc - s/w-extended aead descriptor
787*4882a593Smuzhiyun  * @src_nents: number of segments in input scatterlist
788*4882a593Smuzhiyun  * @dst_nents: number of segments in output scatterlist
789*4882a593Smuzhiyun  * @iv_dma: dma address of iv for checking continuity and link table
790*4882a593Smuzhiyun  * @qm_sg_bytes: length of dma mapped h/w link table
791*4882a593Smuzhiyun  * @qm_sg_dma: bus physical mapped address of h/w link table
792*4882a593Smuzhiyun  * @assoclen: associated data length, in CAAM endianness
793*4882a593Smuzhiyun  * @assoclen_dma: bus physical mapped address of req->assoclen
794*4882a593Smuzhiyun  * @drv_req: driver-specific request structure
795*4882a593Smuzhiyun  * @sgt: the h/w link table, followed by IV
796*4882a593Smuzhiyun  */
797*4882a593Smuzhiyun struct aead_edesc {
798*4882a593Smuzhiyun 	int src_nents;
799*4882a593Smuzhiyun 	int dst_nents;
800*4882a593Smuzhiyun 	dma_addr_t iv_dma;
801*4882a593Smuzhiyun 	int qm_sg_bytes;
802*4882a593Smuzhiyun 	dma_addr_t qm_sg_dma;
803*4882a593Smuzhiyun 	unsigned int assoclen;
804*4882a593Smuzhiyun 	dma_addr_t assoclen_dma;
805*4882a593Smuzhiyun 	struct caam_drv_req drv_req;
806*4882a593Smuzhiyun 	struct qm_sg_entry sgt[];
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun /*
810*4882a593Smuzhiyun  * skcipher_edesc - s/w-extended skcipher descriptor
811*4882a593Smuzhiyun  * @src_nents: number of segments in input scatterlist
812*4882a593Smuzhiyun  * @dst_nents: number of segments in output scatterlist
813*4882a593Smuzhiyun  * @iv_dma: dma address of iv for checking continuity and link table
814*4882a593Smuzhiyun  * @qm_sg_bytes: length of dma mapped h/w link table
815*4882a593Smuzhiyun  * @qm_sg_dma: bus physical mapped address of h/w link table
816*4882a593Smuzhiyun  * @drv_req: driver-specific request structure
817*4882a593Smuzhiyun  * @sgt: the h/w link table, followed by IV
818*4882a593Smuzhiyun  */
819*4882a593Smuzhiyun struct skcipher_edesc {
820*4882a593Smuzhiyun 	int src_nents;
821*4882a593Smuzhiyun 	int dst_nents;
822*4882a593Smuzhiyun 	dma_addr_t iv_dma;
823*4882a593Smuzhiyun 	int qm_sg_bytes;
824*4882a593Smuzhiyun 	dma_addr_t qm_sg_dma;
825*4882a593Smuzhiyun 	struct caam_drv_req drv_req;
826*4882a593Smuzhiyun 	struct qm_sg_entry sgt[];
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
get_drv_ctx(struct caam_ctx * ctx,enum optype type)829*4882a593Smuzhiyun static struct caam_drv_ctx *get_drv_ctx(struct caam_ctx *ctx,
830*4882a593Smuzhiyun 					enum optype type)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	/*
833*4882a593Smuzhiyun 	 * This function is called on the fast path with values of 'type'
834*4882a593Smuzhiyun 	 * known at compile time. Invalid arguments are not expected and
835*4882a593Smuzhiyun 	 * thus no checks are made.
836*4882a593Smuzhiyun 	 */
837*4882a593Smuzhiyun 	struct caam_drv_ctx *drv_ctx = ctx->drv_ctx[type];
838*4882a593Smuzhiyun 	u32 *desc;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (unlikely(!drv_ctx)) {
841*4882a593Smuzhiyun 		spin_lock(&ctx->lock);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 		/* Read again to check if some other core init drv_ctx */
844*4882a593Smuzhiyun 		drv_ctx = ctx->drv_ctx[type];
845*4882a593Smuzhiyun 		if (!drv_ctx) {
846*4882a593Smuzhiyun 			int cpu;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 			if (type == ENCRYPT)
849*4882a593Smuzhiyun 				desc = ctx->sh_desc_enc;
850*4882a593Smuzhiyun 			else /* (type == DECRYPT) */
851*4882a593Smuzhiyun 				desc = ctx->sh_desc_dec;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 			cpu = smp_processor_id();
854*4882a593Smuzhiyun 			drv_ctx = caam_drv_ctx_init(ctx->qidev, &cpu, desc);
855*4882a593Smuzhiyun 			if (!IS_ERR_OR_NULL(drv_ctx))
856*4882a593Smuzhiyun 				drv_ctx->op_type = type;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 			ctx->drv_ctx[type] = drv_ctx;
859*4882a593Smuzhiyun 		}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 		spin_unlock(&ctx->lock);
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	return drv_ctx;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
caam_unmap(struct device * dev,struct scatterlist * src,struct scatterlist * dst,int src_nents,int dst_nents,dma_addr_t iv_dma,int ivsize,enum dma_data_direction iv_dir,dma_addr_t qm_sg_dma,int qm_sg_bytes)867*4882a593Smuzhiyun static void caam_unmap(struct device *dev, struct scatterlist *src,
868*4882a593Smuzhiyun 		       struct scatterlist *dst, int src_nents,
869*4882a593Smuzhiyun 		       int dst_nents, dma_addr_t iv_dma, int ivsize,
870*4882a593Smuzhiyun 		       enum dma_data_direction iv_dir, dma_addr_t qm_sg_dma,
871*4882a593Smuzhiyun 		       int qm_sg_bytes)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun 	if (dst != src) {
874*4882a593Smuzhiyun 		if (src_nents)
875*4882a593Smuzhiyun 			dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
876*4882a593Smuzhiyun 		if (dst_nents)
877*4882a593Smuzhiyun 			dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
878*4882a593Smuzhiyun 	} else {
879*4882a593Smuzhiyun 		dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if (iv_dma)
883*4882a593Smuzhiyun 		dma_unmap_single(dev, iv_dma, ivsize, iv_dir);
884*4882a593Smuzhiyun 	if (qm_sg_bytes)
885*4882a593Smuzhiyun 		dma_unmap_single(dev, qm_sg_dma, qm_sg_bytes, DMA_TO_DEVICE);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun 
aead_unmap(struct device * dev,struct aead_edesc * edesc,struct aead_request * req)888*4882a593Smuzhiyun static void aead_unmap(struct device *dev,
889*4882a593Smuzhiyun 		       struct aead_edesc *edesc,
890*4882a593Smuzhiyun 		       struct aead_request *req)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct crypto_aead *aead = crypto_aead_reqtfm(req);
893*4882a593Smuzhiyun 	int ivsize = crypto_aead_ivsize(aead);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	caam_unmap(dev, req->src, req->dst, edesc->src_nents, edesc->dst_nents,
896*4882a593Smuzhiyun 		   edesc->iv_dma, ivsize, DMA_TO_DEVICE, edesc->qm_sg_dma,
897*4882a593Smuzhiyun 		   edesc->qm_sg_bytes);
898*4882a593Smuzhiyun 	dma_unmap_single(dev, edesc->assoclen_dma, 4, DMA_TO_DEVICE);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
skcipher_unmap(struct device * dev,struct skcipher_edesc * edesc,struct skcipher_request * req)901*4882a593Smuzhiyun static void skcipher_unmap(struct device *dev, struct skcipher_edesc *edesc,
902*4882a593Smuzhiyun 			   struct skcipher_request *req)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	struct crypto_skcipher *skcipher = crypto_skcipher_reqtfm(req);
905*4882a593Smuzhiyun 	int ivsize = crypto_skcipher_ivsize(skcipher);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	caam_unmap(dev, req->src, req->dst, edesc->src_nents, edesc->dst_nents,
908*4882a593Smuzhiyun 		   edesc->iv_dma, ivsize, DMA_BIDIRECTIONAL, edesc->qm_sg_dma,
909*4882a593Smuzhiyun 		   edesc->qm_sg_bytes);
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun 
aead_done(struct caam_drv_req * drv_req,u32 status)912*4882a593Smuzhiyun static void aead_done(struct caam_drv_req *drv_req, u32 status)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun 	struct device *qidev;
915*4882a593Smuzhiyun 	struct aead_edesc *edesc;
916*4882a593Smuzhiyun 	struct aead_request *aead_req = drv_req->app_ctx;
917*4882a593Smuzhiyun 	struct crypto_aead *aead = crypto_aead_reqtfm(aead_req);
918*4882a593Smuzhiyun 	struct caam_ctx *caam_ctx = crypto_aead_ctx(aead);
919*4882a593Smuzhiyun 	int ecode = 0;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	qidev = caam_ctx->qidev;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	if (unlikely(status))
924*4882a593Smuzhiyun 		ecode = caam_jr_strstatus(qidev, status);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	edesc = container_of(drv_req, typeof(*edesc), drv_req);
927*4882a593Smuzhiyun 	aead_unmap(qidev, edesc, aead_req);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	aead_request_complete(aead_req, ecode);
930*4882a593Smuzhiyun 	qi_cache_free(edesc);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun /*
934*4882a593Smuzhiyun  * allocate and map the aead extended descriptor
935*4882a593Smuzhiyun  */
aead_edesc_alloc(struct aead_request * req,bool encrypt)936*4882a593Smuzhiyun static struct aead_edesc *aead_edesc_alloc(struct aead_request *req,
937*4882a593Smuzhiyun 					   bool encrypt)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct crypto_aead *aead = crypto_aead_reqtfm(req);
940*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(aead);
941*4882a593Smuzhiyun 	struct caam_aead_alg *alg = container_of(crypto_aead_alg(aead),
942*4882a593Smuzhiyun 						 typeof(*alg), aead);
943*4882a593Smuzhiyun 	struct device *qidev = ctx->qidev;
944*4882a593Smuzhiyun 	gfp_t flags = (req->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP) ?
945*4882a593Smuzhiyun 		       GFP_KERNEL : GFP_ATOMIC;
946*4882a593Smuzhiyun 	int src_nents, mapped_src_nents, dst_nents = 0, mapped_dst_nents = 0;
947*4882a593Smuzhiyun 	int src_len, dst_len = 0;
948*4882a593Smuzhiyun 	struct aead_edesc *edesc;
949*4882a593Smuzhiyun 	dma_addr_t qm_sg_dma, iv_dma = 0;
950*4882a593Smuzhiyun 	int ivsize = 0;
951*4882a593Smuzhiyun 	unsigned int authsize = ctx->authsize;
952*4882a593Smuzhiyun 	int qm_sg_index = 0, qm_sg_ents = 0, qm_sg_bytes;
953*4882a593Smuzhiyun 	int in_len, out_len;
954*4882a593Smuzhiyun 	struct qm_sg_entry *sg_table, *fd_sgt;
955*4882a593Smuzhiyun 	struct caam_drv_ctx *drv_ctx;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	drv_ctx = get_drv_ctx(ctx, encrypt ? ENCRYPT : DECRYPT);
958*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(drv_ctx))
959*4882a593Smuzhiyun 		return (struct aead_edesc *)drv_ctx;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/* allocate space for base edesc and hw desc commands, link tables */
962*4882a593Smuzhiyun 	edesc = qi_cache_alloc(GFP_DMA | flags);
963*4882a593Smuzhiyun 	if (unlikely(!edesc)) {
964*4882a593Smuzhiyun 		dev_err(qidev, "could not allocate extended descriptor\n");
965*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
966*4882a593Smuzhiyun 	}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	if (likely(req->src == req->dst)) {
969*4882a593Smuzhiyun 		src_len = req->assoclen + req->cryptlen +
970*4882a593Smuzhiyun 			  (encrypt ? authsize : 0);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 		src_nents = sg_nents_for_len(req->src, src_len);
973*4882a593Smuzhiyun 		if (unlikely(src_nents < 0)) {
974*4882a593Smuzhiyun 			dev_err(qidev, "Insufficient bytes (%d) in src S/G\n",
975*4882a593Smuzhiyun 				src_len);
976*4882a593Smuzhiyun 			qi_cache_free(edesc);
977*4882a593Smuzhiyun 			return ERR_PTR(src_nents);
978*4882a593Smuzhiyun 		}
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 		mapped_src_nents = dma_map_sg(qidev, req->src, src_nents,
981*4882a593Smuzhiyun 					      DMA_BIDIRECTIONAL);
982*4882a593Smuzhiyun 		if (unlikely(!mapped_src_nents)) {
983*4882a593Smuzhiyun 			dev_err(qidev, "unable to map source\n");
984*4882a593Smuzhiyun 			qi_cache_free(edesc);
985*4882a593Smuzhiyun 			return ERR_PTR(-ENOMEM);
986*4882a593Smuzhiyun 		}
987*4882a593Smuzhiyun 	} else {
988*4882a593Smuzhiyun 		src_len = req->assoclen + req->cryptlen;
989*4882a593Smuzhiyun 		dst_len = src_len + (encrypt ? authsize : (-authsize));
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 		src_nents = sg_nents_for_len(req->src, src_len);
992*4882a593Smuzhiyun 		if (unlikely(src_nents < 0)) {
993*4882a593Smuzhiyun 			dev_err(qidev, "Insufficient bytes (%d) in src S/G\n",
994*4882a593Smuzhiyun 				src_len);
995*4882a593Smuzhiyun 			qi_cache_free(edesc);
996*4882a593Smuzhiyun 			return ERR_PTR(src_nents);
997*4882a593Smuzhiyun 		}
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 		dst_nents = sg_nents_for_len(req->dst, dst_len);
1000*4882a593Smuzhiyun 		if (unlikely(dst_nents < 0)) {
1001*4882a593Smuzhiyun 			dev_err(qidev, "Insufficient bytes (%d) in dst S/G\n",
1002*4882a593Smuzhiyun 				dst_len);
1003*4882a593Smuzhiyun 			qi_cache_free(edesc);
1004*4882a593Smuzhiyun 			return ERR_PTR(dst_nents);
1005*4882a593Smuzhiyun 		}
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 		if (src_nents) {
1008*4882a593Smuzhiyun 			mapped_src_nents = dma_map_sg(qidev, req->src,
1009*4882a593Smuzhiyun 						      src_nents, DMA_TO_DEVICE);
1010*4882a593Smuzhiyun 			if (unlikely(!mapped_src_nents)) {
1011*4882a593Smuzhiyun 				dev_err(qidev, "unable to map source\n");
1012*4882a593Smuzhiyun 				qi_cache_free(edesc);
1013*4882a593Smuzhiyun 				return ERR_PTR(-ENOMEM);
1014*4882a593Smuzhiyun 			}
1015*4882a593Smuzhiyun 		} else {
1016*4882a593Smuzhiyun 			mapped_src_nents = 0;
1017*4882a593Smuzhiyun 		}
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		if (dst_nents) {
1020*4882a593Smuzhiyun 			mapped_dst_nents = dma_map_sg(qidev, req->dst,
1021*4882a593Smuzhiyun 						      dst_nents,
1022*4882a593Smuzhiyun 						      DMA_FROM_DEVICE);
1023*4882a593Smuzhiyun 			if (unlikely(!mapped_dst_nents)) {
1024*4882a593Smuzhiyun 				dev_err(qidev, "unable to map destination\n");
1025*4882a593Smuzhiyun 				dma_unmap_sg(qidev, req->src, src_nents,
1026*4882a593Smuzhiyun 					     DMA_TO_DEVICE);
1027*4882a593Smuzhiyun 				qi_cache_free(edesc);
1028*4882a593Smuzhiyun 				return ERR_PTR(-ENOMEM);
1029*4882a593Smuzhiyun 			}
1030*4882a593Smuzhiyun 		} else {
1031*4882a593Smuzhiyun 			mapped_dst_nents = 0;
1032*4882a593Smuzhiyun 		}
1033*4882a593Smuzhiyun 	}
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	if ((alg->caam.rfc3686 && encrypt) || !alg->caam.geniv)
1036*4882a593Smuzhiyun 		ivsize = crypto_aead_ivsize(aead);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/*
1039*4882a593Smuzhiyun 	 * Create S/G table: req->assoclen, [IV,] req->src [, req->dst].
1040*4882a593Smuzhiyun 	 * Input is not contiguous.
1041*4882a593Smuzhiyun 	 * HW reads 4 S/G entries at a time; make sure the reads don't go beyond
1042*4882a593Smuzhiyun 	 * the end of the table by allocating more S/G entries. Logic:
1043*4882a593Smuzhiyun 	 * if (src != dst && output S/G)
1044*4882a593Smuzhiyun 	 *      pad output S/G, if needed
1045*4882a593Smuzhiyun 	 * else if (src == dst && S/G)
1046*4882a593Smuzhiyun 	 *      overlapping S/Gs; pad one of them
1047*4882a593Smuzhiyun 	 * else if (input S/G) ...
1048*4882a593Smuzhiyun 	 *      pad input S/G, if needed
1049*4882a593Smuzhiyun 	 */
1050*4882a593Smuzhiyun 	qm_sg_ents = 1 + !!ivsize + mapped_src_nents;
1051*4882a593Smuzhiyun 	if (mapped_dst_nents > 1)
1052*4882a593Smuzhiyun 		qm_sg_ents += pad_sg_nents(mapped_dst_nents);
1053*4882a593Smuzhiyun 	else if ((req->src == req->dst) && (mapped_src_nents > 1))
1054*4882a593Smuzhiyun 		qm_sg_ents = max(pad_sg_nents(qm_sg_ents),
1055*4882a593Smuzhiyun 				 1 + !!ivsize + pad_sg_nents(mapped_src_nents));
1056*4882a593Smuzhiyun 	else
1057*4882a593Smuzhiyun 		qm_sg_ents = pad_sg_nents(qm_sg_ents);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	sg_table = &edesc->sgt[0];
1060*4882a593Smuzhiyun 	qm_sg_bytes = qm_sg_ents * sizeof(*sg_table);
1061*4882a593Smuzhiyun 	if (unlikely(offsetof(struct aead_edesc, sgt) + qm_sg_bytes + ivsize >
1062*4882a593Smuzhiyun 		     CAAM_QI_MEMCACHE_SIZE)) {
1063*4882a593Smuzhiyun 		dev_err(qidev, "No space for %d S/G entries and/or %dB IV\n",
1064*4882a593Smuzhiyun 			qm_sg_ents, ivsize);
1065*4882a593Smuzhiyun 		caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
1066*4882a593Smuzhiyun 			   0, DMA_NONE, 0, 0);
1067*4882a593Smuzhiyun 		qi_cache_free(edesc);
1068*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	if (ivsize) {
1072*4882a593Smuzhiyun 		u8 *iv = (u8 *)(sg_table + qm_sg_ents);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 		/* Make sure IV is located in a DMAable area */
1075*4882a593Smuzhiyun 		memcpy(iv, req->iv, ivsize);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 		iv_dma = dma_map_single(qidev, iv, ivsize, DMA_TO_DEVICE);
1078*4882a593Smuzhiyun 		if (dma_mapping_error(qidev, iv_dma)) {
1079*4882a593Smuzhiyun 			dev_err(qidev, "unable to map IV\n");
1080*4882a593Smuzhiyun 			caam_unmap(qidev, req->src, req->dst, src_nents,
1081*4882a593Smuzhiyun 				   dst_nents, 0, 0, DMA_NONE, 0, 0);
1082*4882a593Smuzhiyun 			qi_cache_free(edesc);
1083*4882a593Smuzhiyun 			return ERR_PTR(-ENOMEM);
1084*4882a593Smuzhiyun 		}
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	edesc->src_nents = src_nents;
1088*4882a593Smuzhiyun 	edesc->dst_nents = dst_nents;
1089*4882a593Smuzhiyun 	edesc->iv_dma = iv_dma;
1090*4882a593Smuzhiyun 	edesc->drv_req.app_ctx = req;
1091*4882a593Smuzhiyun 	edesc->drv_req.cbk = aead_done;
1092*4882a593Smuzhiyun 	edesc->drv_req.drv_ctx = drv_ctx;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	edesc->assoclen = cpu_to_caam32(req->assoclen);
1095*4882a593Smuzhiyun 	edesc->assoclen_dma = dma_map_single(qidev, &edesc->assoclen, 4,
1096*4882a593Smuzhiyun 					     DMA_TO_DEVICE);
1097*4882a593Smuzhiyun 	if (dma_mapping_error(qidev, edesc->assoclen_dma)) {
1098*4882a593Smuzhiyun 		dev_err(qidev, "unable to map assoclen\n");
1099*4882a593Smuzhiyun 		caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents,
1100*4882a593Smuzhiyun 			   iv_dma, ivsize, DMA_TO_DEVICE, 0, 0);
1101*4882a593Smuzhiyun 		qi_cache_free(edesc);
1102*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	dma_to_qm_sg_one(sg_table, edesc->assoclen_dma, 4, 0);
1106*4882a593Smuzhiyun 	qm_sg_index++;
1107*4882a593Smuzhiyun 	if (ivsize) {
1108*4882a593Smuzhiyun 		dma_to_qm_sg_one(sg_table + qm_sg_index, iv_dma, ivsize, 0);
1109*4882a593Smuzhiyun 		qm_sg_index++;
1110*4882a593Smuzhiyun 	}
1111*4882a593Smuzhiyun 	sg_to_qm_sg_last(req->src, src_len, sg_table + qm_sg_index, 0);
1112*4882a593Smuzhiyun 	qm_sg_index += mapped_src_nents;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	if (mapped_dst_nents > 1)
1115*4882a593Smuzhiyun 		sg_to_qm_sg_last(req->dst, dst_len, sg_table + qm_sg_index, 0);
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	qm_sg_dma = dma_map_single(qidev, sg_table, qm_sg_bytes, DMA_TO_DEVICE);
1118*4882a593Smuzhiyun 	if (dma_mapping_error(qidev, qm_sg_dma)) {
1119*4882a593Smuzhiyun 		dev_err(qidev, "unable to map S/G table\n");
1120*4882a593Smuzhiyun 		dma_unmap_single(qidev, edesc->assoclen_dma, 4, DMA_TO_DEVICE);
1121*4882a593Smuzhiyun 		caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents,
1122*4882a593Smuzhiyun 			   iv_dma, ivsize, DMA_TO_DEVICE, 0, 0);
1123*4882a593Smuzhiyun 		qi_cache_free(edesc);
1124*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1125*4882a593Smuzhiyun 	}
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	edesc->qm_sg_dma = qm_sg_dma;
1128*4882a593Smuzhiyun 	edesc->qm_sg_bytes = qm_sg_bytes;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	out_len = req->assoclen + req->cryptlen +
1131*4882a593Smuzhiyun 		  (encrypt ? ctx->authsize : (-ctx->authsize));
1132*4882a593Smuzhiyun 	in_len = 4 + ivsize + req->assoclen + req->cryptlen;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	fd_sgt = &edesc->drv_req.fd_sgt[0];
1135*4882a593Smuzhiyun 	dma_to_qm_sg_one_last_ext(&fd_sgt[1], qm_sg_dma, in_len, 0);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	if (req->dst == req->src) {
1138*4882a593Smuzhiyun 		if (mapped_src_nents == 1)
1139*4882a593Smuzhiyun 			dma_to_qm_sg_one(&fd_sgt[0], sg_dma_address(req->src),
1140*4882a593Smuzhiyun 					 out_len, 0);
1141*4882a593Smuzhiyun 		else
1142*4882a593Smuzhiyun 			dma_to_qm_sg_one_ext(&fd_sgt[0], qm_sg_dma +
1143*4882a593Smuzhiyun 					     (1 + !!ivsize) * sizeof(*sg_table),
1144*4882a593Smuzhiyun 					     out_len, 0);
1145*4882a593Smuzhiyun 	} else if (mapped_dst_nents <= 1) {
1146*4882a593Smuzhiyun 		dma_to_qm_sg_one(&fd_sgt[0], sg_dma_address(req->dst), out_len,
1147*4882a593Smuzhiyun 				 0);
1148*4882a593Smuzhiyun 	} else {
1149*4882a593Smuzhiyun 		dma_to_qm_sg_one_ext(&fd_sgt[0], qm_sg_dma + sizeof(*sg_table) *
1150*4882a593Smuzhiyun 				     qm_sg_index, out_len, 0);
1151*4882a593Smuzhiyun 	}
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	return edesc;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun 
aead_crypt(struct aead_request * req,bool encrypt)1156*4882a593Smuzhiyun static inline int aead_crypt(struct aead_request *req, bool encrypt)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun 	struct aead_edesc *edesc;
1159*4882a593Smuzhiyun 	struct crypto_aead *aead = crypto_aead_reqtfm(req);
1160*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(aead);
1161*4882a593Smuzhiyun 	int ret;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	if (unlikely(caam_congested))
1164*4882a593Smuzhiyun 		return -EAGAIN;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	/* allocate extended descriptor */
1167*4882a593Smuzhiyun 	edesc = aead_edesc_alloc(req, encrypt);
1168*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(edesc))
1169*4882a593Smuzhiyun 		return PTR_ERR(edesc);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	/* Create and submit job descriptor */
1172*4882a593Smuzhiyun 	ret = caam_qi_enqueue(ctx->qidev, &edesc->drv_req);
1173*4882a593Smuzhiyun 	if (!ret) {
1174*4882a593Smuzhiyun 		ret = -EINPROGRESS;
1175*4882a593Smuzhiyun 	} else {
1176*4882a593Smuzhiyun 		aead_unmap(ctx->qidev, edesc, req);
1177*4882a593Smuzhiyun 		qi_cache_free(edesc);
1178*4882a593Smuzhiyun 	}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	return ret;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
aead_encrypt(struct aead_request * req)1183*4882a593Smuzhiyun static int aead_encrypt(struct aead_request *req)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun 	return aead_crypt(req, true);
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
aead_decrypt(struct aead_request * req)1188*4882a593Smuzhiyun static int aead_decrypt(struct aead_request *req)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun 	return aead_crypt(req, false);
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun 
ipsec_gcm_encrypt(struct aead_request * req)1193*4882a593Smuzhiyun static int ipsec_gcm_encrypt(struct aead_request *req)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun 	return crypto_ipsec_check_assoclen(req->assoclen) ? : aead_crypt(req,
1196*4882a593Smuzhiyun 					   true);
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
ipsec_gcm_decrypt(struct aead_request * req)1199*4882a593Smuzhiyun static int ipsec_gcm_decrypt(struct aead_request *req)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	return crypto_ipsec_check_assoclen(req->assoclen) ? : aead_crypt(req,
1202*4882a593Smuzhiyun 					   false);
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun 
skcipher_done(struct caam_drv_req * drv_req,u32 status)1205*4882a593Smuzhiyun static void skcipher_done(struct caam_drv_req *drv_req, u32 status)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun 	struct skcipher_edesc *edesc;
1208*4882a593Smuzhiyun 	struct skcipher_request *req = drv_req->app_ctx;
1209*4882a593Smuzhiyun 	struct crypto_skcipher *skcipher = crypto_skcipher_reqtfm(req);
1210*4882a593Smuzhiyun 	struct caam_ctx *caam_ctx = crypto_skcipher_ctx(skcipher);
1211*4882a593Smuzhiyun 	struct device *qidev = caam_ctx->qidev;
1212*4882a593Smuzhiyun 	int ivsize = crypto_skcipher_ivsize(skcipher);
1213*4882a593Smuzhiyun 	int ecode = 0;
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	dev_dbg(qidev, "%s %d: status 0x%x\n", __func__, __LINE__, status);
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	edesc = container_of(drv_req, typeof(*edesc), drv_req);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	if (status)
1220*4882a593Smuzhiyun 		ecode = caam_jr_strstatus(qidev, status);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	print_hex_dump_debug("dstiv  @" __stringify(__LINE__)": ",
1223*4882a593Smuzhiyun 			     DUMP_PREFIX_ADDRESS, 16, 4, req->iv,
1224*4882a593Smuzhiyun 			     edesc->src_nents > 1 ? 100 : ivsize, 1);
1225*4882a593Smuzhiyun 	caam_dump_sg("dst    @" __stringify(__LINE__)": ",
1226*4882a593Smuzhiyun 		     DUMP_PREFIX_ADDRESS, 16, 4, req->dst,
1227*4882a593Smuzhiyun 		     edesc->dst_nents > 1 ? 100 : req->cryptlen, 1);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	skcipher_unmap(qidev, edesc, req);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	/*
1232*4882a593Smuzhiyun 	 * The crypto API expects us to set the IV (req->iv) to the last
1233*4882a593Smuzhiyun 	 * ciphertext block (CBC mode) or last counter (CTR mode).
1234*4882a593Smuzhiyun 	 * This is used e.g. by the CTS mode.
1235*4882a593Smuzhiyun 	 */
1236*4882a593Smuzhiyun 	if (!ecode)
1237*4882a593Smuzhiyun 		memcpy(req->iv, (u8 *)&edesc->sgt[0] + edesc->qm_sg_bytes,
1238*4882a593Smuzhiyun 		       ivsize);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	qi_cache_free(edesc);
1241*4882a593Smuzhiyun 	skcipher_request_complete(req, ecode);
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun 
skcipher_edesc_alloc(struct skcipher_request * req,bool encrypt)1244*4882a593Smuzhiyun static struct skcipher_edesc *skcipher_edesc_alloc(struct skcipher_request *req,
1245*4882a593Smuzhiyun 						   bool encrypt)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun 	struct crypto_skcipher *skcipher = crypto_skcipher_reqtfm(req);
1248*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_skcipher_ctx(skcipher);
1249*4882a593Smuzhiyun 	struct device *qidev = ctx->qidev;
1250*4882a593Smuzhiyun 	gfp_t flags = (req->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP) ?
1251*4882a593Smuzhiyun 		       GFP_KERNEL : GFP_ATOMIC;
1252*4882a593Smuzhiyun 	int src_nents, mapped_src_nents, dst_nents = 0, mapped_dst_nents = 0;
1253*4882a593Smuzhiyun 	struct skcipher_edesc *edesc;
1254*4882a593Smuzhiyun 	dma_addr_t iv_dma;
1255*4882a593Smuzhiyun 	u8 *iv;
1256*4882a593Smuzhiyun 	int ivsize = crypto_skcipher_ivsize(skcipher);
1257*4882a593Smuzhiyun 	int dst_sg_idx, qm_sg_ents, qm_sg_bytes;
1258*4882a593Smuzhiyun 	struct qm_sg_entry *sg_table, *fd_sgt;
1259*4882a593Smuzhiyun 	struct caam_drv_ctx *drv_ctx;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	drv_ctx = get_drv_ctx(ctx, encrypt ? ENCRYPT : DECRYPT);
1262*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(drv_ctx))
1263*4882a593Smuzhiyun 		return (struct skcipher_edesc *)drv_ctx;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	src_nents = sg_nents_for_len(req->src, req->cryptlen);
1266*4882a593Smuzhiyun 	if (unlikely(src_nents < 0)) {
1267*4882a593Smuzhiyun 		dev_err(qidev, "Insufficient bytes (%d) in src S/G\n",
1268*4882a593Smuzhiyun 			req->cryptlen);
1269*4882a593Smuzhiyun 		return ERR_PTR(src_nents);
1270*4882a593Smuzhiyun 	}
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	if (unlikely(req->src != req->dst)) {
1273*4882a593Smuzhiyun 		dst_nents = sg_nents_for_len(req->dst, req->cryptlen);
1274*4882a593Smuzhiyun 		if (unlikely(dst_nents < 0)) {
1275*4882a593Smuzhiyun 			dev_err(qidev, "Insufficient bytes (%d) in dst S/G\n",
1276*4882a593Smuzhiyun 				req->cryptlen);
1277*4882a593Smuzhiyun 			return ERR_PTR(dst_nents);
1278*4882a593Smuzhiyun 		}
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 		mapped_src_nents = dma_map_sg(qidev, req->src, src_nents,
1281*4882a593Smuzhiyun 					      DMA_TO_DEVICE);
1282*4882a593Smuzhiyun 		if (unlikely(!mapped_src_nents)) {
1283*4882a593Smuzhiyun 			dev_err(qidev, "unable to map source\n");
1284*4882a593Smuzhiyun 			return ERR_PTR(-ENOMEM);
1285*4882a593Smuzhiyun 		}
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 		mapped_dst_nents = dma_map_sg(qidev, req->dst, dst_nents,
1288*4882a593Smuzhiyun 					      DMA_FROM_DEVICE);
1289*4882a593Smuzhiyun 		if (unlikely(!mapped_dst_nents)) {
1290*4882a593Smuzhiyun 			dev_err(qidev, "unable to map destination\n");
1291*4882a593Smuzhiyun 			dma_unmap_sg(qidev, req->src, src_nents, DMA_TO_DEVICE);
1292*4882a593Smuzhiyun 			return ERR_PTR(-ENOMEM);
1293*4882a593Smuzhiyun 		}
1294*4882a593Smuzhiyun 	} else {
1295*4882a593Smuzhiyun 		mapped_src_nents = dma_map_sg(qidev, req->src, src_nents,
1296*4882a593Smuzhiyun 					      DMA_BIDIRECTIONAL);
1297*4882a593Smuzhiyun 		if (unlikely(!mapped_src_nents)) {
1298*4882a593Smuzhiyun 			dev_err(qidev, "unable to map source\n");
1299*4882a593Smuzhiyun 			return ERR_PTR(-ENOMEM);
1300*4882a593Smuzhiyun 		}
1301*4882a593Smuzhiyun 	}
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	qm_sg_ents = 1 + mapped_src_nents;
1304*4882a593Smuzhiyun 	dst_sg_idx = qm_sg_ents;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	/*
1307*4882a593Smuzhiyun 	 * Input, output HW S/G tables: [IV, src][dst, IV]
1308*4882a593Smuzhiyun 	 * IV entries point to the same buffer
1309*4882a593Smuzhiyun 	 * If src == dst, S/G entries are reused (S/G tables overlap)
1310*4882a593Smuzhiyun 	 *
1311*4882a593Smuzhiyun 	 * HW reads 4 S/G entries at a time; make sure the reads don't go beyond
1312*4882a593Smuzhiyun 	 * the end of the table by allocating more S/G entries.
1313*4882a593Smuzhiyun 	 */
1314*4882a593Smuzhiyun 	if (req->src != req->dst)
1315*4882a593Smuzhiyun 		qm_sg_ents += pad_sg_nents(mapped_dst_nents + 1);
1316*4882a593Smuzhiyun 	else
1317*4882a593Smuzhiyun 		qm_sg_ents = 1 + pad_sg_nents(qm_sg_ents);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	qm_sg_bytes = qm_sg_ents * sizeof(struct qm_sg_entry);
1320*4882a593Smuzhiyun 	if (unlikely(offsetof(struct skcipher_edesc, sgt) + qm_sg_bytes +
1321*4882a593Smuzhiyun 		     ivsize > CAAM_QI_MEMCACHE_SIZE)) {
1322*4882a593Smuzhiyun 		dev_err(qidev, "No space for %d S/G entries and/or %dB IV\n",
1323*4882a593Smuzhiyun 			qm_sg_ents, ivsize);
1324*4882a593Smuzhiyun 		caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
1325*4882a593Smuzhiyun 			   0, DMA_NONE, 0, 0);
1326*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	/* allocate space for base edesc, link tables and IV */
1330*4882a593Smuzhiyun 	edesc = qi_cache_alloc(GFP_DMA | flags);
1331*4882a593Smuzhiyun 	if (unlikely(!edesc)) {
1332*4882a593Smuzhiyun 		dev_err(qidev, "could not allocate extended descriptor\n");
1333*4882a593Smuzhiyun 		caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
1334*4882a593Smuzhiyun 			   0, DMA_NONE, 0, 0);
1335*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1336*4882a593Smuzhiyun 	}
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	/* Make sure IV is located in a DMAable area */
1339*4882a593Smuzhiyun 	sg_table = &edesc->sgt[0];
1340*4882a593Smuzhiyun 	iv = (u8 *)(sg_table + qm_sg_ents);
1341*4882a593Smuzhiyun 	memcpy(iv, req->iv, ivsize);
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	iv_dma = dma_map_single(qidev, iv, ivsize, DMA_BIDIRECTIONAL);
1344*4882a593Smuzhiyun 	if (dma_mapping_error(qidev, iv_dma)) {
1345*4882a593Smuzhiyun 		dev_err(qidev, "unable to map IV\n");
1346*4882a593Smuzhiyun 		caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
1347*4882a593Smuzhiyun 			   0, DMA_NONE, 0, 0);
1348*4882a593Smuzhiyun 		qi_cache_free(edesc);
1349*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1350*4882a593Smuzhiyun 	}
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	edesc->src_nents = src_nents;
1353*4882a593Smuzhiyun 	edesc->dst_nents = dst_nents;
1354*4882a593Smuzhiyun 	edesc->iv_dma = iv_dma;
1355*4882a593Smuzhiyun 	edesc->qm_sg_bytes = qm_sg_bytes;
1356*4882a593Smuzhiyun 	edesc->drv_req.app_ctx = req;
1357*4882a593Smuzhiyun 	edesc->drv_req.cbk = skcipher_done;
1358*4882a593Smuzhiyun 	edesc->drv_req.drv_ctx = drv_ctx;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	dma_to_qm_sg_one(sg_table, iv_dma, ivsize, 0);
1361*4882a593Smuzhiyun 	sg_to_qm_sg(req->src, req->cryptlen, sg_table + 1, 0);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	if (req->src != req->dst)
1364*4882a593Smuzhiyun 		sg_to_qm_sg(req->dst, req->cryptlen, sg_table + dst_sg_idx, 0);
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	dma_to_qm_sg_one(sg_table + dst_sg_idx + mapped_dst_nents, iv_dma,
1367*4882a593Smuzhiyun 			 ivsize, 0);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	edesc->qm_sg_dma = dma_map_single(qidev, sg_table, edesc->qm_sg_bytes,
1370*4882a593Smuzhiyun 					  DMA_TO_DEVICE);
1371*4882a593Smuzhiyun 	if (dma_mapping_error(qidev, edesc->qm_sg_dma)) {
1372*4882a593Smuzhiyun 		dev_err(qidev, "unable to map S/G table\n");
1373*4882a593Smuzhiyun 		caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents,
1374*4882a593Smuzhiyun 			   iv_dma, ivsize, DMA_BIDIRECTIONAL, 0, 0);
1375*4882a593Smuzhiyun 		qi_cache_free(edesc);
1376*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1377*4882a593Smuzhiyun 	}
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	fd_sgt = &edesc->drv_req.fd_sgt[0];
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	dma_to_qm_sg_one_last_ext(&fd_sgt[1], edesc->qm_sg_dma,
1382*4882a593Smuzhiyun 				  ivsize + req->cryptlen, 0);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	if (req->src == req->dst)
1385*4882a593Smuzhiyun 		dma_to_qm_sg_one_ext(&fd_sgt[0], edesc->qm_sg_dma +
1386*4882a593Smuzhiyun 				     sizeof(*sg_table), req->cryptlen + ivsize,
1387*4882a593Smuzhiyun 				     0);
1388*4882a593Smuzhiyun 	else
1389*4882a593Smuzhiyun 		dma_to_qm_sg_one_ext(&fd_sgt[0], edesc->qm_sg_dma + dst_sg_idx *
1390*4882a593Smuzhiyun 				     sizeof(*sg_table), req->cryptlen + ivsize,
1391*4882a593Smuzhiyun 				     0);
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	return edesc;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun 
xts_skcipher_ivsize(struct skcipher_request * req)1396*4882a593Smuzhiyun static inline bool xts_skcipher_ivsize(struct skcipher_request *req)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun 	struct crypto_skcipher *skcipher = crypto_skcipher_reqtfm(req);
1399*4882a593Smuzhiyun 	unsigned int ivsize = crypto_skcipher_ivsize(skcipher);
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	return !!get_unaligned((u64 *)(req->iv + (ivsize / 2)));
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
skcipher_crypt(struct skcipher_request * req,bool encrypt)1404*4882a593Smuzhiyun static inline int skcipher_crypt(struct skcipher_request *req, bool encrypt)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	struct skcipher_edesc *edesc;
1407*4882a593Smuzhiyun 	struct crypto_skcipher *skcipher = crypto_skcipher_reqtfm(req);
1408*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_skcipher_ctx(skcipher);
1409*4882a593Smuzhiyun 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctx->jrdev->parent);
1410*4882a593Smuzhiyun 	int ret;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	/*
1413*4882a593Smuzhiyun 	 * XTS is expected to return an error even for input length = 0
1414*4882a593Smuzhiyun 	 * Note that the case input length < block size will be caught during
1415*4882a593Smuzhiyun 	 * HW offloading and return an error.
1416*4882a593Smuzhiyun 	 */
1417*4882a593Smuzhiyun 	if (!req->cryptlen && !ctx->fallback)
1418*4882a593Smuzhiyun 		return 0;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	if (ctx->fallback && ((ctrlpriv->era <= 8 && xts_skcipher_ivsize(req)) ||
1421*4882a593Smuzhiyun 			      ctx->xts_key_fallback)) {
1422*4882a593Smuzhiyun 		struct caam_skcipher_req_ctx *rctx = skcipher_request_ctx(req);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 		skcipher_request_set_tfm(&rctx->fallback_req, ctx->fallback);
1425*4882a593Smuzhiyun 		skcipher_request_set_callback(&rctx->fallback_req,
1426*4882a593Smuzhiyun 					      req->base.flags,
1427*4882a593Smuzhiyun 					      req->base.complete,
1428*4882a593Smuzhiyun 					      req->base.data);
1429*4882a593Smuzhiyun 		skcipher_request_set_crypt(&rctx->fallback_req, req->src,
1430*4882a593Smuzhiyun 					   req->dst, req->cryptlen, req->iv);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 		return encrypt ? crypto_skcipher_encrypt(&rctx->fallback_req) :
1433*4882a593Smuzhiyun 				 crypto_skcipher_decrypt(&rctx->fallback_req);
1434*4882a593Smuzhiyun 	}
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	if (unlikely(caam_congested))
1437*4882a593Smuzhiyun 		return -EAGAIN;
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	/* allocate extended descriptor */
1440*4882a593Smuzhiyun 	edesc = skcipher_edesc_alloc(req, encrypt);
1441*4882a593Smuzhiyun 	if (IS_ERR(edesc))
1442*4882a593Smuzhiyun 		return PTR_ERR(edesc);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	ret = caam_qi_enqueue(ctx->qidev, &edesc->drv_req);
1445*4882a593Smuzhiyun 	if (!ret) {
1446*4882a593Smuzhiyun 		ret = -EINPROGRESS;
1447*4882a593Smuzhiyun 	} else {
1448*4882a593Smuzhiyun 		skcipher_unmap(ctx->qidev, edesc, req);
1449*4882a593Smuzhiyun 		qi_cache_free(edesc);
1450*4882a593Smuzhiyun 	}
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	return ret;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun 
skcipher_encrypt(struct skcipher_request * req)1455*4882a593Smuzhiyun static int skcipher_encrypt(struct skcipher_request *req)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun 	return skcipher_crypt(req, true);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun 
skcipher_decrypt(struct skcipher_request * req)1460*4882a593Smuzhiyun static int skcipher_decrypt(struct skcipher_request *req)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun 	return skcipher_crypt(req, false);
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun static struct caam_skcipher_alg driver_algs[] = {
1466*4882a593Smuzhiyun 	{
1467*4882a593Smuzhiyun 		.skcipher = {
1468*4882a593Smuzhiyun 			.base = {
1469*4882a593Smuzhiyun 				.cra_name = "cbc(aes)",
1470*4882a593Smuzhiyun 				.cra_driver_name = "cbc-aes-caam-qi",
1471*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1472*4882a593Smuzhiyun 			},
1473*4882a593Smuzhiyun 			.setkey = aes_skcipher_setkey,
1474*4882a593Smuzhiyun 			.encrypt = skcipher_encrypt,
1475*4882a593Smuzhiyun 			.decrypt = skcipher_decrypt,
1476*4882a593Smuzhiyun 			.min_keysize = AES_MIN_KEY_SIZE,
1477*4882a593Smuzhiyun 			.max_keysize = AES_MAX_KEY_SIZE,
1478*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1479*4882a593Smuzhiyun 		},
1480*4882a593Smuzhiyun 		.caam.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1481*4882a593Smuzhiyun 	},
1482*4882a593Smuzhiyun 	{
1483*4882a593Smuzhiyun 		.skcipher = {
1484*4882a593Smuzhiyun 			.base = {
1485*4882a593Smuzhiyun 				.cra_name = "cbc(des3_ede)",
1486*4882a593Smuzhiyun 				.cra_driver_name = "cbc-3des-caam-qi",
1487*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
1488*4882a593Smuzhiyun 			},
1489*4882a593Smuzhiyun 			.setkey = des3_skcipher_setkey,
1490*4882a593Smuzhiyun 			.encrypt = skcipher_encrypt,
1491*4882a593Smuzhiyun 			.decrypt = skcipher_decrypt,
1492*4882a593Smuzhiyun 			.min_keysize = DES3_EDE_KEY_SIZE,
1493*4882a593Smuzhiyun 			.max_keysize = DES3_EDE_KEY_SIZE,
1494*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
1495*4882a593Smuzhiyun 		},
1496*4882a593Smuzhiyun 		.caam.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
1497*4882a593Smuzhiyun 	},
1498*4882a593Smuzhiyun 	{
1499*4882a593Smuzhiyun 		.skcipher = {
1500*4882a593Smuzhiyun 			.base = {
1501*4882a593Smuzhiyun 				.cra_name = "cbc(des)",
1502*4882a593Smuzhiyun 				.cra_driver_name = "cbc-des-caam-qi",
1503*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
1504*4882a593Smuzhiyun 			},
1505*4882a593Smuzhiyun 			.setkey = des_skcipher_setkey,
1506*4882a593Smuzhiyun 			.encrypt = skcipher_encrypt,
1507*4882a593Smuzhiyun 			.decrypt = skcipher_decrypt,
1508*4882a593Smuzhiyun 			.min_keysize = DES_KEY_SIZE,
1509*4882a593Smuzhiyun 			.max_keysize = DES_KEY_SIZE,
1510*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
1511*4882a593Smuzhiyun 		},
1512*4882a593Smuzhiyun 		.caam.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
1513*4882a593Smuzhiyun 	},
1514*4882a593Smuzhiyun 	{
1515*4882a593Smuzhiyun 		.skcipher = {
1516*4882a593Smuzhiyun 			.base = {
1517*4882a593Smuzhiyun 				.cra_name = "ctr(aes)",
1518*4882a593Smuzhiyun 				.cra_driver_name = "ctr-aes-caam-qi",
1519*4882a593Smuzhiyun 				.cra_blocksize = 1,
1520*4882a593Smuzhiyun 			},
1521*4882a593Smuzhiyun 			.setkey = ctr_skcipher_setkey,
1522*4882a593Smuzhiyun 			.encrypt = skcipher_encrypt,
1523*4882a593Smuzhiyun 			.decrypt = skcipher_decrypt,
1524*4882a593Smuzhiyun 			.min_keysize = AES_MIN_KEY_SIZE,
1525*4882a593Smuzhiyun 			.max_keysize = AES_MAX_KEY_SIZE,
1526*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1527*4882a593Smuzhiyun 			.chunksize = AES_BLOCK_SIZE,
1528*4882a593Smuzhiyun 		},
1529*4882a593Smuzhiyun 		.caam.class1_alg_type = OP_ALG_ALGSEL_AES |
1530*4882a593Smuzhiyun 					OP_ALG_AAI_CTR_MOD128,
1531*4882a593Smuzhiyun 	},
1532*4882a593Smuzhiyun 	{
1533*4882a593Smuzhiyun 		.skcipher = {
1534*4882a593Smuzhiyun 			.base = {
1535*4882a593Smuzhiyun 				.cra_name = "rfc3686(ctr(aes))",
1536*4882a593Smuzhiyun 				.cra_driver_name = "rfc3686-ctr-aes-caam-qi",
1537*4882a593Smuzhiyun 				.cra_blocksize = 1,
1538*4882a593Smuzhiyun 			},
1539*4882a593Smuzhiyun 			.setkey = rfc3686_skcipher_setkey,
1540*4882a593Smuzhiyun 			.encrypt = skcipher_encrypt,
1541*4882a593Smuzhiyun 			.decrypt = skcipher_decrypt,
1542*4882a593Smuzhiyun 			.min_keysize = AES_MIN_KEY_SIZE +
1543*4882a593Smuzhiyun 				       CTR_RFC3686_NONCE_SIZE,
1544*4882a593Smuzhiyun 			.max_keysize = AES_MAX_KEY_SIZE +
1545*4882a593Smuzhiyun 				       CTR_RFC3686_NONCE_SIZE,
1546*4882a593Smuzhiyun 			.ivsize = CTR_RFC3686_IV_SIZE,
1547*4882a593Smuzhiyun 			.chunksize = AES_BLOCK_SIZE,
1548*4882a593Smuzhiyun 		},
1549*4882a593Smuzhiyun 		.caam = {
1550*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES |
1551*4882a593Smuzhiyun 					   OP_ALG_AAI_CTR_MOD128,
1552*4882a593Smuzhiyun 			.rfc3686 = true,
1553*4882a593Smuzhiyun 		},
1554*4882a593Smuzhiyun 	},
1555*4882a593Smuzhiyun 	{
1556*4882a593Smuzhiyun 		.skcipher = {
1557*4882a593Smuzhiyun 			.base = {
1558*4882a593Smuzhiyun 				.cra_name = "xts(aes)",
1559*4882a593Smuzhiyun 				.cra_driver_name = "xts-aes-caam-qi",
1560*4882a593Smuzhiyun 				.cra_flags = CRYPTO_ALG_NEED_FALLBACK,
1561*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1562*4882a593Smuzhiyun 			},
1563*4882a593Smuzhiyun 			.setkey = xts_skcipher_setkey,
1564*4882a593Smuzhiyun 			.encrypt = skcipher_encrypt,
1565*4882a593Smuzhiyun 			.decrypt = skcipher_decrypt,
1566*4882a593Smuzhiyun 			.min_keysize = 2 * AES_MIN_KEY_SIZE,
1567*4882a593Smuzhiyun 			.max_keysize = 2 * AES_MAX_KEY_SIZE,
1568*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1569*4882a593Smuzhiyun 		},
1570*4882a593Smuzhiyun 		.caam.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_XTS,
1571*4882a593Smuzhiyun 	},
1572*4882a593Smuzhiyun };
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun static struct caam_aead_alg driver_aeads[] = {
1575*4882a593Smuzhiyun 	{
1576*4882a593Smuzhiyun 		.aead = {
1577*4882a593Smuzhiyun 			.base = {
1578*4882a593Smuzhiyun 				.cra_name = "rfc4106(gcm(aes))",
1579*4882a593Smuzhiyun 				.cra_driver_name = "rfc4106-gcm-aes-caam-qi",
1580*4882a593Smuzhiyun 				.cra_blocksize = 1,
1581*4882a593Smuzhiyun 			},
1582*4882a593Smuzhiyun 			.setkey = rfc4106_setkey,
1583*4882a593Smuzhiyun 			.setauthsize = rfc4106_setauthsize,
1584*4882a593Smuzhiyun 			.encrypt = ipsec_gcm_encrypt,
1585*4882a593Smuzhiyun 			.decrypt = ipsec_gcm_decrypt,
1586*4882a593Smuzhiyun 			.ivsize = 8,
1587*4882a593Smuzhiyun 			.maxauthsize = AES_BLOCK_SIZE,
1588*4882a593Smuzhiyun 		},
1589*4882a593Smuzhiyun 		.caam = {
1590*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_GCM,
1591*4882a593Smuzhiyun 			.nodkp = true,
1592*4882a593Smuzhiyun 		},
1593*4882a593Smuzhiyun 	},
1594*4882a593Smuzhiyun 	{
1595*4882a593Smuzhiyun 		.aead = {
1596*4882a593Smuzhiyun 			.base = {
1597*4882a593Smuzhiyun 				.cra_name = "rfc4543(gcm(aes))",
1598*4882a593Smuzhiyun 				.cra_driver_name = "rfc4543-gcm-aes-caam-qi",
1599*4882a593Smuzhiyun 				.cra_blocksize = 1,
1600*4882a593Smuzhiyun 			},
1601*4882a593Smuzhiyun 			.setkey = rfc4543_setkey,
1602*4882a593Smuzhiyun 			.setauthsize = rfc4543_setauthsize,
1603*4882a593Smuzhiyun 			.encrypt = ipsec_gcm_encrypt,
1604*4882a593Smuzhiyun 			.decrypt = ipsec_gcm_decrypt,
1605*4882a593Smuzhiyun 			.ivsize = 8,
1606*4882a593Smuzhiyun 			.maxauthsize = AES_BLOCK_SIZE,
1607*4882a593Smuzhiyun 		},
1608*4882a593Smuzhiyun 		.caam = {
1609*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_GCM,
1610*4882a593Smuzhiyun 			.nodkp = true,
1611*4882a593Smuzhiyun 		},
1612*4882a593Smuzhiyun 	},
1613*4882a593Smuzhiyun 	/* Galois Counter Mode */
1614*4882a593Smuzhiyun 	{
1615*4882a593Smuzhiyun 		.aead = {
1616*4882a593Smuzhiyun 			.base = {
1617*4882a593Smuzhiyun 				.cra_name = "gcm(aes)",
1618*4882a593Smuzhiyun 				.cra_driver_name = "gcm-aes-caam-qi",
1619*4882a593Smuzhiyun 				.cra_blocksize = 1,
1620*4882a593Smuzhiyun 			},
1621*4882a593Smuzhiyun 			.setkey = gcm_setkey,
1622*4882a593Smuzhiyun 			.setauthsize = gcm_setauthsize,
1623*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1624*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1625*4882a593Smuzhiyun 			.ivsize = 12,
1626*4882a593Smuzhiyun 			.maxauthsize = AES_BLOCK_SIZE,
1627*4882a593Smuzhiyun 		},
1628*4882a593Smuzhiyun 		.caam = {
1629*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_GCM,
1630*4882a593Smuzhiyun 			.nodkp = true,
1631*4882a593Smuzhiyun 		}
1632*4882a593Smuzhiyun 	},
1633*4882a593Smuzhiyun 	/* single-pass ipsec_esp descriptor */
1634*4882a593Smuzhiyun 	{
1635*4882a593Smuzhiyun 		.aead = {
1636*4882a593Smuzhiyun 			.base = {
1637*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(md5),cbc(aes))",
1638*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-md5-"
1639*4882a593Smuzhiyun 						   "cbc-aes-caam-qi",
1640*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1641*4882a593Smuzhiyun 			},
1642*4882a593Smuzhiyun 			.setkey = aead_setkey,
1643*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1644*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1645*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1646*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1647*4882a593Smuzhiyun 			.maxauthsize = MD5_DIGEST_SIZE,
1648*4882a593Smuzhiyun 		},
1649*4882a593Smuzhiyun 		.caam = {
1650*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1651*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_MD5 |
1652*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1653*4882a593Smuzhiyun 		}
1654*4882a593Smuzhiyun 	},
1655*4882a593Smuzhiyun 	{
1656*4882a593Smuzhiyun 		.aead = {
1657*4882a593Smuzhiyun 			.base = {
1658*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(md5),"
1659*4882a593Smuzhiyun 					    "cbc(aes)))",
1660*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-hmac-md5-"
1661*4882a593Smuzhiyun 						   "cbc-aes-caam-qi",
1662*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1663*4882a593Smuzhiyun 			},
1664*4882a593Smuzhiyun 			.setkey = aead_setkey,
1665*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1666*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1667*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1668*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1669*4882a593Smuzhiyun 			.maxauthsize = MD5_DIGEST_SIZE,
1670*4882a593Smuzhiyun 		},
1671*4882a593Smuzhiyun 		.caam = {
1672*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1673*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_MD5 |
1674*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1675*4882a593Smuzhiyun 			.geniv = true,
1676*4882a593Smuzhiyun 		}
1677*4882a593Smuzhiyun 	},
1678*4882a593Smuzhiyun 	{
1679*4882a593Smuzhiyun 		.aead = {
1680*4882a593Smuzhiyun 			.base = {
1681*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha1),cbc(aes))",
1682*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha1-"
1683*4882a593Smuzhiyun 						   "cbc-aes-caam-qi",
1684*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1685*4882a593Smuzhiyun 			},
1686*4882a593Smuzhiyun 			.setkey = aead_setkey,
1687*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1688*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1689*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1690*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1691*4882a593Smuzhiyun 			.maxauthsize = SHA1_DIGEST_SIZE,
1692*4882a593Smuzhiyun 		},
1693*4882a593Smuzhiyun 		.caam = {
1694*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1695*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA1 |
1696*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1697*4882a593Smuzhiyun 		}
1698*4882a593Smuzhiyun 	},
1699*4882a593Smuzhiyun 	{
1700*4882a593Smuzhiyun 		.aead = {
1701*4882a593Smuzhiyun 			.base = {
1702*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha1),"
1703*4882a593Smuzhiyun 					    "cbc(aes)))",
1704*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
1705*4882a593Smuzhiyun 						   "hmac-sha1-cbc-aes-caam-qi",
1706*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1707*4882a593Smuzhiyun 			},
1708*4882a593Smuzhiyun 			.setkey = aead_setkey,
1709*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1710*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1711*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1712*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1713*4882a593Smuzhiyun 			.maxauthsize = SHA1_DIGEST_SIZE,
1714*4882a593Smuzhiyun 		},
1715*4882a593Smuzhiyun 		.caam = {
1716*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1717*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA1 |
1718*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1719*4882a593Smuzhiyun 			.geniv = true,
1720*4882a593Smuzhiyun 		},
1721*4882a593Smuzhiyun 	},
1722*4882a593Smuzhiyun 	{
1723*4882a593Smuzhiyun 		.aead = {
1724*4882a593Smuzhiyun 			.base = {
1725*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha224),cbc(aes))",
1726*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha224-"
1727*4882a593Smuzhiyun 						   "cbc-aes-caam-qi",
1728*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1729*4882a593Smuzhiyun 			},
1730*4882a593Smuzhiyun 			.setkey = aead_setkey,
1731*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1732*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1733*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1734*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1735*4882a593Smuzhiyun 			.maxauthsize = SHA224_DIGEST_SIZE,
1736*4882a593Smuzhiyun 		},
1737*4882a593Smuzhiyun 		.caam = {
1738*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1739*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA224 |
1740*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1741*4882a593Smuzhiyun 		}
1742*4882a593Smuzhiyun 	},
1743*4882a593Smuzhiyun 	{
1744*4882a593Smuzhiyun 		.aead = {
1745*4882a593Smuzhiyun 			.base = {
1746*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha224),"
1747*4882a593Smuzhiyun 					    "cbc(aes)))",
1748*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
1749*4882a593Smuzhiyun 						   "hmac-sha224-cbc-aes-caam-qi",
1750*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1751*4882a593Smuzhiyun 			},
1752*4882a593Smuzhiyun 			.setkey = aead_setkey,
1753*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1754*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1755*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1756*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1757*4882a593Smuzhiyun 			.maxauthsize = SHA224_DIGEST_SIZE,
1758*4882a593Smuzhiyun 		},
1759*4882a593Smuzhiyun 		.caam = {
1760*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1761*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA224 |
1762*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1763*4882a593Smuzhiyun 			.geniv = true,
1764*4882a593Smuzhiyun 		}
1765*4882a593Smuzhiyun 	},
1766*4882a593Smuzhiyun 	{
1767*4882a593Smuzhiyun 		.aead = {
1768*4882a593Smuzhiyun 			.base = {
1769*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha256),cbc(aes))",
1770*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha256-"
1771*4882a593Smuzhiyun 						   "cbc-aes-caam-qi",
1772*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1773*4882a593Smuzhiyun 			},
1774*4882a593Smuzhiyun 			.setkey = aead_setkey,
1775*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1776*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1777*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1778*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1779*4882a593Smuzhiyun 			.maxauthsize = SHA256_DIGEST_SIZE,
1780*4882a593Smuzhiyun 		},
1781*4882a593Smuzhiyun 		.caam = {
1782*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1783*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA256 |
1784*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1785*4882a593Smuzhiyun 		}
1786*4882a593Smuzhiyun 	},
1787*4882a593Smuzhiyun 	{
1788*4882a593Smuzhiyun 		.aead = {
1789*4882a593Smuzhiyun 			.base = {
1790*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha256),"
1791*4882a593Smuzhiyun 					    "cbc(aes)))",
1792*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
1793*4882a593Smuzhiyun 						   "hmac-sha256-cbc-aes-"
1794*4882a593Smuzhiyun 						   "caam-qi",
1795*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1796*4882a593Smuzhiyun 			},
1797*4882a593Smuzhiyun 			.setkey = aead_setkey,
1798*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1799*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1800*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1801*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1802*4882a593Smuzhiyun 			.maxauthsize = SHA256_DIGEST_SIZE,
1803*4882a593Smuzhiyun 		},
1804*4882a593Smuzhiyun 		.caam = {
1805*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1806*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA256 |
1807*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1808*4882a593Smuzhiyun 			.geniv = true,
1809*4882a593Smuzhiyun 		}
1810*4882a593Smuzhiyun 	},
1811*4882a593Smuzhiyun 	{
1812*4882a593Smuzhiyun 		.aead = {
1813*4882a593Smuzhiyun 			.base = {
1814*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha384),cbc(aes))",
1815*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha384-"
1816*4882a593Smuzhiyun 						   "cbc-aes-caam-qi",
1817*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1818*4882a593Smuzhiyun 			},
1819*4882a593Smuzhiyun 			.setkey = aead_setkey,
1820*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1821*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1822*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1823*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1824*4882a593Smuzhiyun 			.maxauthsize = SHA384_DIGEST_SIZE,
1825*4882a593Smuzhiyun 		},
1826*4882a593Smuzhiyun 		.caam = {
1827*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1828*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA384 |
1829*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1830*4882a593Smuzhiyun 		}
1831*4882a593Smuzhiyun 	},
1832*4882a593Smuzhiyun 	{
1833*4882a593Smuzhiyun 		.aead = {
1834*4882a593Smuzhiyun 			.base = {
1835*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha384),"
1836*4882a593Smuzhiyun 					    "cbc(aes)))",
1837*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
1838*4882a593Smuzhiyun 						   "hmac-sha384-cbc-aes-"
1839*4882a593Smuzhiyun 						   "caam-qi",
1840*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1841*4882a593Smuzhiyun 			},
1842*4882a593Smuzhiyun 			.setkey = aead_setkey,
1843*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1844*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1845*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1846*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1847*4882a593Smuzhiyun 			.maxauthsize = SHA384_DIGEST_SIZE,
1848*4882a593Smuzhiyun 		},
1849*4882a593Smuzhiyun 		.caam = {
1850*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1851*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA384 |
1852*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1853*4882a593Smuzhiyun 			.geniv = true,
1854*4882a593Smuzhiyun 		}
1855*4882a593Smuzhiyun 	},
1856*4882a593Smuzhiyun 	{
1857*4882a593Smuzhiyun 		.aead = {
1858*4882a593Smuzhiyun 			.base = {
1859*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha512),cbc(aes))",
1860*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha512-"
1861*4882a593Smuzhiyun 						   "cbc-aes-caam-qi",
1862*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1863*4882a593Smuzhiyun 			},
1864*4882a593Smuzhiyun 			.setkey = aead_setkey,
1865*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1866*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1867*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1868*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1869*4882a593Smuzhiyun 			.maxauthsize = SHA512_DIGEST_SIZE,
1870*4882a593Smuzhiyun 		},
1871*4882a593Smuzhiyun 		.caam = {
1872*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1873*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA512 |
1874*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1875*4882a593Smuzhiyun 		}
1876*4882a593Smuzhiyun 	},
1877*4882a593Smuzhiyun 	{
1878*4882a593Smuzhiyun 		.aead = {
1879*4882a593Smuzhiyun 			.base = {
1880*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha512),"
1881*4882a593Smuzhiyun 					    "cbc(aes)))",
1882*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
1883*4882a593Smuzhiyun 						   "hmac-sha512-cbc-aes-"
1884*4882a593Smuzhiyun 						   "caam-qi",
1885*4882a593Smuzhiyun 				.cra_blocksize = AES_BLOCK_SIZE,
1886*4882a593Smuzhiyun 			},
1887*4882a593Smuzhiyun 			.setkey = aead_setkey,
1888*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1889*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1890*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1891*4882a593Smuzhiyun 			.ivsize = AES_BLOCK_SIZE,
1892*4882a593Smuzhiyun 			.maxauthsize = SHA512_DIGEST_SIZE,
1893*4882a593Smuzhiyun 		},
1894*4882a593Smuzhiyun 		.caam = {
1895*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
1896*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA512 |
1897*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1898*4882a593Smuzhiyun 			.geniv = true,
1899*4882a593Smuzhiyun 		}
1900*4882a593Smuzhiyun 	},
1901*4882a593Smuzhiyun 	{
1902*4882a593Smuzhiyun 		.aead = {
1903*4882a593Smuzhiyun 			.base = {
1904*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(md5),cbc(des3_ede))",
1905*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-md5-"
1906*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
1907*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
1908*4882a593Smuzhiyun 			},
1909*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
1910*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1911*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1912*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1913*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
1914*4882a593Smuzhiyun 			.maxauthsize = MD5_DIGEST_SIZE,
1915*4882a593Smuzhiyun 		},
1916*4882a593Smuzhiyun 		.caam = {
1917*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
1918*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_MD5 |
1919*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1920*4882a593Smuzhiyun 		}
1921*4882a593Smuzhiyun 	},
1922*4882a593Smuzhiyun 	{
1923*4882a593Smuzhiyun 		.aead = {
1924*4882a593Smuzhiyun 			.base = {
1925*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(md5),"
1926*4882a593Smuzhiyun 					    "cbc(des3_ede)))",
1927*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-hmac-md5-"
1928*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
1929*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
1930*4882a593Smuzhiyun 			},
1931*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
1932*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1933*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1934*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1935*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
1936*4882a593Smuzhiyun 			.maxauthsize = MD5_DIGEST_SIZE,
1937*4882a593Smuzhiyun 		},
1938*4882a593Smuzhiyun 		.caam = {
1939*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
1940*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_MD5 |
1941*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1942*4882a593Smuzhiyun 			.geniv = true,
1943*4882a593Smuzhiyun 		}
1944*4882a593Smuzhiyun 	},
1945*4882a593Smuzhiyun 	{
1946*4882a593Smuzhiyun 		.aead = {
1947*4882a593Smuzhiyun 			.base = {
1948*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha1),"
1949*4882a593Smuzhiyun 					    "cbc(des3_ede))",
1950*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha1-"
1951*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
1952*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
1953*4882a593Smuzhiyun 			},
1954*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
1955*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1956*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1957*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1958*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
1959*4882a593Smuzhiyun 			.maxauthsize = SHA1_DIGEST_SIZE,
1960*4882a593Smuzhiyun 		},
1961*4882a593Smuzhiyun 		.caam = {
1962*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
1963*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA1 |
1964*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1965*4882a593Smuzhiyun 		},
1966*4882a593Smuzhiyun 	},
1967*4882a593Smuzhiyun 	{
1968*4882a593Smuzhiyun 		.aead = {
1969*4882a593Smuzhiyun 			.base = {
1970*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha1),"
1971*4882a593Smuzhiyun 					    "cbc(des3_ede)))",
1972*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
1973*4882a593Smuzhiyun 						   "hmac-sha1-"
1974*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
1975*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
1976*4882a593Smuzhiyun 			},
1977*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
1978*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
1979*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
1980*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
1981*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
1982*4882a593Smuzhiyun 			.maxauthsize = SHA1_DIGEST_SIZE,
1983*4882a593Smuzhiyun 		},
1984*4882a593Smuzhiyun 		.caam = {
1985*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
1986*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA1 |
1987*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
1988*4882a593Smuzhiyun 			.geniv = true,
1989*4882a593Smuzhiyun 		}
1990*4882a593Smuzhiyun 	},
1991*4882a593Smuzhiyun 	{
1992*4882a593Smuzhiyun 		.aead = {
1993*4882a593Smuzhiyun 			.base = {
1994*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha224),"
1995*4882a593Smuzhiyun 					    "cbc(des3_ede))",
1996*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha224-"
1997*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
1998*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
1999*4882a593Smuzhiyun 			},
2000*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
2001*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2002*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2003*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2004*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
2005*4882a593Smuzhiyun 			.maxauthsize = SHA224_DIGEST_SIZE,
2006*4882a593Smuzhiyun 		},
2007*4882a593Smuzhiyun 		.caam = {
2008*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
2009*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA224 |
2010*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2011*4882a593Smuzhiyun 		},
2012*4882a593Smuzhiyun 	},
2013*4882a593Smuzhiyun 	{
2014*4882a593Smuzhiyun 		.aead = {
2015*4882a593Smuzhiyun 			.base = {
2016*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha224),"
2017*4882a593Smuzhiyun 					    "cbc(des3_ede)))",
2018*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
2019*4882a593Smuzhiyun 						   "hmac-sha224-"
2020*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
2021*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
2022*4882a593Smuzhiyun 			},
2023*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
2024*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2025*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2026*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2027*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
2028*4882a593Smuzhiyun 			.maxauthsize = SHA224_DIGEST_SIZE,
2029*4882a593Smuzhiyun 		},
2030*4882a593Smuzhiyun 		.caam = {
2031*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
2032*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA224 |
2033*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2034*4882a593Smuzhiyun 			.geniv = true,
2035*4882a593Smuzhiyun 		}
2036*4882a593Smuzhiyun 	},
2037*4882a593Smuzhiyun 	{
2038*4882a593Smuzhiyun 		.aead = {
2039*4882a593Smuzhiyun 			.base = {
2040*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha256),"
2041*4882a593Smuzhiyun 					    "cbc(des3_ede))",
2042*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha256-"
2043*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
2044*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
2045*4882a593Smuzhiyun 			},
2046*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
2047*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2048*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2049*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2050*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
2051*4882a593Smuzhiyun 			.maxauthsize = SHA256_DIGEST_SIZE,
2052*4882a593Smuzhiyun 		},
2053*4882a593Smuzhiyun 		.caam = {
2054*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
2055*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA256 |
2056*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2057*4882a593Smuzhiyun 		},
2058*4882a593Smuzhiyun 	},
2059*4882a593Smuzhiyun 	{
2060*4882a593Smuzhiyun 		.aead = {
2061*4882a593Smuzhiyun 			.base = {
2062*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha256),"
2063*4882a593Smuzhiyun 					    "cbc(des3_ede)))",
2064*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
2065*4882a593Smuzhiyun 						   "hmac-sha256-"
2066*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
2067*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
2068*4882a593Smuzhiyun 			},
2069*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
2070*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2071*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2072*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2073*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
2074*4882a593Smuzhiyun 			.maxauthsize = SHA256_DIGEST_SIZE,
2075*4882a593Smuzhiyun 		},
2076*4882a593Smuzhiyun 		.caam = {
2077*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
2078*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA256 |
2079*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2080*4882a593Smuzhiyun 			.geniv = true,
2081*4882a593Smuzhiyun 		}
2082*4882a593Smuzhiyun 	},
2083*4882a593Smuzhiyun 	{
2084*4882a593Smuzhiyun 		.aead = {
2085*4882a593Smuzhiyun 			.base = {
2086*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha384),"
2087*4882a593Smuzhiyun 					    "cbc(des3_ede))",
2088*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha384-"
2089*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
2090*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
2091*4882a593Smuzhiyun 			},
2092*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
2093*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2094*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2095*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2096*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
2097*4882a593Smuzhiyun 			.maxauthsize = SHA384_DIGEST_SIZE,
2098*4882a593Smuzhiyun 		},
2099*4882a593Smuzhiyun 		.caam = {
2100*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
2101*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA384 |
2102*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2103*4882a593Smuzhiyun 		},
2104*4882a593Smuzhiyun 	},
2105*4882a593Smuzhiyun 	{
2106*4882a593Smuzhiyun 		.aead = {
2107*4882a593Smuzhiyun 			.base = {
2108*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha384),"
2109*4882a593Smuzhiyun 					    "cbc(des3_ede)))",
2110*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
2111*4882a593Smuzhiyun 						   "hmac-sha384-"
2112*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
2113*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
2114*4882a593Smuzhiyun 			},
2115*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
2116*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2117*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2118*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2119*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
2120*4882a593Smuzhiyun 			.maxauthsize = SHA384_DIGEST_SIZE,
2121*4882a593Smuzhiyun 		},
2122*4882a593Smuzhiyun 		.caam = {
2123*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
2124*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA384 |
2125*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2126*4882a593Smuzhiyun 			.geniv = true,
2127*4882a593Smuzhiyun 		}
2128*4882a593Smuzhiyun 	},
2129*4882a593Smuzhiyun 	{
2130*4882a593Smuzhiyun 		.aead = {
2131*4882a593Smuzhiyun 			.base = {
2132*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha512),"
2133*4882a593Smuzhiyun 					    "cbc(des3_ede))",
2134*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha512-"
2135*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
2136*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
2137*4882a593Smuzhiyun 			},
2138*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
2139*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2140*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2141*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2142*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
2143*4882a593Smuzhiyun 			.maxauthsize = SHA512_DIGEST_SIZE,
2144*4882a593Smuzhiyun 		},
2145*4882a593Smuzhiyun 		.caam = {
2146*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
2147*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA512 |
2148*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2149*4882a593Smuzhiyun 		},
2150*4882a593Smuzhiyun 	},
2151*4882a593Smuzhiyun 	{
2152*4882a593Smuzhiyun 		.aead = {
2153*4882a593Smuzhiyun 			.base = {
2154*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha512),"
2155*4882a593Smuzhiyun 					    "cbc(des3_ede)))",
2156*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
2157*4882a593Smuzhiyun 						   "hmac-sha512-"
2158*4882a593Smuzhiyun 						   "cbc-des3_ede-caam-qi",
2159*4882a593Smuzhiyun 				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
2160*4882a593Smuzhiyun 			},
2161*4882a593Smuzhiyun 			.setkey = des3_aead_setkey,
2162*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2163*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2164*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2165*4882a593Smuzhiyun 			.ivsize = DES3_EDE_BLOCK_SIZE,
2166*4882a593Smuzhiyun 			.maxauthsize = SHA512_DIGEST_SIZE,
2167*4882a593Smuzhiyun 		},
2168*4882a593Smuzhiyun 		.caam = {
2169*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
2170*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA512 |
2171*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2172*4882a593Smuzhiyun 			.geniv = true,
2173*4882a593Smuzhiyun 		}
2174*4882a593Smuzhiyun 	},
2175*4882a593Smuzhiyun 	{
2176*4882a593Smuzhiyun 		.aead = {
2177*4882a593Smuzhiyun 			.base = {
2178*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(md5),cbc(des))",
2179*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-md5-"
2180*4882a593Smuzhiyun 						   "cbc-des-caam-qi",
2181*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2182*4882a593Smuzhiyun 			},
2183*4882a593Smuzhiyun 			.setkey = aead_setkey,
2184*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2185*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2186*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2187*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2188*4882a593Smuzhiyun 			.maxauthsize = MD5_DIGEST_SIZE,
2189*4882a593Smuzhiyun 		},
2190*4882a593Smuzhiyun 		.caam = {
2191*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2192*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_MD5 |
2193*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2194*4882a593Smuzhiyun 		},
2195*4882a593Smuzhiyun 	},
2196*4882a593Smuzhiyun 	{
2197*4882a593Smuzhiyun 		.aead = {
2198*4882a593Smuzhiyun 			.base = {
2199*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(md5),"
2200*4882a593Smuzhiyun 					    "cbc(des)))",
2201*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-hmac-md5-"
2202*4882a593Smuzhiyun 						   "cbc-des-caam-qi",
2203*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2204*4882a593Smuzhiyun 			},
2205*4882a593Smuzhiyun 			.setkey = aead_setkey,
2206*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2207*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2208*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2209*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2210*4882a593Smuzhiyun 			.maxauthsize = MD5_DIGEST_SIZE,
2211*4882a593Smuzhiyun 		},
2212*4882a593Smuzhiyun 		.caam = {
2213*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2214*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_MD5 |
2215*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2216*4882a593Smuzhiyun 			.geniv = true,
2217*4882a593Smuzhiyun 		}
2218*4882a593Smuzhiyun 	},
2219*4882a593Smuzhiyun 	{
2220*4882a593Smuzhiyun 		.aead = {
2221*4882a593Smuzhiyun 			.base = {
2222*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha1),cbc(des))",
2223*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha1-"
2224*4882a593Smuzhiyun 						   "cbc-des-caam-qi",
2225*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2226*4882a593Smuzhiyun 			},
2227*4882a593Smuzhiyun 			.setkey = aead_setkey,
2228*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2229*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2230*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2231*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2232*4882a593Smuzhiyun 			.maxauthsize = SHA1_DIGEST_SIZE,
2233*4882a593Smuzhiyun 		},
2234*4882a593Smuzhiyun 		.caam = {
2235*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2236*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA1 |
2237*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2238*4882a593Smuzhiyun 		},
2239*4882a593Smuzhiyun 	},
2240*4882a593Smuzhiyun 	{
2241*4882a593Smuzhiyun 		.aead = {
2242*4882a593Smuzhiyun 			.base = {
2243*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha1),"
2244*4882a593Smuzhiyun 					    "cbc(des)))",
2245*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
2246*4882a593Smuzhiyun 						   "hmac-sha1-cbc-des-caam-qi",
2247*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2248*4882a593Smuzhiyun 			},
2249*4882a593Smuzhiyun 			.setkey = aead_setkey,
2250*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2251*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2252*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2253*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2254*4882a593Smuzhiyun 			.maxauthsize = SHA1_DIGEST_SIZE,
2255*4882a593Smuzhiyun 		},
2256*4882a593Smuzhiyun 		.caam = {
2257*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2258*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA1 |
2259*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2260*4882a593Smuzhiyun 			.geniv = true,
2261*4882a593Smuzhiyun 		}
2262*4882a593Smuzhiyun 	},
2263*4882a593Smuzhiyun 	{
2264*4882a593Smuzhiyun 		.aead = {
2265*4882a593Smuzhiyun 			.base = {
2266*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha224),cbc(des))",
2267*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha224-"
2268*4882a593Smuzhiyun 						   "cbc-des-caam-qi",
2269*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2270*4882a593Smuzhiyun 			},
2271*4882a593Smuzhiyun 			.setkey = aead_setkey,
2272*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2273*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2274*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2275*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2276*4882a593Smuzhiyun 			.maxauthsize = SHA224_DIGEST_SIZE,
2277*4882a593Smuzhiyun 		},
2278*4882a593Smuzhiyun 		.caam = {
2279*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2280*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA224 |
2281*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2282*4882a593Smuzhiyun 		},
2283*4882a593Smuzhiyun 	},
2284*4882a593Smuzhiyun 	{
2285*4882a593Smuzhiyun 		.aead = {
2286*4882a593Smuzhiyun 			.base = {
2287*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha224),"
2288*4882a593Smuzhiyun 					    "cbc(des)))",
2289*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
2290*4882a593Smuzhiyun 						   "hmac-sha224-cbc-des-"
2291*4882a593Smuzhiyun 						   "caam-qi",
2292*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2293*4882a593Smuzhiyun 			},
2294*4882a593Smuzhiyun 			.setkey = aead_setkey,
2295*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2296*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2297*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2298*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2299*4882a593Smuzhiyun 			.maxauthsize = SHA224_DIGEST_SIZE,
2300*4882a593Smuzhiyun 		},
2301*4882a593Smuzhiyun 		.caam = {
2302*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2303*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA224 |
2304*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2305*4882a593Smuzhiyun 			.geniv = true,
2306*4882a593Smuzhiyun 		}
2307*4882a593Smuzhiyun 	},
2308*4882a593Smuzhiyun 	{
2309*4882a593Smuzhiyun 		.aead = {
2310*4882a593Smuzhiyun 			.base = {
2311*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha256),cbc(des))",
2312*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha256-"
2313*4882a593Smuzhiyun 						   "cbc-des-caam-qi",
2314*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2315*4882a593Smuzhiyun 			},
2316*4882a593Smuzhiyun 			.setkey = aead_setkey,
2317*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2318*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2319*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2320*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2321*4882a593Smuzhiyun 			.maxauthsize = SHA256_DIGEST_SIZE,
2322*4882a593Smuzhiyun 		},
2323*4882a593Smuzhiyun 		.caam = {
2324*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2325*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA256 |
2326*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2327*4882a593Smuzhiyun 		},
2328*4882a593Smuzhiyun 	},
2329*4882a593Smuzhiyun 	{
2330*4882a593Smuzhiyun 		.aead = {
2331*4882a593Smuzhiyun 			.base = {
2332*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha256),"
2333*4882a593Smuzhiyun 					    "cbc(des)))",
2334*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
2335*4882a593Smuzhiyun 						   "hmac-sha256-cbc-des-"
2336*4882a593Smuzhiyun 						   "caam-qi",
2337*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2338*4882a593Smuzhiyun 			},
2339*4882a593Smuzhiyun 			.setkey = aead_setkey,
2340*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2341*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2342*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2343*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2344*4882a593Smuzhiyun 			.maxauthsize = SHA256_DIGEST_SIZE,
2345*4882a593Smuzhiyun 		},
2346*4882a593Smuzhiyun 		.caam = {
2347*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2348*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA256 |
2349*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2350*4882a593Smuzhiyun 			.geniv = true,
2351*4882a593Smuzhiyun 		},
2352*4882a593Smuzhiyun 	},
2353*4882a593Smuzhiyun 	{
2354*4882a593Smuzhiyun 		.aead = {
2355*4882a593Smuzhiyun 			.base = {
2356*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha384),cbc(des))",
2357*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha384-"
2358*4882a593Smuzhiyun 						   "cbc-des-caam-qi",
2359*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2360*4882a593Smuzhiyun 			},
2361*4882a593Smuzhiyun 			.setkey = aead_setkey,
2362*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2363*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2364*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2365*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2366*4882a593Smuzhiyun 			.maxauthsize = SHA384_DIGEST_SIZE,
2367*4882a593Smuzhiyun 		},
2368*4882a593Smuzhiyun 		.caam = {
2369*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2370*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA384 |
2371*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2372*4882a593Smuzhiyun 		},
2373*4882a593Smuzhiyun 	},
2374*4882a593Smuzhiyun 	{
2375*4882a593Smuzhiyun 		.aead = {
2376*4882a593Smuzhiyun 			.base = {
2377*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha384),"
2378*4882a593Smuzhiyun 					    "cbc(des)))",
2379*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
2380*4882a593Smuzhiyun 						   "hmac-sha384-cbc-des-"
2381*4882a593Smuzhiyun 						   "caam-qi",
2382*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2383*4882a593Smuzhiyun 			},
2384*4882a593Smuzhiyun 			.setkey = aead_setkey,
2385*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2386*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2387*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2388*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2389*4882a593Smuzhiyun 			.maxauthsize = SHA384_DIGEST_SIZE,
2390*4882a593Smuzhiyun 		},
2391*4882a593Smuzhiyun 		.caam = {
2392*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2393*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA384 |
2394*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2395*4882a593Smuzhiyun 			.geniv = true,
2396*4882a593Smuzhiyun 		}
2397*4882a593Smuzhiyun 	},
2398*4882a593Smuzhiyun 	{
2399*4882a593Smuzhiyun 		.aead = {
2400*4882a593Smuzhiyun 			.base = {
2401*4882a593Smuzhiyun 				.cra_name = "authenc(hmac(sha512),cbc(des))",
2402*4882a593Smuzhiyun 				.cra_driver_name = "authenc-hmac-sha512-"
2403*4882a593Smuzhiyun 						   "cbc-des-caam-qi",
2404*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2405*4882a593Smuzhiyun 			},
2406*4882a593Smuzhiyun 			.setkey = aead_setkey,
2407*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2408*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2409*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2410*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2411*4882a593Smuzhiyun 			.maxauthsize = SHA512_DIGEST_SIZE,
2412*4882a593Smuzhiyun 		},
2413*4882a593Smuzhiyun 		.caam = {
2414*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2415*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA512 |
2416*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2417*4882a593Smuzhiyun 		}
2418*4882a593Smuzhiyun 	},
2419*4882a593Smuzhiyun 	{
2420*4882a593Smuzhiyun 		.aead = {
2421*4882a593Smuzhiyun 			.base = {
2422*4882a593Smuzhiyun 				.cra_name = "echainiv(authenc(hmac(sha512),"
2423*4882a593Smuzhiyun 					    "cbc(des)))",
2424*4882a593Smuzhiyun 				.cra_driver_name = "echainiv-authenc-"
2425*4882a593Smuzhiyun 						   "hmac-sha512-cbc-des-"
2426*4882a593Smuzhiyun 						   "caam-qi",
2427*4882a593Smuzhiyun 				.cra_blocksize = DES_BLOCK_SIZE,
2428*4882a593Smuzhiyun 			},
2429*4882a593Smuzhiyun 			.setkey = aead_setkey,
2430*4882a593Smuzhiyun 			.setauthsize = aead_setauthsize,
2431*4882a593Smuzhiyun 			.encrypt = aead_encrypt,
2432*4882a593Smuzhiyun 			.decrypt = aead_decrypt,
2433*4882a593Smuzhiyun 			.ivsize = DES_BLOCK_SIZE,
2434*4882a593Smuzhiyun 			.maxauthsize = SHA512_DIGEST_SIZE,
2435*4882a593Smuzhiyun 		},
2436*4882a593Smuzhiyun 		.caam = {
2437*4882a593Smuzhiyun 			.class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
2438*4882a593Smuzhiyun 			.class2_alg_type = OP_ALG_ALGSEL_SHA512 |
2439*4882a593Smuzhiyun 					   OP_ALG_AAI_HMAC_PRECOMP,
2440*4882a593Smuzhiyun 			.geniv = true,
2441*4882a593Smuzhiyun 		}
2442*4882a593Smuzhiyun 	},
2443*4882a593Smuzhiyun };
2444*4882a593Smuzhiyun 
caam_init_common(struct caam_ctx * ctx,struct caam_alg_entry * caam,bool uses_dkp)2445*4882a593Smuzhiyun static int caam_init_common(struct caam_ctx *ctx, struct caam_alg_entry *caam,
2446*4882a593Smuzhiyun 			    bool uses_dkp)
2447*4882a593Smuzhiyun {
2448*4882a593Smuzhiyun 	struct caam_drv_private *priv;
2449*4882a593Smuzhiyun 	struct device *dev;
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun 	/*
2452*4882a593Smuzhiyun 	 * distribute tfms across job rings to ensure in-order
2453*4882a593Smuzhiyun 	 * crypto request processing per tfm
2454*4882a593Smuzhiyun 	 */
2455*4882a593Smuzhiyun 	ctx->jrdev = caam_jr_alloc();
2456*4882a593Smuzhiyun 	if (IS_ERR(ctx->jrdev)) {
2457*4882a593Smuzhiyun 		pr_err("Job Ring Device allocation for transform failed\n");
2458*4882a593Smuzhiyun 		return PTR_ERR(ctx->jrdev);
2459*4882a593Smuzhiyun 	}
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun 	dev = ctx->jrdev->parent;
2462*4882a593Smuzhiyun 	priv = dev_get_drvdata(dev);
2463*4882a593Smuzhiyun 	if (priv->era >= 6 && uses_dkp)
2464*4882a593Smuzhiyun 		ctx->dir = DMA_BIDIRECTIONAL;
2465*4882a593Smuzhiyun 	else
2466*4882a593Smuzhiyun 		ctx->dir = DMA_TO_DEVICE;
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	ctx->key_dma = dma_map_single(dev, ctx->key, sizeof(ctx->key),
2469*4882a593Smuzhiyun 				      ctx->dir);
2470*4882a593Smuzhiyun 	if (dma_mapping_error(dev, ctx->key_dma)) {
2471*4882a593Smuzhiyun 		dev_err(dev, "unable to map key\n");
2472*4882a593Smuzhiyun 		caam_jr_free(ctx->jrdev);
2473*4882a593Smuzhiyun 		return -ENOMEM;
2474*4882a593Smuzhiyun 	}
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 	/* copy descriptor header template value */
2477*4882a593Smuzhiyun 	ctx->cdata.algtype = OP_TYPE_CLASS1_ALG | caam->class1_alg_type;
2478*4882a593Smuzhiyun 	ctx->adata.algtype = OP_TYPE_CLASS2_ALG | caam->class2_alg_type;
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	ctx->qidev = dev;
2481*4882a593Smuzhiyun 
2482*4882a593Smuzhiyun 	spin_lock_init(&ctx->lock);
2483*4882a593Smuzhiyun 	ctx->drv_ctx[ENCRYPT] = NULL;
2484*4882a593Smuzhiyun 	ctx->drv_ctx[DECRYPT] = NULL;
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 	return 0;
2487*4882a593Smuzhiyun }
2488*4882a593Smuzhiyun 
caam_cra_init(struct crypto_skcipher * tfm)2489*4882a593Smuzhiyun static int caam_cra_init(struct crypto_skcipher *tfm)
2490*4882a593Smuzhiyun {
2491*4882a593Smuzhiyun 	struct skcipher_alg *alg = crypto_skcipher_alg(tfm);
2492*4882a593Smuzhiyun 	struct caam_skcipher_alg *caam_alg =
2493*4882a593Smuzhiyun 		container_of(alg, typeof(*caam_alg), skcipher);
2494*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_skcipher_ctx(tfm);
2495*4882a593Smuzhiyun 	u32 alg_aai = caam_alg->caam.class1_alg_type & OP_ALG_AAI_MASK;
2496*4882a593Smuzhiyun 	int ret = 0;
2497*4882a593Smuzhiyun 
2498*4882a593Smuzhiyun 	if (alg_aai == OP_ALG_AAI_XTS) {
2499*4882a593Smuzhiyun 		const char *tfm_name = crypto_tfm_alg_name(&tfm->base);
2500*4882a593Smuzhiyun 		struct crypto_skcipher *fallback;
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 		fallback = crypto_alloc_skcipher(tfm_name, 0,
2503*4882a593Smuzhiyun 						 CRYPTO_ALG_NEED_FALLBACK);
2504*4882a593Smuzhiyun 		if (IS_ERR(fallback)) {
2505*4882a593Smuzhiyun 			pr_err("Failed to allocate %s fallback: %ld\n",
2506*4882a593Smuzhiyun 			       tfm_name, PTR_ERR(fallback));
2507*4882a593Smuzhiyun 			return PTR_ERR(fallback);
2508*4882a593Smuzhiyun 		}
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun 		ctx->fallback = fallback;
2511*4882a593Smuzhiyun 		crypto_skcipher_set_reqsize(tfm, sizeof(struct caam_skcipher_req_ctx) +
2512*4882a593Smuzhiyun 					    crypto_skcipher_reqsize(fallback));
2513*4882a593Smuzhiyun 	}
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun 	ret = caam_init_common(ctx, &caam_alg->caam, false);
2516*4882a593Smuzhiyun 	if (ret && ctx->fallback)
2517*4882a593Smuzhiyun 		crypto_free_skcipher(ctx->fallback);
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 	return ret;
2520*4882a593Smuzhiyun }
2521*4882a593Smuzhiyun 
caam_aead_init(struct crypto_aead * tfm)2522*4882a593Smuzhiyun static int caam_aead_init(struct crypto_aead *tfm)
2523*4882a593Smuzhiyun {
2524*4882a593Smuzhiyun 	struct aead_alg *alg = crypto_aead_alg(tfm);
2525*4882a593Smuzhiyun 	struct caam_aead_alg *caam_alg = container_of(alg, typeof(*caam_alg),
2526*4882a593Smuzhiyun 						      aead);
2527*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_aead_ctx(tfm);
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	return caam_init_common(ctx, &caam_alg->caam, !caam_alg->caam.nodkp);
2530*4882a593Smuzhiyun }
2531*4882a593Smuzhiyun 
caam_exit_common(struct caam_ctx * ctx)2532*4882a593Smuzhiyun static void caam_exit_common(struct caam_ctx *ctx)
2533*4882a593Smuzhiyun {
2534*4882a593Smuzhiyun 	caam_drv_ctx_rel(ctx->drv_ctx[ENCRYPT]);
2535*4882a593Smuzhiyun 	caam_drv_ctx_rel(ctx->drv_ctx[DECRYPT]);
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	dma_unmap_single(ctx->jrdev->parent, ctx->key_dma, sizeof(ctx->key),
2538*4882a593Smuzhiyun 			 ctx->dir);
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 	caam_jr_free(ctx->jrdev);
2541*4882a593Smuzhiyun }
2542*4882a593Smuzhiyun 
caam_cra_exit(struct crypto_skcipher * tfm)2543*4882a593Smuzhiyun static void caam_cra_exit(struct crypto_skcipher *tfm)
2544*4882a593Smuzhiyun {
2545*4882a593Smuzhiyun 	struct caam_ctx *ctx = crypto_skcipher_ctx(tfm);
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	if (ctx->fallback)
2548*4882a593Smuzhiyun 		crypto_free_skcipher(ctx->fallback);
2549*4882a593Smuzhiyun 	caam_exit_common(ctx);
2550*4882a593Smuzhiyun }
2551*4882a593Smuzhiyun 
caam_aead_exit(struct crypto_aead * tfm)2552*4882a593Smuzhiyun static void caam_aead_exit(struct crypto_aead *tfm)
2553*4882a593Smuzhiyun {
2554*4882a593Smuzhiyun 	caam_exit_common(crypto_aead_ctx(tfm));
2555*4882a593Smuzhiyun }
2556*4882a593Smuzhiyun 
caam_qi_algapi_exit(void)2557*4882a593Smuzhiyun void caam_qi_algapi_exit(void)
2558*4882a593Smuzhiyun {
2559*4882a593Smuzhiyun 	int i;
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(driver_aeads); i++) {
2562*4882a593Smuzhiyun 		struct caam_aead_alg *t_alg = driver_aeads + i;
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 		if (t_alg->registered)
2565*4882a593Smuzhiyun 			crypto_unregister_aead(&t_alg->aead);
2566*4882a593Smuzhiyun 	}
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
2569*4882a593Smuzhiyun 		struct caam_skcipher_alg *t_alg = driver_algs + i;
2570*4882a593Smuzhiyun 
2571*4882a593Smuzhiyun 		if (t_alg->registered)
2572*4882a593Smuzhiyun 			crypto_unregister_skcipher(&t_alg->skcipher);
2573*4882a593Smuzhiyun 	}
2574*4882a593Smuzhiyun }
2575*4882a593Smuzhiyun 
caam_skcipher_alg_init(struct caam_skcipher_alg * t_alg)2576*4882a593Smuzhiyun static void caam_skcipher_alg_init(struct caam_skcipher_alg *t_alg)
2577*4882a593Smuzhiyun {
2578*4882a593Smuzhiyun 	struct skcipher_alg *alg = &t_alg->skcipher;
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 	alg->base.cra_module = THIS_MODULE;
2581*4882a593Smuzhiyun 	alg->base.cra_priority = CAAM_CRA_PRIORITY;
2582*4882a593Smuzhiyun 	alg->base.cra_ctxsize = sizeof(struct caam_ctx);
2583*4882a593Smuzhiyun 	alg->base.cra_flags |= (CRYPTO_ALG_ASYNC | CRYPTO_ALG_ALLOCATES_MEMORY |
2584*4882a593Smuzhiyun 				CRYPTO_ALG_KERN_DRIVER_ONLY);
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun 	alg->init = caam_cra_init;
2587*4882a593Smuzhiyun 	alg->exit = caam_cra_exit;
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun 
caam_aead_alg_init(struct caam_aead_alg * t_alg)2590*4882a593Smuzhiyun static void caam_aead_alg_init(struct caam_aead_alg *t_alg)
2591*4882a593Smuzhiyun {
2592*4882a593Smuzhiyun 	struct aead_alg *alg = &t_alg->aead;
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun 	alg->base.cra_module = THIS_MODULE;
2595*4882a593Smuzhiyun 	alg->base.cra_priority = CAAM_CRA_PRIORITY;
2596*4882a593Smuzhiyun 	alg->base.cra_ctxsize = sizeof(struct caam_ctx);
2597*4882a593Smuzhiyun 	alg->base.cra_flags = CRYPTO_ALG_ASYNC | CRYPTO_ALG_ALLOCATES_MEMORY |
2598*4882a593Smuzhiyun 			      CRYPTO_ALG_KERN_DRIVER_ONLY;
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 	alg->init = caam_aead_init;
2601*4882a593Smuzhiyun 	alg->exit = caam_aead_exit;
2602*4882a593Smuzhiyun }
2603*4882a593Smuzhiyun 
caam_qi_algapi_init(struct device * ctrldev)2604*4882a593Smuzhiyun int caam_qi_algapi_init(struct device *ctrldev)
2605*4882a593Smuzhiyun {
2606*4882a593Smuzhiyun 	struct caam_drv_private *priv = dev_get_drvdata(ctrldev);
2607*4882a593Smuzhiyun 	int i = 0, err = 0;
2608*4882a593Smuzhiyun 	u32 aes_vid, aes_inst, des_inst, md_vid, md_inst;
2609*4882a593Smuzhiyun 	unsigned int md_limit = SHA512_DIGEST_SIZE;
2610*4882a593Smuzhiyun 	bool registered = false;
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 	/* Make sure this runs only on (DPAA 1.x) QI */
2613*4882a593Smuzhiyun 	if (!priv->qi_present || caam_dpaa2)
2614*4882a593Smuzhiyun 		return 0;
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 	/*
2617*4882a593Smuzhiyun 	 * Register crypto algorithms the device supports.
2618*4882a593Smuzhiyun 	 * First, detect presence and attributes of DES, AES, and MD blocks.
2619*4882a593Smuzhiyun 	 */
2620*4882a593Smuzhiyun 	if (priv->era < 10) {
2621*4882a593Smuzhiyun 		u32 cha_vid, cha_inst;
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 		cha_vid = rd_reg32(&priv->ctrl->perfmon.cha_id_ls);
2624*4882a593Smuzhiyun 		aes_vid = cha_vid & CHA_ID_LS_AES_MASK;
2625*4882a593Smuzhiyun 		md_vid = (cha_vid & CHA_ID_LS_MD_MASK) >> CHA_ID_LS_MD_SHIFT;
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 		cha_inst = rd_reg32(&priv->ctrl->perfmon.cha_num_ls);
2628*4882a593Smuzhiyun 		des_inst = (cha_inst & CHA_ID_LS_DES_MASK) >>
2629*4882a593Smuzhiyun 			   CHA_ID_LS_DES_SHIFT;
2630*4882a593Smuzhiyun 		aes_inst = cha_inst & CHA_ID_LS_AES_MASK;
2631*4882a593Smuzhiyun 		md_inst = (cha_inst & CHA_ID_LS_MD_MASK) >> CHA_ID_LS_MD_SHIFT;
2632*4882a593Smuzhiyun 	} else {
2633*4882a593Smuzhiyun 		u32 aesa, mdha;
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun 		aesa = rd_reg32(&priv->ctrl->vreg.aesa);
2636*4882a593Smuzhiyun 		mdha = rd_reg32(&priv->ctrl->vreg.mdha);
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun 		aes_vid = (aesa & CHA_VER_VID_MASK) >> CHA_VER_VID_SHIFT;
2639*4882a593Smuzhiyun 		md_vid = (mdha & CHA_VER_VID_MASK) >> CHA_VER_VID_SHIFT;
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun 		des_inst = rd_reg32(&priv->ctrl->vreg.desa) & CHA_VER_NUM_MASK;
2642*4882a593Smuzhiyun 		aes_inst = aesa & CHA_VER_NUM_MASK;
2643*4882a593Smuzhiyun 		md_inst = mdha & CHA_VER_NUM_MASK;
2644*4882a593Smuzhiyun 	}
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 	/* If MD is present, limit digest size based on LP256 */
2647*4882a593Smuzhiyun 	if (md_inst && md_vid  == CHA_VER_VID_MD_LP256)
2648*4882a593Smuzhiyun 		md_limit = SHA256_DIGEST_SIZE;
2649*4882a593Smuzhiyun 
2650*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
2651*4882a593Smuzhiyun 		struct caam_skcipher_alg *t_alg = driver_algs + i;
2652*4882a593Smuzhiyun 		u32 alg_sel = t_alg->caam.class1_alg_type & OP_ALG_ALGSEL_MASK;
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 		/* Skip DES algorithms if not supported by device */
2655*4882a593Smuzhiyun 		if (!des_inst &&
2656*4882a593Smuzhiyun 		    ((alg_sel == OP_ALG_ALGSEL_3DES) ||
2657*4882a593Smuzhiyun 		     (alg_sel == OP_ALG_ALGSEL_DES)))
2658*4882a593Smuzhiyun 			continue;
2659*4882a593Smuzhiyun 
2660*4882a593Smuzhiyun 		/* Skip AES algorithms if not supported by device */
2661*4882a593Smuzhiyun 		if (!aes_inst && (alg_sel == OP_ALG_ALGSEL_AES))
2662*4882a593Smuzhiyun 			continue;
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 		caam_skcipher_alg_init(t_alg);
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 		err = crypto_register_skcipher(&t_alg->skcipher);
2667*4882a593Smuzhiyun 		if (err) {
2668*4882a593Smuzhiyun 			dev_warn(ctrldev, "%s alg registration failed\n",
2669*4882a593Smuzhiyun 				 t_alg->skcipher.base.cra_driver_name);
2670*4882a593Smuzhiyun 			continue;
2671*4882a593Smuzhiyun 		}
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 		t_alg->registered = true;
2674*4882a593Smuzhiyun 		registered = true;
2675*4882a593Smuzhiyun 	}
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(driver_aeads); i++) {
2678*4882a593Smuzhiyun 		struct caam_aead_alg *t_alg = driver_aeads + i;
2679*4882a593Smuzhiyun 		u32 c1_alg_sel = t_alg->caam.class1_alg_type &
2680*4882a593Smuzhiyun 				 OP_ALG_ALGSEL_MASK;
2681*4882a593Smuzhiyun 		u32 c2_alg_sel = t_alg->caam.class2_alg_type &
2682*4882a593Smuzhiyun 				 OP_ALG_ALGSEL_MASK;
2683*4882a593Smuzhiyun 		u32 alg_aai = t_alg->caam.class1_alg_type & OP_ALG_AAI_MASK;
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun 		/* Skip DES algorithms if not supported by device */
2686*4882a593Smuzhiyun 		if (!des_inst &&
2687*4882a593Smuzhiyun 		    ((c1_alg_sel == OP_ALG_ALGSEL_3DES) ||
2688*4882a593Smuzhiyun 		     (c1_alg_sel == OP_ALG_ALGSEL_DES)))
2689*4882a593Smuzhiyun 			continue;
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun 		/* Skip AES algorithms if not supported by device */
2692*4882a593Smuzhiyun 		if (!aes_inst && (c1_alg_sel == OP_ALG_ALGSEL_AES))
2693*4882a593Smuzhiyun 			continue;
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 		/*
2696*4882a593Smuzhiyun 		 * Check support for AES algorithms not available
2697*4882a593Smuzhiyun 		 * on LP devices.
2698*4882a593Smuzhiyun 		 */
2699*4882a593Smuzhiyun 		if (aes_vid  == CHA_VER_VID_AES_LP && alg_aai == OP_ALG_AAI_GCM)
2700*4882a593Smuzhiyun 			continue;
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun 		/*
2703*4882a593Smuzhiyun 		 * Skip algorithms requiring message digests
2704*4882a593Smuzhiyun 		 * if MD or MD size is not supported by device.
2705*4882a593Smuzhiyun 		 */
2706*4882a593Smuzhiyun 		if (c2_alg_sel &&
2707*4882a593Smuzhiyun 		    (!md_inst || (t_alg->aead.maxauthsize > md_limit)))
2708*4882a593Smuzhiyun 			continue;
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 		caam_aead_alg_init(t_alg);
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 		err = crypto_register_aead(&t_alg->aead);
2713*4882a593Smuzhiyun 		if (err) {
2714*4882a593Smuzhiyun 			pr_warn("%s alg registration failed\n",
2715*4882a593Smuzhiyun 				t_alg->aead.base.cra_driver_name);
2716*4882a593Smuzhiyun 			continue;
2717*4882a593Smuzhiyun 		}
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 		t_alg->registered = true;
2720*4882a593Smuzhiyun 		registered = true;
2721*4882a593Smuzhiyun 	}
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 	if (registered)
2724*4882a593Smuzhiyun 		dev_info(ctrldev, "algorithms registered in /proc/crypto\n");
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	return err;
2727*4882a593Smuzhiyun }
2728