xref: /OK3568_Linux_fs/kernel/drivers/crypto/atmel-tdes.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Cryptographic API.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Support for ATMEL DES/TDES HW acceleration.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2012 Eukréa Electromatique - ATMEL
8*4882a593Smuzhiyun  * Author: Nicolas Royer <nicolas@eukrea.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Some ideas are from omap-aes.c drivers.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/hw_random.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/device.h>
24*4882a593Smuzhiyun #include <linux/dmaengine.h>
25*4882a593Smuzhiyun #include <linux/init.h>
26*4882a593Smuzhiyun #include <linux/errno.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/irq.h>
29*4882a593Smuzhiyun #include <linux/scatterlist.h>
30*4882a593Smuzhiyun #include <linux/dma-mapping.h>
31*4882a593Smuzhiyun #include <linux/of_device.h>
32*4882a593Smuzhiyun #include <linux/delay.h>
33*4882a593Smuzhiyun #include <linux/crypto.h>
34*4882a593Smuzhiyun #include <crypto/scatterwalk.h>
35*4882a593Smuzhiyun #include <crypto/algapi.h>
36*4882a593Smuzhiyun #include <crypto/internal/des.h>
37*4882a593Smuzhiyun #include <crypto/internal/skcipher.h>
38*4882a593Smuzhiyun #include "atmel-tdes-regs.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define ATMEL_TDES_PRIORITY	300
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* TDES flags  */
43*4882a593Smuzhiyun /* Reserve bits [17:16], [13:12], [2:0] for AES Mode Register */
44*4882a593Smuzhiyun #define TDES_FLAGS_ENCRYPT	TDES_MR_CYPHER_ENC
45*4882a593Smuzhiyun #define TDES_FLAGS_OPMODE_MASK	(TDES_MR_OPMOD_MASK | TDES_MR_CFBS_MASK)
46*4882a593Smuzhiyun #define TDES_FLAGS_ECB		TDES_MR_OPMOD_ECB
47*4882a593Smuzhiyun #define TDES_FLAGS_CBC		TDES_MR_OPMOD_CBC
48*4882a593Smuzhiyun #define TDES_FLAGS_OFB		TDES_MR_OPMOD_OFB
49*4882a593Smuzhiyun #define TDES_FLAGS_CFB64	(TDES_MR_OPMOD_CFB | TDES_MR_CFBS_64b)
50*4882a593Smuzhiyun #define TDES_FLAGS_CFB32	(TDES_MR_OPMOD_CFB | TDES_MR_CFBS_32b)
51*4882a593Smuzhiyun #define TDES_FLAGS_CFB16	(TDES_MR_OPMOD_CFB | TDES_MR_CFBS_16b)
52*4882a593Smuzhiyun #define TDES_FLAGS_CFB8		(TDES_MR_OPMOD_CFB | TDES_MR_CFBS_8b)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define TDES_FLAGS_MODE_MASK	(TDES_FLAGS_OPMODE_MASK | TDES_FLAGS_ENCRYPT)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define TDES_FLAGS_INIT		BIT(3)
57*4882a593Smuzhiyun #define TDES_FLAGS_FAST		BIT(4)
58*4882a593Smuzhiyun #define TDES_FLAGS_BUSY		BIT(5)
59*4882a593Smuzhiyun #define TDES_FLAGS_DMA		BIT(6)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define ATMEL_TDES_QUEUE_LENGTH	50
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define CFB8_BLOCK_SIZE		1
64*4882a593Smuzhiyun #define CFB16_BLOCK_SIZE	2
65*4882a593Smuzhiyun #define CFB32_BLOCK_SIZE	4
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun struct atmel_tdes_caps {
68*4882a593Smuzhiyun 	bool	has_dma;
69*4882a593Smuzhiyun 	u32		has_cfb_3keys;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct atmel_tdes_dev;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct atmel_tdes_ctx {
75*4882a593Smuzhiyun 	struct atmel_tdes_dev *dd;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	int		keylen;
78*4882a593Smuzhiyun 	u32		key[DES3_EDE_KEY_SIZE / sizeof(u32)];
79*4882a593Smuzhiyun 	unsigned long	flags;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	u16		block_size;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct atmel_tdes_reqctx {
85*4882a593Smuzhiyun 	unsigned long mode;
86*4882a593Smuzhiyun 	u8 lastc[DES_BLOCK_SIZE];
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct atmel_tdes_dma {
90*4882a593Smuzhiyun 	struct dma_chan			*chan;
91*4882a593Smuzhiyun 	struct dma_slave_config dma_conf;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun struct atmel_tdes_dev {
95*4882a593Smuzhiyun 	struct list_head	list;
96*4882a593Smuzhiyun 	unsigned long		phys_base;
97*4882a593Smuzhiyun 	void __iomem		*io_base;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	struct atmel_tdes_ctx	*ctx;
100*4882a593Smuzhiyun 	struct device		*dev;
101*4882a593Smuzhiyun 	struct clk			*iclk;
102*4882a593Smuzhiyun 	int					irq;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	unsigned long		flags;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	spinlock_t		lock;
107*4882a593Smuzhiyun 	struct crypto_queue	queue;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	struct tasklet_struct	done_task;
110*4882a593Smuzhiyun 	struct tasklet_struct	queue_task;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	struct skcipher_request	*req;
113*4882a593Smuzhiyun 	size_t				total;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	struct scatterlist	*in_sg;
116*4882a593Smuzhiyun 	unsigned int		nb_in_sg;
117*4882a593Smuzhiyun 	size_t				in_offset;
118*4882a593Smuzhiyun 	struct scatterlist	*out_sg;
119*4882a593Smuzhiyun 	unsigned int		nb_out_sg;
120*4882a593Smuzhiyun 	size_t				out_offset;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	size_t	buflen;
123*4882a593Smuzhiyun 	size_t	dma_size;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	void	*buf_in;
126*4882a593Smuzhiyun 	int		dma_in;
127*4882a593Smuzhiyun 	dma_addr_t	dma_addr_in;
128*4882a593Smuzhiyun 	struct atmel_tdes_dma	dma_lch_in;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	void	*buf_out;
131*4882a593Smuzhiyun 	int		dma_out;
132*4882a593Smuzhiyun 	dma_addr_t	dma_addr_out;
133*4882a593Smuzhiyun 	struct atmel_tdes_dma	dma_lch_out;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	struct atmel_tdes_caps	caps;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	u32	hw_version;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun struct atmel_tdes_drv {
141*4882a593Smuzhiyun 	struct list_head	dev_list;
142*4882a593Smuzhiyun 	spinlock_t		lock;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static struct atmel_tdes_drv atmel_tdes = {
146*4882a593Smuzhiyun 	.dev_list = LIST_HEAD_INIT(atmel_tdes.dev_list),
147*4882a593Smuzhiyun 	.lock = __SPIN_LOCK_UNLOCKED(atmel_tdes.lock),
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
atmel_tdes_sg_copy(struct scatterlist ** sg,size_t * offset,void * buf,size_t buflen,size_t total,int out)150*4882a593Smuzhiyun static int atmel_tdes_sg_copy(struct scatterlist **sg, size_t *offset,
151*4882a593Smuzhiyun 			void *buf, size_t buflen, size_t total, int out)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	size_t count, off = 0;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	while (buflen && total) {
156*4882a593Smuzhiyun 		count = min((*sg)->length - *offset, total);
157*4882a593Smuzhiyun 		count = min(count, buflen);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		if (!count)
160*4882a593Smuzhiyun 			return off;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		scatterwalk_map_and_copy(buf + off, *sg, *offset, count, out);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		off += count;
165*4882a593Smuzhiyun 		buflen -= count;
166*4882a593Smuzhiyun 		*offset += count;
167*4882a593Smuzhiyun 		total -= count;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		if (*offset == (*sg)->length) {
170*4882a593Smuzhiyun 			*sg = sg_next(*sg);
171*4882a593Smuzhiyun 			if (*sg)
172*4882a593Smuzhiyun 				*offset = 0;
173*4882a593Smuzhiyun 			else
174*4882a593Smuzhiyun 				total = 0;
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return off;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
atmel_tdes_read(struct atmel_tdes_dev * dd,u32 offset)181*4882a593Smuzhiyun static inline u32 atmel_tdes_read(struct atmel_tdes_dev *dd, u32 offset)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	return readl_relaxed(dd->io_base + offset);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
atmel_tdes_write(struct atmel_tdes_dev * dd,u32 offset,u32 value)186*4882a593Smuzhiyun static inline void atmel_tdes_write(struct atmel_tdes_dev *dd,
187*4882a593Smuzhiyun 					u32 offset, u32 value)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	writel_relaxed(value, dd->io_base + offset);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
atmel_tdes_write_n(struct atmel_tdes_dev * dd,u32 offset,const u32 * value,int count)192*4882a593Smuzhiyun static void atmel_tdes_write_n(struct atmel_tdes_dev *dd, u32 offset,
193*4882a593Smuzhiyun 			       const u32 *value, int count)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	for (; count--; value++, offset += 4)
196*4882a593Smuzhiyun 		atmel_tdes_write(dd, offset, *value);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
atmel_tdes_find_dev(struct atmel_tdes_ctx * ctx)199*4882a593Smuzhiyun static struct atmel_tdes_dev *atmel_tdes_find_dev(struct atmel_tdes_ctx *ctx)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct atmel_tdes_dev *tdes_dd = NULL;
202*4882a593Smuzhiyun 	struct atmel_tdes_dev *tmp;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	spin_lock_bh(&atmel_tdes.lock);
205*4882a593Smuzhiyun 	if (!ctx->dd) {
206*4882a593Smuzhiyun 		list_for_each_entry(tmp, &atmel_tdes.dev_list, list) {
207*4882a593Smuzhiyun 			tdes_dd = tmp;
208*4882a593Smuzhiyun 			break;
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 		ctx->dd = tdes_dd;
211*4882a593Smuzhiyun 	} else {
212*4882a593Smuzhiyun 		tdes_dd = ctx->dd;
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 	spin_unlock_bh(&atmel_tdes.lock);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	return tdes_dd;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
atmel_tdes_hw_init(struct atmel_tdes_dev * dd)219*4882a593Smuzhiyun static int atmel_tdes_hw_init(struct atmel_tdes_dev *dd)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	int err;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	err = clk_prepare_enable(dd->iclk);
224*4882a593Smuzhiyun 	if (err)
225*4882a593Smuzhiyun 		return err;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (!(dd->flags & TDES_FLAGS_INIT)) {
228*4882a593Smuzhiyun 		atmel_tdes_write(dd, TDES_CR, TDES_CR_SWRST);
229*4882a593Smuzhiyun 		dd->flags |= TDES_FLAGS_INIT;
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
atmel_tdes_get_version(struct atmel_tdes_dev * dd)235*4882a593Smuzhiyun static inline unsigned int atmel_tdes_get_version(struct atmel_tdes_dev *dd)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	return atmel_tdes_read(dd, TDES_HW_VERSION) & 0x00000fff;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
atmel_tdes_hw_version_init(struct atmel_tdes_dev * dd)240*4882a593Smuzhiyun static int atmel_tdes_hw_version_init(struct atmel_tdes_dev *dd)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	int err;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	err = atmel_tdes_hw_init(dd);
245*4882a593Smuzhiyun 	if (err)
246*4882a593Smuzhiyun 		return err;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	dd->hw_version = atmel_tdes_get_version(dd);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	dev_info(dd->dev,
251*4882a593Smuzhiyun 			"version: 0x%x\n", dd->hw_version);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	clk_disable_unprepare(dd->iclk);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
atmel_tdes_dma_callback(void * data)258*4882a593Smuzhiyun static void atmel_tdes_dma_callback(void *data)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct atmel_tdes_dev *dd = data;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* dma_lch_out - completed */
263*4882a593Smuzhiyun 	tasklet_schedule(&dd->done_task);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
atmel_tdes_write_ctrl(struct atmel_tdes_dev * dd)266*4882a593Smuzhiyun static int atmel_tdes_write_ctrl(struct atmel_tdes_dev *dd)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	int err;
269*4882a593Smuzhiyun 	u32 valmr = TDES_MR_SMOD_PDC;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	err = atmel_tdes_hw_init(dd);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (err)
274*4882a593Smuzhiyun 		return err;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (!dd->caps.has_dma)
277*4882a593Smuzhiyun 		atmel_tdes_write(dd, TDES_PTCR,
278*4882a593Smuzhiyun 			TDES_PTCR_TXTDIS | TDES_PTCR_RXTDIS);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* MR register must be set before IV registers */
281*4882a593Smuzhiyun 	if (dd->ctx->keylen > (DES_KEY_SIZE << 1)) {
282*4882a593Smuzhiyun 		valmr |= TDES_MR_KEYMOD_3KEY;
283*4882a593Smuzhiyun 		valmr |= TDES_MR_TDESMOD_TDES;
284*4882a593Smuzhiyun 	} else if (dd->ctx->keylen > DES_KEY_SIZE) {
285*4882a593Smuzhiyun 		valmr |= TDES_MR_KEYMOD_2KEY;
286*4882a593Smuzhiyun 		valmr |= TDES_MR_TDESMOD_TDES;
287*4882a593Smuzhiyun 	} else {
288*4882a593Smuzhiyun 		valmr |= TDES_MR_TDESMOD_DES;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	valmr |= dd->flags & TDES_FLAGS_MODE_MASK;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	atmel_tdes_write(dd, TDES_MR, valmr);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	atmel_tdes_write_n(dd, TDES_KEY1W1R, dd->ctx->key,
296*4882a593Smuzhiyun 						dd->ctx->keylen >> 2);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (dd->req->iv && (valmr & TDES_MR_OPMOD_MASK) != TDES_MR_OPMOD_ECB)
299*4882a593Smuzhiyun 		atmel_tdes_write_n(dd, TDES_IV1R, (void *)dd->req->iv, 2);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
atmel_tdes_crypt_pdc_stop(struct atmel_tdes_dev * dd)304*4882a593Smuzhiyun static int atmel_tdes_crypt_pdc_stop(struct atmel_tdes_dev *dd)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	int err = 0;
307*4882a593Smuzhiyun 	size_t count;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTDIS|TDES_PTCR_RXTDIS);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (dd->flags & TDES_FLAGS_FAST) {
312*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
313*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
314*4882a593Smuzhiyun 	} else {
315*4882a593Smuzhiyun 		dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
316*4882a593Smuzhiyun 					   dd->dma_size, DMA_FROM_DEVICE);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 		/* copy data */
319*4882a593Smuzhiyun 		count = atmel_tdes_sg_copy(&dd->out_sg, &dd->out_offset,
320*4882a593Smuzhiyun 				dd->buf_out, dd->buflen, dd->dma_size, 1);
321*4882a593Smuzhiyun 		if (count != dd->dma_size) {
322*4882a593Smuzhiyun 			err = -EINVAL;
323*4882a593Smuzhiyun 			pr_err("not all data converted: %zu\n", count);
324*4882a593Smuzhiyun 		}
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return err;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
atmel_tdes_buff_init(struct atmel_tdes_dev * dd)330*4882a593Smuzhiyun static int atmel_tdes_buff_init(struct atmel_tdes_dev *dd)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	int err = -ENOMEM;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, 0);
335*4882a593Smuzhiyun 	dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, 0);
336*4882a593Smuzhiyun 	dd->buflen = PAGE_SIZE;
337*4882a593Smuzhiyun 	dd->buflen &= ~(DES_BLOCK_SIZE - 1);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (!dd->buf_in || !dd->buf_out) {
340*4882a593Smuzhiyun 		dev_err(dd->dev, "unable to alloc pages.\n");
341*4882a593Smuzhiyun 		goto err_alloc;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* MAP here */
345*4882a593Smuzhiyun 	dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in,
346*4882a593Smuzhiyun 					dd->buflen, DMA_TO_DEVICE);
347*4882a593Smuzhiyun 	if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
348*4882a593Smuzhiyun 		dev_err(dd->dev, "dma %zd bytes error\n", dd->buflen);
349*4882a593Smuzhiyun 		err = -EINVAL;
350*4882a593Smuzhiyun 		goto err_map_in;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out,
354*4882a593Smuzhiyun 					dd->buflen, DMA_FROM_DEVICE);
355*4882a593Smuzhiyun 	if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
356*4882a593Smuzhiyun 		dev_err(dd->dev, "dma %zd bytes error\n", dd->buflen);
357*4882a593Smuzhiyun 		err = -EINVAL;
358*4882a593Smuzhiyun 		goto err_map_out;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return 0;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun err_map_out:
364*4882a593Smuzhiyun 	dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
365*4882a593Smuzhiyun 		DMA_TO_DEVICE);
366*4882a593Smuzhiyun err_map_in:
367*4882a593Smuzhiyun err_alloc:
368*4882a593Smuzhiyun 	free_page((unsigned long)dd->buf_out);
369*4882a593Smuzhiyun 	free_page((unsigned long)dd->buf_in);
370*4882a593Smuzhiyun 	if (err)
371*4882a593Smuzhiyun 		pr_err("error: %d\n", err);
372*4882a593Smuzhiyun 	return err;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
atmel_tdes_buff_cleanup(struct atmel_tdes_dev * dd)375*4882a593Smuzhiyun static void atmel_tdes_buff_cleanup(struct atmel_tdes_dev *dd)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
378*4882a593Smuzhiyun 			 DMA_FROM_DEVICE);
379*4882a593Smuzhiyun 	dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
380*4882a593Smuzhiyun 		DMA_TO_DEVICE);
381*4882a593Smuzhiyun 	free_page((unsigned long)dd->buf_out);
382*4882a593Smuzhiyun 	free_page((unsigned long)dd->buf_in);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
atmel_tdes_crypt_pdc(struct atmel_tdes_dev * dd,dma_addr_t dma_addr_in,dma_addr_t dma_addr_out,int length)385*4882a593Smuzhiyun static int atmel_tdes_crypt_pdc(struct atmel_tdes_dev *dd,
386*4882a593Smuzhiyun 				dma_addr_t dma_addr_in,
387*4882a593Smuzhiyun 				dma_addr_t dma_addr_out, int length)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	struct atmel_tdes_reqctx *rctx = skcipher_request_ctx(dd->req);
390*4882a593Smuzhiyun 	int len32;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	dd->dma_size = length;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (!(dd->flags & TDES_FLAGS_FAST)) {
395*4882a593Smuzhiyun 		dma_sync_single_for_device(dd->dev, dma_addr_in, length,
396*4882a593Smuzhiyun 					   DMA_TO_DEVICE);
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	switch (rctx->mode & TDES_FLAGS_OPMODE_MASK) {
400*4882a593Smuzhiyun 	case TDES_FLAGS_CFB8:
401*4882a593Smuzhiyun 		len32 = DIV_ROUND_UP(length, sizeof(u8));
402*4882a593Smuzhiyun 		break;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	case TDES_FLAGS_CFB16:
405*4882a593Smuzhiyun 		len32 = DIV_ROUND_UP(length, sizeof(u16));
406*4882a593Smuzhiyun 		break;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	default:
409*4882a593Smuzhiyun 		len32 = DIV_ROUND_UP(length, sizeof(u32));
410*4882a593Smuzhiyun 		break;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTDIS|TDES_PTCR_RXTDIS);
414*4882a593Smuzhiyun 	atmel_tdes_write(dd, TDES_TPR, dma_addr_in);
415*4882a593Smuzhiyun 	atmel_tdes_write(dd, TDES_TCR, len32);
416*4882a593Smuzhiyun 	atmel_tdes_write(dd, TDES_RPR, dma_addr_out);
417*4882a593Smuzhiyun 	atmel_tdes_write(dd, TDES_RCR, len32);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Enable Interrupt */
420*4882a593Smuzhiyun 	atmel_tdes_write(dd, TDES_IER, TDES_INT_ENDRX);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/* Start DMA transfer */
423*4882a593Smuzhiyun 	atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTEN | TDES_PTCR_RXTEN);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
atmel_tdes_crypt_dma(struct atmel_tdes_dev * dd,dma_addr_t dma_addr_in,dma_addr_t dma_addr_out,int length)428*4882a593Smuzhiyun static int atmel_tdes_crypt_dma(struct atmel_tdes_dev *dd,
429*4882a593Smuzhiyun 				dma_addr_t dma_addr_in,
430*4882a593Smuzhiyun 				dma_addr_t dma_addr_out, int length)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct atmel_tdes_reqctx *rctx = skcipher_request_ctx(dd->req);
433*4882a593Smuzhiyun 	struct scatterlist sg[2];
434*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	*in_desc, *out_desc;
435*4882a593Smuzhiyun 	enum dma_slave_buswidth addr_width;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	dd->dma_size = length;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	if (!(dd->flags & TDES_FLAGS_FAST)) {
440*4882a593Smuzhiyun 		dma_sync_single_for_device(dd->dev, dma_addr_in, length,
441*4882a593Smuzhiyun 					   DMA_TO_DEVICE);
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	switch (rctx->mode & TDES_FLAGS_OPMODE_MASK) {
445*4882a593Smuzhiyun 	case TDES_FLAGS_CFB8:
446*4882a593Smuzhiyun 		addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
447*4882a593Smuzhiyun 		break;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	case TDES_FLAGS_CFB16:
450*4882a593Smuzhiyun 		addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
451*4882a593Smuzhiyun 		break;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	default:
454*4882a593Smuzhiyun 		addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
455*4882a593Smuzhiyun 		break;
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.dst_addr_width = addr_width;
459*4882a593Smuzhiyun 	dd->dma_lch_out.dma_conf.src_addr_width = addr_width;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	dmaengine_slave_config(dd->dma_lch_in.chan, &dd->dma_lch_in.dma_conf);
462*4882a593Smuzhiyun 	dmaengine_slave_config(dd->dma_lch_out.chan, &dd->dma_lch_out.dma_conf);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	dd->flags |= TDES_FLAGS_DMA;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	sg_init_table(&sg[0], 1);
467*4882a593Smuzhiyun 	sg_dma_address(&sg[0]) = dma_addr_in;
468*4882a593Smuzhiyun 	sg_dma_len(&sg[0]) = length;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	sg_init_table(&sg[1], 1);
471*4882a593Smuzhiyun 	sg_dma_address(&sg[1]) = dma_addr_out;
472*4882a593Smuzhiyun 	sg_dma_len(&sg[1]) = length;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, &sg[0],
475*4882a593Smuzhiyun 				1, DMA_MEM_TO_DEV,
476*4882a593Smuzhiyun 				DMA_PREP_INTERRUPT  |  DMA_CTRL_ACK);
477*4882a593Smuzhiyun 	if (!in_desc)
478*4882a593Smuzhiyun 		return -EINVAL;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	out_desc = dmaengine_prep_slave_sg(dd->dma_lch_out.chan, &sg[1],
481*4882a593Smuzhiyun 				1, DMA_DEV_TO_MEM,
482*4882a593Smuzhiyun 				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
483*4882a593Smuzhiyun 	if (!out_desc)
484*4882a593Smuzhiyun 		return -EINVAL;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	out_desc->callback = atmel_tdes_dma_callback;
487*4882a593Smuzhiyun 	out_desc->callback_param = dd;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	dmaengine_submit(out_desc);
490*4882a593Smuzhiyun 	dma_async_issue_pending(dd->dma_lch_out.chan);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	dmaengine_submit(in_desc);
493*4882a593Smuzhiyun 	dma_async_issue_pending(dd->dma_lch_in.chan);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	return 0;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
atmel_tdes_crypt_start(struct atmel_tdes_dev * dd)498*4882a593Smuzhiyun static int atmel_tdes_crypt_start(struct atmel_tdes_dev *dd)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	int err, fast = 0, in, out;
501*4882a593Smuzhiyun 	size_t count;
502*4882a593Smuzhiyun 	dma_addr_t addr_in, addr_out;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	if ((!dd->in_offset) && (!dd->out_offset)) {
505*4882a593Smuzhiyun 		/* check for alignment */
506*4882a593Smuzhiyun 		in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32)) &&
507*4882a593Smuzhiyun 			IS_ALIGNED(dd->in_sg->length, dd->ctx->block_size);
508*4882a593Smuzhiyun 		out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32)) &&
509*4882a593Smuzhiyun 			IS_ALIGNED(dd->out_sg->length, dd->ctx->block_size);
510*4882a593Smuzhiyun 		fast = in && out;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 		if (sg_dma_len(dd->in_sg) != sg_dma_len(dd->out_sg))
513*4882a593Smuzhiyun 			fast = 0;
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	if (fast)  {
518*4882a593Smuzhiyun 		count = min_t(size_t, dd->total, sg_dma_len(dd->in_sg));
519*4882a593Smuzhiyun 		count = min_t(size_t, count, sg_dma_len(dd->out_sg));
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 		err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
522*4882a593Smuzhiyun 		if (!err) {
523*4882a593Smuzhiyun 			dev_err(dd->dev, "dma_map_sg() error\n");
524*4882a593Smuzhiyun 			return -EINVAL;
525*4882a593Smuzhiyun 		}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 		err = dma_map_sg(dd->dev, dd->out_sg, 1,
528*4882a593Smuzhiyun 				DMA_FROM_DEVICE);
529*4882a593Smuzhiyun 		if (!err) {
530*4882a593Smuzhiyun 			dev_err(dd->dev, "dma_map_sg() error\n");
531*4882a593Smuzhiyun 			dma_unmap_sg(dd->dev, dd->in_sg, 1,
532*4882a593Smuzhiyun 				DMA_TO_DEVICE);
533*4882a593Smuzhiyun 			return -EINVAL;
534*4882a593Smuzhiyun 		}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		addr_in = sg_dma_address(dd->in_sg);
537*4882a593Smuzhiyun 		addr_out = sg_dma_address(dd->out_sg);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 		dd->flags |= TDES_FLAGS_FAST;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	} else {
542*4882a593Smuzhiyun 		/* use cache buffers */
543*4882a593Smuzhiyun 		count = atmel_tdes_sg_copy(&dd->in_sg, &dd->in_offset,
544*4882a593Smuzhiyun 				dd->buf_in, dd->buflen, dd->total, 0);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		addr_in = dd->dma_addr_in;
547*4882a593Smuzhiyun 		addr_out = dd->dma_addr_out;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		dd->flags &= ~TDES_FLAGS_FAST;
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	dd->total -= count;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	if (dd->caps.has_dma)
555*4882a593Smuzhiyun 		err = atmel_tdes_crypt_dma(dd, addr_in, addr_out, count);
556*4882a593Smuzhiyun 	else
557*4882a593Smuzhiyun 		err = atmel_tdes_crypt_pdc(dd, addr_in, addr_out, count);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if (err && (dd->flags & TDES_FLAGS_FAST)) {
560*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
561*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	return err;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static void
atmel_tdes_set_iv_as_last_ciphertext_block(struct atmel_tdes_dev * dd)568*4882a593Smuzhiyun atmel_tdes_set_iv_as_last_ciphertext_block(struct atmel_tdes_dev *dd)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	struct skcipher_request *req = dd->req;
571*4882a593Smuzhiyun 	struct atmel_tdes_reqctx *rctx = skcipher_request_ctx(req);
572*4882a593Smuzhiyun 	struct crypto_skcipher *skcipher = crypto_skcipher_reqtfm(req);
573*4882a593Smuzhiyun 	unsigned int ivsize = crypto_skcipher_ivsize(skcipher);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	if (req->cryptlen < ivsize)
576*4882a593Smuzhiyun 		return;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (rctx->mode & TDES_FLAGS_ENCRYPT) {
579*4882a593Smuzhiyun 		scatterwalk_map_and_copy(req->iv, req->dst,
580*4882a593Smuzhiyun 					 req->cryptlen - ivsize, ivsize, 0);
581*4882a593Smuzhiyun 	} else {
582*4882a593Smuzhiyun 		if (req->src == req->dst)
583*4882a593Smuzhiyun 			memcpy(req->iv, rctx->lastc, ivsize);
584*4882a593Smuzhiyun 		else
585*4882a593Smuzhiyun 			scatterwalk_map_and_copy(req->iv, req->src,
586*4882a593Smuzhiyun 						 req->cryptlen - ivsize,
587*4882a593Smuzhiyun 						 ivsize, 0);
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
atmel_tdes_finish_req(struct atmel_tdes_dev * dd,int err)591*4882a593Smuzhiyun static void atmel_tdes_finish_req(struct atmel_tdes_dev *dd, int err)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	struct skcipher_request *req = dd->req;
594*4882a593Smuzhiyun 	struct atmel_tdes_reqctx *rctx = skcipher_request_ctx(req);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	clk_disable_unprepare(dd->iclk);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	dd->flags &= ~TDES_FLAGS_BUSY;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	if (!err && (rctx->mode & TDES_FLAGS_OPMODE_MASK) != TDES_FLAGS_ECB)
601*4882a593Smuzhiyun 		atmel_tdes_set_iv_as_last_ciphertext_block(dd);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	req->base.complete(&req->base, err);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
atmel_tdes_handle_queue(struct atmel_tdes_dev * dd,struct skcipher_request * req)606*4882a593Smuzhiyun static int atmel_tdes_handle_queue(struct atmel_tdes_dev *dd,
607*4882a593Smuzhiyun 			       struct skcipher_request *req)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	struct crypto_async_request *async_req, *backlog;
610*4882a593Smuzhiyun 	struct atmel_tdes_ctx *ctx;
611*4882a593Smuzhiyun 	struct atmel_tdes_reqctx *rctx;
612*4882a593Smuzhiyun 	unsigned long flags;
613*4882a593Smuzhiyun 	int err, ret = 0;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	spin_lock_irqsave(&dd->lock, flags);
616*4882a593Smuzhiyun 	if (req)
617*4882a593Smuzhiyun 		ret = crypto_enqueue_request(&dd->queue, &req->base);
618*4882a593Smuzhiyun 	if (dd->flags & TDES_FLAGS_BUSY) {
619*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dd->lock, flags);
620*4882a593Smuzhiyun 		return ret;
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 	backlog = crypto_get_backlog(&dd->queue);
623*4882a593Smuzhiyun 	async_req = crypto_dequeue_request(&dd->queue);
624*4882a593Smuzhiyun 	if (async_req)
625*4882a593Smuzhiyun 		dd->flags |= TDES_FLAGS_BUSY;
626*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dd->lock, flags);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	if (!async_req)
629*4882a593Smuzhiyun 		return ret;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (backlog)
632*4882a593Smuzhiyun 		backlog->complete(backlog, -EINPROGRESS);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	req = skcipher_request_cast(async_req);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* assign new request to device */
637*4882a593Smuzhiyun 	dd->req = req;
638*4882a593Smuzhiyun 	dd->total = req->cryptlen;
639*4882a593Smuzhiyun 	dd->in_offset = 0;
640*4882a593Smuzhiyun 	dd->in_sg = req->src;
641*4882a593Smuzhiyun 	dd->out_offset = 0;
642*4882a593Smuzhiyun 	dd->out_sg = req->dst;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	rctx = skcipher_request_ctx(req);
645*4882a593Smuzhiyun 	ctx = crypto_skcipher_ctx(crypto_skcipher_reqtfm(req));
646*4882a593Smuzhiyun 	rctx->mode &= TDES_FLAGS_MODE_MASK;
647*4882a593Smuzhiyun 	dd->flags = (dd->flags & ~TDES_FLAGS_MODE_MASK) | rctx->mode;
648*4882a593Smuzhiyun 	dd->ctx = ctx;
649*4882a593Smuzhiyun 	ctx->dd = dd;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	err = atmel_tdes_write_ctrl(dd);
652*4882a593Smuzhiyun 	if (!err)
653*4882a593Smuzhiyun 		err = atmel_tdes_crypt_start(dd);
654*4882a593Smuzhiyun 	if (err) {
655*4882a593Smuzhiyun 		/* des_task will not finish it, so do it here */
656*4882a593Smuzhiyun 		atmel_tdes_finish_req(dd, err);
657*4882a593Smuzhiyun 		tasklet_schedule(&dd->queue_task);
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	return ret;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
atmel_tdes_crypt_dma_stop(struct atmel_tdes_dev * dd)663*4882a593Smuzhiyun static int atmel_tdes_crypt_dma_stop(struct atmel_tdes_dev *dd)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	int err = -EINVAL;
666*4882a593Smuzhiyun 	size_t count;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	if (dd->flags & TDES_FLAGS_DMA) {
669*4882a593Smuzhiyun 		err = 0;
670*4882a593Smuzhiyun 		if  (dd->flags & TDES_FLAGS_FAST) {
671*4882a593Smuzhiyun 			dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
672*4882a593Smuzhiyun 			dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
673*4882a593Smuzhiyun 		} else {
674*4882a593Smuzhiyun 			dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
675*4882a593Smuzhiyun 				dd->dma_size, DMA_FROM_DEVICE);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 			/* copy data */
678*4882a593Smuzhiyun 			count = atmel_tdes_sg_copy(&dd->out_sg, &dd->out_offset,
679*4882a593Smuzhiyun 				dd->buf_out, dd->buflen, dd->dma_size, 1);
680*4882a593Smuzhiyun 			if (count != dd->dma_size) {
681*4882a593Smuzhiyun 				err = -EINVAL;
682*4882a593Smuzhiyun 				pr_err("not all data converted: %zu\n", count);
683*4882a593Smuzhiyun 			}
684*4882a593Smuzhiyun 		}
685*4882a593Smuzhiyun 	}
686*4882a593Smuzhiyun 	return err;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
atmel_tdes_crypt(struct skcipher_request * req,unsigned long mode)689*4882a593Smuzhiyun static int atmel_tdes_crypt(struct skcipher_request *req, unsigned long mode)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	struct crypto_skcipher *skcipher = crypto_skcipher_reqtfm(req);
692*4882a593Smuzhiyun 	struct atmel_tdes_ctx *ctx = crypto_skcipher_ctx(skcipher);
693*4882a593Smuzhiyun 	struct atmel_tdes_reqctx *rctx = skcipher_request_ctx(req);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	switch (mode & TDES_FLAGS_OPMODE_MASK) {
696*4882a593Smuzhiyun 	case TDES_FLAGS_CFB8:
697*4882a593Smuzhiyun 		if (!IS_ALIGNED(req->cryptlen, CFB8_BLOCK_SIZE)) {
698*4882a593Smuzhiyun 			pr_err("request size is not exact amount of CFB8 blocks\n");
699*4882a593Smuzhiyun 			return -EINVAL;
700*4882a593Smuzhiyun 		}
701*4882a593Smuzhiyun 		ctx->block_size = CFB8_BLOCK_SIZE;
702*4882a593Smuzhiyun 		break;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	case TDES_FLAGS_CFB16:
705*4882a593Smuzhiyun 		if (!IS_ALIGNED(req->cryptlen, CFB16_BLOCK_SIZE)) {
706*4882a593Smuzhiyun 			pr_err("request size is not exact amount of CFB16 blocks\n");
707*4882a593Smuzhiyun 			return -EINVAL;
708*4882a593Smuzhiyun 		}
709*4882a593Smuzhiyun 		ctx->block_size = CFB16_BLOCK_SIZE;
710*4882a593Smuzhiyun 		break;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	case TDES_FLAGS_CFB32:
713*4882a593Smuzhiyun 		if (!IS_ALIGNED(req->cryptlen, CFB32_BLOCK_SIZE)) {
714*4882a593Smuzhiyun 			pr_err("request size is not exact amount of CFB32 blocks\n");
715*4882a593Smuzhiyun 			return -EINVAL;
716*4882a593Smuzhiyun 		}
717*4882a593Smuzhiyun 		ctx->block_size = CFB32_BLOCK_SIZE;
718*4882a593Smuzhiyun 		break;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	default:
721*4882a593Smuzhiyun 		if (!IS_ALIGNED(req->cryptlen, DES_BLOCK_SIZE)) {
722*4882a593Smuzhiyun 			pr_err("request size is not exact amount of DES blocks\n");
723*4882a593Smuzhiyun 			return -EINVAL;
724*4882a593Smuzhiyun 		}
725*4882a593Smuzhiyun 		ctx->block_size = DES_BLOCK_SIZE;
726*4882a593Smuzhiyun 		break;
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	rctx->mode = mode;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if ((mode & TDES_FLAGS_OPMODE_MASK) != TDES_FLAGS_ECB &&
732*4882a593Smuzhiyun 	    !(mode & TDES_FLAGS_ENCRYPT) && req->src == req->dst) {
733*4882a593Smuzhiyun 		unsigned int ivsize = crypto_skcipher_ivsize(skcipher);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		if (req->cryptlen >= ivsize)
736*4882a593Smuzhiyun 			scatterwalk_map_and_copy(rctx->lastc, req->src,
737*4882a593Smuzhiyun 						 req->cryptlen - ivsize,
738*4882a593Smuzhiyun 						 ivsize, 0);
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	return atmel_tdes_handle_queue(ctx->dd, req);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
atmel_tdes_dma_init(struct atmel_tdes_dev * dd)744*4882a593Smuzhiyun static int atmel_tdes_dma_init(struct atmel_tdes_dev *dd)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	int ret;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/* Try to grab 2 DMA channels */
749*4882a593Smuzhiyun 	dd->dma_lch_in.chan = dma_request_chan(dd->dev, "tx");
750*4882a593Smuzhiyun 	if (IS_ERR(dd->dma_lch_in.chan)) {
751*4882a593Smuzhiyun 		ret = PTR_ERR(dd->dma_lch_in.chan);
752*4882a593Smuzhiyun 		goto err_dma_in;
753*4882a593Smuzhiyun 	}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.dst_addr = dd->phys_base +
756*4882a593Smuzhiyun 		TDES_IDATA1R;
757*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.src_maxburst = 1;
758*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.src_addr_width =
759*4882a593Smuzhiyun 		DMA_SLAVE_BUSWIDTH_4_BYTES;
760*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.dst_maxburst = 1;
761*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.dst_addr_width =
762*4882a593Smuzhiyun 		DMA_SLAVE_BUSWIDTH_4_BYTES;
763*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.device_fc = false;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	dd->dma_lch_out.chan = dma_request_chan(dd->dev, "rx");
766*4882a593Smuzhiyun 	if (IS_ERR(dd->dma_lch_out.chan)) {
767*4882a593Smuzhiyun 		ret = PTR_ERR(dd->dma_lch_out.chan);
768*4882a593Smuzhiyun 		goto err_dma_out;
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	dd->dma_lch_out.dma_conf.src_addr = dd->phys_base +
772*4882a593Smuzhiyun 		TDES_ODATA1R;
773*4882a593Smuzhiyun 	dd->dma_lch_out.dma_conf.src_maxburst = 1;
774*4882a593Smuzhiyun 	dd->dma_lch_out.dma_conf.src_addr_width =
775*4882a593Smuzhiyun 		DMA_SLAVE_BUSWIDTH_4_BYTES;
776*4882a593Smuzhiyun 	dd->dma_lch_out.dma_conf.dst_maxburst = 1;
777*4882a593Smuzhiyun 	dd->dma_lch_out.dma_conf.dst_addr_width =
778*4882a593Smuzhiyun 		DMA_SLAVE_BUSWIDTH_4_BYTES;
779*4882a593Smuzhiyun 	dd->dma_lch_out.dma_conf.device_fc = false;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun err_dma_out:
784*4882a593Smuzhiyun 	dma_release_channel(dd->dma_lch_in.chan);
785*4882a593Smuzhiyun err_dma_in:
786*4882a593Smuzhiyun 	dev_err(dd->dev, "no DMA channel available\n");
787*4882a593Smuzhiyun 	return ret;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
atmel_tdes_dma_cleanup(struct atmel_tdes_dev * dd)790*4882a593Smuzhiyun static void atmel_tdes_dma_cleanup(struct atmel_tdes_dev *dd)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	dma_release_channel(dd->dma_lch_in.chan);
793*4882a593Smuzhiyun 	dma_release_channel(dd->dma_lch_out.chan);
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
atmel_des_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int keylen)796*4882a593Smuzhiyun static int atmel_des_setkey(struct crypto_skcipher *tfm, const u8 *key,
797*4882a593Smuzhiyun 			   unsigned int keylen)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	struct atmel_tdes_ctx *ctx = crypto_skcipher_ctx(tfm);
800*4882a593Smuzhiyun 	int err;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	err = verify_skcipher_des_key(tfm, key);
803*4882a593Smuzhiyun 	if (err)
804*4882a593Smuzhiyun 		return err;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
807*4882a593Smuzhiyun 	ctx->keylen = keylen;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
atmel_tdes_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int keylen)812*4882a593Smuzhiyun static int atmel_tdes_setkey(struct crypto_skcipher *tfm, const u8 *key,
813*4882a593Smuzhiyun 			   unsigned int keylen)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	struct atmel_tdes_ctx *ctx = crypto_skcipher_ctx(tfm);
816*4882a593Smuzhiyun 	int err;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	err = verify_skcipher_des3_key(tfm, key);
819*4882a593Smuzhiyun 	if (err)
820*4882a593Smuzhiyun 		return err;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
823*4882a593Smuzhiyun 	ctx->keylen = keylen;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
atmel_tdes_ecb_encrypt(struct skcipher_request * req)828*4882a593Smuzhiyun static int atmel_tdes_ecb_encrypt(struct skcipher_request *req)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_ECB | TDES_FLAGS_ENCRYPT);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
atmel_tdes_ecb_decrypt(struct skcipher_request * req)833*4882a593Smuzhiyun static int atmel_tdes_ecb_decrypt(struct skcipher_request *req)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_ECB);
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun 
atmel_tdes_cbc_encrypt(struct skcipher_request * req)838*4882a593Smuzhiyun static int atmel_tdes_cbc_encrypt(struct skcipher_request *req)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_CBC | TDES_FLAGS_ENCRYPT);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
atmel_tdes_cbc_decrypt(struct skcipher_request * req)843*4882a593Smuzhiyun static int atmel_tdes_cbc_decrypt(struct skcipher_request *req)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_CBC);
846*4882a593Smuzhiyun }
atmel_tdes_cfb_encrypt(struct skcipher_request * req)847*4882a593Smuzhiyun static int atmel_tdes_cfb_encrypt(struct skcipher_request *req)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_CFB64 | TDES_FLAGS_ENCRYPT);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun 
atmel_tdes_cfb_decrypt(struct skcipher_request * req)852*4882a593Smuzhiyun static int atmel_tdes_cfb_decrypt(struct skcipher_request *req)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_CFB64);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
atmel_tdes_cfb8_encrypt(struct skcipher_request * req)857*4882a593Smuzhiyun static int atmel_tdes_cfb8_encrypt(struct skcipher_request *req)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_CFB8 | TDES_FLAGS_ENCRYPT);
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
atmel_tdes_cfb8_decrypt(struct skcipher_request * req)862*4882a593Smuzhiyun static int atmel_tdes_cfb8_decrypt(struct skcipher_request *req)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_CFB8);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
atmel_tdes_cfb16_encrypt(struct skcipher_request * req)867*4882a593Smuzhiyun static int atmel_tdes_cfb16_encrypt(struct skcipher_request *req)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_CFB16 | TDES_FLAGS_ENCRYPT);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
atmel_tdes_cfb16_decrypt(struct skcipher_request * req)872*4882a593Smuzhiyun static int atmel_tdes_cfb16_decrypt(struct skcipher_request *req)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_CFB16);
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun 
atmel_tdes_cfb32_encrypt(struct skcipher_request * req)877*4882a593Smuzhiyun static int atmel_tdes_cfb32_encrypt(struct skcipher_request *req)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_CFB32 | TDES_FLAGS_ENCRYPT);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
atmel_tdes_cfb32_decrypt(struct skcipher_request * req)882*4882a593Smuzhiyun static int atmel_tdes_cfb32_decrypt(struct skcipher_request *req)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_CFB32);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun 
atmel_tdes_ofb_encrypt(struct skcipher_request * req)887*4882a593Smuzhiyun static int atmel_tdes_ofb_encrypt(struct skcipher_request *req)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_OFB | TDES_FLAGS_ENCRYPT);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
atmel_tdes_ofb_decrypt(struct skcipher_request * req)892*4882a593Smuzhiyun static int atmel_tdes_ofb_decrypt(struct skcipher_request *req)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	return atmel_tdes_crypt(req, TDES_FLAGS_OFB);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
atmel_tdes_init_tfm(struct crypto_skcipher * tfm)897*4882a593Smuzhiyun static int atmel_tdes_init_tfm(struct crypto_skcipher *tfm)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	struct atmel_tdes_ctx *ctx = crypto_skcipher_ctx(tfm);
900*4882a593Smuzhiyun 	struct atmel_tdes_dev *dd;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	crypto_skcipher_set_reqsize(tfm, sizeof(struct atmel_tdes_reqctx));
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	dd = atmel_tdes_find_dev(ctx);
905*4882a593Smuzhiyun 	if (!dd)
906*4882a593Smuzhiyun 		return -ENODEV;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	return 0;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
atmel_tdes_skcipher_alg_init(struct skcipher_alg * alg)911*4882a593Smuzhiyun static void atmel_tdes_skcipher_alg_init(struct skcipher_alg *alg)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	alg->base.cra_priority = ATMEL_TDES_PRIORITY;
914*4882a593Smuzhiyun 	alg->base.cra_flags = CRYPTO_ALG_ASYNC;
915*4882a593Smuzhiyun 	alg->base.cra_ctxsize = sizeof(struct atmel_tdes_ctx);
916*4882a593Smuzhiyun 	alg->base.cra_module = THIS_MODULE;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	alg->init = atmel_tdes_init_tfm;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun static struct skcipher_alg tdes_algs[] = {
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun 	.base.cra_name		= "ecb(des)",
924*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-ecb-des",
925*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
926*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x7,
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	.min_keysize		= DES_KEY_SIZE,
929*4882a593Smuzhiyun 	.max_keysize		= DES_KEY_SIZE,
930*4882a593Smuzhiyun 	.setkey			= atmel_des_setkey,
931*4882a593Smuzhiyun 	.encrypt		= atmel_tdes_ecb_encrypt,
932*4882a593Smuzhiyun 	.decrypt		= atmel_tdes_ecb_decrypt,
933*4882a593Smuzhiyun },
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	.base.cra_name		= "cbc(des)",
936*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cbc-des",
937*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
938*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x7,
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	.min_keysize		= DES_KEY_SIZE,
941*4882a593Smuzhiyun 	.max_keysize		= DES_KEY_SIZE,
942*4882a593Smuzhiyun 	.ivsize			= DES_BLOCK_SIZE,
943*4882a593Smuzhiyun 	.setkey			= atmel_des_setkey,
944*4882a593Smuzhiyun 	.encrypt		= atmel_tdes_cbc_encrypt,
945*4882a593Smuzhiyun 	.decrypt		= atmel_tdes_cbc_decrypt,
946*4882a593Smuzhiyun },
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	.base.cra_name		= "cfb(des)",
949*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cfb-des",
950*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
951*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x7,
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	.min_keysize		= DES_KEY_SIZE,
954*4882a593Smuzhiyun 	.max_keysize		= DES_KEY_SIZE,
955*4882a593Smuzhiyun 	.ivsize			= DES_BLOCK_SIZE,
956*4882a593Smuzhiyun 	.setkey			= atmel_des_setkey,
957*4882a593Smuzhiyun 	.encrypt		= atmel_tdes_cfb_encrypt,
958*4882a593Smuzhiyun 	.decrypt		= atmel_tdes_cfb_decrypt,
959*4882a593Smuzhiyun },
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun 	.base.cra_name		= "cfb8(des)",
962*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cfb8-des",
963*4882a593Smuzhiyun 	.base.cra_blocksize	= CFB8_BLOCK_SIZE,
964*4882a593Smuzhiyun 	.base.cra_alignmask	= 0,
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	.min_keysize		= DES_KEY_SIZE,
967*4882a593Smuzhiyun 	.max_keysize		= DES_KEY_SIZE,
968*4882a593Smuzhiyun 	.ivsize			= DES_BLOCK_SIZE,
969*4882a593Smuzhiyun 	.setkey			= atmel_des_setkey,
970*4882a593Smuzhiyun 	.encrypt		= atmel_tdes_cfb8_encrypt,
971*4882a593Smuzhiyun 	.decrypt		= atmel_tdes_cfb8_decrypt,
972*4882a593Smuzhiyun },
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun 	.base.cra_name		= "cfb16(des)",
975*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cfb16-des",
976*4882a593Smuzhiyun 	.base.cra_blocksize	= CFB16_BLOCK_SIZE,
977*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x1,
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	.min_keysize		= DES_KEY_SIZE,
980*4882a593Smuzhiyun 	.max_keysize		= DES_KEY_SIZE,
981*4882a593Smuzhiyun 	.ivsize			= DES_BLOCK_SIZE,
982*4882a593Smuzhiyun 	.setkey			= atmel_des_setkey,
983*4882a593Smuzhiyun 	.encrypt		= atmel_tdes_cfb16_encrypt,
984*4882a593Smuzhiyun 	.decrypt		= atmel_tdes_cfb16_decrypt,
985*4882a593Smuzhiyun },
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	.base.cra_name		= "cfb32(des)",
988*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cfb32-des",
989*4882a593Smuzhiyun 	.base.cra_blocksize	= CFB32_BLOCK_SIZE,
990*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x3,
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	.min_keysize		= DES_KEY_SIZE,
993*4882a593Smuzhiyun 	.max_keysize		= DES_KEY_SIZE,
994*4882a593Smuzhiyun 	.ivsize			= DES_BLOCK_SIZE,
995*4882a593Smuzhiyun 	.setkey			= atmel_des_setkey,
996*4882a593Smuzhiyun 	.encrypt		= atmel_tdes_cfb32_encrypt,
997*4882a593Smuzhiyun 	.decrypt		= atmel_tdes_cfb32_decrypt,
998*4882a593Smuzhiyun },
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	.base.cra_name		= "ofb(des)",
1001*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-ofb-des",
1002*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
1003*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x7,
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	.min_keysize		= DES_KEY_SIZE,
1006*4882a593Smuzhiyun 	.max_keysize		= DES_KEY_SIZE,
1007*4882a593Smuzhiyun 	.ivsize			= DES_BLOCK_SIZE,
1008*4882a593Smuzhiyun 	.setkey			= atmel_des_setkey,
1009*4882a593Smuzhiyun 	.encrypt		= atmel_tdes_ofb_encrypt,
1010*4882a593Smuzhiyun 	.decrypt		= atmel_tdes_ofb_decrypt,
1011*4882a593Smuzhiyun },
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	.base.cra_name		= "ecb(des3_ede)",
1014*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-ecb-tdes",
1015*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
1016*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x7,
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	.min_keysize		= DES3_EDE_KEY_SIZE,
1019*4882a593Smuzhiyun 	.max_keysize		= DES3_EDE_KEY_SIZE,
1020*4882a593Smuzhiyun 	.setkey			= atmel_tdes_setkey,
1021*4882a593Smuzhiyun 	.encrypt		= atmel_tdes_ecb_encrypt,
1022*4882a593Smuzhiyun 	.decrypt		= atmel_tdes_ecb_decrypt,
1023*4882a593Smuzhiyun },
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	.base.cra_name		= "cbc(des3_ede)",
1026*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cbc-tdes",
1027*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
1028*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x7,
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	.min_keysize		= DES3_EDE_KEY_SIZE,
1031*4882a593Smuzhiyun 	.max_keysize		= DES3_EDE_KEY_SIZE,
1032*4882a593Smuzhiyun 	.setkey			= atmel_tdes_setkey,
1033*4882a593Smuzhiyun 	.encrypt		= atmel_tdes_cbc_encrypt,
1034*4882a593Smuzhiyun 	.decrypt		= atmel_tdes_cbc_decrypt,
1035*4882a593Smuzhiyun 	.ivsize			= DES_BLOCK_SIZE,
1036*4882a593Smuzhiyun },
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	.base.cra_name		= "ofb(des3_ede)",
1039*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-ofb-tdes",
1040*4882a593Smuzhiyun 	.base.cra_blocksize	= DES_BLOCK_SIZE,
1041*4882a593Smuzhiyun 	.base.cra_alignmask	= 0x7,
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	.min_keysize		= DES3_EDE_KEY_SIZE,
1044*4882a593Smuzhiyun 	.max_keysize		= DES3_EDE_KEY_SIZE,
1045*4882a593Smuzhiyun 	.setkey			= atmel_tdes_setkey,
1046*4882a593Smuzhiyun 	.encrypt		= atmel_tdes_ofb_encrypt,
1047*4882a593Smuzhiyun 	.decrypt		= atmel_tdes_ofb_decrypt,
1048*4882a593Smuzhiyun 	.ivsize			= DES_BLOCK_SIZE,
1049*4882a593Smuzhiyun },
1050*4882a593Smuzhiyun };
1051*4882a593Smuzhiyun 
atmel_tdes_queue_task(unsigned long data)1052*4882a593Smuzhiyun static void atmel_tdes_queue_task(unsigned long data)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	struct atmel_tdes_dev *dd = (struct atmel_tdes_dev *)data;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	atmel_tdes_handle_queue(dd, NULL);
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
atmel_tdes_done_task(unsigned long data)1059*4882a593Smuzhiyun static void atmel_tdes_done_task(unsigned long data)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun 	struct atmel_tdes_dev *dd = (struct atmel_tdes_dev *) data;
1062*4882a593Smuzhiyun 	int err;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	if (!(dd->flags & TDES_FLAGS_DMA))
1065*4882a593Smuzhiyun 		err = atmel_tdes_crypt_pdc_stop(dd);
1066*4882a593Smuzhiyun 	else
1067*4882a593Smuzhiyun 		err = atmel_tdes_crypt_dma_stop(dd);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	if (dd->total && !err) {
1070*4882a593Smuzhiyun 		if (dd->flags & TDES_FLAGS_FAST) {
1071*4882a593Smuzhiyun 			dd->in_sg = sg_next(dd->in_sg);
1072*4882a593Smuzhiyun 			dd->out_sg = sg_next(dd->out_sg);
1073*4882a593Smuzhiyun 			if (!dd->in_sg || !dd->out_sg)
1074*4882a593Smuzhiyun 				err = -EINVAL;
1075*4882a593Smuzhiyun 		}
1076*4882a593Smuzhiyun 		if (!err)
1077*4882a593Smuzhiyun 			err = atmel_tdes_crypt_start(dd);
1078*4882a593Smuzhiyun 		if (!err)
1079*4882a593Smuzhiyun 			return; /* DMA started. Not fininishing. */
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	atmel_tdes_finish_req(dd, err);
1083*4882a593Smuzhiyun 	atmel_tdes_handle_queue(dd, NULL);
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
atmel_tdes_irq(int irq,void * dev_id)1086*4882a593Smuzhiyun static irqreturn_t atmel_tdes_irq(int irq, void *dev_id)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	struct atmel_tdes_dev *tdes_dd = dev_id;
1089*4882a593Smuzhiyun 	u32 reg;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	reg = atmel_tdes_read(tdes_dd, TDES_ISR);
1092*4882a593Smuzhiyun 	if (reg & atmel_tdes_read(tdes_dd, TDES_IMR)) {
1093*4882a593Smuzhiyun 		atmel_tdes_write(tdes_dd, TDES_IDR, reg);
1094*4882a593Smuzhiyun 		if (TDES_FLAGS_BUSY & tdes_dd->flags)
1095*4882a593Smuzhiyun 			tasklet_schedule(&tdes_dd->done_task);
1096*4882a593Smuzhiyun 		else
1097*4882a593Smuzhiyun 			dev_warn(tdes_dd->dev, "TDES interrupt when no active requests.\n");
1098*4882a593Smuzhiyun 		return IRQ_HANDLED;
1099*4882a593Smuzhiyun 	}
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	return IRQ_NONE;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
atmel_tdes_unregister_algs(struct atmel_tdes_dev * dd)1104*4882a593Smuzhiyun static void atmel_tdes_unregister_algs(struct atmel_tdes_dev *dd)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun 	int i;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tdes_algs); i++)
1109*4882a593Smuzhiyun 		crypto_unregister_skcipher(&tdes_algs[i]);
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
atmel_tdes_register_algs(struct atmel_tdes_dev * dd)1112*4882a593Smuzhiyun static int atmel_tdes_register_algs(struct atmel_tdes_dev *dd)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun 	int err, i, j;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tdes_algs); i++) {
1117*4882a593Smuzhiyun 		atmel_tdes_skcipher_alg_init(&tdes_algs[i]);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 		err = crypto_register_skcipher(&tdes_algs[i]);
1120*4882a593Smuzhiyun 		if (err)
1121*4882a593Smuzhiyun 			goto err_tdes_algs;
1122*4882a593Smuzhiyun 	}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	return 0;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun err_tdes_algs:
1127*4882a593Smuzhiyun 	for (j = 0; j < i; j++)
1128*4882a593Smuzhiyun 		crypto_unregister_skcipher(&tdes_algs[j]);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	return err;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun 
atmel_tdes_get_cap(struct atmel_tdes_dev * dd)1133*4882a593Smuzhiyun static void atmel_tdes_get_cap(struct atmel_tdes_dev *dd)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	dd->caps.has_dma = 0;
1137*4882a593Smuzhiyun 	dd->caps.has_cfb_3keys = 0;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* keep only major version number */
1140*4882a593Smuzhiyun 	switch (dd->hw_version & 0xf00) {
1141*4882a593Smuzhiyun 	case 0x700:
1142*4882a593Smuzhiyun 		dd->caps.has_dma = 1;
1143*4882a593Smuzhiyun 		dd->caps.has_cfb_3keys = 1;
1144*4882a593Smuzhiyun 		break;
1145*4882a593Smuzhiyun 	case 0x600:
1146*4882a593Smuzhiyun 		break;
1147*4882a593Smuzhiyun 	default:
1148*4882a593Smuzhiyun 		dev_warn(dd->dev,
1149*4882a593Smuzhiyun 				"Unmanaged tdes version, set minimum capabilities\n");
1150*4882a593Smuzhiyun 		break;
1151*4882a593Smuzhiyun 	}
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun #if defined(CONFIG_OF)
1155*4882a593Smuzhiyun static const struct of_device_id atmel_tdes_dt_ids[] = {
1156*4882a593Smuzhiyun 	{ .compatible = "atmel,at91sam9g46-tdes" },
1157*4882a593Smuzhiyun 	{ /* sentinel */ }
1158*4882a593Smuzhiyun };
1159*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, atmel_tdes_dt_ids);
1160*4882a593Smuzhiyun #endif
1161*4882a593Smuzhiyun 
atmel_tdes_probe(struct platform_device * pdev)1162*4882a593Smuzhiyun static int atmel_tdes_probe(struct platform_device *pdev)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	struct atmel_tdes_dev *tdes_dd;
1165*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1166*4882a593Smuzhiyun 	struct resource *tdes_res;
1167*4882a593Smuzhiyun 	int err;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	tdes_dd = devm_kmalloc(&pdev->dev, sizeof(*tdes_dd), GFP_KERNEL);
1170*4882a593Smuzhiyun 	if (!tdes_dd)
1171*4882a593Smuzhiyun 		return -ENOMEM;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	tdes_dd->dev = dev;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	platform_set_drvdata(pdev, tdes_dd);
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	INIT_LIST_HEAD(&tdes_dd->list);
1178*4882a593Smuzhiyun 	spin_lock_init(&tdes_dd->lock);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	tasklet_init(&tdes_dd->done_task, atmel_tdes_done_task,
1181*4882a593Smuzhiyun 					(unsigned long)tdes_dd);
1182*4882a593Smuzhiyun 	tasklet_init(&tdes_dd->queue_task, atmel_tdes_queue_task,
1183*4882a593Smuzhiyun 					(unsigned long)tdes_dd);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	crypto_init_queue(&tdes_dd->queue, ATMEL_TDES_QUEUE_LENGTH);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	/* Get the base address */
1188*4882a593Smuzhiyun 	tdes_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1189*4882a593Smuzhiyun 	if (!tdes_res) {
1190*4882a593Smuzhiyun 		dev_err(dev, "no MEM resource info\n");
1191*4882a593Smuzhiyun 		err = -ENODEV;
1192*4882a593Smuzhiyun 		goto err_tasklet_kill;
1193*4882a593Smuzhiyun 	}
1194*4882a593Smuzhiyun 	tdes_dd->phys_base = tdes_res->start;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	/* Get the IRQ */
1197*4882a593Smuzhiyun 	tdes_dd->irq = platform_get_irq(pdev,  0);
1198*4882a593Smuzhiyun 	if (tdes_dd->irq < 0) {
1199*4882a593Smuzhiyun 		err = tdes_dd->irq;
1200*4882a593Smuzhiyun 		goto err_tasklet_kill;
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, tdes_dd->irq, atmel_tdes_irq,
1204*4882a593Smuzhiyun 			       IRQF_SHARED, "atmel-tdes", tdes_dd);
1205*4882a593Smuzhiyun 	if (err) {
1206*4882a593Smuzhiyun 		dev_err(dev, "unable to request tdes irq.\n");
1207*4882a593Smuzhiyun 		goto err_tasklet_kill;
1208*4882a593Smuzhiyun 	}
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	/* Initializing the clock */
1211*4882a593Smuzhiyun 	tdes_dd->iclk = devm_clk_get(&pdev->dev, "tdes_clk");
1212*4882a593Smuzhiyun 	if (IS_ERR(tdes_dd->iclk)) {
1213*4882a593Smuzhiyun 		dev_err(dev, "clock initialization failed.\n");
1214*4882a593Smuzhiyun 		err = PTR_ERR(tdes_dd->iclk);
1215*4882a593Smuzhiyun 		goto err_tasklet_kill;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	tdes_dd->io_base = devm_ioremap_resource(&pdev->dev, tdes_res);
1219*4882a593Smuzhiyun 	if (IS_ERR(tdes_dd->io_base)) {
1220*4882a593Smuzhiyun 		dev_err(dev, "can't ioremap\n");
1221*4882a593Smuzhiyun 		err = PTR_ERR(tdes_dd->io_base);
1222*4882a593Smuzhiyun 		goto err_tasklet_kill;
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	err = atmel_tdes_hw_version_init(tdes_dd);
1226*4882a593Smuzhiyun 	if (err)
1227*4882a593Smuzhiyun 		goto err_tasklet_kill;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	atmel_tdes_get_cap(tdes_dd);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	err = atmel_tdes_buff_init(tdes_dd);
1232*4882a593Smuzhiyun 	if (err)
1233*4882a593Smuzhiyun 		goto err_tasklet_kill;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	if (tdes_dd->caps.has_dma) {
1236*4882a593Smuzhiyun 		err = atmel_tdes_dma_init(tdes_dd);
1237*4882a593Smuzhiyun 		if (err)
1238*4882a593Smuzhiyun 			goto err_buff_cleanup;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 		dev_info(dev, "using %s, %s for DMA transfers\n",
1241*4882a593Smuzhiyun 				dma_chan_name(tdes_dd->dma_lch_in.chan),
1242*4882a593Smuzhiyun 				dma_chan_name(tdes_dd->dma_lch_out.chan));
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	spin_lock(&atmel_tdes.lock);
1246*4882a593Smuzhiyun 	list_add_tail(&tdes_dd->list, &atmel_tdes.dev_list);
1247*4882a593Smuzhiyun 	spin_unlock(&atmel_tdes.lock);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	err = atmel_tdes_register_algs(tdes_dd);
1250*4882a593Smuzhiyun 	if (err)
1251*4882a593Smuzhiyun 		goto err_algs;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	dev_info(dev, "Atmel DES/TDES\n");
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	return 0;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun err_algs:
1258*4882a593Smuzhiyun 	spin_lock(&atmel_tdes.lock);
1259*4882a593Smuzhiyun 	list_del(&tdes_dd->list);
1260*4882a593Smuzhiyun 	spin_unlock(&atmel_tdes.lock);
1261*4882a593Smuzhiyun 	if (tdes_dd->caps.has_dma)
1262*4882a593Smuzhiyun 		atmel_tdes_dma_cleanup(tdes_dd);
1263*4882a593Smuzhiyun err_buff_cleanup:
1264*4882a593Smuzhiyun 	atmel_tdes_buff_cleanup(tdes_dd);
1265*4882a593Smuzhiyun err_tasklet_kill:
1266*4882a593Smuzhiyun 	tasklet_kill(&tdes_dd->done_task);
1267*4882a593Smuzhiyun 	tasklet_kill(&tdes_dd->queue_task);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	return err;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun 
atmel_tdes_remove(struct platform_device * pdev)1272*4882a593Smuzhiyun static int atmel_tdes_remove(struct platform_device *pdev)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun 	struct atmel_tdes_dev *tdes_dd;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	tdes_dd = platform_get_drvdata(pdev);
1277*4882a593Smuzhiyun 	if (!tdes_dd)
1278*4882a593Smuzhiyun 		return -ENODEV;
1279*4882a593Smuzhiyun 	spin_lock(&atmel_tdes.lock);
1280*4882a593Smuzhiyun 	list_del(&tdes_dd->list);
1281*4882a593Smuzhiyun 	spin_unlock(&atmel_tdes.lock);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	atmel_tdes_unregister_algs(tdes_dd);
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	tasklet_kill(&tdes_dd->done_task);
1286*4882a593Smuzhiyun 	tasklet_kill(&tdes_dd->queue_task);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	if (tdes_dd->caps.has_dma)
1289*4882a593Smuzhiyun 		atmel_tdes_dma_cleanup(tdes_dd);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	atmel_tdes_buff_cleanup(tdes_dd);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	return 0;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun static struct platform_driver atmel_tdes_driver = {
1297*4882a593Smuzhiyun 	.probe		= atmel_tdes_probe,
1298*4882a593Smuzhiyun 	.remove		= atmel_tdes_remove,
1299*4882a593Smuzhiyun 	.driver		= {
1300*4882a593Smuzhiyun 		.name	= "atmel_tdes",
1301*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(atmel_tdes_dt_ids),
1302*4882a593Smuzhiyun 	},
1303*4882a593Smuzhiyun };
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun module_platform_driver(atmel_tdes_driver);
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun MODULE_DESCRIPTION("Atmel DES/TDES hw acceleration support.");
1308*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1309*4882a593Smuzhiyun MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");
1310