xref: /OK3568_Linux_fs/kernel/drivers/crypto/atmel-sha.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Cryptographic API.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Support for ATMEL SHA1/SHA256 HW acceleration.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2012 Eukréa Electromatique - ATMEL
8*4882a593Smuzhiyun  * Author: Nicolas Royer <nicolas@eukrea.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Some ideas are from omap-sham.c drivers.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/hw_random.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/device.h>
24*4882a593Smuzhiyun #include <linux/dmaengine.h>
25*4882a593Smuzhiyun #include <linux/init.h>
26*4882a593Smuzhiyun #include <linux/errno.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/irq.h>
29*4882a593Smuzhiyun #include <linux/scatterlist.h>
30*4882a593Smuzhiyun #include <linux/dma-mapping.h>
31*4882a593Smuzhiyun #include <linux/of_device.h>
32*4882a593Smuzhiyun #include <linux/delay.h>
33*4882a593Smuzhiyun #include <linux/crypto.h>
34*4882a593Smuzhiyun #include <crypto/scatterwalk.h>
35*4882a593Smuzhiyun #include <crypto/algapi.h>
36*4882a593Smuzhiyun #include <crypto/sha.h>
37*4882a593Smuzhiyun #include <crypto/hash.h>
38*4882a593Smuzhiyun #include <crypto/internal/hash.h>
39*4882a593Smuzhiyun #include "atmel-sha-regs.h"
40*4882a593Smuzhiyun #include "atmel-authenc.h"
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define ATMEL_SHA_PRIORITY	300
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* SHA flags */
45*4882a593Smuzhiyun #define SHA_FLAGS_BUSY			BIT(0)
46*4882a593Smuzhiyun #define	SHA_FLAGS_FINAL			BIT(1)
47*4882a593Smuzhiyun #define SHA_FLAGS_DMA_ACTIVE	BIT(2)
48*4882a593Smuzhiyun #define SHA_FLAGS_OUTPUT_READY	BIT(3)
49*4882a593Smuzhiyun #define SHA_FLAGS_INIT			BIT(4)
50*4882a593Smuzhiyun #define SHA_FLAGS_CPU			BIT(5)
51*4882a593Smuzhiyun #define SHA_FLAGS_DMA_READY		BIT(6)
52*4882a593Smuzhiyun #define SHA_FLAGS_DUMP_REG	BIT(7)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* bits[11:8] are reserved. */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define SHA_FLAGS_FINUP		BIT(16)
57*4882a593Smuzhiyun #define SHA_FLAGS_SG		BIT(17)
58*4882a593Smuzhiyun #define SHA_FLAGS_ERROR		BIT(23)
59*4882a593Smuzhiyun #define SHA_FLAGS_PAD		BIT(24)
60*4882a593Smuzhiyun #define SHA_FLAGS_RESTORE	BIT(25)
61*4882a593Smuzhiyun #define SHA_FLAGS_IDATAR0	BIT(26)
62*4882a593Smuzhiyun #define SHA_FLAGS_WAIT_DATARDY	BIT(27)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define SHA_OP_INIT	0
65*4882a593Smuzhiyun #define SHA_OP_UPDATE	1
66*4882a593Smuzhiyun #define SHA_OP_FINAL	2
67*4882a593Smuzhiyun #define SHA_OP_DIGEST	3
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define SHA_BUFFER_LEN		(PAGE_SIZE / 16)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define ATMEL_SHA_DMA_THRESHOLD		56
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct atmel_sha_caps {
74*4882a593Smuzhiyun 	bool	has_dma;
75*4882a593Smuzhiyun 	bool	has_dualbuff;
76*4882a593Smuzhiyun 	bool	has_sha224;
77*4882a593Smuzhiyun 	bool	has_sha_384_512;
78*4882a593Smuzhiyun 	bool	has_uihv;
79*4882a593Smuzhiyun 	bool	has_hmac;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun struct atmel_sha_dev;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun  * .statesize = sizeof(struct atmel_sha_reqctx) must be <= PAGE_SIZE / 8 as
86*4882a593Smuzhiyun  * tested by the ahash_prepare_alg() function.
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun struct atmel_sha_reqctx {
89*4882a593Smuzhiyun 	struct atmel_sha_dev	*dd;
90*4882a593Smuzhiyun 	unsigned long	flags;
91*4882a593Smuzhiyun 	unsigned long	op;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	u8	digest[SHA512_DIGEST_SIZE] __aligned(sizeof(u32));
94*4882a593Smuzhiyun 	u64	digcnt[2];
95*4882a593Smuzhiyun 	size_t	bufcnt;
96*4882a593Smuzhiyun 	size_t	buflen;
97*4882a593Smuzhiyun 	dma_addr_t	dma_addr;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* walk state */
100*4882a593Smuzhiyun 	struct scatterlist	*sg;
101*4882a593Smuzhiyun 	unsigned int	offset;	/* offset in current sg */
102*4882a593Smuzhiyun 	unsigned int	total;	/* total request */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	size_t block_size;
105*4882a593Smuzhiyun 	size_t hash_size;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	u8 buffer[SHA_BUFFER_LEN + SHA512_BLOCK_SIZE] __aligned(sizeof(u32));
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun typedef int (*atmel_sha_fn_t)(struct atmel_sha_dev *);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct atmel_sha_ctx {
113*4882a593Smuzhiyun 	struct atmel_sha_dev	*dd;
114*4882a593Smuzhiyun 	atmel_sha_fn_t		start;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	unsigned long		flags;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define ATMEL_SHA_QUEUE_LENGTH	50
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun struct atmel_sha_dma {
122*4882a593Smuzhiyun 	struct dma_chan			*chan;
123*4882a593Smuzhiyun 	struct dma_slave_config dma_conf;
124*4882a593Smuzhiyun 	struct scatterlist	*sg;
125*4882a593Smuzhiyun 	int			nents;
126*4882a593Smuzhiyun 	unsigned int		last_sg_length;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun struct atmel_sha_dev {
130*4882a593Smuzhiyun 	struct list_head	list;
131*4882a593Smuzhiyun 	unsigned long		phys_base;
132*4882a593Smuzhiyun 	struct device		*dev;
133*4882a593Smuzhiyun 	struct clk			*iclk;
134*4882a593Smuzhiyun 	int					irq;
135*4882a593Smuzhiyun 	void __iomem		*io_base;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	spinlock_t		lock;
138*4882a593Smuzhiyun 	struct tasklet_struct	done_task;
139*4882a593Smuzhiyun 	struct tasklet_struct	queue_task;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	unsigned long		flags;
142*4882a593Smuzhiyun 	struct crypto_queue	queue;
143*4882a593Smuzhiyun 	struct ahash_request	*req;
144*4882a593Smuzhiyun 	bool			is_async;
145*4882a593Smuzhiyun 	bool			force_complete;
146*4882a593Smuzhiyun 	atmel_sha_fn_t		resume;
147*4882a593Smuzhiyun 	atmel_sha_fn_t		cpu_transfer_complete;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	struct atmel_sha_dma	dma_lch_in;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	struct atmel_sha_caps	caps;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	struct scatterlist	tmp;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	u32	hw_version;
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun struct atmel_sha_drv {
159*4882a593Smuzhiyun 	struct list_head	dev_list;
160*4882a593Smuzhiyun 	spinlock_t		lock;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static struct atmel_sha_drv atmel_sha = {
164*4882a593Smuzhiyun 	.dev_list = LIST_HEAD_INIT(atmel_sha.dev_list),
165*4882a593Smuzhiyun 	.lock = __SPIN_LOCK_UNLOCKED(atmel_sha.lock),
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #ifdef VERBOSE_DEBUG
atmel_sha_reg_name(u32 offset,char * tmp,size_t sz,bool wr)169*4882a593Smuzhiyun static const char *atmel_sha_reg_name(u32 offset, char *tmp, size_t sz, bool wr)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	switch (offset) {
172*4882a593Smuzhiyun 	case SHA_CR:
173*4882a593Smuzhiyun 		return "CR";
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	case SHA_MR:
176*4882a593Smuzhiyun 		return "MR";
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	case SHA_IER:
179*4882a593Smuzhiyun 		return "IER";
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	case SHA_IDR:
182*4882a593Smuzhiyun 		return "IDR";
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	case SHA_IMR:
185*4882a593Smuzhiyun 		return "IMR";
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	case SHA_ISR:
188*4882a593Smuzhiyun 		return "ISR";
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	case SHA_MSR:
191*4882a593Smuzhiyun 		return "MSR";
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	case SHA_BCR:
194*4882a593Smuzhiyun 		return "BCR";
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	case SHA_REG_DIN(0):
197*4882a593Smuzhiyun 	case SHA_REG_DIN(1):
198*4882a593Smuzhiyun 	case SHA_REG_DIN(2):
199*4882a593Smuzhiyun 	case SHA_REG_DIN(3):
200*4882a593Smuzhiyun 	case SHA_REG_DIN(4):
201*4882a593Smuzhiyun 	case SHA_REG_DIN(5):
202*4882a593Smuzhiyun 	case SHA_REG_DIN(6):
203*4882a593Smuzhiyun 	case SHA_REG_DIN(7):
204*4882a593Smuzhiyun 	case SHA_REG_DIN(8):
205*4882a593Smuzhiyun 	case SHA_REG_DIN(9):
206*4882a593Smuzhiyun 	case SHA_REG_DIN(10):
207*4882a593Smuzhiyun 	case SHA_REG_DIN(11):
208*4882a593Smuzhiyun 	case SHA_REG_DIN(12):
209*4882a593Smuzhiyun 	case SHA_REG_DIN(13):
210*4882a593Smuzhiyun 	case SHA_REG_DIN(14):
211*4882a593Smuzhiyun 	case SHA_REG_DIN(15):
212*4882a593Smuzhiyun 		snprintf(tmp, sz, "IDATAR[%u]", (offset - SHA_REG_DIN(0)) >> 2);
213*4882a593Smuzhiyun 		break;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	case SHA_REG_DIGEST(0):
216*4882a593Smuzhiyun 	case SHA_REG_DIGEST(1):
217*4882a593Smuzhiyun 	case SHA_REG_DIGEST(2):
218*4882a593Smuzhiyun 	case SHA_REG_DIGEST(3):
219*4882a593Smuzhiyun 	case SHA_REG_DIGEST(4):
220*4882a593Smuzhiyun 	case SHA_REG_DIGEST(5):
221*4882a593Smuzhiyun 	case SHA_REG_DIGEST(6):
222*4882a593Smuzhiyun 	case SHA_REG_DIGEST(7):
223*4882a593Smuzhiyun 	case SHA_REG_DIGEST(8):
224*4882a593Smuzhiyun 	case SHA_REG_DIGEST(9):
225*4882a593Smuzhiyun 	case SHA_REG_DIGEST(10):
226*4882a593Smuzhiyun 	case SHA_REG_DIGEST(11):
227*4882a593Smuzhiyun 	case SHA_REG_DIGEST(12):
228*4882a593Smuzhiyun 	case SHA_REG_DIGEST(13):
229*4882a593Smuzhiyun 	case SHA_REG_DIGEST(14):
230*4882a593Smuzhiyun 	case SHA_REG_DIGEST(15):
231*4882a593Smuzhiyun 		if (wr)
232*4882a593Smuzhiyun 			snprintf(tmp, sz, "IDATAR[%u]",
233*4882a593Smuzhiyun 				 16u + ((offset - SHA_REG_DIGEST(0)) >> 2));
234*4882a593Smuzhiyun 		else
235*4882a593Smuzhiyun 			snprintf(tmp, sz, "ODATAR[%u]",
236*4882a593Smuzhiyun 				 (offset - SHA_REG_DIGEST(0)) >> 2);
237*4882a593Smuzhiyun 		break;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	case SHA_HW_VERSION:
240*4882a593Smuzhiyun 		return "HWVER";
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	default:
243*4882a593Smuzhiyun 		snprintf(tmp, sz, "0x%02x", offset);
244*4882a593Smuzhiyun 		break;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return tmp;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #endif /* VERBOSE_DEBUG */
251*4882a593Smuzhiyun 
atmel_sha_read(struct atmel_sha_dev * dd,u32 offset)252*4882a593Smuzhiyun static inline u32 atmel_sha_read(struct atmel_sha_dev *dd, u32 offset)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	u32 value = readl_relaxed(dd->io_base + offset);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #ifdef VERBOSE_DEBUG
257*4882a593Smuzhiyun 	if (dd->flags & SHA_FLAGS_DUMP_REG) {
258*4882a593Smuzhiyun 		char tmp[16];
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		dev_vdbg(dd->dev, "read 0x%08x from %s\n", value,
261*4882a593Smuzhiyun 			 atmel_sha_reg_name(offset, tmp, sizeof(tmp), false));
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun #endif /* VERBOSE_DEBUG */
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return value;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
atmel_sha_write(struct atmel_sha_dev * dd,u32 offset,u32 value)268*4882a593Smuzhiyun static inline void atmel_sha_write(struct atmel_sha_dev *dd,
269*4882a593Smuzhiyun 					u32 offset, u32 value)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun #ifdef VERBOSE_DEBUG
272*4882a593Smuzhiyun 	if (dd->flags & SHA_FLAGS_DUMP_REG) {
273*4882a593Smuzhiyun 		char tmp[16];
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 		dev_vdbg(dd->dev, "write 0x%08x into %s\n", value,
276*4882a593Smuzhiyun 			 atmel_sha_reg_name(offset, tmp, sizeof(tmp), true));
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun #endif /* VERBOSE_DEBUG */
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	writel_relaxed(value, dd->io_base + offset);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
atmel_sha_complete(struct atmel_sha_dev * dd,int err)283*4882a593Smuzhiyun static inline int atmel_sha_complete(struct atmel_sha_dev *dd, int err)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	dd->flags &= ~(SHA_FLAGS_BUSY | SHA_FLAGS_FINAL | SHA_FLAGS_CPU |
288*4882a593Smuzhiyun 		       SHA_FLAGS_DMA_READY | SHA_FLAGS_OUTPUT_READY |
289*4882a593Smuzhiyun 		       SHA_FLAGS_DUMP_REG);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	clk_disable(dd->iclk);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if ((dd->is_async || dd->force_complete) && req->base.complete)
294*4882a593Smuzhiyun 		req->base.complete(&req->base, err);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* handle new request */
297*4882a593Smuzhiyun 	tasklet_schedule(&dd->queue_task);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return err;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
atmel_sha_append_sg(struct atmel_sha_reqctx * ctx)302*4882a593Smuzhiyun static size_t atmel_sha_append_sg(struct atmel_sha_reqctx *ctx)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	size_t count;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	while ((ctx->bufcnt < ctx->buflen) && ctx->total) {
307*4882a593Smuzhiyun 		count = min(ctx->sg->length - ctx->offset, ctx->total);
308*4882a593Smuzhiyun 		count = min(count, ctx->buflen - ctx->bufcnt);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		if (count <= 0) {
311*4882a593Smuzhiyun 			/*
312*4882a593Smuzhiyun 			* Check if count <= 0 because the buffer is full or
313*4882a593Smuzhiyun 			* because the sg length is 0. In the latest case,
314*4882a593Smuzhiyun 			* check if there is another sg in the list, a 0 length
315*4882a593Smuzhiyun 			* sg doesn't necessarily mean the end of the sg list.
316*4882a593Smuzhiyun 			*/
317*4882a593Smuzhiyun 			if ((ctx->sg->length == 0) && !sg_is_last(ctx->sg)) {
318*4882a593Smuzhiyun 				ctx->sg = sg_next(ctx->sg);
319*4882a593Smuzhiyun 				continue;
320*4882a593Smuzhiyun 			} else {
321*4882a593Smuzhiyun 				break;
322*4882a593Smuzhiyun 			}
323*4882a593Smuzhiyun 		}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 		scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, ctx->sg,
326*4882a593Smuzhiyun 			ctx->offset, count, 0);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 		ctx->bufcnt += count;
329*4882a593Smuzhiyun 		ctx->offset += count;
330*4882a593Smuzhiyun 		ctx->total -= count;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 		if (ctx->offset == ctx->sg->length) {
333*4882a593Smuzhiyun 			ctx->sg = sg_next(ctx->sg);
334*4882a593Smuzhiyun 			if (ctx->sg)
335*4882a593Smuzhiyun 				ctx->offset = 0;
336*4882a593Smuzhiyun 			else
337*4882a593Smuzhiyun 				ctx->total = 0;
338*4882a593Smuzhiyun 		}
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /*
345*4882a593Smuzhiyun  * The purpose of this padding is to ensure that the padded message is a
346*4882a593Smuzhiyun  * multiple of 512 bits (SHA1/SHA224/SHA256) or 1024 bits (SHA384/SHA512).
347*4882a593Smuzhiyun  * The bit "1" is appended at the end of the message followed by
348*4882a593Smuzhiyun  * "padlen-1" zero bits. Then a 64 bits block (SHA1/SHA224/SHA256) or
349*4882a593Smuzhiyun  * 128 bits block (SHA384/SHA512) equals to the message length in bits
350*4882a593Smuzhiyun  * is appended.
351*4882a593Smuzhiyun  *
352*4882a593Smuzhiyun  * For SHA1/SHA224/SHA256, padlen is calculated as followed:
353*4882a593Smuzhiyun  *  - if message length < 56 bytes then padlen = 56 - message length
354*4882a593Smuzhiyun  *  - else padlen = 64 + 56 - message length
355*4882a593Smuzhiyun  *
356*4882a593Smuzhiyun  * For SHA384/SHA512, padlen is calculated as followed:
357*4882a593Smuzhiyun  *  - if message length < 112 bytes then padlen = 112 - message length
358*4882a593Smuzhiyun  *  - else padlen = 128 + 112 - message length
359*4882a593Smuzhiyun  */
atmel_sha_fill_padding(struct atmel_sha_reqctx * ctx,int length)360*4882a593Smuzhiyun static void atmel_sha_fill_padding(struct atmel_sha_reqctx *ctx, int length)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	unsigned int index, padlen;
363*4882a593Smuzhiyun 	__be64 bits[2];
364*4882a593Smuzhiyun 	u64 size[2];
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	size[0] = ctx->digcnt[0];
367*4882a593Smuzhiyun 	size[1] = ctx->digcnt[1];
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	size[0] += ctx->bufcnt;
370*4882a593Smuzhiyun 	if (size[0] < ctx->bufcnt)
371*4882a593Smuzhiyun 		size[1]++;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	size[0] += length;
374*4882a593Smuzhiyun 	if (size[0]  < length)
375*4882a593Smuzhiyun 		size[1]++;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	bits[1] = cpu_to_be64(size[0] << 3);
378*4882a593Smuzhiyun 	bits[0] = cpu_to_be64(size[1] << 3 | size[0] >> 61);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
381*4882a593Smuzhiyun 	case SHA_FLAGS_SHA384:
382*4882a593Smuzhiyun 	case SHA_FLAGS_SHA512:
383*4882a593Smuzhiyun 		index = ctx->bufcnt & 0x7f;
384*4882a593Smuzhiyun 		padlen = (index < 112) ? (112 - index) : ((128+112) - index);
385*4882a593Smuzhiyun 		*(ctx->buffer + ctx->bufcnt) = 0x80;
386*4882a593Smuzhiyun 		memset(ctx->buffer + ctx->bufcnt + 1, 0, padlen-1);
387*4882a593Smuzhiyun 		memcpy(ctx->buffer + ctx->bufcnt + padlen, bits, 16);
388*4882a593Smuzhiyun 		ctx->bufcnt += padlen + 16;
389*4882a593Smuzhiyun 		ctx->flags |= SHA_FLAGS_PAD;
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	default:
393*4882a593Smuzhiyun 		index = ctx->bufcnt & 0x3f;
394*4882a593Smuzhiyun 		padlen = (index < 56) ? (56 - index) : ((64+56) - index);
395*4882a593Smuzhiyun 		*(ctx->buffer + ctx->bufcnt) = 0x80;
396*4882a593Smuzhiyun 		memset(ctx->buffer + ctx->bufcnt + 1, 0, padlen-1);
397*4882a593Smuzhiyun 		memcpy(ctx->buffer + ctx->bufcnt + padlen, &bits[1], 8);
398*4882a593Smuzhiyun 		ctx->bufcnt += padlen + 8;
399*4882a593Smuzhiyun 		ctx->flags |= SHA_FLAGS_PAD;
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
atmel_sha_find_dev(struct atmel_sha_ctx * tctx)404*4882a593Smuzhiyun static struct atmel_sha_dev *atmel_sha_find_dev(struct atmel_sha_ctx *tctx)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = NULL;
407*4882a593Smuzhiyun 	struct atmel_sha_dev *tmp;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	spin_lock_bh(&atmel_sha.lock);
410*4882a593Smuzhiyun 	if (!tctx->dd) {
411*4882a593Smuzhiyun 		list_for_each_entry(tmp, &atmel_sha.dev_list, list) {
412*4882a593Smuzhiyun 			dd = tmp;
413*4882a593Smuzhiyun 			break;
414*4882a593Smuzhiyun 		}
415*4882a593Smuzhiyun 		tctx->dd = dd;
416*4882a593Smuzhiyun 	} else {
417*4882a593Smuzhiyun 		dd = tctx->dd;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	spin_unlock_bh(&atmel_sha.lock);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	return dd;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
atmel_sha_init(struct ahash_request * req)425*4882a593Smuzhiyun static int atmel_sha_init(struct ahash_request *req)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
428*4882a593Smuzhiyun 	struct atmel_sha_ctx *tctx = crypto_ahash_ctx(tfm);
429*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
430*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = atmel_sha_find_dev(tctx);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	ctx->dd = dd;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	ctx->flags = 0;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	dev_dbg(dd->dev, "init: digest size: %d\n",
437*4882a593Smuzhiyun 		crypto_ahash_digestsize(tfm));
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	switch (crypto_ahash_digestsize(tfm)) {
440*4882a593Smuzhiyun 	case SHA1_DIGEST_SIZE:
441*4882a593Smuzhiyun 		ctx->flags |= SHA_FLAGS_SHA1;
442*4882a593Smuzhiyun 		ctx->block_size = SHA1_BLOCK_SIZE;
443*4882a593Smuzhiyun 		break;
444*4882a593Smuzhiyun 	case SHA224_DIGEST_SIZE:
445*4882a593Smuzhiyun 		ctx->flags |= SHA_FLAGS_SHA224;
446*4882a593Smuzhiyun 		ctx->block_size = SHA224_BLOCK_SIZE;
447*4882a593Smuzhiyun 		break;
448*4882a593Smuzhiyun 	case SHA256_DIGEST_SIZE:
449*4882a593Smuzhiyun 		ctx->flags |= SHA_FLAGS_SHA256;
450*4882a593Smuzhiyun 		ctx->block_size = SHA256_BLOCK_SIZE;
451*4882a593Smuzhiyun 		break;
452*4882a593Smuzhiyun 	case SHA384_DIGEST_SIZE:
453*4882a593Smuzhiyun 		ctx->flags |= SHA_FLAGS_SHA384;
454*4882a593Smuzhiyun 		ctx->block_size = SHA384_BLOCK_SIZE;
455*4882a593Smuzhiyun 		break;
456*4882a593Smuzhiyun 	case SHA512_DIGEST_SIZE:
457*4882a593Smuzhiyun 		ctx->flags |= SHA_FLAGS_SHA512;
458*4882a593Smuzhiyun 		ctx->block_size = SHA512_BLOCK_SIZE;
459*4882a593Smuzhiyun 		break;
460*4882a593Smuzhiyun 	default:
461*4882a593Smuzhiyun 		return -EINVAL;
462*4882a593Smuzhiyun 		break;
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	ctx->bufcnt = 0;
466*4882a593Smuzhiyun 	ctx->digcnt[0] = 0;
467*4882a593Smuzhiyun 	ctx->digcnt[1] = 0;
468*4882a593Smuzhiyun 	ctx->buflen = SHA_BUFFER_LEN;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
atmel_sha_write_ctrl(struct atmel_sha_dev * dd,int dma)473*4882a593Smuzhiyun static void atmel_sha_write_ctrl(struct atmel_sha_dev *dd, int dma)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
476*4882a593Smuzhiyun 	u32 valmr = SHA_MR_MODE_AUTO;
477*4882a593Smuzhiyun 	unsigned int i, hashsize = 0;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (likely(dma)) {
480*4882a593Smuzhiyun 		if (!dd->caps.has_dma)
481*4882a593Smuzhiyun 			atmel_sha_write(dd, SHA_IER, SHA_INT_TXBUFE);
482*4882a593Smuzhiyun 		valmr = SHA_MR_MODE_PDC;
483*4882a593Smuzhiyun 		if (dd->caps.has_dualbuff)
484*4882a593Smuzhiyun 			valmr |= SHA_MR_DUALBUFF;
485*4882a593Smuzhiyun 	} else {
486*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_IER, SHA_INT_DATARDY);
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
490*4882a593Smuzhiyun 	case SHA_FLAGS_SHA1:
491*4882a593Smuzhiyun 		valmr |= SHA_MR_ALGO_SHA1;
492*4882a593Smuzhiyun 		hashsize = SHA1_DIGEST_SIZE;
493*4882a593Smuzhiyun 		break;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	case SHA_FLAGS_SHA224:
496*4882a593Smuzhiyun 		valmr |= SHA_MR_ALGO_SHA224;
497*4882a593Smuzhiyun 		hashsize = SHA256_DIGEST_SIZE;
498*4882a593Smuzhiyun 		break;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	case SHA_FLAGS_SHA256:
501*4882a593Smuzhiyun 		valmr |= SHA_MR_ALGO_SHA256;
502*4882a593Smuzhiyun 		hashsize = SHA256_DIGEST_SIZE;
503*4882a593Smuzhiyun 		break;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	case SHA_FLAGS_SHA384:
506*4882a593Smuzhiyun 		valmr |= SHA_MR_ALGO_SHA384;
507*4882a593Smuzhiyun 		hashsize = SHA512_DIGEST_SIZE;
508*4882a593Smuzhiyun 		break;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	case SHA_FLAGS_SHA512:
511*4882a593Smuzhiyun 		valmr |= SHA_MR_ALGO_SHA512;
512*4882a593Smuzhiyun 		hashsize = SHA512_DIGEST_SIZE;
513*4882a593Smuzhiyun 		break;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	default:
516*4882a593Smuzhiyun 		break;
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* Setting CR_FIRST only for the first iteration */
520*4882a593Smuzhiyun 	if (!(ctx->digcnt[0] || ctx->digcnt[1])) {
521*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
522*4882a593Smuzhiyun 	} else if (dd->caps.has_uihv && (ctx->flags & SHA_FLAGS_RESTORE)) {
523*4882a593Smuzhiyun 		const u32 *hash = (const u32 *)ctx->digest;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		/*
526*4882a593Smuzhiyun 		 * Restore the hardware context: update the User Initialize
527*4882a593Smuzhiyun 		 * Hash Value (UIHV) with the value saved when the latest
528*4882a593Smuzhiyun 		 * 'update' operation completed on this very same crypto
529*4882a593Smuzhiyun 		 * request.
530*4882a593Smuzhiyun 		 */
531*4882a593Smuzhiyun 		ctx->flags &= ~SHA_FLAGS_RESTORE;
532*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_CR, SHA_CR_WUIHV);
533*4882a593Smuzhiyun 		for (i = 0; i < hashsize / sizeof(u32); ++i)
534*4882a593Smuzhiyun 			atmel_sha_write(dd, SHA_REG_DIN(i), hash[i]);
535*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
536*4882a593Smuzhiyun 		valmr |= SHA_MR_UIHV;
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 	/*
539*4882a593Smuzhiyun 	 * WARNING: If the UIHV feature is not available, the hardware CANNOT
540*4882a593Smuzhiyun 	 * process concurrent requests: the internal registers used to store
541*4882a593Smuzhiyun 	 * the hash/digest are still set to the partial digest output values
542*4882a593Smuzhiyun 	 * computed during the latest round.
543*4882a593Smuzhiyun 	 */
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_MR, valmr);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
atmel_sha_wait_for_data_ready(struct atmel_sha_dev * dd,atmel_sha_fn_t resume)548*4882a593Smuzhiyun static inline int atmel_sha_wait_for_data_ready(struct atmel_sha_dev *dd,
549*4882a593Smuzhiyun 						atmel_sha_fn_t resume)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	u32 isr = atmel_sha_read(dd, SHA_ISR);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	if (unlikely(isr & SHA_INT_DATARDY))
554*4882a593Smuzhiyun 		return resume(dd);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	dd->resume = resume;
557*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_IER, SHA_INT_DATARDY);
558*4882a593Smuzhiyun 	return -EINPROGRESS;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
atmel_sha_xmit_cpu(struct atmel_sha_dev * dd,const u8 * buf,size_t length,int final)561*4882a593Smuzhiyun static int atmel_sha_xmit_cpu(struct atmel_sha_dev *dd, const u8 *buf,
562*4882a593Smuzhiyun 			      size_t length, int final)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
565*4882a593Smuzhiyun 	int count, len32;
566*4882a593Smuzhiyun 	const u32 *buffer = (const u32 *)buf;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	dev_dbg(dd->dev, "xmit_cpu: digcnt: 0x%llx 0x%llx, length: %zd, final: %d\n",
569*4882a593Smuzhiyun 		ctx->digcnt[1], ctx->digcnt[0], length, final);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	atmel_sha_write_ctrl(dd, 0);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* should be non-zero before next lines to disable clocks later */
574*4882a593Smuzhiyun 	ctx->digcnt[0] += length;
575*4882a593Smuzhiyun 	if (ctx->digcnt[0] < length)
576*4882a593Smuzhiyun 		ctx->digcnt[1]++;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (final)
579*4882a593Smuzhiyun 		dd->flags |= SHA_FLAGS_FINAL; /* catch last interrupt */
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	len32 = DIV_ROUND_UP(length, sizeof(u32));
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	dd->flags |= SHA_FLAGS_CPU;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	for (count = 0; count < len32; count++)
586*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_REG_DIN(count), buffer[count]);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	return -EINPROGRESS;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
atmel_sha_xmit_pdc(struct atmel_sha_dev * dd,dma_addr_t dma_addr1,size_t length1,dma_addr_t dma_addr2,size_t length2,int final)591*4882a593Smuzhiyun static int atmel_sha_xmit_pdc(struct atmel_sha_dev *dd, dma_addr_t dma_addr1,
592*4882a593Smuzhiyun 		size_t length1, dma_addr_t dma_addr2, size_t length2, int final)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
595*4882a593Smuzhiyun 	int len32;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	dev_dbg(dd->dev, "xmit_pdc: digcnt: 0x%llx 0x%llx, length: %zd, final: %d\n",
598*4882a593Smuzhiyun 		ctx->digcnt[1], ctx->digcnt[0], length1, final);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	len32 = DIV_ROUND_UP(length1, sizeof(u32));
601*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_PTCR, SHA_PTCR_TXTDIS);
602*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_TPR, dma_addr1);
603*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_TCR, len32);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	len32 = DIV_ROUND_UP(length2, sizeof(u32));
606*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_TNPR, dma_addr2);
607*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_TNCR, len32);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	atmel_sha_write_ctrl(dd, 1);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/* should be non-zero before next lines to disable clocks later */
612*4882a593Smuzhiyun 	ctx->digcnt[0] += length1;
613*4882a593Smuzhiyun 	if (ctx->digcnt[0] < length1)
614*4882a593Smuzhiyun 		ctx->digcnt[1]++;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (final)
617*4882a593Smuzhiyun 		dd->flags |= SHA_FLAGS_FINAL; /* catch last interrupt */
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	dd->flags |=  SHA_FLAGS_DMA_ACTIVE;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/* Start DMA transfer */
622*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_PTCR, SHA_PTCR_TXTEN);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	return -EINPROGRESS;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
atmel_sha_dma_callback(void * data)627*4882a593Smuzhiyun static void atmel_sha_dma_callback(void *data)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = data;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	dd->is_async = true;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* dma_lch_in - completed - wait DATRDY */
634*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_IER, SHA_INT_DATARDY);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
atmel_sha_xmit_dma(struct atmel_sha_dev * dd,dma_addr_t dma_addr1,size_t length1,dma_addr_t dma_addr2,size_t length2,int final)637*4882a593Smuzhiyun static int atmel_sha_xmit_dma(struct atmel_sha_dev *dd, dma_addr_t dma_addr1,
638*4882a593Smuzhiyun 		size_t length1, dma_addr_t dma_addr2, size_t length2, int final)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
641*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	*in_desc;
642*4882a593Smuzhiyun 	struct scatterlist sg[2];
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	dev_dbg(dd->dev, "xmit_dma: digcnt: 0x%llx 0x%llx, length: %zd, final: %d\n",
645*4882a593Smuzhiyun 		ctx->digcnt[1], ctx->digcnt[0], length1, final);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.src_maxburst = 16;
648*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.dst_maxburst = 16;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	dmaengine_slave_config(dd->dma_lch_in.chan, &dd->dma_lch_in.dma_conf);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	if (length2) {
653*4882a593Smuzhiyun 		sg_init_table(sg, 2);
654*4882a593Smuzhiyun 		sg_dma_address(&sg[0]) = dma_addr1;
655*4882a593Smuzhiyun 		sg_dma_len(&sg[0]) = length1;
656*4882a593Smuzhiyun 		sg_dma_address(&sg[1]) = dma_addr2;
657*4882a593Smuzhiyun 		sg_dma_len(&sg[1]) = length2;
658*4882a593Smuzhiyun 		in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, sg, 2,
659*4882a593Smuzhiyun 			DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
660*4882a593Smuzhiyun 	} else {
661*4882a593Smuzhiyun 		sg_init_table(sg, 1);
662*4882a593Smuzhiyun 		sg_dma_address(&sg[0]) = dma_addr1;
663*4882a593Smuzhiyun 		sg_dma_len(&sg[0]) = length1;
664*4882a593Smuzhiyun 		in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, sg, 1,
665*4882a593Smuzhiyun 			DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun 	if (!in_desc)
668*4882a593Smuzhiyun 		return atmel_sha_complete(dd, -EINVAL);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	in_desc->callback = atmel_sha_dma_callback;
671*4882a593Smuzhiyun 	in_desc->callback_param = dd;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	atmel_sha_write_ctrl(dd, 1);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* should be non-zero before next lines to disable clocks later */
676*4882a593Smuzhiyun 	ctx->digcnt[0] += length1;
677*4882a593Smuzhiyun 	if (ctx->digcnt[0] < length1)
678*4882a593Smuzhiyun 		ctx->digcnt[1]++;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (final)
681*4882a593Smuzhiyun 		dd->flags |= SHA_FLAGS_FINAL; /* catch last interrupt */
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	dd->flags |=  SHA_FLAGS_DMA_ACTIVE;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* Start DMA transfer */
686*4882a593Smuzhiyun 	dmaengine_submit(in_desc);
687*4882a593Smuzhiyun 	dma_async_issue_pending(dd->dma_lch_in.chan);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return -EINPROGRESS;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
atmel_sha_xmit_start(struct atmel_sha_dev * dd,dma_addr_t dma_addr1,size_t length1,dma_addr_t dma_addr2,size_t length2,int final)692*4882a593Smuzhiyun static int atmel_sha_xmit_start(struct atmel_sha_dev *dd, dma_addr_t dma_addr1,
693*4882a593Smuzhiyun 		size_t length1, dma_addr_t dma_addr2, size_t length2, int final)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	if (dd->caps.has_dma)
696*4882a593Smuzhiyun 		return atmel_sha_xmit_dma(dd, dma_addr1, length1,
697*4882a593Smuzhiyun 				dma_addr2, length2, final);
698*4882a593Smuzhiyun 	else
699*4882a593Smuzhiyun 		return atmel_sha_xmit_pdc(dd, dma_addr1, length1,
700*4882a593Smuzhiyun 				dma_addr2, length2, final);
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun 
atmel_sha_update_cpu(struct atmel_sha_dev * dd)703*4882a593Smuzhiyun static int atmel_sha_update_cpu(struct atmel_sha_dev *dd)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
706*4882a593Smuzhiyun 	int bufcnt;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	atmel_sha_append_sg(ctx);
709*4882a593Smuzhiyun 	atmel_sha_fill_padding(ctx, 0);
710*4882a593Smuzhiyun 	bufcnt = ctx->bufcnt;
711*4882a593Smuzhiyun 	ctx->bufcnt = 0;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	return atmel_sha_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
atmel_sha_xmit_dma_map(struct atmel_sha_dev * dd,struct atmel_sha_reqctx * ctx,size_t length,int final)716*4882a593Smuzhiyun static int atmel_sha_xmit_dma_map(struct atmel_sha_dev *dd,
717*4882a593Smuzhiyun 					struct atmel_sha_reqctx *ctx,
718*4882a593Smuzhiyun 					size_t length, int final)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer,
721*4882a593Smuzhiyun 				ctx->buflen + ctx->block_size, DMA_TO_DEVICE);
722*4882a593Smuzhiyun 	if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
723*4882a593Smuzhiyun 		dev_err(dd->dev, "dma %zu bytes error\n", ctx->buflen +
724*4882a593Smuzhiyun 				ctx->block_size);
725*4882a593Smuzhiyun 		return atmel_sha_complete(dd, -EINVAL);
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	ctx->flags &= ~SHA_FLAGS_SG;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	/* next call does not fail... so no unmap in the case of error */
731*4882a593Smuzhiyun 	return atmel_sha_xmit_start(dd, ctx->dma_addr, length, 0, 0, final);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
atmel_sha_update_dma_slow(struct atmel_sha_dev * dd)734*4882a593Smuzhiyun static int atmel_sha_update_dma_slow(struct atmel_sha_dev *dd)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
737*4882a593Smuzhiyun 	unsigned int final;
738*4882a593Smuzhiyun 	size_t count;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	atmel_sha_append_sg(ctx);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	final = (ctx->flags & SHA_FLAGS_FINUP) && !ctx->total;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	dev_dbg(dd->dev, "slow: bufcnt: %zu, digcnt: 0x%llx 0x%llx, final: %d\n",
745*4882a593Smuzhiyun 		 ctx->bufcnt, ctx->digcnt[1], ctx->digcnt[0], final);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	if (final)
748*4882a593Smuzhiyun 		atmel_sha_fill_padding(ctx, 0);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	if (final || (ctx->bufcnt == ctx->buflen)) {
751*4882a593Smuzhiyun 		count = ctx->bufcnt;
752*4882a593Smuzhiyun 		ctx->bufcnt = 0;
753*4882a593Smuzhiyun 		return atmel_sha_xmit_dma_map(dd, ctx, count, final);
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	return 0;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun 
atmel_sha_update_dma_start(struct atmel_sha_dev * dd)759*4882a593Smuzhiyun static int atmel_sha_update_dma_start(struct atmel_sha_dev *dd)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
762*4882a593Smuzhiyun 	unsigned int length, final, tail;
763*4882a593Smuzhiyun 	struct scatterlist *sg;
764*4882a593Smuzhiyun 	unsigned int count;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (!ctx->total)
767*4882a593Smuzhiyun 		return 0;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (ctx->bufcnt || ctx->offset)
770*4882a593Smuzhiyun 		return atmel_sha_update_dma_slow(dd);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	dev_dbg(dd->dev, "fast: digcnt: 0x%llx 0x%llx, bufcnt: %zd, total: %u\n",
773*4882a593Smuzhiyun 		ctx->digcnt[1], ctx->digcnt[0], ctx->bufcnt, ctx->total);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	sg = ctx->sg;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	if (!IS_ALIGNED(sg->offset, sizeof(u32)))
778*4882a593Smuzhiyun 		return atmel_sha_update_dma_slow(dd);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	if (!sg_is_last(sg) && !IS_ALIGNED(sg->length, ctx->block_size))
781*4882a593Smuzhiyun 		/* size is not ctx->block_size aligned */
782*4882a593Smuzhiyun 		return atmel_sha_update_dma_slow(dd);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	length = min(ctx->total, sg->length);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	if (sg_is_last(sg)) {
787*4882a593Smuzhiyun 		if (!(ctx->flags & SHA_FLAGS_FINUP)) {
788*4882a593Smuzhiyun 			/* not last sg must be ctx->block_size aligned */
789*4882a593Smuzhiyun 			tail = length & (ctx->block_size - 1);
790*4882a593Smuzhiyun 			length -= tail;
791*4882a593Smuzhiyun 		}
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	ctx->total -= length;
795*4882a593Smuzhiyun 	ctx->offset = length; /* offset where to start slow */
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	final = (ctx->flags & SHA_FLAGS_FINUP) && !ctx->total;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* Add padding */
800*4882a593Smuzhiyun 	if (final) {
801*4882a593Smuzhiyun 		tail = length & (ctx->block_size - 1);
802*4882a593Smuzhiyun 		length -= tail;
803*4882a593Smuzhiyun 		ctx->total += tail;
804*4882a593Smuzhiyun 		ctx->offset = length; /* offset where to start slow */
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 		sg = ctx->sg;
807*4882a593Smuzhiyun 		atmel_sha_append_sg(ctx);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 		atmel_sha_fill_padding(ctx, length);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 		ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer,
812*4882a593Smuzhiyun 			ctx->buflen + ctx->block_size, DMA_TO_DEVICE);
813*4882a593Smuzhiyun 		if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
814*4882a593Smuzhiyun 			dev_err(dd->dev, "dma %zu bytes error\n",
815*4882a593Smuzhiyun 				ctx->buflen + ctx->block_size);
816*4882a593Smuzhiyun 			return atmel_sha_complete(dd, -EINVAL);
817*4882a593Smuzhiyun 		}
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 		if (length == 0) {
820*4882a593Smuzhiyun 			ctx->flags &= ~SHA_FLAGS_SG;
821*4882a593Smuzhiyun 			count = ctx->bufcnt;
822*4882a593Smuzhiyun 			ctx->bufcnt = 0;
823*4882a593Smuzhiyun 			return atmel_sha_xmit_start(dd, ctx->dma_addr, count, 0,
824*4882a593Smuzhiyun 					0, final);
825*4882a593Smuzhiyun 		} else {
826*4882a593Smuzhiyun 			ctx->sg = sg;
827*4882a593Smuzhiyun 			if (!dma_map_sg(dd->dev, ctx->sg, 1,
828*4882a593Smuzhiyun 				DMA_TO_DEVICE)) {
829*4882a593Smuzhiyun 					dev_err(dd->dev, "dma_map_sg  error\n");
830*4882a593Smuzhiyun 					return atmel_sha_complete(dd, -EINVAL);
831*4882a593Smuzhiyun 			}
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 			ctx->flags |= SHA_FLAGS_SG;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 			count = ctx->bufcnt;
836*4882a593Smuzhiyun 			ctx->bufcnt = 0;
837*4882a593Smuzhiyun 			return atmel_sha_xmit_start(dd, sg_dma_address(ctx->sg),
838*4882a593Smuzhiyun 					length, ctx->dma_addr, count, final);
839*4882a593Smuzhiyun 		}
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
843*4882a593Smuzhiyun 		dev_err(dd->dev, "dma_map_sg  error\n");
844*4882a593Smuzhiyun 		return atmel_sha_complete(dd, -EINVAL);
845*4882a593Smuzhiyun 	}
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	ctx->flags |= SHA_FLAGS_SG;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* next call does not fail... so no unmap in the case of error */
850*4882a593Smuzhiyun 	return atmel_sha_xmit_start(dd, sg_dma_address(ctx->sg), length, 0,
851*4882a593Smuzhiyun 								0, final);
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
atmel_sha_update_dma_stop(struct atmel_sha_dev * dd)854*4882a593Smuzhiyun static void atmel_sha_update_dma_stop(struct atmel_sha_dev *dd)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	if (ctx->flags & SHA_FLAGS_SG) {
859*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
860*4882a593Smuzhiyun 		if (ctx->sg->length == ctx->offset) {
861*4882a593Smuzhiyun 			ctx->sg = sg_next(ctx->sg);
862*4882a593Smuzhiyun 			if (ctx->sg)
863*4882a593Smuzhiyun 				ctx->offset = 0;
864*4882a593Smuzhiyun 		}
865*4882a593Smuzhiyun 		if (ctx->flags & SHA_FLAGS_PAD) {
866*4882a593Smuzhiyun 			dma_unmap_single(dd->dev, ctx->dma_addr,
867*4882a593Smuzhiyun 				ctx->buflen + ctx->block_size, DMA_TO_DEVICE);
868*4882a593Smuzhiyun 		}
869*4882a593Smuzhiyun 	} else {
870*4882a593Smuzhiyun 		dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen +
871*4882a593Smuzhiyun 						ctx->block_size, DMA_TO_DEVICE);
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
atmel_sha_update_req(struct atmel_sha_dev * dd)875*4882a593Smuzhiyun static int atmel_sha_update_req(struct atmel_sha_dev *dd)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
878*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
879*4882a593Smuzhiyun 	int err;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	dev_dbg(dd->dev, "update_req: total: %u, digcnt: 0x%llx 0x%llx\n",
882*4882a593Smuzhiyun 		ctx->total, ctx->digcnt[1], ctx->digcnt[0]);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	if (ctx->flags & SHA_FLAGS_CPU)
885*4882a593Smuzhiyun 		err = atmel_sha_update_cpu(dd);
886*4882a593Smuzhiyun 	else
887*4882a593Smuzhiyun 		err = atmel_sha_update_dma_start(dd);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* wait for dma completion before can take more data */
890*4882a593Smuzhiyun 	dev_dbg(dd->dev, "update: err: %d, digcnt: 0x%llx 0%llx\n",
891*4882a593Smuzhiyun 			err, ctx->digcnt[1], ctx->digcnt[0]);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	return err;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
atmel_sha_final_req(struct atmel_sha_dev * dd)896*4882a593Smuzhiyun static int atmel_sha_final_req(struct atmel_sha_dev *dd)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
899*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
900*4882a593Smuzhiyun 	int err = 0;
901*4882a593Smuzhiyun 	int count;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	if (ctx->bufcnt >= ATMEL_SHA_DMA_THRESHOLD) {
904*4882a593Smuzhiyun 		atmel_sha_fill_padding(ctx, 0);
905*4882a593Smuzhiyun 		count = ctx->bufcnt;
906*4882a593Smuzhiyun 		ctx->bufcnt = 0;
907*4882a593Smuzhiyun 		err = atmel_sha_xmit_dma_map(dd, ctx, count, 1);
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 	/* faster to handle last block with cpu */
910*4882a593Smuzhiyun 	else {
911*4882a593Smuzhiyun 		atmel_sha_fill_padding(ctx, 0);
912*4882a593Smuzhiyun 		count = ctx->bufcnt;
913*4882a593Smuzhiyun 		ctx->bufcnt = 0;
914*4882a593Smuzhiyun 		err = atmel_sha_xmit_cpu(dd, ctx->buffer, count, 1);
915*4882a593Smuzhiyun 	}
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	dev_dbg(dd->dev, "final_req: err: %d\n", err);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	return err;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun 
atmel_sha_copy_hash(struct ahash_request * req)922*4882a593Smuzhiyun static void atmel_sha_copy_hash(struct ahash_request *req)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
925*4882a593Smuzhiyun 	u32 *hash = (u32 *)ctx->digest;
926*4882a593Smuzhiyun 	unsigned int i, hashsize;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
929*4882a593Smuzhiyun 	case SHA_FLAGS_SHA1:
930*4882a593Smuzhiyun 		hashsize = SHA1_DIGEST_SIZE;
931*4882a593Smuzhiyun 		break;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	case SHA_FLAGS_SHA224:
934*4882a593Smuzhiyun 	case SHA_FLAGS_SHA256:
935*4882a593Smuzhiyun 		hashsize = SHA256_DIGEST_SIZE;
936*4882a593Smuzhiyun 		break;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	case SHA_FLAGS_SHA384:
939*4882a593Smuzhiyun 	case SHA_FLAGS_SHA512:
940*4882a593Smuzhiyun 		hashsize = SHA512_DIGEST_SIZE;
941*4882a593Smuzhiyun 		break;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	default:
944*4882a593Smuzhiyun 		/* Should not happen... */
945*4882a593Smuzhiyun 		return;
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	for (i = 0; i < hashsize / sizeof(u32); ++i)
949*4882a593Smuzhiyun 		hash[i] = atmel_sha_read(ctx->dd, SHA_REG_DIGEST(i));
950*4882a593Smuzhiyun 	ctx->flags |= SHA_FLAGS_RESTORE;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun 
atmel_sha_copy_ready_hash(struct ahash_request * req)953*4882a593Smuzhiyun static void atmel_sha_copy_ready_hash(struct ahash_request *req)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	if (!req->result)
958*4882a593Smuzhiyun 		return;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
961*4882a593Smuzhiyun 	default:
962*4882a593Smuzhiyun 	case SHA_FLAGS_SHA1:
963*4882a593Smuzhiyun 		memcpy(req->result, ctx->digest, SHA1_DIGEST_SIZE);
964*4882a593Smuzhiyun 		break;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	case SHA_FLAGS_SHA224:
967*4882a593Smuzhiyun 		memcpy(req->result, ctx->digest, SHA224_DIGEST_SIZE);
968*4882a593Smuzhiyun 		break;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	case SHA_FLAGS_SHA256:
971*4882a593Smuzhiyun 		memcpy(req->result, ctx->digest, SHA256_DIGEST_SIZE);
972*4882a593Smuzhiyun 		break;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	case SHA_FLAGS_SHA384:
975*4882a593Smuzhiyun 		memcpy(req->result, ctx->digest, SHA384_DIGEST_SIZE);
976*4882a593Smuzhiyun 		break;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	case SHA_FLAGS_SHA512:
979*4882a593Smuzhiyun 		memcpy(req->result, ctx->digest, SHA512_DIGEST_SIZE);
980*4882a593Smuzhiyun 		break;
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
atmel_sha_finish(struct ahash_request * req)984*4882a593Smuzhiyun static int atmel_sha_finish(struct ahash_request *req)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
987*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = ctx->dd;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	if (ctx->digcnt[0] || ctx->digcnt[1])
990*4882a593Smuzhiyun 		atmel_sha_copy_ready_hash(req);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	dev_dbg(dd->dev, "digcnt: 0x%llx 0x%llx, bufcnt: %zd\n", ctx->digcnt[1],
993*4882a593Smuzhiyun 		ctx->digcnt[0], ctx->bufcnt);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	return 0;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
atmel_sha_finish_req(struct ahash_request * req,int err)998*4882a593Smuzhiyun static void atmel_sha_finish_req(struct ahash_request *req, int err)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1001*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = ctx->dd;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	if (!err) {
1004*4882a593Smuzhiyun 		atmel_sha_copy_hash(req);
1005*4882a593Smuzhiyun 		if (SHA_FLAGS_FINAL & dd->flags)
1006*4882a593Smuzhiyun 			err = atmel_sha_finish(req);
1007*4882a593Smuzhiyun 	} else {
1008*4882a593Smuzhiyun 		ctx->flags |= SHA_FLAGS_ERROR;
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	/* atomic operation is not needed here */
1012*4882a593Smuzhiyun 	(void)atmel_sha_complete(dd, err);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
atmel_sha_hw_init(struct atmel_sha_dev * dd)1015*4882a593Smuzhiyun static int atmel_sha_hw_init(struct atmel_sha_dev *dd)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun 	int err;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	err = clk_enable(dd->iclk);
1020*4882a593Smuzhiyun 	if (err)
1021*4882a593Smuzhiyun 		return err;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	if (!(SHA_FLAGS_INIT & dd->flags)) {
1024*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_CR, SHA_CR_SWRST);
1025*4882a593Smuzhiyun 		dd->flags |= SHA_FLAGS_INIT;
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	return 0;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun 
atmel_sha_get_version(struct atmel_sha_dev * dd)1031*4882a593Smuzhiyun static inline unsigned int atmel_sha_get_version(struct atmel_sha_dev *dd)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun 	return atmel_sha_read(dd, SHA_HW_VERSION) & 0x00000fff;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
atmel_sha_hw_version_init(struct atmel_sha_dev * dd)1036*4882a593Smuzhiyun static int atmel_sha_hw_version_init(struct atmel_sha_dev *dd)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	int err;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	err = atmel_sha_hw_init(dd);
1041*4882a593Smuzhiyun 	if (err)
1042*4882a593Smuzhiyun 		return err;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	dd->hw_version = atmel_sha_get_version(dd);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	dev_info(dd->dev,
1047*4882a593Smuzhiyun 			"version: 0x%x\n", dd->hw_version);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	clk_disable(dd->iclk);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	return 0;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
atmel_sha_handle_queue(struct atmel_sha_dev * dd,struct ahash_request * req)1054*4882a593Smuzhiyun static int atmel_sha_handle_queue(struct atmel_sha_dev *dd,
1055*4882a593Smuzhiyun 				  struct ahash_request *req)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun 	struct crypto_async_request *async_req, *backlog;
1058*4882a593Smuzhiyun 	struct atmel_sha_ctx *ctx;
1059*4882a593Smuzhiyun 	unsigned long flags;
1060*4882a593Smuzhiyun 	bool start_async;
1061*4882a593Smuzhiyun 	int err = 0, ret = 0;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	spin_lock_irqsave(&dd->lock, flags);
1064*4882a593Smuzhiyun 	if (req)
1065*4882a593Smuzhiyun 		ret = ahash_enqueue_request(&dd->queue, req);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	if (SHA_FLAGS_BUSY & dd->flags) {
1068*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dd->lock, flags);
1069*4882a593Smuzhiyun 		return ret;
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	backlog = crypto_get_backlog(&dd->queue);
1073*4882a593Smuzhiyun 	async_req = crypto_dequeue_request(&dd->queue);
1074*4882a593Smuzhiyun 	if (async_req)
1075*4882a593Smuzhiyun 		dd->flags |= SHA_FLAGS_BUSY;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dd->lock, flags);
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	if (!async_req)
1080*4882a593Smuzhiyun 		return ret;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	if (backlog)
1083*4882a593Smuzhiyun 		backlog->complete(backlog, -EINPROGRESS);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	ctx = crypto_tfm_ctx(async_req->tfm);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	dd->req = ahash_request_cast(async_req);
1088*4882a593Smuzhiyun 	start_async = (dd->req != req);
1089*4882a593Smuzhiyun 	dd->is_async = start_async;
1090*4882a593Smuzhiyun 	dd->force_complete = false;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	/* WARNING: ctx->start() MAY change dd->is_async. */
1093*4882a593Smuzhiyun 	err = ctx->start(dd);
1094*4882a593Smuzhiyun 	return (start_async) ? ret : err;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun static int atmel_sha_done(struct atmel_sha_dev *dd);
1098*4882a593Smuzhiyun 
atmel_sha_start(struct atmel_sha_dev * dd)1099*4882a593Smuzhiyun static int atmel_sha_start(struct atmel_sha_dev *dd)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1102*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1103*4882a593Smuzhiyun 	int err;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
1106*4882a593Smuzhiyun 						ctx->op, req->nbytes);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	err = atmel_sha_hw_init(dd);
1109*4882a593Smuzhiyun 	if (err)
1110*4882a593Smuzhiyun 		return atmel_sha_complete(dd, err);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	/*
1113*4882a593Smuzhiyun 	 * atmel_sha_update_req() and atmel_sha_final_req() can return either:
1114*4882a593Smuzhiyun 	 *  -EINPROGRESS: the hardware is busy and the SHA driver will resume
1115*4882a593Smuzhiyun 	 *                its job later in the done_task.
1116*4882a593Smuzhiyun 	 *                This is the main path.
1117*4882a593Smuzhiyun 	 *
1118*4882a593Smuzhiyun 	 * 0: the SHA driver can continue its job then release the hardware
1119*4882a593Smuzhiyun 	 *    later, if needed, with atmel_sha_finish_req().
1120*4882a593Smuzhiyun 	 *    This is the alternate path.
1121*4882a593Smuzhiyun 	 *
1122*4882a593Smuzhiyun 	 * < 0: an error has occurred so atmel_sha_complete(dd, err) has already
1123*4882a593Smuzhiyun 	 *      been called, hence the hardware has been released.
1124*4882a593Smuzhiyun 	 *      The SHA driver must stop its job without calling
1125*4882a593Smuzhiyun 	 *      atmel_sha_finish_req(), otherwise atmel_sha_complete() would be
1126*4882a593Smuzhiyun 	 *      called a second time.
1127*4882a593Smuzhiyun 	 *
1128*4882a593Smuzhiyun 	 * Please note that currently, atmel_sha_final_req() never returns 0.
1129*4882a593Smuzhiyun 	 */
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	dd->resume = atmel_sha_done;
1132*4882a593Smuzhiyun 	if (ctx->op == SHA_OP_UPDATE) {
1133*4882a593Smuzhiyun 		err = atmel_sha_update_req(dd);
1134*4882a593Smuzhiyun 		if (!err && (ctx->flags & SHA_FLAGS_FINUP))
1135*4882a593Smuzhiyun 			/* no final() after finup() */
1136*4882a593Smuzhiyun 			err = atmel_sha_final_req(dd);
1137*4882a593Smuzhiyun 	} else if (ctx->op == SHA_OP_FINAL) {
1138*4882a593Smuzhiyun 		err = atmel_sha_final_req(dd);
1139*4882a593Smuzhiyun 	}
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	if (!err)
1142*4882a593Smuzhiyun 		/* done_task will not finish it, so do it here */
1143*4882a593Smuzhiyun 		atmel_sha_finish_req(req, err);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	dev_dbg(dd->dev, "exit, err: %d\n", err);
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	return err;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
atmel_sha_enqueue(struct ahash_request * req,unsigned int op)1150*4882a593Smuzhiyun static int atmel_sha_enqueue(struct ahash_request *req, unsigned int op)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1153*4882a593Smuzhiyun 	struct atmel_sha_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1154*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = tctx->dd;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	ctx->op = op;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	return atmel_sha_handle_queue(dd, req);
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun 
atmel_sha_update(struct ahash_request * req)1161*4882a593Smuzhiyun static int atmel_sha_update(struct ahash_request *req)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	if (!req->nbytes)
1166*4882a593Smuzhiyun 		return 0;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	ctx->total = req->nbytes;
1169*4882a593Smuzhiyun 	ctx->sg = req->src;
1170*4882a593Smuzhiyun 	ctx->offset = 0;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	if (ctx->flags & SHA_FLAGS_FINUP) {
1173*4882a593Smuzhiyun 		if (ctx->bufcnt + ctx->total < ATMEL_SHA_DMA_THRESHOLD)
1174*4882a593Smuzhiyun 			/* faster to use CPU for short transfers */
1175*4882a593Smuzhiyun 			ctx->flags |= SHA_FLAGS_CPU;
1176*4882a593Smuzhiyun 	} else if (ctx->bufcnt + ctx->total < ctx->buflen) {
1177*4882a593Smuzhiyun 		atmel_sha_append_sg(ctx);
1178*4882a593Smuzhiyun 		return 0;
1179*4882a593Smuzhiyun 	}
1180*4882a593Smuzhiyun 	return atmel_sha_enqueue(req, SHA_OP_UPDATE);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
atmel_sha_final(struct ahash_request * req)1183*4882a593Smuzhiyun static int atmel_sha_final(struct ahash_request *req)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	ctx->flags |= SHA_FLAGS_FINUP;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	if (ctx->flags & SHA_FLAGS_ERROR)
1190*4882a593Smuzhiyun 		return 0; /* uncompleted hash is not needed */
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	if (ctx->flags & SHA_FLAGS_PAD)
1193*4882a593Smuzhiyun 		/* copy ready hash (+ finalize hmac) */
1194*4882a593Smuzhiyun 		return atmel_sha_finish(req);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	return atmel_sha_enqueue(req, SHA_OP_FINAL);
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
atmel_sha_finup(struct ahash_request * req)1199*4882a593Smuzhiyun static int atmel_sha_finup(struct ahash_request *req)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1202*4882a593Smuzhiyun 	int err1, err2;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	ctx->flags |= SHA_FLAGS_FINUP;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	err1 = atmel_sha_update(req);
1207*4882a593Smuzhiyun 	if (err1 == -EINPROGRESS ||
1208*4882a593Smuzhiyun 	    (err1 == -EBUSY && (ahash_request_flags(req) &
1209*4882a593Smuzhiyun 				CRYPTO_TFM_REQ_MAY_BACKLOG)))
1210*4882a593Smuzhiyun 		return err1;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	/*
1213*4882a593Smuzhiyun 	 * final() has to be always called to cleanup resources
1214*4882a593Smuzhiyun 	 * even if udpate() failed, except EINPROGRESS
1215*4882a593Smuzhiyun 	 */
1216*4882a593Smuzhiyun 	err2 = atmel_sha_final(req);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	return err1 ?: err2;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
atmel_sha_digest(struct ahash_request * req)1221*4882a593Smuzhiyun static int atmel_sha_digest(struct ahash_request *req)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	return atmel_sha_init(req) ?: atmel_sha_finup(req);
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 
atmel_sha_export(struct ahash_request * req,void * out)1227*4882a593Smuzhiyun static int atmel_sha_export(struct ahash_request *req, void *out)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun 	const struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	memcpy(out, ctx, sizeof(*ctx));
1232*4882a593Smuzhiyun 	return 0;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
atmel_sha_import(struct ahash_request * req,const void * in)1235*4882a593Smuzhiyun static int atmel_sha_import(struct ahash_request *req, const void *in)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	memcpy(ctx, in, sizeof(*ctx));
1240*4882a593Smuzhiyun 	return 0;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun 
atmel_sha_cra_init(struct crypto_tfm * tfm)1243*4882a593Smuzhiyun static int atmel_sha_cra_init(struct crypto_tfm *tfm)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun 	struct atmel_sha_ctx *ctx = crypto_tfm_ctx(tfm);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
1248*4882a593Smuzhiyun 				 sizeof(struct atmel_sha_reqctx));
1249*4882a593Smuzhiyun 	ctx->start = atmel_sha_start;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	return 0;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun 
atmel_sha_alg_init(struct ahash_alg * alg)1254*4882a593Smuzhiyun static void atmel_sha_alg_init(struct ahash_alg *alg)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun 	alg->halg.base.cra_priority = ATMEL_SHA_PRIORITY;
1257*4882a593Smuzhiyun 	alg->halg.base.cra_flags = CRYPTO_ALG_ASYNC;
1258*4882a593Smuzhiyun 	alg->halg.base.cra_ctxsize = sizeof(struct atmel_sha_ctx);
1259*4882a593Smuzhiyun 	alg->halg.base.cra_module = THIS_MODULE;
1260*4882a593Smuzhiyun 	alg->halg.base.cra_init = atmel_sha_cra_init;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	alg->halg.statesize = sizeof(struct atmel_sha_reqctx);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	alg->init = atmel_sha_init;
1265*4882a593Smuzhiyun 	alg->update = atmel_sha_update;
1266*4882a593Smuzhiyun 	alg->final = atmel_sha_final;
1267*4882a593Smuzhiyun 	alg->finup = atmel_sha_finup;
1268*4882a593Smuzhiyun 	alg->digest = atmel_sha_digest;
1269*4882a593Smuzhiyun 	alg->export = atmel_sha_export;
1270*4882a593Smuzhiyun 	alg->import = atmel_sha_import;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun static struct ahash_alg sha_1_256_algs[] = {
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun 	.halg.base.cra_name		= "sha1",
1276*4882a593Smuzhiyun 	.halg.base.cra_driver_name	= "atmel-sha1",
1277*4882a593Smuzhiyun 	.halg.base.cra_blocksize	= SHA1_BLOCK_SIZE,
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	.halg.digestsize = SHA1_DIGEST_SIZE,
1280*4882a593Smuzhiyun },
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun 	.halg.base.cra_name		= "sha256",
1283*4882a593Smuzhiyun 	.halg.base.cra_driver_name	= "atmel-sha256",
1284*4882a593Smuzhiyun 	.halg.base.cra_blocksize	= SHA256_BLOCK_SIZE,
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	.halg.digestsize = SHA256_DIGEST_SIZE,
1287*4882a593Smuzhiyun },
1288*4882a593Smuzhiyun };
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun static struct ahash_alg sha_224_alg = {
1291*4882a593Smuzhiyun 	.halg.base.cra_name		= "sha224",
1292*4882a593Smuzhiyun 	.halg.base.cra_driver_name	= "atmel-sha224",
1293*4882a593Smuzhiyun 	.halg.base.cra_blocksize	= SHA224_BLOCK_SIZE,
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	.halg.digestsize = SHA224_DIGEST_SIZE,
1296*4882a593Smuzhiyun };
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun static struct ahash_alg sha_384_512_algs[] = {
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun 	.halg.base.cra_name		= "sha384",
1301*4882a593Smuzhiyun 	.halg.base.cra_driver_name	= "atmel-sha384",
1302*4882a593Smuzhiyun 	.halg.base.cra_blocksize	= SHA384_BLOCK_SIZE,
1303*4882a593Smuzhiyun 	.halg.base.cra_alignmask	= 0x3,
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	.halg.digestsize = SHA384_DIGEST_SIZE,
1306*4882a593Smuzhiyun },
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun 	.halg.base.cra_name		= "sha512",
1309*4882a593Smuzhiyun 	.halg.base.cra_driver_name	= "atmel-sha512",
1310*4882a593Smuzhiyun 	.halg.base.cra_blocksize	= SHA512_BLOCK_SIZE,
1311*4882a593Smuzhiyun 	.halg.base.cra_alignmask	= 0x3,
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	.halg.digestsize = SHA512_DIGEST_SIZE,
1314*4882a593Smuzhiyun },
1315*4882a593Smuzhiyun };
1316*4882a593Smuzhiyun 
atmel_sha_queue_task(unsigned long data)1317*4882a593Smuzhiyun static void atmel_sha_queue_task(unsigned long data)
1318*4882a593Smuzhiyun {
1319*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = (struct atmel_sha_dev *)data;
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	atmel_sha_handle_queue(dd, NULL);
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun 
atmel_sha_done(struct atmel_sha_dev * dd)1324*4882a593Smuzhiyun static int atmel_sha_done(struct atmel_sha_dev *dd)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun 	int err = 0;
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	if (SHA_FLAGS_CPU & dd->flags) {
1329*4882a593Smuzhiyun 		if (SHA_FLAGS_OUTPUT_READY & dd->flags) {
1330*4882a593Smuzhiyun 			dd->flags &= ~SHA_FLAGS_OUTPUT_READY;
1331*4882a593Smuzhiyun 			goto finish;
1332*4882a593Smuzhiyun 		}
1333*4882a593Smuzhiyun 	} else if (SHA_FLAGS_DMA_READY & dd->flags) {
1334*4882a593Smuzhiyun 		if (SHA_FLAGS_DMA_ACTIVE & dd->flags) {
1335*4882a593Smuzhiyun 			dd->flags &= ~SHA_FLAGS_DMA_ACTIVE;
1336*4882a593Smuzhiyun 			atmel_sha_update_dma_stop(dd);
1337*4882a593Smuzhiyun 		}
1338*4882a593Smuzhiyun 		if (SHA_FLAGS_OUTPUT_READY & dd->flags) {
1339*4882a593Smuzhiyun 			/* hash or semi-hash ready */
1340*4882a593Smuzhiyun 			dd->flags &= ~(SHA_FLAGS_DMA_READY |
1341*4882a593Smuzhiyun 						SHA_FLAGS_OUTPUT_READY);
1342*4882a593Smuzhiyun 			err = atmel_sha_update_dma_start(dd);
1343*4882a593Smuzhiyun 			if (err != -EINPROGRESS)
1344*4882a593Smuzhiyun 				goto finish;
1345*4882a593Smuzhiyun 		}
1346*4882a593Smuzhiyun 	}
1347*4882a593Smuzhiyun 	return err;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun finish:
1350*4882a593Smuzhiyun 	/* finish curent request */
1351*4882a593Smuzhiyun 	atmel_sha_finish_req(dd->req, err);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	return err;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun 
atmel_sha_done_task(unsigned long data)1356*4882a593Smuzhiyun static void atmel_sha_done_task(unsigned long data)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = (struct atmel_sha_dev *)data;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	dd->is_async = true;
1361*4882a593Smuzhiyun 	(void)dd->resume(dd);
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun 
atmel_sha_irq(int irq,void * dev_id)1364*4882a593Smuzhiyun static irqreturn_t atmel_sha_irq(int irq, void *dev_id)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun 	struct atmel_sha_dev *sha_dd = dev_id;
1367*4882a593Smuzhiyun 	u32 reg;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	reg = atmel_sha_read(sha_dd, SHA_ISR);
1370*4882a593Smuzhiyun 	if (reg & atmel_sha_read(sha_dd, SHA_IMR)) {
1371*4882a593Smuzhiyun 		atmel_sha_write(sha_dd, SHA_IDR, reg);
1372*4882a593Smuzhiyun 		if (SHA_FLAGS_BUSY & sha_dd->flags) {
1373*4882a593Smuzhiyun 			sha_dd->flags |= SHA_FLAGS_OUTPUT_READY;
1374*4882a593Smuzhiyun 			if (!(SHA_FLAGS_CPU & sha_dd->flags))
1375*4882a593Smuzhiyun 				sha_dd->flags |= SHA_FLAGS_DMA_READY;
1376*4882a593Smuzhiyun 			tasklet_schedule(&sha_dd->done_task);
1377*4882a593Smuzhiyun 		} else {
1378*4882a593Smuzhiyun 			dev_warn(sha_dd->dev, "SHA interrupt when no active requests.\n");
1379*4882a593Smuzhiyun 		}
1380*4882a593Smuzhiyun 		return IRQ_HANDLED;
1381*4882a593Smuzhiyun 	}
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	return IRQ_NONE;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun /* DMA transfer functions */
1388*4882a593Smuzhiyun 
atmel_sha_dma_check_aligned(struct atmel_sha_dev * dd,struct scatterlist * sg,size_t len)1389*4882a593Smuzhiyun static bool atmel_sha_dma_check_aligned(struct atmel_sha_dev *dd,
1390*4882a593Smuzhiyun 					struct scatterlist *sg,
1391*4882a593Smuzhiyun 					size_t len)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	struct atmel_sha_dma *dma = &dd->dma_lch_in;
1394*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1395*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1396*4882a593Smuzhiyun 	size_t bs = ctx->block_size;
1397*4882a593Smuzhiyun 	int nents;
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	for (nents = 0; sg; sg = sg_next(sg), ++nents) {
1400*4882a593Smuzhiyun 		if (!IS_ALIGNED(sg->offset, sizeof(u32)))
1401*4882a593Smuzhiyun 			return false;
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 		/*
1404*4882a593Smuzhiyun 		 * This is the last sg, the only one that is allowed to
1405*4882a593Smuzhiyun 		 * have an unaligned length.
1406*4882a593Smuzhiyun 		 */
1407*4882a593Smuzhiyun 		if (len <= sg->length) {
1408*4882a593Smuzhiyun 			dma->nents = nents + 1;
1409*4882a593Smuzhiyun 			dma->last_sg_length = sg->length;
1410*4882a593Smuzhiyun 			sg->length = ALIGN(len, sizeof(u32));
1411*4882a593Smuzhiyun 			return true;
1412*4882a593Smuzhiyun 		}
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 		/* All other sg lengths MUST be aligned to the block size. */
1415*4882a593Smuzhiyun 		if (!IS_ALIGNED(sg->length, bs))
1416*4882a593Smuzhiyun 			return false;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 		len -= sg->length;
1419*4882a593Smuzhiyun 	}
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	return false;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun 
atmel_sha_dma_callback2(void * data)1424*4882a593Smuzhiyun static void atmel_sha_dma_callback2(void *data)
1425*4882a593Smuzhiyun {
1426*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = data;
1427*4882a593Smuzhiyun 	struct atmel_sha_dma *dma = &dd->dma_lch_in;
1428*4882a593Smuzhiyun 	struct scatterlist *sg;
1429*4882a593Smuzhiyun 	int nents;
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	dma_unmap_sg(dd->dev, dma->sg, dma->nents, DMA_TO_DEVICE);
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	sg = dma->sg;
1434*4882a593Smuzhiyun 	for (nents = 0; nents < dma->nents - 1; ++nents)
1435*4882a593Smuzhiyun 		sg = sg_next(sg);
1436*4882a593Smuzhiyun 	sg->length = dma->last_sg_length;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	dd->is_async = true;
1439*4882a593Smuzhiyun 	(void)atmel_sha_wait_for_data_ready(dd, dd->resume);
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun 
atmel_sha_dma_start(struct atmel_sha_dev * dd,struct scatterlist * src,size_t len,atmel_sha_fn_t resume)1442*4882a593Smuzhiyun static int atmel_sha_dma_start(struct atmel_sha_dev *dd,
1443*4882a593Smuzhiyun 			       struct scatterlist *src,
1444*4882a593Smuzhiyun 			       size_t len,
1445*4882a593Smuzhiyun 			       atmel_sha_fn_t resume)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun 	struct atmel_sha_dma *dma = &dd->dma_lch_in;
1448*4882a593Smuzhiyun 	struct dma_slave_config *config = &dma->dma_conf;
1449*4882a593Smuzhiyun 	struct dma_chan *chan = dma->chan;
1450*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc;
1451*4882a593Smuzhiyun 	dma_cookie_t cookie;
1452*4882a593Smuzhiyun 	unsigned int sg_len;
1453*4882a593Smuzhiyun 	int err;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	dd->resume = resume;
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	/*
1458*4882a593Smuzhiyun 	 * dma->nents has already been initialized by
1459*4882a593Smuzhiyun 	 * atmel_sha_dma_check_aligned().
1460*4882a593Smuzhiyun 	 */
1461*4882a593Smuzhiyun 	dma->sg = src;
1462*4882a593Smuzhiyun 	sg_len = dma_map_sg(dd->dev, dma->sg, dma->nents, DMA_TO_DEVICE);
1463*4882a593Smuzhiyun 	if (!sg_len) {
1464*4882a593Smuzhiyun 		err = -ENOMEM;
1465*4882a593Smuzhiyun 		goto exit;
1466*4882a593Smuzhiyun 	}
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	config->src_maxburst = 16;
1469*4882a593Smuzhiyun 	config->dst_maxburst = 16;
1470*4882a593Smuzhiyun 	err = dmaengine_slave_config(chan, config);
1471*4882a593Smuzhiyun 	if (err)
1472*4882a593Smuzhiyun 		goto unmap_sg;
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	desc = dmaengine_prep_slave_sg(chan, dma->sg, sg_len, DMA_MEM_TO_DEV,
1475*4882a593Smuzhiyun 				       DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1476*4882a593Smuzhiyun 	if (!desc) {
1477*4882a593Smuzhiyun 		err = -ENOMEM;
1478*4882a593Smuzhiyun 		goto unmap_sg;
1479*4882a593Smuzhiyun 	}
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	desc->callback = atmel_sha_dma_callback2;
1482*4882a593Smuzhiyun 	desc->callback_param = dd;
1483*4882a593Smuzhiyun 	cookie = dmaengine_submit(desc);
1484*4882a593Smuzhiyun 	err = dma_submit_error(cookie);
1485*4882a593Smuzhiyun 	if (err)
1486*4882a593Smuzhiyun 		goto unmap_sg;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	dma_async_issue_pending(chan);
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	return -EINPROGRESS;
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun unmap_sg:
1493*4882a593Smuzhiyun 	dma_unmap_sg(dd->dev, dma->sg, dma->nents, DMA_TO_DEVICE);
1494*4882a593Smuzhiyun exit:
1495*4882a593Smuzhiyun 	return atmel_sha_complete(dd, err);
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun /* CPU transfer functions */
1500*4882a593Smuzhiyun 
atmel_sha_cpu_transfer(struct atmel_sha_dev * dd)1501*4882a593Smuzhiyun static int atmel_sha_cpu_transfer(struct atmel_sha_dev *dd)
1502*4882a593Smuzhiyun {
1503*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1504*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1505*4882a593Smuzhiyun 	const u32 *words = (const u32 *)ctx->buffer;
1506*4882a593Smuzhiyun 	size_t i, num_words;
1507*4882a593Smuzhiyun 	u32 isr, din, din_inc;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	din_inc = (ctx->flags & SHA_FLAGS_IDATAR0) ? 0 : 1;
1510*4882a593Smuzhiyun 	for (;;) {
1511*4882a593Smuzhiyun 		/* Write data into the Input Data Registers. */
1512*4882a593Smuzhiyun 		num_words = DIV_ROUND_UP(ctx->bufcnt, sizeof(u32));
1513*4882a593Smuzhiyun 		for (i = 0, din = 0; i < num_words; ++i, din += din_inc)
1514*4882a593Smuzhiyun 			atmel_sha_write(dd, SHA_REG_DIN(din), words[i]);
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 		ctx->offset += ctx->bufcnt;
1517*4882a593Smuzhiyun 		ctx->total -= ctx->bufcnt;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 		if (!ctx->total)
1520*4882a593Smuzhiyun 			break;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 		/*
1523*4882a593Smuzhiyun 		 * Prepare next block:
1524*4882a593Smuzhiyun 		 * Fill ctx->buffer now with the next data to be written into
1525*4882a593Smuzhiyun 		 * IDATARx: it gives time for the SHA hardware to process
1526*4882a593Smuzhiyun 		 * the current data so the SHA_INT_DATARDY flag might be set
1527*4882a593Smuzhiyun 		 * in SHA_ISR when polling this register at the beginning of
1528*4882a593Smuzhiyun 		 * the next loop.
1529*4882a593Smuzhiyun 		 */
1530*4882a593Smuzhiyun 		ctx->bufcnt = min_t(size_t, ctx->block_size, ctx->total);
1531*4882a593Smuzhiyun 		scatterwalk_map_and_copy(ctx->buffer, ctx->sg,
1532*4882a593Smuzhiyun 					 ctx->offset, ctx->bufcnt, 0);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 		/* Wait for hardware to be ready again. */
1535*4882a593Smuzhiyun 		isr = atmel_sha_read(dd, SHA_ISR);
1536*4882a593Smuzhiyun 		if (!(isr & SHA_INT_DATARDY)) {
1537*4882a593Smuzhiyun 			/* Not ready yet. */
1538*4882a593Smuzhiyun 			dd->resume = atmel_sha_cpu_transfer;
1539*4882a593Smuzhiyun 			atmel_sha_write(dd, SHA_IER, SHA_INT_DATARDY);
1540*4882a593Smuzhiyun 			return -EINPROGRESS;
1541*4882a593Smuzhiyun 		}
1542*4882a593Smuzhiyun 	}
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	if (unlikely(!(ctx->flags & SHA_FLAGS_WAIT_DATARDY)))
1545*4882a593Smuzhiyun 		return dd->cpu_transfer_complete(dd);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	return atmel_sha_wait_for_data_ready(dd, dd->cpu_transfer_complete);
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun 
atmel_sha_cpu_start(struct atmel_sha_dev * dd,struct scatterlist * sg,unsigned int len,bool idatar0_only,bool wait_data_ready,atmel_sha_fn_t resume)1550*4882a593Smuzhiyun static int atmel_sha_cpu_start(struct atmel_sha_dev *dd,
1551*4882a593Smuzhiyun 			       struct scatterlist *sg,
1552*4882a593Smuzhiyun 			       unsigned int len,
1553*4882a593Smuzhiyun 			       bool idatar0_only,
1554*4882a593Smuzhiyun 			       bool wait_data_ready,
1555*4882a593Smuzhiyun 			       atmel_sha_fn_t resume)
1556*4882a593Smuzhiyun {
1557*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1558*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	if (!len)
1561*4882a593Smuzhiyun 		return resume(dd);
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	ctx->flags &= ~(SHA_FLAGS_IDATAR0 | SHA_FLAGS_WAIT_DATARDY);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	if (idatar0_only)
1566*4882a593Smuzhiyun 		ctx->flags |= SHA_FLAGS_IDATAR0;
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	if (wait_data_ready)
1569*4882a593Smuzhiyun 		ctx->flags |= SHA_FLAGS_WAIT_DATARDY;
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	ctx->sg = sg;
1572*4882a593Smuzhiyun 	ctx->total = len;
1573*4882a593Smuzhiyun 	ctx->offset = 0;
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	/* Prepare the first block to be written. */
1576*4882a593Smuzhiyun 	ctx->bufcnt = min_t(size_t, ctx->block_size, ctx->total);
1577*4882a593Smuzhiyun 	scatterwalk_map_and_copy(ctx->buffer, ctx->sg,
1578*4882a593Smuzhiyun 				 ctx->offset, ctx->bufcnt, 0);
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	dd->cpu_transfer_complete = resume;
1581*4882a593Smuzhiyun 	return atmel_sha_cpu_transfer(dd);
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun 
atmel_sha_cpu_hash(struct atmel_sha_dev * dd,const void * data,unsigned int datalen,bool auto_padding,atmel_sha_fn_t resume)1584*4882a593Smuzhiyun static int atmel_sha_cpu_hash(struct atmel_sha_dev *dd,
1585*4882a593Smuzhiyun 			      const void *data, unsigned int datalen,
1586*4882a593Smuzhiyun 			      bool auto_padding,
1587*4882a593Smuzhiyun 			      atmel_sha_fn_t resume)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1590*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1591*4882a593Smuzhiyun 	u32 msglen = (auto_padding) ? datalen : 0;
1592*4882a593Smuzhiyun 	u32 mr = SHA_MR_MODE_AUTO;
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	if (!(IS_ALIGNED(datalen, ctx->block_size) || auto_padding))
1595*4882a593Smuzhiyun 		return atmel_sha_complete(dd, -EINVAL);
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	mr |= (ctx->flags & SHA_FLAGS_ALGO_MASK);
1598*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_MR, mr);
1599*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_MSR, msglen);
1600*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_BCR, msglen);
1601*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	sg_init_one(&dd->tmp, data, datalen);
1604*4882a593Smuzhiyun 	return atmel_sha_cpu_start(dd, &dd->tmp, datalen, false, true, resume);
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun /* hmac functions */
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun struct atmel_sha_hmac_key {
1611*4882a593Smuzhiyun 	bool			valid;
1612*4882a593Smuzhiyun 	unsigned int		keylen;
1613*4882a593Smuzhiyun 	u8			buffer[SHA512_BLOCK_SIZE];
1614*4882a593Smuzhiyun 	u8			*keydup;
1615*4882a593Smuzhiyun };
1616*4882a593Smuzhiyun 
atmel_sha_hmac_key_init(struct atmel_sha_hmac_key * hkey)1617*4882a593Smuzhiyun static inline void atmel_sha_hmac_key_init(struct atmel_sha_hmac_key *hkey)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun 	memset(hkey, 0, sizeof(*hkey));
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun 
atmel_sha_hmac_key_release(struct atmel_sha_hmac_key * hkey)1622*4882a593Smuzhiyun static inline void atmel_sha_hmac_key_release(struct atmel_sha_hmac_key *hkey)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun 	kfree(hkey->keydup);
1625*4882a593Smuzhiyun 	memset(hkey, 0, sizeof(*hkey));
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun 
atmel_sha_hmac_key_set(struct atmel_sha_hmac_key * hkey,const u8 * key,unsigned int keylen)1628*4882a593Smuzhiyun static inline int atmel_sha_hmac_key_set(struct atmel_sha_hmac_key *hkey,
1629*4882a593Smuzhiyun 					 const u8 *key,
1630*4882a593Smuzhiyun 					 unsigned int keylen)
1631*4882a593Smuzhiyun {
1632*4882a593Smuzhiyun 	atmel_sha_hmac_key_release(hkey);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	if (keylen > sizeof(hkey->buffer)) {
1635*4882a593Smuzhiyun 		hkey->keydup = kmemdup(key, keylen, GFP_KERNEL);
1636*4882a593Smuzhiyun 		if (!hkey->keydup)
1637*4882a593Smuzhiyun 			return -ENOMEM;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	} else {
1640*4882a593Smuzhiyun 		memcpy(hkey->buffer, key, keylen);
1641*4882a593Smuzhiyun 	}
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	hkey->valid = true;
1644*4882a593Smuzhiyun 	hkey->keylen = keylen;
1645*4882a593Smuzhiyun 	return 0;
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun 
atmel_sha_hmac_key_get(const struct atmel_sha_hmac_key * hkey,const u8 ** key,unsigned int * keylen)1648*4882a593Smuzhiyun static inline bool atmel_sha_hmac_key_get(const struct atmel_sha_hmac_key *hkey,
1649*4882a593Smuzhiyun 					  const u8 **key,
1650*4882a593Smuzhiyun 					  unsigned int *keylen)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun 	if (!hkey->valid)
1653*4882a593Smuzhiyun 		return false;
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	*keylen = hkey->keylen;
1656*4882a593Smuzhiyun 	*key = (hkey->keydup) ? hkey->keydup : hkey->buffer;
1657*4882a593Smuzhiyun 	return true;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun struct atmel_sha_hmac_ctx {
1662*4882a593Smuzhiyun 	struct atmel_sha_ctx	base;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	struct atmel_sha_hmac_key	hkey;
1665*4882a593Smuzhiyun 	u32			ipad[SHA512_BLOCK_SIZE / sizeof(u32)];
1666*4882a593Smuzhiyun 	u32			opad[SHA512_BLOCK_SIZE / sizeof(u32)];
1667*4882a593Smuzhiyun 	atmel_sha_fn_t		resume;
1668*4882a593Smuzhiyun };
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun static int atmel_sha_hmac_setup(struct atmel_sha_dev *dd,
1671*4882a593Smuzhiyun 				atmel_sha_fn_t resume);
1672*4882a593Smuzhiyun static int atmel_sha_hmac_prehash_key(struct atmel_sha_dev *dd,
1673*4882a593Smuzhiyun 				      const u8 *key, unsigned int keylen);
1674*4882a593Smuzhiyun static int atmel_sha_hmac_prehash_key_done(struct atmel_sha_dev *dd);
1675*4882a593Smuzhiyun static int atmel_sha_hmac_compute_ipad_hash(struct atmel_sha_dev *dd);
1676*4882a593Smuzhiyun static int atmel_sha_hmac_compute_opad_hash(struct atmel_sha_dev *dd);
1677*4882a593Smuzhiyun static int atmel_sha_hmac_setup_done(struct atmel_sha_dev *dd);
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun static int atmel_sha_hmac_init_done(struct atmel_sha_dev *dd);
1680*4882a593Smuzhiyun static int atmel_sha_hmac_final(struct atmel_sha_dev *dd);
1681*4882a593Smuzhiyun static int atmel_sha_hmac_final_done(struct atmel_sha_dev *dd);
1682*4882a593Smuzhiyun static int atmel_sha_hmac_digest2(struct atmel_sha_dev *dd);
1683*4882a593Smuzhiyun 
atmel_sha_hmac_setup(struct atmel_sha_dev * dd,atmel_sha_fn_t resume)1684*4882a593Smuzhiyun static int atmel_sha_hmac_setup(struct atmel_sha_dev *dd,
1685*4882a593Smuzhiyun 				atmel_sha_fn_t resume)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1688*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1689*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1690*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
1691*4882a593Smuzhiyun 	unsigned int keylen;
1692*4882a593Smuzhiyun 	const u8 *key;
1693*4882a593Smuzhiyun 	size_t bs;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	hmac->resume = resume;
1696*4882a593Smuzhiyun 	switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
1697*4882a593Smuzhiyun 	case SHA_FLAGS_SHA1:
1698*4882a593Smuzhiyun 		ctx->block_size = SHA1_BLOCK_SIZE;
1699*4882a593Smuzhiyun 		ctx->hash_size = SHA1_DIGEST_SIZE;
1700*4882a593Smuzhiyun 		break;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	case SHA_FLAGS_SHA224:
1703*4882a593Smuzhiyun 		ctx->block_size = SHA224_BLOCK_SIZE;
1704*4882a593Smuzhiyun 		ctx->hash_size = SHA256_DIGEST_SIZE;
1705*4882a593Smuzhiyun 		break;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	case SHA_FLAGS_SHA256:
1708*4882a593Smuzhiyun 		ctx->block_size = SHA256_BLOCK_SIZE;
1709*4882a593Smuzhiyun 		ctx->hash_size = SHA256_DIGEST_SIZE;
1710*4882a593Smuzhiyun 		break;
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	case SHA_FLAGS_SHA384:
1713*4882a593Smuzhiyun 		ctx->block_size = SHA384_BLOCK_SIZE;
1714*4882a593Smuzhiyun 		ctx->hash_size = SHA512_DIGEST_SIZE;
1715*4882a593Smuzhiyun 		break;
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	case SHA_FLAGS_SHA512:
1718*4882a593Smuzhiyun 		ctx->block_size = SHA512_BLOCK_SIZE;
1719*4882a593Smuzhiyun 		ctx->hash_size = SHA512_DIGEST_SIZE;
1720*4882a593Smuzhiyun 		break;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	default:
1723*4882a593Smuzhiyun 		return atmel_sha_complete(dd, -EINVAL);
1724*4882a593Smuzhiyun 	}
1725*4882a593Smuzhiyun 	bs = ctx->block_size;
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	if (likely(!atmel_sha_hmac_key_get(&hmac->hkey, &key, &keylen)))
1728*4882a593Smuzhiyun 		return resume(dd);
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	/* Compute K' from K. */
1731*4882a593Smuzhiyun 	if (unlikely(keylen > bs))
1732*4882a593Smuzhiyun 		return atmel_sha_hmac_prehash_key(dd, key, keylen);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	/* Prepare ipad. */
1735*4882a593Smuzhiyun 	memcpy((u8 *)hmac->ipad, key, keylen);
1736*4882a593Smuzhiyun 	memset((u8 *)hmac->ipad + keylen, 0, bs - keylen);
1737*4882a593Smuzhiyun 	return atmel_sha_hmac_compute_ipad_hash(dd);
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun 
atmel_sha_hmac_prehash_key(struct atmel_sha_dev * dd,const u8 * key,unsigned int keylen)1740*4882a593Smuzhiyun static int atmel_sha_hmac_prehash_key(struct atmel_sha_dev *dd,
1741*4882a593Smuzhiyun 				      const u8 *key, unsigned int keylen)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun 	return atmel_sha_cpu_hash(dd, key, keylen, true,
1744*4882a593Smuzhiyun 				  atmel_sha_hmac_prehash_key_done);
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun 
atmel_sha_hmac_prehash_key_done(struct atmel_sha_dev * dd)1747*4882a593Smuzhiyun static int atmel_sha_hmac_prehash_key_done(struct atmel_sha_dev *dd)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1750*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1751*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
1752*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1753*4882a593Smuzhiyun 	size_t ds = crypto_ahash_digestsize(tfm);
1754*4882a593Smuzhiyun 	size_t bs = ctx->block_size;
1755*4882a593Smuzhiyun 	size_t i, num_words = ds / sizeof(u32);
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	/* Prepare ipad. */
1758*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
1759*4882a593Smuzhiyun 		hmac->ipad[i] = atmel_sha_read(dd, SHA_REG_DIGEST(i));
1760*4882a593Smuzhiyun 	memset((u8 *)hmac->ipad + ds, 0, bs - ds);
1761*4882a593Smuzhiyun 	return atmel_sha_hmac_compute_ipad_hash(dd);
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun 
atmel_sha_hmac_compute_ipad_hash(struct atmel_sha_dev * dd)1764*4882a593Smuzhiyun static int atmel_sha_hmac_compute_ipad_hash(struct atmel_sha_dev *dd)
1765*4882a593Smuzhiyun {
1766*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1767*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1768*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
1769*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1770*4882a593Smuzhiyun 	size_t bs = ctx->block_size;
1771*4882a593Smuzhiyun 	size_t i, num_words = bs / sizeof(u32);
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	memcpy(hmac->opad, hmac->ipad, bs);
1774*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i) {
1775*4882a593Smuzhiyun 		hmac->ipad[i] ^= 0x36363636;
1776*4882a593Smuzhiyun 		hmac->opad[i] ^= 0x5c5c5c5c;
1777*4882a593Smuzhiyun 	}
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	return atmel_sha_cpu_hash(dd, hmac->ipad, bs, false,
1780*4882a593Smuzhiyun 				  atmel_sha_hmac_compute_opad_hash);
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun 
atmel_sha_hmac_compute_opad_hash(struct atmel_sha_dev * dd)1783*4882a593Smuzhiyun static int atmel_sha_hmac_compute_opad_hash(struct atmel_sha_dev *dd)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1786*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1787*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
1788*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1789*4882a593Smuzhiyun 	size_t bs = ctx->block_size;
1790*4882a593Smuzhiyun 	size_t hs = ctx->hash_size;
1791*4882a593Smuzhiyun 	size_t i, num_words = hs / sizeof(u32);
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
1794*4882a593Smuzhiyun 		hmac->ipad[i] = atmel_sha_read(dd, SHA_REG_DIGEST(i));
1795*4882a593Smuzhiyun 	return atmel_sha_cpu_hash(dd, hmac->opad, bs, false,
1796*4882a593Smuzhiyun 				  atmel_sha_hmac_setup_done);
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun 
atmel_sha_hmac_setup_done(struct atmel_sha_dev * dd)1799*4882a593Smuzhiyun static int atmel_sha_hmac_setup_done(struct atmel_sha_dev *dd)
1800*4882a593Smuzhiyun {
1801*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1802*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1803*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
1804*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1805*4882a593Smuzhiyun 	size_t hs = ctx->hash_size;
1806*4882a593Smuzhiyun 	size_t i, num_words = hs / sizeof(u32);
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
1809*4882a593Smuzhiyun 		hmac->opad[i] = atmel_sha_read(dd, SHA_REG_DIGEST(i));
1810*4882a593Smuzhiyun 	atmel_sha_hmac_key_release(&hmac->hkey);
1811*4882a593Smuzhiyun 	return hmac->resume(dd);
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun 
atmel_sha_hmac_start(struct atmel_sha_dev * dd)1814*4882a593Smuzhiyun static int atmel_sha_hmac_start(struct atmel_sha_dev *dd)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1817*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1818*4882a593Smuzhiyun 	int err;
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	err = atmel_sha_hw_init(dd);
1821*4882a593Smuzhiyun 	if (err)
1822*4882a593Smuzhiyun 		return atmel_sha_complete(dd, err);
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	switch (ctx->op) {
1825*4882a593Smuzhiyun 	case SHA_OP_INIT:
1826*4882a593Smuzhiyun 		err = atmel_sha_hmac_setup(dd, atmel_sha_hmac_init_done);
1827*4882a593Smuzhiyun 		break;
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	case SHA_OP_UPDATE:
1830*4882a593Smuzhiyun 		dd->resume = atmel_sha_done;
1831*4882a593Smuzhiyun 		err = atmel_sha_update_req(dd);
1832*4882a593Smuzhiyun 		break;
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	case SHA_OP_FINAL:
1835*4882a593Smuzhiyun 		dd->resume = atmel_sha_hmac_final;
1836*4882a593Smuzhiyun 		err = atmel_sha_final_req(dd);
1837*4882a593Smuzhiyun 		break;
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	case SHA_OP_DIGEST:
1840*4882a593Smuzhiyun 		err = atmel_sha_hmac_setup(dd, atmel_sha_hmac_digest2);
1841*4882a593Smuzhiyun 		break;
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	default:
1844*4882a593Smuzhiyun 		return atmel_sha_complete(dd, -EINVAL);
1845*4882a593Smuzhiyun 	}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	return err;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun 
atmel_sha_hmac_setkey(struct crypto_ahash * tfm,const u8 * key,unsigned int keylen)1850*4882a593Smuzhiyun static int atmel_sha_hmac_setkey(struct crypto_ahash *tfm, const u8 *key,
1851*4882a593Smuzhiyun 				 unsigned int keylen)
1852*4882a593Smuzhiyun {
1853*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	return atmel_sha_hmac_key_set(&hmac->hkey, key, keylen);
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun 
atmel_sha_hmac_init(struct ahash_request * req)1858*4882a593Smuzhiyun static int atmel_sha_hmac_init(struct ahash_request *req)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun 	int err;
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	err = atmel_sha_init(req);
1863*4882a593Smuzhiyun 	if (err)
1864*4882a593Smuzhiyun 		return err;
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	return atmel_sha_enqueue(req, SHA_OP_INIT);
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun 
atmel_sha_hmac_init_done(struct atmel_sha_dev * dd)1869*4882a593Smuzhiyun static int atmel_sha_hmac_init_done(struct atmel_sha_dev *dd)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1872*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1873*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1874*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
1875*4882a593Smuzhiyun 	size_t bs = ctx->block_size;
1876*4882a593Smuzhiyun 	size_t hs = ctx->hash_size;
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	ctx->bufcnt = 0;
1879*4882a593Smuzhiyun 	ctx->digcnt[0] = bs;
1880*4882a593Smuzhiyun 	ctx->digcnt[1] = 0;
1881*4882a593Smuzhiyun 	ctx->flags |= SHA_FLAGS_RESTORE;
1882*4882a593Smuzhiyun 	memcpy(ctx->digest, hmac->ipad, hs);
1883*4882a593Smuzhiyun 	return atmel_sha_complete(dd, 0);
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun 
atmel_sha_hmac_final(struct atmel_sha_dev * dd)1886*4882a593Smuzhiyun static int atmel_sha_hmac_final(struct atmel_sha_dev *dd)
1887*4882a593Smuzhiyun {
1888*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1889*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1890*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1891*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
1892*4882a593Smuzhiyun 	u32 *digest = (u32 *)ctx->digest;
1893*4882a593Smuzhiyun 	size_t ds = crypto_ahash_digestsize(tfm);
1894*4882a593Smuzhiyun 	size_t bs = ctx->block_size;
1895*4882a593Smuzhiyun 	size_t hs = ctx->hash_size;
1896*4882a593Smuzhiyun 	size_t i, num_words;
1897*4882a593Smuzhiyun 	u32 mr;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	/* Save d = SHA((K' + ipad) | msg). */
1900*4882a593Smuzhiyun 	num_words = ds / sizeof(u32);
1901*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
1902*4882a593Smuzhiyun 		digest[i] = atmel_sha_read(dd, SHA_REG_DIGEST(i));
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	/* Restore context to finish computing SHA((K' + opad) | d). */
1905*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_CR, SHA_CR_WUIHV);
1906*4882a593Smuzhiyun 	num_words = hs / sizeof(u32);
1907*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
1908*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_REG_DIN(i), hmac->opad[i]);
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 	mr = SHA_MR_MODE_AUTO | SHA_MR_UIHV;
1911*4882a593Smuzhiyun 	mr |= (ctx->flags & SHA_FLAGS_ALGO_MASK);
1912*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_MR, mr);
1913*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_MSR, bs + ds);
1914*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_BCR, ds);
1915*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	sg_init_one(&dd->tmp, digest, ds);
1918*4882a593Smuzhiyun 	return atmel_sha_cpu_start(dd, &dd->tmp, ds, false, true,
1919*4882a593Smuzhiyun 				   atmel_sha_hmac_final_done);
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun 
atmel_sha_hmac_final_done(struct atmel_sha_dev * dd)1922*4882a593Smuzhiyun static int atmel_sha_hmac_final_done(struct atmel_sha_dev *dd)
1923*4882a593Smuzhiyun {
1924*4882a593Smuzhiyun 	/*
1925*4882a593Smuzhiyun 	 * req->result might not be sizeof(u32) aligned, so copy the
1926*4882a593Smuzhiyun 	 * digest into ctx->digest[] before memcpy() the data into
1927*4882a593Smuzhiyun 	 * req->result.
1928*4882a593Smuzhiyun 	 */
1929*4882a593Smuzhiyun 	atmel_sha_copy_hash(dd->req);
1930*4882a593Smuzhiyun 	atmel_sha_copy_ready_hash(dd->req);
1931*4882a593Smuzhiyun 	return atmel_sha_complete(dd, 0);
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun 
atmel_sha_hmac_digest(struct ahash_request * req)1934*4882a593Smuzhiyun static int atmel_sha_hmac_digest(struct ahash_request *req)
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun 	int err;
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	err = atmel_sha_init(req);
1939*4882a593Smuzhiyun 	if (err)
1940*4882a593Smuzhiyun 		return err;
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	return atmel_sha_enqueue(req, SHA_OP_DIGEST);
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun 
atmel_sha_hmac_digest2(struct atmel_sha_dev * dd)1945*4882a593Smuzhiyun static int atmel_sha_hmac_digest2(struct atmel_sha_dev *dd)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
1948*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
1949*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
1950*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
1951*4882a593Smuzhiyun 	size_t hs = ctx->hash_size;
1952*4882a593Smuzhiyun 	size_t i, num_words = hs / sizeof(u32);
1953*4882a593Smuzhiyun 	bool use_dma = false;
1954*4882a593Smuzhiyun 	u32 mr;
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 	/* Special case for empty message. */
1957*4882a593Smuzhiyun 	if (!req->nbytes)
1958*4882a593Smuzhiyun 		return atmel_sha_complete(dd, -EINVAL); // TODO:
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	/* Check DMA threshold and alignment. */
1961*4882a593Smuzhiyun 	if (req->nbytes > ATMEL_SHA_DMA_THRESHOLD &&
1962*4882a593Smuzhiyun 	    atmel_sha_dma_check_aligned(dd, req->src, req->nbytes))
1963*4882a593Smuzhiyun 		use_dma = true;
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	/* Write both initial hash values to compute a HMAC. */
1966*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_CR, SHA_CR_WUIHV);
1967*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
1968*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_REG_DIN(i), hmac->ipad[i]);
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_CR, SHA_CR_WUIEHV);
1971*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
1972*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_REG_DIN(i), hmac->opad[i]);
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	/* Write the Mode, Message Size, Bytes Count then Control Registers. */
1975*4882a593Smuzhiyun 	mr = (SHA_MR_HMAC | SHA_MR_DUALBUFF);
1976*4882a593Smuzhiyun 	mr |= ctx->flags & SHA_FLAGS_ALGO_MASK;
1977*4882a593Smuzhiyun 	if (use_dma)
1978*4882a593Smuzhiyun 		mr |= SHA_MR_MODE_IDATAR0;
1979*4882a593Smuzhiyun 	else
1980*4882a593Smuzhiyun 		mr |= SHA_MR_MODE_AUTO;
1981*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_MR, mr);
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_MSR, req->nbytes);
1984*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_BCR, req->nbytes);
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun 	/* Process data. */
1989*4882a593Smuzhiyun 	if (use_dma)
1990*4882a593Smuzhiyun 		return atmel_sha_dma_start(dd, req->src, req->nbytes,
1991*4882a593Smuzhiyun 					   atmel_sha_hmac_final_done);
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	return atmel_sha_cpu_start(dd, req->src, req->nbytes, false, true,
1994*4882a593Smuzhiyun 				   atmel_sha_hmac_final_done);
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun 
atmel_sha_hmac_cra_init(struct crypto_tfm * tfm)1997*4882a593Smuzhiyun static int atmel_sha_hmac_cra_init(struct crypto_tfm *tfm)
1998*4882a593Smuzhiyun {
1999*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_tfm_ctx(tfm);
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
2002*4882a593Smuzhiyun 				 sizeof(struct atmel_sha_reqctx));
2003*4882a593Smuzhiyun 	hmac->base.start = atmel_sha_hmac_start;
2004*4882a593Smuzhiyun 	atmel_sha_hmac_key_init(&hmac->hkey);
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	return 0;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun 
atmel_sha_hmac_cra_exit(struct crypto_tfm * tfm)2009*4882a593Smuzhiyun static void atmel_sha_hmac_cra_exit(struct crypto_tfm *tfm)
2010*4882a593Smuzhiyun {
2011*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_tfm_ctx(tfm);
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	atmel_sha_hmac_key_release(&hmac->hkey);
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun 
atmel_sha_hmac_alg_init(struct ahash_alg * alg)2016*4882a593Smuzhiyun static void atmel_sha_hmac_alg_init(struct ahash_alg *alg)
2017*4882a593Smuzhiyun {
2018*4882a593Smuzhiyun 	alg->halg.base.cra_priority = ATMEL_SHA_PRIORITY;
2019*4882a593Smuzhiyun 	alg->halg.base.cra_flags = CRYPTO_ALG_ASYNC;
2020*4882a593Smuzhiyun 	alg->halg.base.cra_ctxsize = sizeof(struct atmel_sha_hmac_ctx);
2021*4882a593Smuzhiyun 	alg->halg.base.cra_module = THIS_MODULE;
2022*4882a593Smuzhiyun 	alg->halg.base.cra_init	= atmel_sha_hmac_cra_init;
2023*4882a593Smuzhiyun 	alg->halg.base.cra_exit	= atmel_sha_hmac_cra_exit;
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	alg->halg.statesize = sizeof(struct atmel_sha_reqctx);
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	alg->init = atmel_sha_hmac_init;
2028*4882a593Smuzhiyun 	alg->update = atmel_sha_update;
2029*4882a593Smuzhiyun 	alg->final = atmel_sha_final;
2030*4882a593Smuzhiyun 	alg->digest = atmel_sha_hmac_digest;
2031*4882a593Smuzhiyun 	alg->setkey = atmel_sha_hmac_setkey;
2032*4882a593Smuzhiyun 	alg->export = atmel_sha_export;
2033*4882a593Smuzhiyun 	alg->import = atmel_sha_import;
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun static struct ahash_alg sha_hmac_algs[] = {
2037*4882a593Smuzhiyun {
2038*4882a593Smuzhiyun 	.halg.base.cra_name		= "hmac(sha1)",
2039*4882a593Smuzhiyun 	.halg.base.cra_driver_name	= "atmel-hmac-sha1",
2040*4882a593Smuzhiyun 	.halg.base.cra_blocksize	= SHA1_BLOCK_SIZE,
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	.halg.digestsize = SHA1_DIGEST_SIZE,
2043*4882a593Smuzhiyun },
2044*4882a593Smuzhiyun {
2045*4882a593Smuzhiyun 	.halg.base.cra_name		= "hmac(sha224)",
2046*4882a593Smuzhiyun 	.halg.base.cra_driver_name	= "atmel-hmac-sha224",
2047*4882a593Smuzhiyun 	.halg.base.cra_blocksize	= SHA224_BLOCK_SIZE,
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	.halg.digestsize = SHA224_DIGEST_SIZE,
2050*4882a593Smuzhiyun },
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun 	.halg.base.cra_name		= "hmac(sha256)",
2053*4882a593Smuzhiyun 	.halg.base.cra_driver_name	= "atmel-hmac-sha256",
2054*4882a593Smuzhiyun 	.halg.base.cra_blocksize	= SHA256_BLOCK_SIZE,
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	.halg.digestsize = SHA256_DIGEST_SIZE,
2057*4882a593Smuzhiyun },
2058*4882a593Smuzhiyun {
2059*4882a593Smuzhiyun 	.halg.base.cra_name		= "hmac(sha384)",
2060*4882a593Smuzhiyun 	.halg.base.cra_driver_name	= "atmel-hmac-sha384",
2061*4882a593Smuzhiyun 	.halg.base.cra_blocksize	= SHA384_BLOCK_SIZE,
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	.halg.digestsize = SHA384_DIGEST_SIZE,
2064*4882a593Smuzhiyun },
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun 	.halg.base.cra_name		= "hmac(sha512)",
2067*4882a593Smuzhiyun 	.halg.base.cra_driver_name	= "atmel-hmac-sha512",
2068*4882a593Smuzhiyun 	.halg.base.cra_blocksize	= SHA512_BLOCK_SIZE,
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun 	.halg.digestsize = SHA512_DIGEST_SIZE,
2071*4882a593Smuzhiyun },
2072*4882a593Smuzhiyun };
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
2075*4882a593Smuzhiyun /* authenc functions */
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun static int atmel_sha_authenc_init2(struct atmel_sha_dev *dd);
2078*4882a593Smuzhiyun static int atmel_sha_authenc_init_done(struct atmel_sha_dev *dd);
2079*4882a593Smuzhiyun static int atmel_sha_authenc_final_done(struct atmel_sha_dev *dd);
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun struct atmel_sha_authenc_ctx {
2083*4882a593Smuzhiyun 	struct crypto_ahash	*tfm;
2084*4882a593Smuzhiyun };
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun struct atmel_sha_authenc_reqctx {
2087*4882a593Smuzhiyun 	struct atmel_sha_reqctx	base;
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	atmel_aes_authenc_fn_t	cb;
2090*4882a593Smuzhiyun 	struct atmel_aes_dev	*aes_dev;
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun 	/* _init() parameters. */
2093*4882a593Smuzhiyun 	struct scatterlist	*assoc;
2094*4882a593Smuzhiyun 	u32			assoclen;
2095*4882a593Smuzhiyun 	u32			textlen;
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	/* _final() parameters. */
2098*4882a593Smuzhiyun 	u32			*digest;
2099*4882a593Smuzhiyun 	unsigned int		digestlen;
2100*4882a593Smuzhiyun };
2101*4882a593Smuzhiyun 
atmel_sha_authenc_complete(struct crypto_async_request * areq,int err)2102*4882a593Smuzhiyun static void atmel_sha_authenc_complete(struct crypto_async_request *areq,
2103*4882a593Smuzhiyun 				       int err)
2104*4882a593Smuzhiyun {
2105*4882a593Smuzhiyun 	struct ahash_request *req = areq->data;
2106*4882a593Smuzhiyun 	struct atmel_sha_authenc_reqctx *authctx  = ahash_request_ctx(req);
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 	authctx->cb(authctx->aes_dev, err, authctx->base.dd->is_async);
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun 
atmel_sha_authenc_start(struct atmel_sha_dev * dd)2111*4882a593Smuzhiyun static int atmel_sha_authenc_start(struct atmel_sha_dev *dd)
2112*4882a593Smuzhiyun {
2113*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
2114*4882a593Smuzhiyun 	struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
2115*4882a593Smuzhiyun 	int err;
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun 	/*
2118*4882a593Smuzhiyun 	 * Force atmel_sha_complete() to call req->base.complete(), ie
2119*4882a593Smuzhiyun 	 * atmel_sha_authenc_complete(), which in turn calls authctx->cb().
2120*4882a593Smuzhiyun 	 */
2121*4882a593Smuzhiyun 	dd->force_complete = true;
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	err = atmel_sha_hw_init(dd);
2124*4882a593Smuzhiyun 	return authctx->cb(authctx->aes_dev, err, dd->is_async);
2125*4882a593Smuzhiyun }
2126*4882a593Smuzhiyun 
atmel_sha_authenc_is_ready(void)2127*4882a593Smuzhiyun bool atmel_sha_authenc_is_ready(void)
2128*4882a593Smuzhiyun {
2129*4882a593Smuzhiyun 	struct atmel_sha_ctx dummy;
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun 	dummy.dd = NULL;
2132*4882a593Smuzhiyun 	return (atmel_sha_find_dev(&dummy) != NULL);
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_sha_authenc_is_ready);
2135*4882a593Smuzhiyun 
atmel_sha_authenc_get_reqsize(void)2136*4882a593Smuzhiyun unsigned int atmel_sha_authenc_get_reqsize(void)
2137*4882a593Smuzhiyun {
2138*4882a593Smuzhiyun 	return sizeof(struct atmel_sha_authenc_reqctx);
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_sha_authenc_get_reqsize);
2141*4882a593Smuzhiyun 
atmel_sha_authenc_spawn(unsigned long mode)2142*4882a593Smuzhiyun struct atmel_sha_authenc_ctx *atmel_sha_authenc_spawn(unsigned long mode)
2143*4882a593Smuzhiyun {
2144*4882a593Smuzhiyun 	struct atmel_sha_authenc_ctx *auth;
2145*4882a593Smuzhiyun 	struct crypto_ahash *tfm;
2146*4882a593Smuzhiyun 	struct atmel_sha_ctx *tctx;
2147*4882a593Smuzhiyun 	const char *name;
2148*4882a593Smuzhiyun 	int err = -EINVAL;
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	switch (mode & SHA_FLAGS_MODE_MASK) {
2151*4882a593Smuzhiyun 	case SHA_FLAGS_HMAC_SHA1:
2152*4882a593Smuzhiyun 		name = "atmel-hmac-sha1";
2153*4882a593Smuzhiyun 		break;
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	case SHA_FLAGS_HMAC_SHA224:
2156*4882a593Smuzhiyun 		name = "atmel-hmac-sha224";
2157*4882a593Smuzhiyun 		break;
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 	case SHA_FLAGS_HMAC_SHA256:
2160*4882a593Smuzhiyun 		name = "atmel-hmac-sha256";
2161*4882a593Smuzhiyun 		break;
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 	case SHA_FLAGS_HMAC_SHA384:
2164*4882a593Smuzhiyun 		name = "atmel-hmac-sha384";
2165*4882a593Smuzhiyun 		break;
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	case SHA_FLAGS_HMAC_SHA512:
2168*4882a593Smuzhiyun 		name = "atmel-hmac-sha512";
2169*4882a593Smuzhiyun 		break;
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	default:
2172*4882a593Smuzhiyun 		goto error;
2173*4882a593Smuzhiyun 	}
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 	tfm = crypto_alloc_ahash(name, 0, 0);
2176*4882a593Smuzhiyun 	if (IS_ERR(tfm)) {
2177*4882a593Smuzhiyun 		err = PTR_ERR(tfm);
2178*4882a593Smuzhiyun 		goto error;
2179*4882a593Smuzhiyun 	}
2180*4882a593Smuzhiyun 	tctx = crypto_ahash_ctx(tfm);
2181*4882a593Smuzhiyun 	tctx->start = atmel_sha_authenc_start;
2182*4882a593Smuzhiyun 	tctx->flags = mode;
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	auth = kzalloc(sizeof(*auth), GFP_KERNEL);
2185*4882a593Smuzhiyun 	if (!auth) {
2186*4882a593Smuzhiyun 		err = -ENOMEM;
2187*4882a593Smuzhiyun 		goto err_free_ahash;
2188*4882a593Smuzhiyun 	}
2189*4882a593Smuzhiyun 	auth->tfm = tfm;
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 	return auth;
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun err_free_ahash:
2194*4882a593Smuzhiyun 	crypto_free_ahash(tfm);
2195*4882a593Smuzhiyun error:
2196*4882a593Smuzhiyun 	return ERR_PTR(err);
2197*4882a593Smuzhiyun }
2198*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_sha_authenc_spawn);
2199*4882a593Smuzhiyun 
atmel_sha_authenc_free(struct atmel_sha_authenc_ctx * auth)2200*4882a593Smuzhiyun void atmel_sha_authenc_free(struct atmel_sha_authenc_ctx *auth)
2201*4882a593Smuzhiyun {
2202*4882a593Smuzhiyun 	if (auth)
2203*4882a593Smuzhiyun 		crypto_free_ahash(auth->tfm);
2204*4882a593Smuzhiyun 	kfree(auth);
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_sha_authenc_free);
2207*4882a593Smuzhiyun 
atmel_sha_authenc_setkey(struct atmel_sha_authenc_ctx * auth,const u8 * key,unsigned int keylen,u32 flags)2208*4882a593Smuzhiyun int atmel_sha_authenc_setkey(struct atmel_sha_authenc_ctx *auth,
2209*4882a593Smuzhiyun 			     const u8 *key, unsigned int keylen, u32 flags)
2210*4882a593Smuzhiyun {
2211*4882a593Smuzhiyun 	struct crypto_ahash *tfm = auth->tfm;
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun 	crypto_ahash_clear_flags(tfm, CRYPTO_TFM_REQ_MASK);
2214*4882a593Smuzhiyun 	crypto_ahash_set_flags(tfm, flags & CRYPTO_TFM_REQ_MASK);
2215*4882a593Smuzhiyun 	return crypto_ahash_setkey(tfm, key, keylen);
2216*4882a593Smuzhiyun }
2217*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_sha_authenc_setkey);
2218*4882a593Smuzhiyun 
atmel_sha_authenc_schedule(struct ahash_request * req,struct atmel_sha_authenc_ctx * auth,atmel_aes_authenc_fn_t cb,struct atmel_aes_dev * aes_dev)2219*4882a593Smuzhiyun int atmel_sha_authenc_schedule(struct ahash_request *req,
2220*4882a593Smuzhiyun 			       struct atmel_sha_authenc_ctx *auth,
2221*4882a593Smuzhiyun 			       atmel_aes_authenc_fn_t cb,
2222*4882a593Smuzhiyun 			       struct atmel_aes_dev *aes_dev)
2223*4882a593Smuzhiyun {
2224*4882a593Smuzhiyun 	struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
2225*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = &authctx->base;
2226*4882a593Smuzhiyun 	struct crypto_ahash *tfm = auth->tfm;
2227*4882a593Smuzhiyun 	struct atmel_sha_ctx *tctx = crypto_ahash_ctx(tfm);
2228*4882a593Smuzhiyun 	struct atmel_sha_dev *dd;
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun 	/* Reset request context (MUST be done first). */
2231*4882a593Smuzhiyun 	memset(authctx, 0, sizeof(*authctx));
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun 	/* Get SHA device. */
2234*4882a593Smuzhiyun 	dd = atmel_sha_find_dev(tctx);
2235*4882a593Smuzhiyun 	if (!dd)
2236*4882a593Smuzhiyun 		return cb(aes_dev, -ENODEV, false);
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	/* Init request context. */
2239*4882a593Smuzhiyun 	ctx->dd = dd;
2240*4882a593Smuzhiyun 	ctx->buflen = SHA_BUFFER_LEN;
2241*4882a593Smuzhiyun 	authctx->cb = cb;
2242*4882a593Smuzhiyun 	authctx->aes_dev = aes_dev;
2243*4882a593Smuzhiyun 	ahash_request_set_tfm(req, tfm);
2244*4882a593Smuzhiyun 	ahash_request_set_callback(req, 0, atmel_sha_authenc_complete, req);
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 	return atmel_sha_handle_queue(dd, req);
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_sha_authenc_schedule);
2249*4882a593Smuzhiyun 
atmel_sha_authenc_init(struct ahash_request * req,struct scatterlist * assoc,unsigned int assoclen,unsigned int textlen,atmel_aes_authenc_fn_t cb,struct atmel_aes_dev * aes_dev)2250*4882a593Smuzhiyun int atmel_sha_authenc_init(struct ahash_request *req,
2251*4882a593Smuzhiyun 			   struct scatterlist *assoc, unsigned int assoclen,
2252*4882a593Smuzhiyun 			   unsigned int textlen,
2253*4882a593Smuzhiyun 			   atmel_aes_authenc_fn_t cb,
2254*4882a593Smuzhiyun 			   struct atmel_aes_dev *aes_dev)
2255*4882a593Smuzhiyun {
2256*4882a593Smuzhiyun 	struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
2257*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = &authctx->base;
2258*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
2259*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
2260*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = ctx->dd;
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	if (unlikely(!IS_ALIGNED(assoclen, sizeof(u32))))
2263*4882a593Smuzhiyun 		return atmel_sha_complete(dd, -EINVAL);
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun 	authctx->cb = cb;
2266*4882a593Smuzhiyun 	authctx->aes_dev = aes_dev;
2267*4882a593Smuzhiyun 	authctx->assoc = assoc;
2268*4882a593Smuzhiyun 	authctx->assoclen = assoclen;
2269*4882a593Smuzhiyun 	authctx->textlen = textlen;
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	ctx->flags = hmac->base.flags;
2272*4882a593Smuzhiyun 	return atmel_sha_hmac_setup(dd, atmel_sha_authenc_init2);
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_sha_authenc_init);
2275*4882a593Smuzhiyun 
atmel_sha_authenc_init2(struct atmel_sha_dev * dd)2276*4882a593Smuzhiyun static int atmel_sha_authenc_init2(struct atmel_sha_dev *dd)
2277*4882a593Smuzhiyun {
2278*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
2279*4882a593Smuzhiyun 	struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
2280*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = &authctx->base;
2281*4882a593Smuzhiyun 	struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
2282*4882a593Smuzhiyun 	struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
2283*4882a593Smuzhiyun 	size_t hs = ctx->hash_size;
2284*4882a593Smuzhiyun 	size_t i, num_words = hs / sizeof(u32);
2285*4882a593Smuzhiyun 	u32 mr, msg_size;
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_CR, SHA_CR_WUIHV);
2288*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
2289*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_REG_DIN(i), hmac->ipad[i]);
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_CR, SHA_CR_WUIEHV);
2292*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
2293*4882a593Smuzhiyun 		atmel_sha_write(dd, SHA_REG_DIN(i), hmac->opad[i]);
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun 	mr = (SHA_MR_MODE_IDATAR0 |
2296*4882a593Smuzhiyun 	      SHA_MR_HMAC |
2297*4882a593Smuzhiyun 	      SHA_MR_DUALBUFF);
2298*4882a593Smuzhiyun 	mr |= ctx->flags & SHA_FLAGS_ALGO_MASK;
2299*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_MR, mr);
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	msg_size = authctx->assoclen + authctx->textlen;
2302*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_MSR, msg_size);
2303*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_BCR, msg_size);
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	/* Process assoc data. */
2308*4882a593Smuzhiyun 	return atmel_sha_cpu_start(dd, authctx->assoc, authctx->assoclen,
2309*4882a593Smuzhiyun 				   true, false,
2310*4882a593Smuzhiyun 				   atmel_sha_authenc_init_done);
2311*4882a593Smuzhiyun }
2312*4882a593Smuzhiyun 
atmel_sha_authenc_init_done(struct atmel_sha_dev * dd)2313*4882a593Smuzhiyun static int atmel_sha_authenc_init_done(struct atmel_sha_dev *dd)
2314*4882a593Smuzhiyun {
2315*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
2316*4882a593Smuzhiyun 	struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun 	return authctx->cb(authctx->aes_dev, 0, dd->is_async);
2319*4882a593Smuzhiyun }
2320*4882a593Smuzhiyun 
atmel_sha_authenc_final(struct ahash_request * req,u32 * digest,unsigned int digestlen,atmel_aes_authenc_fn_t cb,struct atmel_aes_dev * aes_dev)2321*4882a593Smuzhiyun int atmel_sha_authenc_final(struct ahash_request *req,
2322*4882a593Smuzhiyun 			    u32 *digest, unsigned int digestlen,
2323*4882a593Smuzhiyun 			    atmel_aes_authenc_fn_t cb,
2324*4882a593Smuzhiyun 			    struct atmel_aes_dev *aes_dev)
2325*4882a593Smuzhiyun {
2326*4882a593Smuzhiyun 	struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
2327*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = &authctx->base;
2328*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = ctx->dd;
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 	switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
2331*4882a593Smuzhiyun 	case SHA_FLAGS_SHA1:
2332*4882a593Smuzhiyun 		authctx->digestlen = SHA1_DIGEST_SIZE;
2333*4882a593Smuzhiyun 		break;
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 	case SHA_FLAGS_SHA224:
2336*4882a593Smuzhiyun 		authctx->digestlen = SHA224_DIGEST_SIZE;
2337*4882a593Smuzhiyun 		break;
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	case SHA_FLAGS_SHA256:
2340*4882a593Smuzhiyun 		authctx->digestlen = SHA256_DIGEST_SIZE;
2341*4882a593Smuzhiyun 		break;
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 	case SHA_FLAGS_SHA384:
2344*4882a593Smuzhiyun 		authctx->digestlen = SHA384_DIGEST_SIZE;
2345*4882a593Smuzhiyun 		break;
2346*4882a593Smuzhiyun 
2347*4882a593Smuzhiyun 	case SHA_FLAGS_SHA512:
2348*4882a593Smuzhiyun 		authctx->digestlen = SHA512_DIGEST_SIZE;
2349*4882a593Smuzhiyun 		break;
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 	default:
2352*4882a593Smuzhiyun 		return atmel_sha_complete(dd, -EINVAL);
2353*4882a593Smuzhiyun 	}
2354*4882a593Smuzhiyun 	if (authctx->digestlen > digestlen)
2355*4882a593Smuzhiyun 		authctx->digestlen = digestlen;
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun 	authctx->cb = cb;
2358*4882a593Smuzhiyun 	authctx->aes_dev = aes_dev;
2359*4882a593Smuzhiyun 	authctx->digest = digest;
2360*4882a593Smuzhiyun 	return atmel_sha_wait_for_data_ready(dd,
2361*4882a593Smuzhiyun 					     atmel_sha_authenc_final_done);
2362*4882a593Smuzhiyun }
2363*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_sha_authenc_final);
2364*4882a593Smuzhiyun 
atmel_sha_authenc_final_done(struct atmel_sha_dev * dd)2365*4882a593Smuzhiyun static int atmel_sha_authenc_final_done(struct atmel_sha_dev *dd)
2366*4882a593Smuzhiyun {
2367*4882a593Smuzhiyun 	struct ahash_request *req = dd->req;
2368*4882a593Smuzhiyun 	struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
2369*4882a593Smuzhiyun 	size_t i, num_words = authctx->digestlen / sizeof(u32);
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
2372*4882a593Smuzhiyun 		authctx->digest[i] = atmel_sha_read(dd, SHA_REG_DIGEST(i));
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	return atmel_sha_complete(dd, 0);
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun 
atmel_sha_authenc_abort(struct ahash_request * req)2377*4882a593Smuzhiyun void atmel_sha_authenc_abort(struct ahash_request *req)
2378*4882a593Smuzhiyun {
2379*4882a593Smuzhiyun 	struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
2380*4882a593Smuzhiyun 	struct atmel_sha_reqctx *ctx = &authctx->base;
2381*4882a593Smuzhiyun 	struct atmel_sha_dev *dd = ctx->dd;
2382*4882a593Smuzhiyun 
2383*4882a593Smuzhiyun 	/* Prevent atmel_sha_complete() from calling req->base.complete(). */
2384*4882a593Smuzhiyun 	dd->is_async = false;
2385*4882a593Smuzhiyun 	dd->force_complete = false;
2386*4882a593Smuzhiyun 	(void)atmel_sha_complete(dd, 0);
2387*4882a593Smuzhiyun }
2388*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_sha_authenc_abort);
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun #endif /* CONFIG_CRYPTO_DEV_ATMEL_AUTHENC */
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 
atmel_sha_unregister_algs(struct atmel_sha_dev * dd)2393*4882a593Smuzhiyun static void atmel_sha_unregister_algs(struct atmel_sha_dev *dd)
2394*4882a593Smuzhiyun {
2395*4882a593Smuzhiyun 	int i;
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun 	if (dd->caps.has_hmac)
2398*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(sha_hmac_algs); i++)
2399*4882a593Smuzhiyun 			crypto_unregister_ahash(&sha_hmac_algs[i]);
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sha_1_256_algs); i++)
2402*4882a593Smuzhiyun 		crypto_unregister_ahash(&sha_1_256_algs[i]);
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	if (dd->caps.has_sha224)
2405*4882a593Smuzhiyun 		crypto_unregister_ahash(&sha_224_alg);
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 	if (dd->caps.has_sha_384_512) {
2408*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(sha_384_512_algs); i++)
2409*4882a593Smuzhiyun 			crypto_unregister_ahash(&sha_384_512_algs[i]);
2410*4882a593Smuzhiyun 	}
2411*4882a593Smuzhiyun }
2412*4882a593Smuzhiyun 
atmel_sha_register_algs(struct atmel_sha_dev * dd)2413*4882a593Smuzhiyun static int atmel_sha_register_algs(struct atmel_sha_dev *dd)
2414*4882a593Smuzhiyun {
2415*4882a593Smuzhiyun 	int err, i, j;
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sha_1_256_algs); i++) {
2418*4882a593Smuzhiyun 		atmel_sha_alg_init(&sha_1_256_algs[i]);
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 		err = crypto_register_ahash(&sha_1_256_algs[i]);
2421*4882a593Smuzhiyun 		if (err)
2422*4882a593Smuzhiyun 			goto err_sha_1_256_algs;
2423*4882a593Smuzhiyun 	}
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun 	if (dd->caps.has_sha224) {
2426*4882a593Smuzhiyun 		atmel_sha_alg_init(&sha_224_alg);
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun 		err = crypto_register_ahash(&sha_224_alg);
2429*4882a593Smuzhiyun 		if (err)
2430*4882a593Smuzhiyun 			goto err_sha_224_algs;
2431*4882a593Smuzhiyun 	}
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 	if (dd->caps.has_sha_384_512) {
2434*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(sha_384_512_algs); i++) {
2435*4882a593Smuzhiyun 			atmel_sha_alg_init(&sha_384_512_algs[i]);
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun 			err = crypto_register_ahash(&sha_384_512_algs[i]);
2438*4882a593Smuzhiyun 			if (err)
2439*4882a593Smuzhiyun 				goto err_sha_384_512_algs;
2440*4882a593Smuzhiyun 		}
2441*4882a593Smuzhiyun 	}
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun 	if (dd->caps.has_hmac) {
2444*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(sha_hmac_algs); i++) {
2445*4882a593Smuzhiyun 			atmel_sha_hmac_alg_init(&sha_hmac_algs[i]);
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 			err = crypto_register_ahash(&sha_hmac_algs[i]);
2448*4882a593Smuzhiyun 			if (err)
2449*4882a593Smuzhiyun 				goto err_sha_hmac_algs;
2450*4882a593Smuzhiyun 		}
2451*4882a593Smuzhiyun 	}
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	return 0;
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun 	/*i = ARRAY_SIZE(sha_hmac_algs);*/
2456*4882a593Smuzhiyun err_sha_hmac_algs:
2457*4882a593Smuzhiyun 	for (j = 0; j < i; j++)
2458*4882a593Smuzhiyun 		crypto_unregister_ahash(&sha_hmac_algs[j]);
2459*4882a593Smuzhiyun 	i = ARRAY_SIZE(sha_384_512_algs);
2460*4882a593Smuzhiyun err_sha_384_512_algs:
2461*4882a593Smuzhiyun 	for (j = 0; j < i; j++)
2462*4882a593Smuzhiyun 		crypto_unregister_ahash(&sha_384_512_algs[j]);
2463*4882a593Smuzhiyun 	crypto_unregister_ahash(&sha_224_alg);
2464*4882a593Smuzhiyun err_sha_224_algs:
2465*4882a593Smuzhiyun 	i = ARRAY_SIZE(sha_1_256_algs);
2466*4882a593Smuzhiyun err_sha_1_256_algs:
2467*4882a593Smuzhiyun 	for (j = 0; j < i; j++)
2468*4882a593Smuzhiyun 		crypto_unregister_ahash(&sha_1_256_algs[j]);
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	return err;
2471*4882a593Smuzhiyun }
2472*4882a593Smuzhiyun 
atmel_sha_dma_init(struct atmel_sha_dev * dd)2473*4882a593Smuzhiyun static int atmel_sha_dma_init(struct atmel_sha_dev *dd)
2474*4882a593Smuzhiyun {
2475*4882a593Smuzhiyun 	dd->dma_lch_in.chan = dma_request_chan(dd->dev, "tx");
2476*4882a593Smuzhiyun 	if (IS_ERR(dd->dma_lch_in.chan)) {
2477*4882a593Smuzhiyun 		dev_err(dd->dev, "DMA channel is not available\n");
2478*4882a593Smuzhiyun 		return PTR_ERR(dd->dma_lch_in.chan);
2479*4882a593Smuzhiyun 	}
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.dst_addr = dd->phys_base +
2482*4882a593Smuzhiyun 		SHA_REG_DIN(0);
2483*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.src_maxburst = 1;
2484*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.src_addr_width =
2485*4882a593Smuzhiyun 		DMA_SLAVE_BUSWIDTH_4_BYTES;
2486*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.dst_maxburst = 1;
2487*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.dst_addr_width =
2488*4882a593Smuzhiyun 		DMA_SLAVE_BUSWIDTH_4_BYTES;
2489*4882a593Smuzhiyun 	dd->dma_lch_in.dma_conf.device_fc = false;
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	return 0;
2492*4882a593Smuzhiyun }
2493*4882a593Smuzhiyun 
atmel_sha_dma_cleanup(struct atmel_sha_dev * dd)2494*4882a593Smuzhiyun static void atmel_sha_dma_cleanup(struct atmel_sha_dev *dd)
2495*4882a593Smuzhiyun {
2496*4882a593Smuzhiyun 	dma_release_channel(dd->dma_lch_in.chan);
2497*4882a593Smuzhiyun }
2498*4882a593Smuzhiyun 
atmel_sha_get_cap(struct atmel_sha_dev * dd)2499*4882a593Smuzhiyun static void atmel_sha_get_cap(struct atmel_sha_dev *dd)
2500*4882a593Smuzhiyun {
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	dd->caps.has_dma = 0;
2503*4882a593Smuzhiyun 	dd->caps.has_dualbuff = 0;
2504*4882a593Smuzhiyun 	dd->caps.has_sha224 = 0;
2505*4882a593Smuzhiyun 	dd->caps.has_sha_384_512 = 0;
2506*4882a593Smuzhiyun 	dd->caps.has_uihv = 0;
2507*4882a593Smuzhiyun 	dd->caps.has_hmac = 0;
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	/* keep only major version number */
2510*4882a593Smuzhiyun 	switch (dd->hw_version & 0xff0) {
2511*4882a593Smuzhiyun 	case 0x510:
2512*4882a593Smuzhiyun 		dd->caps.has_dma = 1;
2513*4882a593Smuzhiyun 		dd->caps.has_dualbuff = 1;
2514*4882a593Smuzhiyun 		dd->caps.has_sha224 = 1;
2515*4882a593Smuzhiyun 		dd->caps.has_sha_384_512 = 1;
2516*4882a593Smuzhiyun 		dd->caps.has_uihv = 1;
2517*4882a593Smuzhiyun 		dd->caps.has_hmac = 1;
2518*4882a593Smuzhiyun 		break;
2519*4882a593Smuzhiyun 	case 0x420:
2520*4882a593Smuzhiyun 		dd->caps.has_dma = 1;
2521*4882a593Smuzhiyun 		dd->caps.has_dualbuff = 1;
2522*4882a593Smuzhiyun 		dd->caps.has_sha224 = 1;
2523*4882a593Smuzhiyun 		dd->caps.has_sha_384_512 = 1;
2524*4882a593Smuzhiyun 		dd->caps.has_uihv = 1;
2525*4882a593Smuzhiyun 		break;
2526*4882a593Smuzhiyun 	case 0x410:
2527*4882a593Smuzhiyun 		dd->caps.has_dma = 1;
2528*4882a593Smuzhiyun 		dd->caps.has_dualbuff = 1;
2529*4882a593Smuzhiyun 		dd->caps.has_sha224 = 1;
2530*4882a593Smuzhiyun 		dd->caps.has_sha_384_512 = 1;
2531*4882a593Smuzhiyun 		break;
2532*4882a593Smuzhiyun 	case 0x400:
2533*4882a593Smuzhiyun 		dd->caps.has_dma = 1;
2534*4882a593Smuzhiyun 		dd->caps.has_dualbuff = 1;
2535*4882a593Smuzhiyun 		dd->caps.has_sha224 = 1;
2536*4882a593Smuzhiyun 		break;
2537*4882a593Smuzhiyun 	case 0x320:
2538*4882a593Smuzhiyun 		break;
2539*4882a593Smuzhiyun 	default:
2540*4882a593Smuzhiyun 		dev_warn(dd->dev,
2541*4882a593Smuzhiyun 				"Unmanaged sha version, set minimum capabilities\n");
2542*4882a593Smuzhiyun 		break;
2543*4882a593Smuzhiyun 	}
2544*4882a593Smuzhiyun }
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun #if defined(CONFIG_OF)
2547*4882a593Smuzhiyun static const struct of_device_id atmel_sha_dt_ids[] = {
2548*4882a593Smuzhiyun 	{ .compatible = "atmel,at91sam9g46-sha" },
2549*4882a593Smuzhiyun 	{ /* sentinel */ }
2550*4882a593Smuzhiyun };
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, atmel_sha_dt_ids);
2553*4882a593Smuzhiyun #endif
2554*4882a593Smuzhiyun 
atmel_sha_probe(struct platform_device * pdev)2555*4882a593Smuzhiyun static int atmel_sha_probe(struct platform_device *pdev)
2556*4882a593Smuzhiyun {
2557*4882a593Smuzhiyun 	struct atmel_sha_dev *sha_dd;
2558*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
2559*4882a593Smuzhiyun 	struct resource *sha_res;
2560*4882a593Smuzhiyun 	int err;
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 	sha_dd = devm_kzalloc(&pdev->dev, sizeof(*sha_dd), GFP_KERNEL);
2563*4882a593Smuzhiyun 	if (!sha_dd)
2564*4882a593Smuzhiyun 		return -ENOMEM;
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun 	sha_dd->dev = dev;
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 	platform_set_drvdata(pdev, sha_dd);
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sha_dd->list);
2571*4882a593Smuzhiyun 	spin_lock_init(&sha_dd->lock);
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun 	tasklet_init(&sha_dd->done_task, atmel_sha_done_task,
2574*4882a593Smuzhiyun 					(unsigned long)sha_dd);
2575*4882a593Smuzhiyun 	tasklet_init(&sha_dd->queue_task, atmel_sha_queue_task,
2576*4882a593Smuzhiyun 					(unsigned long)sha_dd);
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 	crypto_init_queue(&sha_dd->queue, ATMEL_SHA_QUEUE_LENGTH);
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 	/* Get the base address */
2581*4882a593Smuzhiyun 	sha_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2582*4882a593Smuzhiyun 	if (!sha_res) {
2583*4882a593Smuzhiyun 		dev_err(dev, "no MEM resource info\n");
2584*4882a593Smuzhiyun 		err = -ENODEV;
2585*4882a593Smuzhiyun 		goto err_tasklet_kill;
2586*4882a593Smuzhiyun 	}
2587*4882a593Smuzhiyun 	sha_dd->phys_base = sha_res->start;
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun 	/* Get the IRQ */
2590*4882a593Smuzhiyun 	sha_dd->irq = platform_get_irq(pdev,  0);
2591*4882a593Smuzhiyun 	if (sha_dd->irq < 0) {
2592*4882a593Smuzhiyun 		err = sha_dd->irq;
2593*4882a593Smuzhiyun 		goto err_tasklet_kill;
2594*4882a593Smuzhiyun 	}
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, sha_dd->irq, atmel_sha_irq,
2597*4882a593Smuzhiyun 			       IRQF_SHARED, "atmel-sha", sha_dd);
2598*4882a593Smuzhiyun 	if (err) {
2599*4882a593Smuzhiyun 		dev_err(dev, "unable to request sha irq.\n");
2600*4882a593Smuzhiyun 		goto err_tasklet_kill;
2601*4882a593Smuzhiyun 	}
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	/* Initializing the clock */
2604*4882a593Smuzhiyun 	sha_dd->iclk = devm_clk_get(&pdev->dev, "sha_clk");
2605*4882a593Smuzhiyun 	if (IS_ERR(sha_dd->iclk)) {
2606*4882a593Smuzhiyun 		dev_err(dev, "clock initialization failed.\n");
2607*4882a593Smuzhiyun 		err = PTR_ERR(sha_dd->iclk);
2608*4882a593Smuzhiyun 		goto err_tasklet_kill;
2609*4882a593Smuzhiyun 	}
2610*4882a593Smuzhiyun 
2611*4882a593Smuzhiyun 	sha_dd->io_base = devm_ioremap_resource(&pdev->dev, sha_res);
2612*4882a593Smuzhiyun 	if (IS_ERR(sha_dd->io_base)) {
2613*4882a593Smuzhiyun 		dev_err(dev, "can't ioremap\n");
2614*4882a593Smuzhiyun 		err = PTR_ERR(sha_dd->io_base);
2615*4882a593Smuzhiyun 		goto err_tasklet_kill;
2616*4882a593Smuzhiyun 	}
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	err = clk_prepare(sha_dd->iclk);
2619*4882a593Smuzhiyun 	if (err)
2620*4882a593Smuzhiyun 		goto err_tasklet_kill;
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun 	err = atmel_sha_hw_version_init(sha_dd);
2623*4882a593Smuzhiyun 	if (err)
2624*4882a593Smuzhiyun 		goto err_iclk_unprepare;
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	atmel_sha_get_cap(sha_dd);
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 	if (sha_dd->caps.has_dma) {
2629*4882a593Smuzhiyun 		err = atmel_sha_dma_init(sha_dd);
2630*4882a593Smuzhiyun 		if (err)
2631*4882a593Smuzhiyun 			goto err_iclk_unprepare;
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun 		dev_info(dev, "using %s for DMA transfers\n",
2634*4882a593Smuzhiyun 				dma_chan_name(sha_dd->dma_lch_in.chan));
2635*4882a593Smuzhiyun 	}
2636*4882a593Smuzhiyun 
2637*4882a593Smuzhiyun 	spin_lock(&atmel_sha.lock);
2638*4882a593Smuzhiyun 	list_add_tail(&sha_dd->list, &atmel_sha.dev_list);
2639*4882a593Smuzhiyun 	spin_unlock(&atmel_sha.lock);
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun 	err = atmel_sha_register_algs(sha_dd);
2642*4882a593Smuzhiyun 	if (err)
2643*4882a593Smuzhiyun 		goto err_algs;
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun 	dev_info(dev, "Atmel SHA1/SHA256%s%s\n",
2646*4882a593Smuzhiyun 			sha_dd->caps.has_sha224 ? "/SHA224" : "",
2647*4882a593Smuzhiyun 			sha_dd->caps.has_sha_384_512 ? "/SHA384/SHA512" : "");
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 	return 0;
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun err_algs:
2652*4882a593Smuzhiyun 	spin_lock(&atmel_sha.lock);
2653*4882a593Smuzhiyun 	list_del(&sha_dd->list);
2654*4882a593Smuzhiyun 	spin_unlock(&atmel_sha.lock);
2655*4882a593Smuzhiyun 	if (sha_dd->caps.has_dma)
2656*4882a593Smuzhiyun 		atmel_sha_dma_cleanup(sha_dd);
2657*4882a593Smuzhiyun err_iclk_unprepare:
2658*4882a593Smuzhiyun 	clk_unprepare(sha_dd->iclk);
2659*4882a593Smuzhiyun err_tasklet_kill:
2660*4882a593Smuzhiyun 	tasklet_kill(&sha_dd->queue_task);
2661*4882a593Smuzhiyun 	tasklet_kill(&sha_dd->done_task);
2662*4882a593Smuzhiyun 
2663*4882a593Smuzhiyun 	return err;
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun 
atmel_sha_remove(struct platform_device * pdev)2666*4882a593Smuzhiyun static int atmel_sha_remove(struct platform_device *pdev)
2667*4882a593Smuzhiyun {
2668*4882a593Smuzhiyun 	struct atmel_sha_dev *sha_dd;
2669*4882a593Smuzhiyun 
2670*4882a593Smuzhiyun 	sha_dd = platform_get_drvdata(pdev);
2671*4882a593Smuzhiyun 	if (!sha_dd)
2672*4882a593Smuzhiyun 		return -ENODEV;
2673*4882a593Smuzhiyun 	spin_lock(&atmel_sha.lock);
2674*4882a593Smuzhiyun 	list_del(&sha_dd->list);
2675*4882a593Smuzhiyun 	spin_unlock(&atmel_sha.lock);
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 	atmel_sha_unregister_algs(sha_dd);
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun 	tasklet_kill(&sha_dd->queue_task);
2680*4882a593Smuzhiyun 	tasklet_kill(&sha_dd->done_task);
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun 	if (sha_dd->caps.has_dma)
2683*4882a593Smuzhiyun 		atmel_sha_dma_cleanup(sha_dd);
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun 	clk_unprepare(sha_dd->iclk);
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 	return 0;
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun 
2690*4882a593Smuzhiyun static struct platform_driver atmel_sha_driver = {
2691*4882a593Smuzhiyun 	.probe		= atmel_sha_probe,
2692*4882a593Smuzhiyun 	.remove		= atmel_sha_remove,
2693*4882a593Smuzhiyun 	.driver		= {
2694*4882a593Smuzhiyun 		.name	= "atmel_sha",
2695*4882a593Smuzhiyun 		.of_match_table	= of_match_ptr(atmel_sha_dt_ids),
2696*4882a593Smuzhiyun 	},
2697*4882a593Smuzhiyun };
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun module_platform_driver(atmel_sha_driver);
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun MODULE_DESCRIPTION("Atmel SHA (1/256/224/384/512) hw acceleration support.");
2702*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2703*4882a593Smuzhiyun MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");
2704