xref: /OK3568_Linux_fs/kernel/drivers/crypto/atmel-aes.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Cryptographic API.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Support for ATMEL AES HW acceleration.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2012 Eukréa Electromatique - ATMEL
8*4882a593Smuzhiyun  * Author: Nicolas Royer <nicolas@eukrea.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Some ideas are from omap-aes.c driver.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/hw_random.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/device.h>
24*4882a593Smuzhiyun #include <linux/dmaengine.h>
25*4882a593Smuzhiyun #include <linux/init.h>
26*4882a593Smuzhiyun #include <linux/errno.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/irq.h>
29*4882a593Smuzhiyun #include <linux/scatterlist.h>
30*4882a593Smuzhiyun #include <linux/dma-mapping.h>
31*4882a593Smuzhiyun #include <linux/of_device.h>
32*4882a593Smuzhiyun #include <linux/delay.h>
33*4882a593Smuzhiyun #include <linux/crypto.h>
34*4882a593Smuzhiyun #include <crypto/scatterwalk.h>
35*4882a593Smuzhiyun #include <crypto/algapi.h>
36*4882a593Smuzhiyun #include <crypto/aes.h>
37*4882a593Smuzhiyun #include <crypto/gcm.h>
38*4882a593Smuzhiyun #include <crypto/xts.h>
39*4882a593Smuzhiyun #include <crypto/internal/aead.h>
40*4882a593Smuzhiyun #include <crypto/internal/skcipher.h>
41*4882a593Smuzhiyun #include "atmel-aes-regs.h"
42*4882a593Smuzhiyun #include "atmel-authenc.h"
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define ATMEL_AES_PRIORITY	300
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define ATMEL_AES_BUFFER_ORDER	2
47*4882a593Smuzhiyun #define ATMEL_AES_BUFFER_SIZE	(PAGE_SIZE << ATMEL_AES_BUFFER_ORDER)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define CFB8_BLOCK_SIZE		1
50*4882a593Smuzhiyun #define CFB16_BLOCK_SIZE	2
51*4882a593Smuzhiyun #define CFB32_BLOCK_SIZE	4
52*4882a593Smuzhiyun #define CFB64_BLOCK_SIZE	8
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define SIZE_IN_WORDS(x)	((x) >> 2)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* AES flags */
57*4882a593Smuzhiyun /* Reserve bits [18:16] [14:12] [1:0] for mode (same as for AES_MR) */
58*4882a593Smuzhiyun #define AES_FLAGS_ENCRYPT	AES_MR_CYPHER_ENC
59*4882a593Smuzhiyun #define AES_FLAGS_GTAGEN	AES_MR_GTAGEN
60*4882a593Smuzhiyun #define AES_FLAGS_OPMODE_MASK	(AES_MR_OPMOD_MASK | AES_MR_CFBS_MASK)
61*4882a593Smuzhiyun #define AES_FLAGS_ECB		AES_MR_OPMOD_ECB
62*4882a593Smuzhiyun #define AES_FLAGS_CBC		AES_MR_OPMOD_CBC
63*4882a593Smuzhiyun #define AES_FLAGS_OFB		AES_MR_OPMOD_OFB
64*4882a593Smuzhiyun #define AES_FLAGS_CFB128	(AES_MR_OPMOD_CFB | AES_MR_CFBS_128b)
65*4882a593Smuzhiyun #define AES_FLAGS_CFB64		(AES_MR_OPMOD_CFB | AES_MR_CFBS_64b)
66*4882a593Smuzhiyun #define AES_FLAGS_CFB32		(AES_MR_OPMOD_CFB | AES_MR_CFBS_32b)
67*4882a593Smuzhiyun #define AES_FLAGS_CFB16		(AES_MR_OPMOD_CFB | AES_MR_CFBS_16b)
68*4882a593Smuzhiyun #define AES_FLAGS_CFB8		(AES_MR_OPMOD_CFB | AES_MR_CFBS_8b)
69*4882a593Smuzhiyun #define AES_FLAGS_CTR		AES_MR_OPMOD_CTR
70*4882a593Smuzhiyun #define AES_FLAGS_GCM		AES_MR_OPMOD_GCM
71*4882a593Smuzhiyun #define AES_FLAGS_XTS		AES_MR_OPMOD_XTS
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define AES_FLAGS_MODE_MASK	(AES_FLAGS_OPMODE_MASK |	\
74*4882a593Smuzhiyun 				 AES_FLAGS_ENCRYPT |		\
75*4882a593Smuzhiyun 				 AES_FLAGS_GTAGEN)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define AES_FLAGS_BUSY		BIT(3)
78*4882a593Smuzhiyun #define AES_FLAGS_DUMP_REG	BIT(4)
79*4882a593Smuzhiyun #define AES_FLAGS_OWN_SHA	BIT(5)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define AES_FLAGS_PERSISTENT	AES_FLAGS_BUSY
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define ATMEL_AES_QUEUE_LENGTH	50
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define ATMEL_AES_DMA_THRESHOLD		256
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct atmel_aes_caps {
89*4882a593Smuzhiyun 	bool			has_dualbuff;
90*4882a593Smuzhiyun 	bool			has_cfb64;
91*4882a593Smuzhiyun 	bool			has_gcm;
92*4882a593Smuzhiyun 	bool			has_xts;
93*4882a593Smuzhiyun 	bool			has_authenc;
94*4882a593Smuzhiyun 	u32			max_burst_size;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun struct atmel_aes_dev;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun typedef int (*atmel_aes_fn_t)(struct atmel_aes_dev *);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun struct atmel_aes_base_ctx {
104*4882a593Smuzhiyun 	struct atmel_aes_dev	*dd;
105*4882a593Smuzhiyun 	atmel_aes_fn_t		start;
106*4882a593Smuzhiyun 	int			keylen;
107*4882a593Smuzhiyun 	u32			key[AES_KEYSIZE_256 / sizeof(u32)];
108*4882a593Smuzhiyun 	u16			block_size;
109*4882a593Smuzhiyun 	bool			is_aead;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct atmel_aes_ctx {
113*4882a593Smuzhiyun 	struct atmel_aes_base_ctx	base;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun struct atmel_aes_ctr_ctx {
117*4882a593Smuzhiyun 	struct atmel_aes_base_ctx	base;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	__be32			iv[AES_BLOCK_SIZE / sizeof(u32)];
120*4882a593Smuzhiyun 	size_t			offset;
121*4882a593Smuzhiyun 	struct scatterlist	src[2];
122*4882a593Smuzhiyun 	struct scatterlist	dst[2];
123*4882a593Smuzhiyun 	u32			blocks;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun struct atmel_aes_gcm_ctx {
127*4882a593Smuzhiyun 	struct atmel_aes_base_ctx	base;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	struct scatterlist	src[2];
130*4882a593Smuzhiyun 	struct scatterlist	dst[2];
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	__be32			j0[AES_BLOCK_SIZE / sizeof(u32)];
133*4882a593Smuzhiyun 	u32			tag[AES_BLOCK_SIZE / sizeof(u32)];
134*4882a593Smuzhiyun 	__be32			ghash[AES_BLOCK_SIZE / sizeof(u32)];
135*4882a593Smuzhiyun 	size_t			textlen;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	const __be32		*ghash_in;
138*4882a593Smuzhiyun 	__be32			*ghash_out;
139*4882a593Smuzhiyun 	atmel_aes_fn_t		ghash_resume;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun struct atmel_aes_xts_ctx {
143*4882a593Smuzhiyun 	struct atmel_aes_base_ctx	base;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	u32			key2[AES_KEYSIZE_256 / sizeof(u32)];
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
149*4882a593Smuzhiyun struct atmel_aes_authenc_ctx {
150*4882a593Smuzhiyun 	struct atmel_aes_base_ctx	base;
151*4882a593Smuzhiyun 	struct atmel_sha_authenc_ctx	*auth;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun struct atmel_aes_reqctx {
156*4882a593Smuzhiyun 	unsigned long		mode;
157*4882a593Smuzhiyun 	u8			lastc[AES_BLOCK_SIZE];
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
161*4882a593Smuzhiyun struct atmel_aes_authenc_reqctx {
162*4882a593Smuzhiyun 	struct atmel_aes_reqctx	base;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	struct scatterlist	src[2];
165*4882a593Smuzhiyun 	struct scatterlist	dst[2];
166*4882a593Smuzhiyun 	size_t			textlen;
167*4882a593Smuzhiyun 	u32			digest[SHA512_DIGEST_SIZE / sizeof(u32)];
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* auth_req MUST be place last. */
170*4882a593Smuzhiyun 	struct ahash_request	auth_req;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun struct atmel_aes_dma {
175*4882a593Smuzhiyun 	struct dma_chan		*chan;
176*4882a593Smuzhiyun 	struct scatterlist	*sg;
177*4882a593Smuzhiyun 	int			nents;
178*4882a593Smuzhiyun 	unsigned int		remainder;
179*4882a593Smuzhiyun 	unsigned int		sg_len;
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun struct atmel_aes_dev {
183*4882a593Smuzhiyun 	struct list_head	list;
184*4882a593Smuzhiyun 	unsigned long		phys_base;
185*4882a593Smuzhiyun 	void __iomem		*io_base;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	struct crypto_async_request	*areq;
188*4882a593Smuzhiyun 	struct atmel_aes_base_ctx	*ctx;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	bool			is_async;
191*4882a593Smuzhiyun 	atmel_aes_fn_t		resume;
192*4882a593Smuzhiyun 	atmel_aes_fn_t		cpu_transfer_complete;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	struct device		*dev;
195*4882a593Smuzhiyun 	struct clk		*iclk;
196*4882a593Smuzhiyun 	int			irq;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	unsigned long		flags;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	spinlock_t		lock;
201*4882a593Smuzhiyun 	struct crypto_queue	queue;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	struct tasklet_struct	done_task;
204*4882a593Smuzhiyun 	struct tasklet_struct	queue_task;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	size_t			total;
207*4882a593Smuzhiyun 	size_t			datalen;
208*4882a593Smuzhiyun 	u32			*data;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	struct atmel_aes_dma	src;
211*4882a593Smuzhiyun 	struct atmel_aes_dma	dst;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	size_t			buflen;
214*4882a593Smuzhiyun 	void			*buf;
215*4882a593Smuzhiyun 	struct scatterlist	aligned_sg;
216*4882a593Smuzhiyun 	struct scatterlist	*real_dst;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	struct atmel_aes_caps	caps;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	u32			hw_version;
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun struct atmel_aes_drv {
224*4882a593Smuzhiyun 	struct list_head	dev_list;
225*4882a593Smuzhiyun 	spinlock_t		lock;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static struct atmel_aes_drv atmel_aes = {
229*4882a593Smuzhiyun 	.dev_list = LIST_HEAD_INIT(atmel_aes.dev_list),
230*4882a593Smuzhiyun 	.lock = __SPIN_LOCK_UNLOCKED(atmel_aes.lock),
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #ifdef VERBOSE_DEBUG
atmel_aes_reg_name(u32 offset,char * tmp,size_t sz)234*4882a593Smuzhiyun static const char *atmel_aes_reg_name(u32 offset, char *tmp, size_t sz)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	switch (offset) {
237*4882a593Smuzhiyun 	case AES_CR:
238*4882a593Smuzhiyun 		return "CR";
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	case AES_MR:
241*4882a593Smuzhiyun 		return "MR";
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	case AES_ISR:
244*4882a593Smuzhiyun 		return "ISR";
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	case AES_IMR:
247*4882a593Smuzhiyun 		return "IMR";
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	case AES_IER:
250*4882a593Smuzhiyun 		return "IER";
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	case AES_IDR:
253*4882a593Smuzhiyun 		return "IDR";
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	case AES_KEYWR(0):
256*4882a593Smuzhiyun 	case AES_KEYWR(1):
257*4882a593Smuzhiyun 	case AES_KEYWR(2):
258*4882a593Smuzhiyun 	case AES_KEYWR(3):
259*4882a593Smuzhiyun 	case AES_KEYWR(4):
260*4882a593Smuzhiyun 	case AES_KEYWR(5):
261*4882a593Smuzhiyun 	case AES_KEYWR(6):
262*4882a593Smuzhiyun 	case AES_KEYWR(7):
263*4882a593Smuzhiyun 		snprintf(tmp, sz, "KEYWR[%u]", (offset - AES_KEYWR(0)) >> 2);
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	case AES_IDATAR(0):
267*4882a593Smuzhiyun 	case AES_IDATAR(1):
268*4882a593Smuzhiyun 	case AES_IDATAR(2):
269*4882a593Smuzhiyun 	case AES_IDATAR(3):
270*4882a593Smuzhiyun 		snprintf(tmp, sz, "IDATAR[%u]", (offset - AES_IDATAR(0)) >> 2);
271*4882a593Smuzhiyun 		break;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	case AES_ODATAR(0):
274*4882a593Smuzhiyun 	case AES_ODATAR(1):
275*4882a593Smuzhiyun 	case AES_ODATAR(2):
276*4882a593Smuzhiyun 	case AES_ODATAR(3):
277*4882a593Smuzhiyun 		snprintf(tmp, sz, "ODATAR[%u]", (offset - AES_ODATAR(0)) >> 2);
278*4882a593Smuzhiyun 		break;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	case AES_IVR(0):
281*4882a593Smuzhiyun 	case AES_IVR(1):
282*4882a593Smuzhiyun 	case AES_IVR(2):
283*4882a593Smuzhiyun 	case AES_IVR(3):
284*4882a593Smuzhiyun 		snprintf(tmp, sz, "IVR[%u]", (offset - AES_IVR(0)) >> 2);
285*4882a593Smuzhiyun 		break;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	case AES_AADLENR:
288*4882a593Smuzhiyun 		return "AADLENR";
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	case AES_CLENR:
291*4882a593Smuzhiyun 		return "CLENR";
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	case AES_GHASHR(0):
294*4882a593Smuzhiyun 	case AES_GHASHR(1):
295*4882a593Smuzhiyun 	case AES_GHASHR(2):
296*4882a593Smuzhiyun 	case AES_GHASHR(3):
297*4882a593Smuzhiyun 		snprintf(tmp, sz, "GHASHR[%u]", (offset - AES_GHASHR(0)) >> 2);
298*4882a593Smuzhiyun 		break;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	case AES_TAGR(0):
301*4882a593Smuzhiyun 	case AES_TAGR(1):
302*4882a593Smuzhiyun 	case AES_TAGR(2):
303*4882a593Smuzhiyun 	case AES_TAGR(3):
304*4882a593Smuzhiyun 		snprintf(tmp, sz, "TAGR[%u]", (offset - AES_TAGR(0)) >> 2);
305*4882a593Smuzhiyun 		break;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	case AES_CTRR:
308*4882a593Smuzhiyun 		return "CTRR";
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	case AES_GCMHR(0):
311*4882a593Smuzhiyun 	case AES_GCMHR(1):
312*4882a593Smuzhiyun 	case AES_GCMHR(2):
313*4882a593Smuzhiyun 	case AES_GCMHR(3):
314*4882a593Smuzhiyun 		snprintf(tmp, sz, "GCMHR[%u]", (offset - AES_GCMHR(0)) >> 2);
315*4882a593Smuzhiyun 		break;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	case AES_EMR:
318*4882a593Smuzhiyun 		return "EMR";
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	case AES_TWR(0):
321*4882a593Smuzhiyun 	case AES_TWR(1):
322*4882a593Smuzhiyun 	case AES_TWR(2):
323*4882a593Smuzhiyun 	case AES_TWR(3):
324*4882a593Smuzhiyun 		snprintf(tmp, sz, "TWR[%u]", (offset - AES_TWR(0)) >> 2);
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	case AES_ALPHAR(0):
328*4882a593Smuzhiyun 	case AES_ALPHAR(1):
329*4882a593Smuzhiyun 	case AES_ALPHAR(2):
330*4882a593Smuzhiyun 	case AES_ALPHAR(3):
331*4882a593Smuzhiyun 		snprintf(tmp, sz, "ALPHAR[%u]", (offset - AES_ALPHAR(0)) >> 2);
332*4882a593Smuzhiyun 		break;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	default:
335*4882a593Smuzhiyun 		snprintf(tmp, sz, "0x%02x", offset);
336*4882a593Smuzhiyun 		break;
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return tmp;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun #endif /* VERBOSE_DEBUG */
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* Shared functions */
344*4882a593Smuzhiyun 
atmel_aes_read(struct atmel_aes_dev * dd,u32 offset)345*4882a593Smuzhiyun static inline u32 atmel_aes_read(struct atmel_aes_dev *dd, u32 offset)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	u32 value = readl_relaxed(dd->io_base + offset);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #ifdef VERBOSE_DEBUG
350*4882a593Smuzhiyun 	if (dd->flags & AES_FLAGS_DUMP_REG) {
351*4882a593Smuzhiyun 		char tmp[16];
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 		dev_vdbg(dd->dev, "read 0x%08x from %s\n", value,
354*4882a593Smuzhiyun 			 atmel_aes_reg_name(offset, tmp, sizeof(tmp)));
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun #endif /* VERBOSE_DEBUG */
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return value;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
atmel_aes_write(struct atmel_aes_dev * dd,u32 offset,u32 value)361*4882a593Smuzhiyun static inline void atmel_aes_write(struct atmel_aes_dev *dd,
362*4882a593Smuzhiyun 					u32 offset, u32 value)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun #ifdef VERBOSE_DEBUG
365*4882a593Smuzhiyun 	if (dd->flags & AES_FLAGS_DUMP_REG) {
366*4882a593Smuzhiyun 		char tmp[16];
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		dev_vdbg(dd->dev, "write 0x%08x into %s\n", value,
369*4882a593Smuzhiyun 			 atmel_aes_reg_name(offset, tmp, sizeof(tmp)));
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun #endif /* VERBOSE_DEBUG */
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	writel_relaxed(value, dd->io_base + offset);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
atmel_aes_read_n(struct atmel_aes_dev * dd,u32 offset,u32 * value,int count)376*4882a593Smuzhiyun static void atmel_aes_read_n(struct atmel_aes_dev *dd, u32 offset,
377*4882a593Smuzhiyun 					u32 *value, int count)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	for (; count--; value++, offset += 4)
380*4882a593Smuzhiyun 		*value = atmel_aes_read(dd, offset);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
atmel_aes_write_n(struct atmel_aes_dev * dd,u32 offset,const u32 * value,int count)383*4882a593Smuzhiyun static void atmel_aes_write_n(struct atmel_aes_dev *dd, u32 offset,
384*4882a593Smuzhiyun 			      const u32 *value, int count)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	for (; count--; value++, offset += 4)
387*4882a593Smuzhiyun 		atmel_aes_write(dd, offset, *value);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
atmel_aes_read_block(struct atmel_aes_dev * dd,u32 offset,void * value)390*4882a593Smuzhiyun static inline void atmel_aes_read_block(struct atmel_aes_dev *dd, u32 offset,
391*4882a593Smuzhiyun 					void *value)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	atmel_aes_read_n(dd, offset, value, SIZE_IN_WORDS(AES_BLOCK_SIZE));
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
atmel_aes_write_block(struct atmel_aes_dev * dd,u32 offset,const void * value)396*4882a593Smuzhiyun static inline void atmel_aes_write_block(struct atmel_aes_dev *dd, u32 offset,
397*4882a593Smuzhiyun 					 const void *value)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	atmel_aes_write_n(dd, offset, value, SIZE_IN_WORDS(AES_BLOCK_SIZE));
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
atmel_aes_wait_for_data_ready(struct atmel_aes_dev * dd,atmel_aes_fn_t resume)402*4882a593Smuzhiyun static inline int atmel_aes_wait_for_data_ready(struct atmel_aes_dev *dd,
403*4882a593Smuzhiyun 						atmel_aes_fn_t resume)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	u32 isr = atmel_aes_read(dd, AES_ISR);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (unlikely(isr & AES_INT_DATARDY))
408*4882a593Smuzhiyun 		return resume(dd);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	dd->resume = resume;
411*4882a593Smuzhiyun 	atmel_aes_write(dd, AES_IER, AES_INT_DATARDY);
412*4882a593Smuzhiyun 	return -EINPROGRESS;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
atmel_aes_padlen(size_t len,size_t block_size)415*4882a593Smuzhiyun static inline size_t atmel_aes_padlen(size_t len, size_t block_size)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	len &= block_size - 1;
418*4882a593Smuzhiyun 	return len ? block_size - len : 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
atmel_aes_find_dev(struct atmel_aes_base_ctx * ctx)421*4882a593Smuzhiyun static struct atmel_aes_dev *atmel_aes_find_dev(struct atmel_aes_base_ctx *ctx)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct atmel_aes_dev *aes_dd = NULL;
424*4882a593Smuzhiyun 	struct atmel_aes_dev *tmp;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	spin_lock_bh(&atmel_aes.lock);
427*4882a593Smuzhiyun 	if (!ctx->dd) {
428*4882a593Smuzhiyun 		list_for_each_entry(tmp, &atmel_aes.dev_list, list) {
429*4882a593Smuzhiyun 			aes_dd = tmp;
430*4882a593Smuzhiyun 			break;
431*4882a593Smuzhiyun 		}
432*4882a593Smuzhiyun 		ctx->dd = aes_dd;
433*4882a593Smuzhiyun 	} else {
434*4882a593Smuzhiyun 		aes_dd = ctx->dd;
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	spin_unlock_bh(&atmel_aes.lock);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return aes_dd;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
atmel_aes_hw_init(struct atmel_aes_dev * dd)442*4882a593Smuzhiyun static int atmel_aes_hw_init(struct atmel_aes_dev *dd)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	int err;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	err = clk_enable(dd->iclk);
447*4882a593Smuzhiyun 	if (err)
448*4882a593Smuzhiyun 		return err;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	atmel_aes_write(dd, AES_CR, AES_CR_SWRST);
451*4882a593Smuzhiyun 	atmel_aes_write(dd, AES_MR, 0xE << AES_MR_CKEY_OFFSET);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	return 0;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
atmel_aes_get_version(struct atmel_aes_dev * dd)456*4882a593Smuzhiyun static inline unsigned int atmel_aes_get_version(struct atmel_aes_dev *dd)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	return atmel_aes_read(dd, AES_HW_VERSION) & 0x00000fff;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
atmel_aes_hw_version_init(struct atmel_aes_dev * dd)461*4882a593Smuzhiyun static int atmel_aes_hw_version_init(struct atmel_aes_dev *dd)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	int err;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	err = atmel_aes_hw_init(dd);
466*4882a593Smuzhiyun 	if (err)
467*4882a593Smuzhiyun 		return err;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	dd->hw_version = atmel_aes_get_version(dd);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	dev_info(dd->dev, "version: 0x%x\n", dd->hw_version);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	clk_disable(dd->iclk);
474*4882a593Smuzhiyun 	return 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
atmel_aes_set_mode(struct atmel_aes_dev * dd,const struct atmel_aes_reqctx * rctx)477*4882a593Smuzhiyun static inline void atmel_aes_set_mode(struct atmel_aes_dev *dd,
478*4882a593Smuzhiyun 				      const struct atmel_aes_reqctx *rctx)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	/* Clear all but persistent flags and set request flags. */
481*4882a593Smuzhiyun 	dd->flags = (dd->flags & AES_FLAGS_PERSISTENT) | rctx->mode;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
atmel_aes_is_encrypt(const struct atmel_aes_dev * dd)484*4882a593Smuzhiyun static inline bool atmel_aes_is_encrypt(const struct atmel_aes_dev *dd)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	return (dd->flags & AES_FLAGS_ENCRYPT);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
490*4882a593Smuzhiyun static void atmel_aes_authenc_complete(struct atmel_aes_dev *dd, int err);
491*4882a593Smuzhiyun #endif
492*4882a593Smuzhiyun 
atmel_aes_set_iv_as_last_ciphertext_block(struct atmel_aes_dev * dd)493*4882a593Smuzhiyun static void atmel_aes_set_iv_as_last_ciphertext_block(struct atmel_aes_dev *dd)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	struct skcipher_request *req = skcipher_request_cast(dd->areq);
496*4882a593Smuzhiyun 	struct atmel_aes_reqctx *rctx = skcipher_request_ctx(req);
497*4882a593Smuzhiyun 	struct crypto_skcipher *skcipher = crypto_skcipher_reqtfm(req);
498*4882a593Smuzhiyun 	unsigned int ivsize = crypto_skcipher_ivsize(skcipher);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	if (req->cryptlen < ivsize)
501*4882a593Smuzhiyun 		return;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (rctx->mode & AES_FLAGS_ENCRYPT) {
504*4882a593Smuzhiyun 		scatterwalk_map_and_copy(req->iv, req->dst,
505*4882a593Smuzhiyun 					 req->cryptlen - ivsize, ivsize, 0);
506*4882a593Smuzhiyun 	} else {
507*4882a593Smuzhiyun 		if (req->src == req->dst)
508*4882a593Smuzhiyun 			memcpy(req->iv, rctx->lastc, ivsize);
509*4882a593Smuzhiyun 		else
510*4882a593Smuzhiyun 			scatterwalk_map_and_copy(req->iv, req->src,
511*4882a593Smuzhiyun 						 req->cryptlen - ivsize,
512*4882a593Smuzhiyun 						 ivsize, 0);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static inline struct atmel_aes_ctr_ctx *
atmel_aes_ctr_ctx_cast(struct atmel_aes_base_ctx * ctx)517*4882a593Smuzhiyun atmel_aes_ctr_ctx_cast(struct atmel_aes_base_ctx *ctx)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	return container_of(ctx, struct atmel_aes_ctr_ctx, base);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
atmel_aes_ctr_update_req_iv(struct atmel_aes_dev * dd)522*4882a593Smuzhiyun static void atmel_aes_ctr_update_req_iv(struct atmel_aes_dev *dd)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	struct atmel_aes_ctr_ctx *ctx = atmel_aes_ctr_ctx_cast(dd->ctx);
525*4882a593Smuzhiyun 	struct skcipher_request *req = skcipher_request_cast(dd->areq);
526*4882a593Smuzhiyun 	struct crypto_skcipher *skcipher = crypto_skcipher_reqtfm(req);
527*4882a593Smuzhiyun 	unsigned int ivsize = crypto_skcipher_ivsize(skcipher);
528*4882a593Smuzhiyun 	int i;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/*
531*4882a593Smuzhiyun 	 * The CTR transfer works in fragments of data of maximum 1 MByte
532*4882a593Smuzhiyun 	 * because of the 16 bit CTR counter embedded in the IP. When reaching
533*4882a593Smuzhiyun 	 * here, ctx->blocks contains the number of blocks of the last fragment
534*4882a593Smuzhiyun 	 * processed, there is no need to explicit cast it to u16.
535*4882a593Smuzhiyun 	 */
536*4882a593Smuzhiyun 	for (i = 0; i < ctx->blocks; i++)
537*4882a593Smuzhiyun 		crypto_inc((u8 *)ctx->iv, AES_BLOCK_SIZE);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	memcpy(req->iv, ctx->iv, ivsize);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
atmel_aes_complete(struct atmel_aes_dev * dd,int err)542*4882a593Smuzhiyun static inline int atmel_aes_complete(struct atmel_aes_dev *dd, int err)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	struct skcipher_request *req = skcipher_request_cast(dd->areq);
545*4882a593Smuzhiyun 	struct atmel_aes_reqctx *rctx = skcipher_request_ctx(req);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
548*4882a593Smuzhiyun 	if (dd->ctx->is_aead)
549*4882a593Smuzhiyun 		atmel_aes_authenc_complete(dd, err);
550*4882a593Smuzhiyun #endif
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	clk_disable(dd->iclk);
553*4882a593Smuzhiyun 	dd->flags &= ~AES_FLAGS_BUSY;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	if (!err && !dd->ctx->is_aead &&
556*4882a593Smuzhiyun 	    (rctx->mode & AES_FLAGS_OPMODE_MASK) != AES_FLAGS_ECB) {
557*4882a593Smuzhiyun 		if ((rctx->mode & AES_FLAGS_OPMODE_MASK) != AES_FLAGS_CTR)
558*4882a593Smuzhiyun 			atmel_aes_set_iv_as_last_ciphertext_block(dd);
559*4882a593Smuzhiyun 		else
560*4882a593Smuzhiyun 			atmel_aes_ctr_update_req_iv(dd);
561*4882a593Smuzhiyun 	}
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	if (dd->is_async)
564*4882a593Smuzhiyun 		dd->areq->complete(dd->areq, err);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	tasklet_schedule(&dd->queue_task);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	return err;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
atmel_aes_write_ctrl_key(struct atmel_aes_dev * dd,bool use_dma,const __be32 * iv,const u32 * key,int keylen)571*4882a593Smuzhiyun static void atmel_aes_write_ctrl_key(struct atmel_aes_dev *dd, bool use_dma,
572*4882a593Smuzhiyun 				     const __be32 *iv, const u32 *key, int keylen)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	u32 valmr = 0;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* MR register must be set before IV registers */
577*4882a593Smuzhiyun 	if (keylen == AES_KEYSIZE_128)
578*4882a593Smuzhiyun 		valmr |= AES_MR_KEYSIZE_128;
579*4882a593Smuzhiyun 	else if (keylen == AES_KEYSIZE_192)
580*4882a593Smuzhiyun 		valmr |= AES_MR_KEYSIZE_192;
581*4882a593Smuzhiyun 	else
582*4882a593Smuzhiyun 		valmr |= AES_MR_KEYSIZE_256;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	valmr |= dd->flags & AES_FLAGS_MODE_MASK;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (use_dma) {
587*4882a593Smuzhiyun 		valmr |= AES_MR_SMOD_IDATAR0;
588*4882a593Smuzhiyun 		if (dd->caps.has_dualbuff)
589*4882a593Smuzhiyun 			valmr |= AES_MR_DUALBUFF;
590*4882a593Smuzhiyun 	} else {
591*4882a593Smuzhiyun 		valmr |= AES_MR_SMOD_AUTO;
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	atmel_aes_write(dd, AES_MR, valmr);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	atmel_aes_write_n(dd, AES_KEYWR(0), key, SIZE_IN_WORDS(keylen));
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (iv && (valmr & AES_MR_OPMOD_MASK) != AES_MR_OPMOD_ECB)
599*4882a593Smuzhiyun 		atmel_aes_write_block(dd, AES_IVR(0), iv);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
atmel_aes_write_ctrl(struct atmel_aes_dev * dd,bool use_dma,const __be32 * iv)602*4882a593Smuzhiyun static inline void atmel_aes_write_ctrl(struct atmel_aes_dev *dd, bool use_dma,
603*4882a593Smuzhiyun 					const __be32 *iv)
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	atmel_aes_write_ctrl_key(dd, use_dma, iv,
607*4882a593Smuzhiyun 				 dd->ctx->key, dd->ctx->keylen);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun /* CPU transfer */
611*4882a593Smuzhiyun 
atmel_aes_cpu_transfer(struct atmel_aes_dev * dd)612*4882a593Smuzhiyun static int atmel_aes_cpu_transfer(struct atmel_aes_dev *dd)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	int err = 0;
615*4882a593Smuzhiyun 	u32 isr;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	for (;;) {
618*4882a593Smuzhiyun 		atmel_aes_read_block(dd, AES_ODATAR(0), dd->data);
619*4882a593Smuzhiyun 		dd->data += 4;
620*4882a593Smuzhiyun 		dd->datalen -= AES_BLOCK_SIZE;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 		if (dd->datalen < AES_BLOCK_SIZE)
623*4882a593Smuzhiyun 			break;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 		atmel_aes_write_block(dd, AES_IDATAR(0), dd->data);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 		isr = atmel_aes_read(dd, AES_ISR);
628*4882a593Smuzhiyun 		if (!(isr & AES_INT_DATARDY)) {
629*4882a593Smuzhiyun 			dd->resume = atmel_aes_cpu_transfer;
630*4882a593Smuzhiyun 			atmel_aes_write(dd, AES_IER, AES_INT_DATARDY);
631*4882a593Smuzhiyun 			return -EINPROGRESS;
632*4882a593Smuzhiyun 		}
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (!sg_copy_from_buffer(dd->real_dst, sg_nents(dd->real_dst),
636*4882a593Smuzhiyun 				 dd->buf, dd->total))
637*4882a593Smuzhiyun 		err = -EINVAL;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	if (err)
640*4882a593Smuzhiyun 		return atmel_aes_complete(dd, err);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	return dd->cpu_transfer_complete(dd);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
atmel_aes_cpu_start(struct atmel_aes_dev * dd,struct scatterlist * src,struct scatterlist * dst,size_t len,atmel_aes_fn_t resume)645*4882a593Smuzhiyun static int atmel_aes_cpu_start(struct atmel_aes_dev *dd,
646*4882a593Smuzhiyun 			       struct scatterlist *src,
647*4882a593Smuzhiyun 			       struct scatterlist *dst,
648*4882a593Smuzhiyun 			       size_t len,
649*4882a593Smuzhiyun 			       atmel_aes_fn_t resume)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	size_t padlen = atmel_aes_padlen(len, AES_BLOCK_SIZE);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	if (unlikely(len == 0))
654*4882a593Smuzhiyun 		return -EINVAL;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	sg_copy_to_buffer(src, sg_nents(src), dd->buf, len);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	dd->total = len;
659*4882a593Smuzhiyun 	dd->real_dst = dst;
660*4882a593Smuzhiyun 	dd->cpu_transfer_complete = resume;
661*4882a593Smuzhiyun 	dd->datalen = len + padlen;
662*4882a593Smuzhiyun 	dd->data = (u32 *)dd->buf;
663*4882a593Smuzhiyun 	atmel_aes_write_block(dd, AES_IDATAR(0), dd->data);
664*4882a593Smuzhiyun 	return atmel_aes_wait_for_data_ready(dd, atmel_aes_cpu_transfer);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun /* DMA transfer */
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static void atmel_aes_dma_callback(void *data);
671*4882a593Smuzhiyun 
atmel_aes_check_aligned(struct atmel_aes_dev * dd,struct scatterlist * sg,size_t len,struct atmel_aes_dma * dma)672*4882a593Smuzhiyun static bool atmel_aes_check_aligned(struct atmel_aes_dev *dd,
673*4882a593Smuzhiyun 				    struct scatterlist *sg,
674*4882a593Smuzhiyun 				    size_t len,
675*4882a593Smuzhiyun 				    struct atmel_aes_dma *dma)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	int nents;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	if (!IS_ALIGNED(len, dd->ctx->block_size))
680*4882a593Smuzhiyun 		return false;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	for (nents = 0; sg; sg = sg_next(sg), ++nents) {
683*4882a593Smuzhiyun 		if (!IS_ALIGNED(sg->offset, sizeof(u32)))
684*4882a593Smuzhiyun 			return false;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		if (len <= sg->length) {
687*4882a593Smuzhiyun 			if (!IS_ALIGNED(len, dd->ctx->block_size))
688*4882a593Smuzhiyun 				return false;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 			dma->nents = nents+1;
691*4882a593Smuzhiyun 			dma->remainder = sg->length - len;
692*4882a593Smuzhiyun 			sg->length = len;
693*4882a593Smuzhiyun 			return true;
694*4882a593Smuzhiyun 		}
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 		if (!IS_ALIGNED(sg->length, dd->ctx->block_size))
697*4882a593Smuzhiyun 			return false;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 		len -= sg->length;
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	return false;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
atmel_aes_restore_sg(const struct atmel_aes_dma * dma)705*4882a593Smuzhiyun static inline void atmel_aes_restore_sg(const struct atmel_aes_dma *dma)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct scatterlist *sg = dma->sg;
708*4882a593Smuzhiyun 	int nents = dma->nents;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (!dma->remainder)
711*4882a593Smuzhiyun 		return;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	while (--nents > 0 && sg)
714*4882a593Smuzhiyun 		sg = sg_next(sg);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (!sg)
717*4882a593Smuzhiyun 		return;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	sg->length += dma->remainder;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
atmel_aes_map(struct atmel_aes_dev * dd,struct scatterlist * src,struct scatterlist * dst,size_t len)722*4882a593Smuzhiyun static int atmel_aes_map(struct atmel_aes_dev *dd,
723*4882a593Smuzhiyun 			 struct scatterlist *src,
724*4882a593Smuzhiyun 			 struct scatterlist *dst,
725*4882a593Smuzhiyun 			 size_t len)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	bool src_aligned, dst_aligned;
728*4882a593Smuzhiyun 	size_t padlen;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	dd->total = len;
731*4882a593Smuzhiyun 	dd->src.sg = src;
732*4882a593Smuzhiyun 	dd->dst.sg = dst;
733*4882a593Smuzhiyun 	dd->real_dst = dst;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	src_aligned = atmel_aes_check_aligned(dd, src, len, &dd->src);
736*4882a593Smuzhiyun 	if (src == dst)
737*4882a593Smuzhiyun 		dst_aligned = src_aligned;
738*4882a593Smuzhiyun 	else
739*4882a593Smuzhiyun 		dst_aligned = atmel_aes_check_aligned(dd, dst, len, &dd->dst);
740*4882a593Smuzhiyun 	if (!src_aligned || !dst_aligned) {
741*4882a593Smuzhiyun 		padlen = atmel_aes_padlen(len, dd->ctx->block_size);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 		if (dd->buflen < len + padlen)
744*4882a593Smuzhiyun 			return -ENOMEM;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 		if (!src_aligned) {
747*4882a593Smuzhiyun 			sg_copy_to_buffer(src, sg_nents(src), dd->buf, len);
748*4882a593Smuzhiyun 			dd->src.sg = &dd->aligned_sg;
749*4882a593Smuzhiyun 			dd->src.nents = 1;
750*4882a593Smuzhiyun 			dd->src.remainder = 0;
751*4882a593Smuzhiyun 		}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 		if (!dst_aligned) {
754*4882a593Smuzhiyun 			dd->dst.sg = &dd->aligned_sg;
755*4882a593Smuzhiyun 			dd->dst.nents = 1;
756*4882a593Smuzhiyun 			dd->dst.remainder = 0;
757*4882a593Smuzhiyun 		}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 		sg_init_table(&dd->aligned_sg, 1);
760*4882a593Smuzhiyun 		sg_set_buf(&dd->aligned_sg, dd->buf, len + padlen);
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	if (dd->src.sg == dd->dst.sg) {
764*4882a593Smuzhiyun 		dd->src.sg_len = dma_map_sg(dd->dev, dd->src.sg, dd->src.nents,
765*4882a593Smuzhiyun 					    DMA_BIDIRECTIONAL);
766*4882a593Smuzhiyun 		dd->dst.sg_len = dd->src.sg_len;
767*4882a593Smuzhiyun 		if (!dd->src.sg_len)
768*4882a593Smuzhiyun 			return -EFAULT;
769*4882a593Smuzhiyun 	} else {
770*4882a593Smuzhiyun 		dd->src.sg_len = dma_map_sg(dd->dev, dd->src.sg, dd->src.nents,
771*4882a593Smuzhiyun 					    DMA_TO_DEVICE);
772*4882a593Smuzhiyun 		if (!dd->src.sg_len)
773*4882a593Smuzhiyun 			return -EFAULT;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 		dd->dst.sg_len = dma_map_sg(dd->dev, dd->dst.sg, dd->dst.nents,
776*4882a593Smuzhiyun 					    DMA_FROM_DEVICE);
777*4882a593Smuzhiyun 		if (!dd->dst.sg_len) {
778*4882a593Smuzhiyun 			dma_unmap_sg(dd->dev, dd->src.sg, dd->src.nents,
779*4882a593Smuzhiyun 				     DMA_TO_DEVICE);
780*4882a593Smuzhiyun 			return -EFAULT;
781*4882a593Smuzhiyun 		}
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	return 0;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
atmel_aes_unmap(struct atmel_aes_dev * dd)787*4882a593Smuzhiyun static void atmel_aes_unmap(struct atmel_aes_dev *dd)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	if (dd->src.sg == dd->dst.sg) {
790*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, dd->src.sg, dd->src.nents,
791*4882a593Smuzhiyun 			     DMA_BIDIRECTIONAL);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 		if (dd->src.sg != &dd->aligned_sg)
794*4882a593Smuzhiyun 			atmel_aes_restore_sg(&dd->src);
795*4882a593Smuzhiyun 	} else {
796*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, dd->dst.sg, dd->dst.nents,
797*4882a593Smuzhiyun 			     DMA_FROM_DEVICE);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		if (dd->dst.sg != &dd->aligned_sg)
800*4882a593Smuzhiyun 			atmel_aes_restore_sg(&dd->dst);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 		dma_unmap_sg(dd->dev, dd->src.sg, dd->src.nents,
803*4882a593Smuzhiyun 			     DMA_TO_DEVICE);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 		if (dd->src.sg != &dd->aligned_sg)
806*4882a593Smuzhiyun 			atmel_aes_restore_sg(&dd->src);
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	if (dd->dst.sg == &dd->aligned_sg)
810*4882a593Smuzhiyun 		sg_copy_from_buffer(dd->real_dst, sg_nents(dd->real_dst),
811*4882a593Smuzhiyun 				    dd->buf, dd->total);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
atmel_aes_dma_transfer_start(struct atmel_aes_dev * dd,enum dma_slave_buswidth addr_width,enum dma_transfer_direction dir,u32 maxburst)814*4882a593Smuzhiyun static int atmel_aes_dma_transfer_start(struct atmel_aes_dev *dd,
815*4882a593Smuzhiyun 					enum dma_slave_buswidth addr_width,
816*4882a593Smuzhiyun 					enum dma_transfer_direction dir,
817*4882a593Smuzhiyun 					u32 maxburst)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc;
820*4882a593Smuzhiyun 	struct dma_slave_config config;
821*4882a593Smuzhiyun 	dma_async_tx_callback callback;
822*4882a593Smuzhiyun 	struct atmel_aes_dma *dma;
823*4882a593Smuzhiyun 	int err;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	memset(&config, 0, sizeof(config));
826*4882a593Smuzhiyun 	config.src_addr_width = addr_width;
827*4882a593Smuzhiyun 	config.dst_addr_width = addr_width;
828*4882a593Smuzhiyun 	config.src_maxburst = maxburst;
829*4882a593Smuzhiyun 	config.dst_maxburst = maxburst;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	switch (dir) {
832*4882a593Smuzhiyun 	case DMA_MEM_TO_DEV:
833*4882a593Smuzhiyun 		dma = &dd->src;
834*4882a593Smuzhiyun 		callback = NULL;
835*4882a593Smuzhiyun 		config.dst_addr = dd->phys_base + AES_IDATAR(0);
836*4882a593Smuzhiyun 		break;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	case DMA_DEV_TO_MEM:
839*4882a593Smuzhiyun 		dma = &dd->dst;
840*4882a593Smuzhiyun 		callback = atmel_aes_dma_callback;
841*4882a593Smuzhiyun 		config.src_addr = dd->phys_base + AES_ODATAR(0);
842*4882a593Smuzhiyun 		break;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	default:
845*4882a593Smuzhiyun 		return -EINVAL;
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	err = dmaengine_slave_config(dma->chan, &config);
849*4882a593Smuzhiyun 	if (err)
850*4882a593Smuzhiyun 		return err;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	desc = dmaengine_prep_slave_sg(dma->chan, dma->sg, dma->sg_len, dir,
853*4882a593Smuzhiyun 				       DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
854*4882a593Smuzhiyun 	if (!desc)
855*4882a593Smuzhiyun 		return -ENOMEM;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	desc->callback = callback;
858*4882a593Smuzhiyun 	desc->callback_param = dd;
859*4882a593Smuzhiyun 	dmaengine_submit(desc);
860*4882a593Smuzhiyun 	dma_async_issue_pending(dma->chan);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return 0;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
atmel_aes_dma_start(struct atmel_aes_dev * dd,struct scatterlist * src,struct scatterlist * dst,size_t len,atmel_aes_fn_t resume)865*4882a593Smuzhiyun static int atmel_aes_dma_start(struct atmel_aes_dev *dd,
866*4882a593Smuzhiyun 			       struct scatterlist *src,
867*4882a593Smuzhiyun 			       struct scatterlist *dst,
868*4882a593Smuzhiyun 			       size_t len,
869*4882a593Smuzhiyun 			       atmel_aes_fn_t resume)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	enum dma_slave_buswidth addr_width;
872*4882a593Smuzhiyun 	u32 maxburst;
873*4882a593Smuzhiyun 	int err;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	switch (dd->ctx->block_size) {
876*4882a593Smuzhiyun 	case CFB8_BLOCK_SIZE:
877*4882a593Smuzhiyun 		addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
878*4882a593Smuzhiyun 		maxburst = 1;
879*4882a593Smuzhiyun 		break;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	case CFB16_BLOCK_SIZE:
882*4882a593Smuzhiyun 		addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
883*4882a593Smuzhiyun 		maxburst = 1;
884*4882a593Smuzhiyun 		break;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	case CFB32_BLOCK_SIZE:
887*4882a593Smuzhiyun 	case CFB64_BLOCK_SIZE:
888*4882a593Smuzhiyun 		addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
889*4882a593Smuzhiyun 		maxburst = 1;
890*4882a593Smuzhiyun 		break;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	case AES_BLOCK_SIZE:
893*4882a593Smuzhiyun 		addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
894*4882a593Smuzhiyun 		maxburst = dd->caps.max_burst_size;
895*4882a593Smuzhiyun 		break;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	default:
898*4882a593Smuzhiyun 		err = -EINVAL;
899*4882a593Smuzhiyun 		goto exit;
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	err = atmel_aes_map(dd, src, dst, len);
903*4882a593Smuzhiyun 	if (err)
904*4882a593Smuzhiyun 		goto exit;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	dd->resume = resume;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/* Set output DMA transfer first */
909*4882a593Smuzhiyun 	err = atmel_aes_dma_transfer_start(dd, addr_width, DMA_DEV_TO_MEM,
910*4882a593Smuzhiyun 					   maxburst);
911*4882a593Smuzhiyun 	if (err)
912*4882a593Smuzhiyun 		goto unmap;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/* Then set input DMA transfer */
915*4882a593Smuzhiyun 	err = atmel_aes_dma_transfer_start(dd, addr_width, DMA_MEM_TO_DEV,
916*4882a593Smuzhiyun 					   maxburst);
917*4882a593Smuzhiyun 	if (err)
918*4882a593Smuzhiyun 		goto output_transfer_stop;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	return -EINPROGRESS;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun output_transfer_stop:
923*4882a593Smuzhiyun 	dmaengine_terminate_sync(dd->dst.chan);
924*4882a593Smuzhiyun unmap:
925*4882a593Smuzhiyun 	atmel_aes_unmap(dd);
926*4882a593Smuzhiyun exit:
927*4882a593Smuzhiyun 	return atmel_aes_complete(dd, err);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
atmel_aes_dma_callback(void * data)930*4882a593Smuzhiyun static void atmel_aes_dma_callback(void *data)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun 	struct atmel_aes_dev *dd = data;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	atmel_aes_unmap(dd);
935*4882a593Smuzhiyun 	dd->is_async = true;
936*4882a593Smuzhiyun 	(void)dd->resume(dd);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
atmel_aes_handle_queue(struct atmel_aes_dev * dd,struct crypto_async_request * new_areq)939*4882a593Smuzhiyun static int atmel_aes_handle_queue(struct atmel_aes_dev *dd,
940*4882a593Smuzhiyun 				  struct crypto_async_request *new_areq)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	struct crypto_async_request *areq, *backlog;
943*4882a593Smuzhiyun 	struct atmel_aes_base_ctx *ctx;
944*4882a593Smuzhiyun 	unsigned long flags;
945*4882a593Smuzhiyun 	bool start_async;
946*4882a593Smuzhiyun 	int err, ret = 0;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	spin_lock_irqsave(&dd->lock, flags);
949*4882a593Smuzhiyun 	if (new_areq)
950*4882a593Smuzhiyun 		ret = crypto_enqueue_request(&dd->queue, new_areq);
951*4882a593Smuzhiyun 	if (dd->flags & AES_FLAGS_BUSY) {
952*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dd->lock, flags);
953*4882a593Smuzhiyun 		return ret;
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun 	backlog = crypto_get_backlog(&dd->queue);
956*4882a593Smuzhiyun 	areq = crypto_dequeue_request(&dd->queue);
957*4882a593Smuzhiyun 	if (areq)
958*4882a593Smuzhiyun 		dd->flags |= AES_FLAGS_BUSY;
959*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dd->lock, flags);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	if (!areq)
962*4882a593Smuzhiyun 		return ret;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	if (backlog)
965*4882a593Smuzhiyun 		backlog->complete(backlog, -EINPROGRESS);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	ctx = crypto_tfm_ctx(areq->tfm);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	dd->areq = areq;
970*4882a593Smuzhiyun 	dd->ctx = ctx;
971*4882a593Smuzhiyun 	start_async = (areq != new_areq);
972*4882a593Smuzhiyun 	dd->is_async = start_async;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	/* WARNING: ctx->start() MAY change dd->is_async. */
975*4882a593Smuzhiyun 	err = ctx->start(dd);
976*4882a593Smuzhiyun 	return (start_async) ? ret : err;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun /* AES async block ciphers */
981*4882a593Smuzhiyun 
atmel_aes_transfer_complete(struct atmel_aes_dev * dd)982*4882a593Smuzhiyun static int atmel_aes_transfer_complete(struct atmel_aes_dev *dd)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun 	return atmel_aes_complete(dd, 0);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
atmel_aes_start(struct atmel_aes_dev * dd)987*4882a593Smuzhiyun static int atmel_aes_start(struct atmel_aes_dev *dd)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	struct skcipher_request *req = skcipher_request_cast(dd->areq);
990*4882a593Smuzhiyun 	struct atmel_aes_reqctx *rctx = skcipher_request_ctx(req);
991*4882a593Smuzhiyun 	bool use_dma = (req->cryptlen >= ATMEL_AES_DMA_THRESHOLD ||
992*4882a593Smuzhiyun 			dd->ctx->block_size != AES_BLOCK_SIZE);
993*4882a593Smuzhiyun 	int err;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	atmel_aes_set_mode(dd, rctx);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	err = atmel_aes_hw_init(dd);
998*4882a593Smuzhiyun 	if (err)
999*4882a593Smuzhiyun 		return atmel_aes_complete(dd, err);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	atmel_aes_write_ctrl(dd, use_dma, (void *)req->iv);
1002*4882a593Smuzhiyun 	if (use_dma)
1003*4882a593Smuzhiyun 		return atmel_aes_dma_start(dd, req->src, req->dst,
1004*4882a593Smuzhiyun 					   req->cryptlen,
1005*4882a593Smuzhiyun 					   atmel_aes_transfer_complete);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	return atmel_aes_cpu_start(dd, req->src, req->dst, req->cryptlen,
1008*4882a593Smuzhiyun 				   atmel_aes_transfer_complete);
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
atmel_aes_ctr_transfer(struct atmel_aes_dev * dd)1011*4882a593Smuzhiyun static int atmel_aes_ctr_transfer(struct atmel_aes_dev *dd)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	struct atmel_aes_ctr_ctx *ctx = atmel_aes_ctr_ctx_cast(dd->ctx);
1014*4882a593Smuzhiyun 	struct skcipher_request *req = skcipher_request_cast(dd->areq);
1015*4882a593Smuzhiyun 	struct scatterlist *src, *dst;
1016*4882a593Smuzhiyun 	size_t datalen;
1017*4882a593Smuzhiyun 	u32 ctr;
1018*4882a593Smuzhiyun 	u16 start, end;
1019*4882a593Smuzhiyun 	bool use_dma, fragmented = false;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	/* Check for transfer completion. */
1022*4882a593Smuzhiyun 	ctx->offset += dd->total;
1023*4882a593Smuzhiyun 	if (ctx->offset >= req->cryptlen)
1024*4882a593Smuzhiyun 		return atmel_aes_transfer_complete(dd);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	/* Compute data length. */
1027*4882a593Smuzhiyun 	datalen = req->cryptlen - ctx->offset;
1028*4882a593Smuzhiyun 	ctx->blocks = DIV_ROUND_UP(datalen, AES_BLOCK_SIZE);
1029*4882a593Smuzhiyun 	ctr = be32_to_cpu(ctx->iv[3]);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	/* Check 16bit counter overflow. */
1032*4882a593Smuzhiyun 	start = ctr & 0xffff;
1033*4882a593Smuzhiyun 	end = start + ctx->blocks - 1;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	if (ctx->blocks >> 16 || end < start) {
1036*4882a593Smuzhiyun 		ctr |= 0xffff;
1037*4882a593Smuzhiyun 		datalen = AES_BLOCK_SIZE * (0x10000 - start);
1038*4882a593Smuzhiyun 		fragmented = true;
1039*4882a593Smuzhiyun 	}
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	use_dma = (datalen >= ATMEL_AES_DMA_THRESHOLD);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	/* Jump to offset. */
1044*4882a593Smuzhiyun 	src = scatterwalk_ffwd(ctx->src, req->src, ctx->offset);
1045*4882a593Smuzhiyun 	dst = ((req->src == req->dst) ? src :
1046*4882a593Smuzhiyun 	       scatterwalk_ffwd(ctx->dst, req->dst, ctx->offset));
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	/* Configure hardware. */
1049*4882a593Smuzhiyun 	atmel_aes_write_ctrl(dd, use_dma, ctx->iv);
1050*4882a593Smuzhiyun 	if (unlikely(fragmented)) {
1051*4882a593Smuzhiyun 		/*
1052*4882a593Smuzhiyun 		 * Increment the counter manually to cope with the hardware
1053*4882a593Smuzhiyun 		 * counter overflow.
1054*4882a593Smuzhiyun 		 */
1055*4882a593Smuzhiyun 		ctx->iv[3] = cpu_to_be32(ctr);
1056*4882a593Smuzhiyun 		crypto_inc((u8 *)ctx->iv, AES_BLOCK_SIZE);
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	if (use_dma)
1060*4882a593Smuzhiyun 		return atmel_aes_dma_start(dd, src, dst, datalen,
1061*4882a593Smuzhiyun 					   atmel_aes_ctr_transfer);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	return atmel_aes_cpu_start(dd, src, dst, datalen,
1064*4882a593Smuzhiyun 				   atmel_aes_ctr_transfer);
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun 
atmel_aes_ctr_start(struct atmel_aes_dev * dd)1067*4882a593Smuzhiyun static int atmel_aes_ctr_start(struct atmel_aes_dev *dd)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun 	struct atmel_aes_ctr_ctx *ctx = atmel_aes_ctr_ctx_cast(dd->ctx);
1070*4882a593Smuzhiyun 	struct skcipher_request *req = skcipher_request_cast(dd->areq);
1071*4882a593Smuzhiyun 	struct atmel_aes_reqctx *rctx = skcipher_request_ctx(req);
1072*4882a593Smuzhiyun 	int err;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	atmel_aes_set_mode(dd, rctx);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	err = atmel_aes_hw_init(dd);
1077*4882a593Smuzhiyun 	if (err)
1078*4882a593Smuzhiyun 		return atmel_aes_complete(dd, err);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	memcpy(ctx->iv, req->iv, AES_BLOCK_SIZE);
1081*4882a593Smuzhiyun 	ctx->offset = 0;
1082*4882a593Smuzhiyun 	dd->total = 0;
1083*4882a593Smuzhiyun 	return atmel_aes_ctr_transfer(dd);
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
atmel_aes_crypt(struct skcipher_request * req,unsigned long mode)1086*4882a593Smuzhiyun static int atmel_aes_crypt(struct skcipher_request *req, unsigned long mode)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	struct crypto_skcipher *skcipher = crypto_skcipher_reqtfm(req);
1089*4882a593Smuzhiyun 	struct atmel_aes_base_ctx *ctx = crypto_skcipher_ctx(skcipher);
1090*4882a593Smuzhiyun 	struct atmel_aes_reqctx *rctx;
1091*4882a593Smuzhiyun 	struct atmel_aes_dev *dd;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	switch (mode & AES_FLAGS_OPMODE_MASK) {
1094*4882a593Smuzhiyun 	case AES_FLAGS_CFB8:
1095*4882a593Smuzhiyun 		ctx->block_size = CFB8_BLOCK_SIZE;
1096*4882a593Smuzhiyun 		break;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	case AES_FLAGS_CFB16:
1099*4882a593Smuzhiyun 		ctx->block_size = CFB16_BLOCK_SIZE;
1100*4882a593Smuzhiyun 		break;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	case AES_FLAGS_CFB32:
1103*4882a593Smuzhiyun 		ctx->block_size = CFB32_BLOCK_SIZE;
1104*4882a593Smuzhiyun 		break;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	case AES_FLAGS_CFB64:
1107*4882a593Smuzhiyun 		ctx->block_size = CFB64_BLOCK_SIZE;
1108*4882a593Smuzhiyun 		break;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	default:
1111*4882a593Smuzhiyun 		ctx->block_size = AES_BLOCK_SIZE;
1112*4882a593Smuzhiyun 		break;
1113*4882a593Smuzhiyun 	}
1114*4882a593Smuzhiyun 	ctx->is_aead = false;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	dd = atmel_aes_find_dev(ctx);
1117*4882a593Smuzhiyun 	if (!dd)
1118*4882a593Smuzhiyun 		return -ENODEV;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	rctx = skcipher_request_ctx(req);
1121*4882a593Smuzhiyun 	rctx->mode = mode;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	if ((mode & AES_FLAGS_OPMODE_MASK) != AES_FLAGS_ECB &&
1124*4882a593Smuzhiyun 	    !(mode & AES_FLAGS_ENCRYPT) && req->src == req->dst) {
1125*4882a593Smuzhiyun 		unsigned int ivsize = crypto_skcipher_ivsize(skcipher);
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 		if (req->cryptlen >= ivsize)
1128*4882a593Smuzhiyun 			scatterwalk_map_and_copy(rctx->lastc, req->src,
1129*4882a593Smuzhiyun 						 req->cryptlen - ivsize,
1130*4882a593Smuzhiyun 						 ivsize, 0);
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	return atmel_aes_handle_queue(dd, &req->base);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun 
atmel_aes_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int keylen)1136*4882a593Smuzhiyun static int atmel_aes_setkey(struct crypto_skcipher *tfm, const u8 *key,
1137*4882a593Smuzhiyun 			   unsigned int keylen)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun 	struct atmel_aes_base_ctx *ctx = crypto_skcipher_ctx(tfm);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	if (keylen != AES_KEYSIZE_128 &&
1142*4882a593Smuzhiyun 	    keylen != AES_KEYSIZE_192 &&
1143*4882a593Smuzhiyun 	    keylen != AES_KEYSIZE_256)
1144*4882a593Smuzhiyun 		return -EINVAL;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
1147*4882a593Smuzhiyun 	ctx->keylen = keylen;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	return 0;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun 
atmel_aes_ecb_encrypt(struct skcipher_request * req)1152*4882a593Smuzhiyun static int atmel_aes_ecb_encrypt(struct skcipher_request *req)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_ECB | AES_FLAGS_ENCRYPT);
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun 
atmel_aes_ecb_decrypt(struct skcipher_request * req)1157*4882a593Smuzhiyun static int atmel_aes_ecb_decrypt(struct skcipher_request *req)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_ECB);
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
atmel_aes_cbc_encrypt(struct skcipher_request * req)1162*4882a593Smuzhiyun static int atmel_aes_cbc_encrypt(struct skcipher_request *req)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CBC | AES_FLAGS_ENCRYPT);
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun 
atmel_aes_cbc_decrypt(struct skcipher_request * req)1167*4882a593Smuzhiyun static int atmel_aes_cbc_decrypt(struct skcipher_request *req)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CBC);
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun 
atmel_aes_ofb_encrypt(struct skcipher_request * req)1172*4882a593Smuzhiyun static int atmel_aes_ofb_encrypt(struct skcipher_request *req)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_OFB | AES_FLAGS_ENCRYPT);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
atmel_aes_ofb_decrypt(struct skcipher_request * req)1177*4882a593Smuzhiyun static int atmel_aes_ofb_decrypt(struct skcipher_request *req)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_OFB);
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun 
atmel_aes_cfb_encrypt(struct skcipher_request * req)1182*4882a593Smuzhiyun static int atmel_aes_cfb_encrypt(struct skcipher_request *req)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CFB128 | AES_FLAGS_ENCRYPT);
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun 
atmel_aes_cfb_decrypt(struct skcipher_request * req)1187*4882a593Smuzhiyun static int atmel_aes_cfb_decrypt(struct skcipher_request *req)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CFB128);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
atmel_aes_cfb64_encrypt(struct skcipher_request * req)1192*4882a593Smuzhiyun static int atmel_aes_cfb64_encrypt(struct skcipher_request *req)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CFB64 | AES_FLAGS_ENCRYPT);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun 
atmel_aes_cfb64_decrypt(struct skcipher_request * req)1197*4882a593Smuzhiyun static int atmel_aes_cfb64_decrypt(struct skcipher_request *req)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CFB64);
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
atmel_aes_cfb32_encrypt(struct skcipher_request * req)1202*4882a593Smuzhiyun static int atmel_aes_cfb32_encrypt(struct skcipher_request *req)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CFB32 | AES_FLAGS_ENCRYPT);
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun 
atmel_aes_cfb32_decrypt(struct skcipher_request * req)1207*4882a593Smuzhiyun static int atmel_aes_cfb32_decrypt(struct skcipher_request *req)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CFB32);
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun 
atmel_aes_cfb16_encrypt(struct skcipher_request * req)1212*4882a593Smuzhiyun static int atmel_aes_cfb16_encrypt(struct skcipher_request *req)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CFB16 | AES_FLAGS_ENCRYPT);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
atmel_aes_cfb16_decrypt(struct skcipher_request * req)1217*4882a593Smuzhiyun static int atmel_aes_cfb16_decrypt(struct skcipher_request *req)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CFB16);
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun 
atmel_aes_cfb8_encrypt(struct skcipher_request * req)1222*4882a593Smuzhiyun static int atmel_aes_cfb8_encrypt(struct skcipher_request *req)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CFB8 | AES_FLAGS_ENCRYPT);
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun 
atmel_aes_cfb8_decrypt(struct skcipher_request * req)1227*4882a593Smuzhiyun static int atmel_aes_cfb8_decrypt(struct skcipher_request *req)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CFB8);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
atmel_aes_ctr_encrypt(struct skcipher_request * req)1232*4882a593Smuzhiyun static int atmel_aes_ctr_encrypt(struct skcipher_request *req)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CTR | AES_FLAGS_ENCRYPT);
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun 
atmel_aes_ctr_decrypt(struct skcipher_request * req)1237*4882a593Smuzhiyun static int atmel_aes_ctr_decrypt(struct skcipher_request *req)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_CTR);
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
atmel_aes_init_tfm(struct crypto_skcipher * tfm)1242*4882a593Smuzhiyun static int atmel_aes_init_tfm(struct crypto_skcipher *tfm)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun 	struct atmel_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	crypto_skcipher_set_reqsize(tfm, sizeof(struct atmel_aes_reqctx));
1247*4882a593Smuzhiyun 	ctx->base.start = atmel_aes_start;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	return 0;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun 
atmel_aes_ctr_init_tfm(struct crypto_skcipher * tfm)1252*4882a593Smuzhiyun static int atmel_aes_ctr_init_tfm(struct crypto_skcipher *tfm)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun 	struct atmel_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	crypto_skcipher_set_reqsize(tfm, sizeof(struct atmel_aes_reqctx));
1257*4882a593Smuzhiyun 	ctx->base.start = atmel_aes_ctr_start;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	return 0;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun static struct skcipher_alg aes_algs[] = {
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun 	.base.cra_name		= "ecb(aes)",
1265*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-ecb-aes",
1266*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
1267*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct atmel_aes_ctx),
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	.init			= atmel_aes_init_tfm,
1270*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1271*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1272*4882a593Smuzhiyun 	.setkey			= atmel_aes_setkey,
1273*4882a593Smuzhiyun 	.encrypt		= atmel_aes_ecb_encrypt,
1274*4882a593Smuzhiyun 	.decrypt		= atmel_aes_ecb_decrypt,
1275*4882a593Smuzhiyun },
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun 	.base.cra_name		= "cbc(aes)",
1278*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cbc-aes",
1279*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
1280*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct atmel_aes_ctx),
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	.init			= atmel_aes_init_tfm,
1283*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1284*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1285*4882a593Smuzhiyun 	.setkey			= atmel_aes_setkey,
1286*4882a593Smuzhiyun 	.encrypt		= atmel_aes_cbc_encrypt,
1287*4882a593Smuzhiyun 	.decrypt		= atmel_aes_cbc_decrypt,
1288*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1289*4882a593Smuzhiyun },
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun 	.base.cra_name		= "ofb(aes)",
1292*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-ofb-aes",
1293*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
1294*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct atmel_aes_ctx),
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	.init			= atmel_aes_init_tfm,
1297*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1298*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1299*4882a593Smuzhiyun 	.setkey			= atmel_aes_setkey,
1300*4882a593Smuzhiyun 	.encrypt		= atmel_aes_ofb_encrypt,
1301*4882a593Smuzhiyun 	.decrypt		= atmel_aes_ofb_decrypt,
1302*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1303*4882a593Smuzhiyun },
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun 	.base.cra_name		= "cfb(aes)",
1306*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cfb-aes",
1307*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
1308*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct atmel_aes_ctx),
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	.init			= atmel_aes_init_tfm,
1311*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1312*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1313*4882a593Smuzhiyun 	.setkey			= atmel_aes_setkey,
1314*4882a593Smuzhiyun 	.encrypt		= atmel_aes_cfb_encrypt,
1315*4882a593Smuzhiyun 	.decrypt		= atmel_aes_cfb_decrypt,
1316*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1317*4882a593Smuzhiyun },
1318*4882a593Smuzhiyun {
1319*4882a593Smuzhiyun 	.base.cra_name		= "cfb32(aes)",
1320*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cfb32-aes",
1321*4882a593Smuzhiyun 	.base.cra_blocksize	= CFB32_BLOCK_SIZE,
1322*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct atmel_aes_ctx),
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	.init			= atmel_aes_init_tfm,
1325*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1326*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1327*4882a593Smuzhiyun 	.setkey			= atmel_aes_setkey,
1328*4882a593Smuzhiyun 	.encrypt		= atmel_aes_cfb32_encrypt,
1329*4882a593Smuzhiyun 	.decrypt		= atmel_aes_cfb32_decrypt,
1330*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1331*4882a593Smuzhiyun },
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	.base.cra_name		= "cfb16(aes)",
1334*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cfb16-aes",
1335*4882a593Smuzhiyun 	.base.cra_blocksize	= CFB16_BLOCK_SIZE,
1336*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct atmel_aes_ctx),
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	.init			= atmel_aes_init_tfm,
1339*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1340*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1341*4882a593Smuzhiyun 	.setkey			= atmel_aes_setkey,
1342*4882a593Smuzhiyun 	.encrypt		= atmel_aes_cfb16_encrypt,
1343*4882a593Smuzhiyun 	.decrypt		= atmel_aes_cfb16_decrypt,
1344*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1345*4882a593Smuzhiyun },
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun 	.base.cra_name		= "cfb8(aes)",
1348*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cfb8-aes",
1349*4882a593Smuzhiyun 	.base.cra_blocksize	= CFB8_BLOCK_SIZE,
1350*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct atmel_aes_ctx),
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	.init			= atmel_aes_init_tfm,
1353*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1354*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1355*4882a593Smuzhiyun 	.setkey			= atmel_aes_setkey,
1356*4882a593Smuzhiyun 	.encrypt		= atmel_aes_cfb8_encrypt,
1357*4882a593Smuzhiyun 	.decrypt		= atmel_aes_cfb8_decrypt,
1358*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1359*4882a593Smuzhiyun },
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun 	.base.cra_name		= "ctr(aes)",
1362*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-ctr-aes",
1363*4882a593Smuzhiyun 	.base.cra_blocksize	= 1,
1364*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct atmel_aes_ctr_ctx),
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	.init			= atmel_aes_ctr_init_tfm,
1367*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1368*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1369*4882a593Smuzhiyun 	.setkey			= atmel_aes_setkey,
1370*4882a593Smuzhiyun 	.encrypt		= atmel_aes_ctr_encrypt,
1371*4882a593Smuzhiyun 	.decrypt		= atmel_aes_ctr_decrypt,
1372*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1373*4882a593Smuzhiyun },
1374*4882a593Smuzhiyun };
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun static struct skcipher_alg aes_cfb64_alg = {
1377*4882a593Smuzhiyun 	.base.cra_name		= "cfb64(aes)",
1378*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-cfb64-aes",
1379*4882a593Smuzhiyun 	.base.cra_blocksize	= CFB64_BLOCK_SIZE,
1380*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct atmel_aes_ctx),
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	.init			= atmel_aes_init_tfm,
1383*4882a593Smuzhiyun 	.min_keysize		= AES_MIN_KEY_SIZE,
1384*4882a593Smuzhiyun 	.max_keysize		= AES_MAX_KEY_SIZE,
1385*4882a593Smuzhiyun 	.setkey			= atmel_aes_setkey,
1386*4882a593Smuzhiyun 	.encrypt		= atmel_aes_cfb64_encrypt,
1387*4882a593Smuzhiyun 	.decrypt		= atmel_aes_cfb64_decrypt,
1388*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1389*4882a593Smuzhiyun };
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun /* gcm aead functions */
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun static int atmel_aes_gcm_ghash(struct atmel_aes_dev *dd,
1395*4882a593Smuzhiyun 			       const u32 *data, size_t datalen,
1396*4882a593Smuzhiyun 			       const __be32 *ghash_in, __be32 *ghash_out,
1397*4882a593Smuzhiyun 			       atmel_aes_fn_t resume);
1398*4882a593Smuzhiyun static int atmel_aes_gcm_ghash_init(struct atmel_aes_dev *dd);
1399*4882a593Smuzhiyun static int atmel_aes_gcm_ghash_finalize(struct atmel_aes_dev *dd);
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun static int atmel_aes_gcm_start(struct atmel_aes_dev *dd);
1402*4882a593Smuzhiyun static int atmel_aes_gcm_process(struct atmel_aes_dev *dd);
1403*4882a593Smuzhiyun static int atmel_aes_gcm_length(struct atmel_aes_dev *dd);
1404*4882a593Smuzhiyun static int atmel_aes_gcm_data(struct atmel_aes_dev *dd);
1405*4882a593Smuzhiyun static int atmel_aes_gcm_tag_init(struct atmel_aes_dev *dd);
1406*4882a593Smuzhiyun static int atmel_aes_gcm_tag(struct atmel_aes_dev *dd);
1407*4882a593Smuzhiyun static int atmel_aes_gcm_finalize(struct atmel_aes_dev *dd);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun static inline struct atmel_aes_gcm_ctx *
atmel_aes_gcm_ctx_cast(struct atmel_aes_base_ctx * ctx)1410*4882a593Smuzhiyun atmel_aes_gcm_ctx_cast(struct atmel_aes_base_ctx *ctx)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun 	return container_of(ctx, struct atmel_aes_gcm_ctx, base);
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun 
atmel_aes_gcm_ghash(struct atmel_aes_dev * dd,const u32 * data,size_t datalen,const __be32 * ghash_in,__be32 * ghash_out,atmel_aes_fn_t resume)1415*4882a593Smuzhiyun static int atmel_aes_gcm_ghash(struct atmel_aes_dev *dd,
1416*4882a593Smuzhiyun 			       const u32 *data, size_t datalen,
1417*4882a593Smuzhiyun 			       const __be32 *ghash_in, __be32 *ghash_out,
1418*4882a593Smuzhiyun 			       atmel_aes_fn_t resume)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = atmel_aes_gcm_ctx_cast(dd->ctx);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	dd->data = (u32 *)data;
1423*4882a593Smuzhiyun 	dd->datalen = datalen;
1424*4882a593Smuzhiyun 	ctx->ghash_in = ghash_in;
1425*4882a593Smuzhiyun 	ctx->ghash_out = ghash_out;
1426*4882a593Smuzhiyun 	ctx->ghash_resume = resume;
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	atmel_aes_write_ctrl(dd, false, NULL);
1429*4882a593Smuzhiyun 	return atmel_aes_wait_for_data_ready(dd, atmel_aes_gcm_ghash_init);
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun 
atmel_aes_gcm_ghash_init(struct atmel_aes_dev * dd)1432*4882a593Smuzhiyun static int atmel_aes_gcm_ghash_init(struct atmel_aes_dev *dd)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = atmel_aes_gcm_ctx_cast(dd->ctx);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	/* Set the data length. */
1437*4882a593Smuzhiyun 	atmel_aes_write(dd, AES_AADLENR, dd->total);
1438*4882a593Smuzhiyun 	atmel_aes_write(dd, AES_CLENR, 0);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	/* If needed, overwrite the GCM Intermediate Hash Word Registers */
1441*4882a593Smuzhiyun 	if (ctx->ghash_in)
1442*4882a593Smuzhiyun 		atmel_aes_write_block(dd, AES_GHASHR(0), ctx->ghash_in);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	return atmel_aes_gcm_ghash_finalize(dd);
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun 
atmel_aes_gcm_ghash_finalize(struct atmel_aes_dev * dd)1447*4882a593Smuzhiyun static int atmel_aes_gcm_ghash_finalize(struct atmel_aes_dev *dd)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = atmel_aes_gcm_ctx_cast(dd->ctx);
1450*4882a593Smuzhiyun 	u32 isr;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	/* Write data into the Input Data Registers. */
1453*4882a593Smuzhiyun 	while (dd->datalen > 0) {
1454*4882a593Smuzhiyun 		atmel_aes_write_block(dd, AES_IDATAR(0), dd->data);
1455*4882a593Smuzhiyun 		dd->data += 4;
1456*4882a593Smuzhiyun 		dd->datalen -= AES_BLOCK_SIZE;
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 		isr = atmel_aes_read(dd, AES_ISR);
1459*4882a593Smuzhiyun 		if (!(isr & AES_INT_DATARDY)) {
1460*4882a593Smuzhiyun 			dd->resume = atmel_aes_gcm_ghash_finalize;
1461*4882a593Smuzhiyun 			atmel_aes_write(dd, AES_IER, AES_INT_DATARDY);
1462*4882a593Smuzhiyun 			return -EINPROGRESS;
1463*4882a593Smuzhiyun 		}
1464*4882a593Smuzhiyun 	}
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	/* Read the computed hash from GHASHRx. */
1467*4882a593Smuzhiyun 	atmel_aes_read_block(dd, AES_GHASHR(0), ctx->ghash_out);
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	return ctx->ghash_resume(dd);
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 
atmel_aes_gcm_start(struct atmel_aes_dev * dd)1473*4882a593Smuzhiyun static int atmel_aes_gcm_start(struct atmel_aes_dev *dd)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = atmel_aes_gcm_ctx_cast(dd->ctx);
1476*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
1477*4882a593Smuzhiyun 	struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1478*4882a593Smuzhiyun 	struct atmel_aes_reqctx *rctx = aead_request_ctx(req);
1479*4882a593Smuzhiyun 	size_t ivsize = crypto_aead_ivsize(tfm);
1480*4882a593Smuzhiyun 	size_t datalen, padlen;
1481*4882a593Smuzhiyun 	const void *iv = req->iv;
1482*4882a593Smuzhiyun 	u8 *data = dd->buf;
1483*4882a593Smuzhiyun 	int err;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	atmel_aes_set_mode(dd, rctx);
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	err = atmel_aes_hw_init(dd);
1488*4882a593Smuzhiyun 	if (err)
1489*4882a593Smuzhiyun 		return atmel_aes_complete(dd, err);
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	if (likely(ivsize == GCM_AES_IV_SIZE)) {
1492*4882a593Smuzhiyun 		memcpy(ctx->j0, iv, ivsize);
1493*4882a593Smuzhiyun 		ctx->j0[3] = cpu_to_be32(1);
1494*4882a593Smuzhiyun 		return atmel_aes_gcm_process(dd);
1495*4882a593Smuzhiyun 	}
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	padlen = atmel_aes_padlen(ivsize, AES_BLOCK_SIZE);
1498*4882a593Smuzhiyun 	datalen = ivsize + padlen + AES_BLOCK_SIZE;
1499*4882a593Smuzhiyun 	if (datalen > dd->buflen)
1500*4882a593Smuzhiyun 		return atmel_aes_complete(dd, -EINVAL);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	memcpy(data, iv, ivsize);
1503*4882a593Smuzhiyun 	memset(data + ivsize, 0, padlen + sizeof(u64));
1504*4882a593Smuzhiyun 	((__be64 *)(data + datalen))[-1] = cpu_to_be64(ivsize * 8);
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	return atmel_aes_gcm_ghash(dd, (const u32 *)data, datalen,
1507*4882a593Smuzhiyun 				   NULL, ctx->j0, atmel_aes_gcm_process);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun 
atmel_aes_gcm_process(struct atmel_aes_dev * dd)1510*4882a593Smuzhiyun static int atmel_aes_gcm_process(struct atmel_aes_dev *dd)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = atmel_aes_gcm_ctx_cast(dd->ctx);
1513*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
1514*4882a593Smuzhiyun 	struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1515*4882a593Smuzhiyun 	bool enc = atmel_aes_is_encrypt(dd);
1516*4882a593Smuzhiyun 	u32 authsize;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	/* Compute text length. */
1519*4882a593Smuzhiyun 	authsize = crypto_aead_authsize(tfm);
1520*4882a593Smuzhiyun 	ctx->textlen = req->cryptlen - (enc ? 0 : authsize);
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	/*
1523*4882a593Smuzhiyun 	 * According to tcrypt test suite, the GCM Automatic Tag Generation
1524*4882a593Smuzhiyun 	 * fails when both the message and its associated data are empty.
1525*4882a593Smuzhiyun 	 */
1526*4882a593Smuzhiyun 	if (likely(req->assoclen != 0 || ctx->textlen != 0))
1527*4882a593Smuzhiyun 		dd->flags |= AES_FLAGS_GTAGEN;
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	atmel_aes_write_ctrl(dd, false, NULL);
1530*4882a593Smuzhiyun 	return atmel_aes_wait_for_data_ready(dd, atmel_aes_gcm_length);
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun 
atmel_aes_gcm_length(struct atmel_aes_dev * dd)1533*4882a593Smuzhiyun static int atmel_aes_gcm_length(struct atmel_aes_dev *dd)
1534*4882a593Smuzhiyun {
1535*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = atmel_aes_gcm_ctx_cast(dd->ctx);
1536*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
1537*4882a593Smuzhiyun 	__be32 j0_lsw, *j0 = ctx->j0;
1538*4882a593Smuzhiyun 	size_t padlen;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	/* Write incr32(J0) into IV. */
1541*4882a593Smuzhiyun 	j0_lsw = j0[3];
1542*4882a593Smuzhiyun 	be32_add_cpu(&j0[3], 1);
1543*4882a593Smuzhiyun 	atmel_aes_write_block(dd, AES_IVR(0), j0);
1544*4882a593Smuzhiyun 	j0[3] = j0_lsw;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	/* Set aad and text lengths. */
1547*4882a593Smuzhiyun 	atmel_aes_write(dd, AES_AADLENR, req->assoclen);
1548*4882a593Smuzhiyun 	atmel_aes_write(dd, AES_CLENR, ctx->textlen);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	/* Check whether AAD are present. */
1551*4882a593Smuzhiyun 	if (unlikely(req->assoclen == 0)) {
1552*4882a593Smuzhiyun 		dd->datalen = 0;
1553*4882a593Smuzhiyun 		return atmel_aes_gcm_data(dd);
1554*4882a593Smuzhiyun 	}
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	/* Copy assoc data and add padding. */
1557*4882a593Smuzhiyun 	padlen = atmel_aes_padlen(req->assoclen, AES_BLOCK_SIZE);
1558*4882a593Smuzhiyun 	if (unlikely(req->assoclen + padlen > dd->buflen))
1559*4882a593Smuzhiyun 		return atmel_aes_complete(dd, -EINVAL);
1560*4882a593Smuzhiyun 	sg_copy_to_buffer(req->src, sg_nents(req->src), dd->buf, req->assoclen);
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	/* Write assoc data into the Input Data register. */
1563*4882a593Smuzhiyun 	dd->data = (u32 *)dd->buf;
1564*4882a593Smuzhiyun 	dd->datalen = req->assoclen + padlen;
1565*4882a593Smuzhiyun 	return atmel_aes_gcm_data(dd);
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun 
atmel_aes_gcm_data(struct atmel_aes_dev * dd)1568*4882a593Smuzhiyun static int atmel_aes_gcm_data(struct atmel_aes_dev *dd)
1569*4882a593Smuzhiyun {
1570*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = atmel_aes_gcm_ctx_cast(dd->ctx);
1571*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
1572*4882a593Smuzhiyun 	bool use_dma = (ctx->textlen >= ATMEL_AES_DMA_THRESHOLD);
1573*4882a593Smuzhiyun 	struct scatterlist *src, *dst;
1574*4882a593Smuzhiyun 	u32 isr, mr;
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	/* Write AAD first. */
1577*4882a593Smuzhiyun 	while (dd->datalen > 0) {
1578*4882a593Smuzhiyun 		atmel_aes_write_block(dd, AES_IDATAR(0), dd->data);
1579*4882a593Smuzhiyun 		dd->data += 4;
1580*4882a593Smuzhiyun 		dd->datalen -= AES_BLOCK_SIZE;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 		isr = atmel_aes_read(dd, AES_ISR);
1583*4882a593Smuzhiyun 		if (!(isr & AES_INT_DATARDY)) {
1584*4882a593Smuzhiyun 			dd->resume = atmel_aes_gcm_data;
1585*4882a593Smuzhiyun 			atmel_aes_write(dd, AES_IER, AES_INT_DATARDY);
1586*4882a593Smuzhiyun 			return -EINPROGRESS;
1587*4882a593Smuzhiyun 		}
1588*4882a593Smuzhiyun 	}
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	/* GMAC only. */
1591*4882a593Smuzhiyun 	if (unlikely(ctx->textlen == 0))
1592*4882a593Smuzhiyun 		return atmel_aes_gcm_tag_init(dd);
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	/* Prepare src and dst scatter lists to transfer cipher/plain texts */
1595*4882a593Smuzhiyun 	src = scatterwalk_ffwd(ctx->src, req->src, req->assoclen);
1596*4882a593Smuzhiyun 	dst = ((req->src == req->dst) ? src :
1597*4882a593Smuzhiyun 	       scatterwalk_ffwd(ctx->dst, req->dst, req->assoclen));
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	if (use_dma) {
1600*4882a593Smuzhiyun 		/* Update the Mode Register for DMA transfers. */
1601*4882a593Smuzhiyun 		mr = atmel_aes_read(dd, AES_MR);
1602*4882a593Smuzhiyun 		mr &= ~(AES_MR_SMOD_MASK | AES_MR_DUALBUFF);
1603*4882a593Smuzhiyun 		mr |= AES_MR_SMOD_IDATAR0;
1604*4882a593Smuzhiyun 		if (dd->caps.has_dualbuff)
1605*4882a593Smuzhiyun 			mr |= AES_MR_DUALBUFF;
1606*4882a593Smuzhiyun 		atmel_aes_write(dd, AES_MR, mr);
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 		return atmel_aes_dma_start(dd, src, dst, ctx->textlen,
1609*4882a593Smuzhiyun 					   atmel_aes_gcm_tag_init);
1610*4882a593Smuzhiyun 	}
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	return atmel_aes_cpu_start(dd, src, dst, ctx->textlen,
1613*4882a593Smuzhiyun 				   atmel_aes_gcm_tag_init);
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun 
atmel_aes_gcm_tag_init(struct atmel_aes_dev * dd)1616*4882a593Smuzhiyun static int atmel_aes_gcm_tag_init(struct atmel_aes_dev *dd)
1617*4882a593Smuzhiyun {
1618*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = atmel_aes_gcm_ctx_cast(dd->ctx);
1619*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
1620*4882a593Smuzhiyun 	__be64 *data = dd->buf;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	if (likely(dd->flags & AES_FLAGS_GTAGEN)) {
1623*4882a593Smuzhiyun 		if (!(atmel_aes_read(dd, AES_ISR) & AES_INT_TAGRDY)) {
1624*4882a593Smuzhiyun 			dd->resume = atmel_aes_gcm_tag_init;
1625*4882a593Smuzhiyun 			atmel_aes_write(dd, AES_IER, AES_INT_TAGRDY);
1626*4882a593Smuzhiyun 			return -EINPROGRESS;
1627*4882a593Smuzhiyun 		}
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 		return atmel_aes_gcm_finalize(dd);
1630*4882a593Smuzhiyun 	}
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	/* Read the GCM Intermediate Hash Word Registers. */
1633*4882a593Smuzhiyun 	atmel_aes_read_block(dd, AES_GHASHR(0), ctx->ghash);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	data[0] = cpu_to_be64(req->assoclen * 8);
1636*4882a593Smuzhiyun 	data[1] = cpu_to_be64(ctx->textlen * 8);
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	return atmel_aes_gcm_ghash(dd, (const u32 *)data, AES_BLOCK_SIZE,
1639*4882a593Smuzhiyun 				   ctx->ghash, ctx->ghash, atmel_aes_gcm_tag);
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun 
atmel_aes_gcm_tag(struct atmel_aes_dev * dd)1642*4882a593Smuzhiyun static int atmel_aes_gcm_tag(struct atmel_aes_dev *dd)
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = atmel_aes_gcm_ctx_cast(dd->ctx);
1645*4882a593Smuzhiyun 	unsigned long flags;
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	/*
1648*4882a593Smuzhiyun 	 * Change mode to CTR to complete the tag generation.
1649*4882a593Smuzhiyun 	 * Use J0 as Initialization Vector.
1650*4882a593Smuzhiyun 	 */
1651*4882a593Smuzhiyun 	flags = dd->flags;
1652*4882a593Smuzhiyun 	dd->flags &= ~(AES_FLAGS_OPMODE_MASK | AES_FLAGS_GTAGEN);
1653*4882a593Smuzhiyun 	dd->flags |= AES_FLAGS_CTR;
1654*4882a593Smuzhiyun 	atmel_aes_write_ctrl(dd, false, ctx->j0);
1655*4882a593Smuzhiyun 	dd->flags = flags;
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	atmel_aes_write_block(dd, AES_IDATAR(0), ctx->ghash);
1658*4882a593Smuzhiyun 	return atmel_aes_wait_for_data_ready(dd, atmel_aes_gcm_finalize);
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun 
atmel_aes_gcm_finalize(struct atmel_aes_dev * dd)1661*4882a593Smuzhiyun static int atmel_aes_gcm_finalize(struct atmel_aes_dev *dd)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = atmel_aes_gcm_ctx_cast(dd->ctx);
1664*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
1665*4882a593Smuzhiyun 	struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1666*4882a593Smuzhiyun 	bool enc = atmel_aes_is_encrypt(dd);
1667*4882a593Smuzhiyun 	u32 offset, authsize, itag[4], *otag = ctx->tag;
1668*4882a593Smuzhiyun 	int err;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	/* Read the computed tag. */
1671*4882a593Smuzhiyun 	if (likely(dd->flags & AES_FLAGS_GTAGEN))
1672*4882a593Smuzhiyun 		atmel_aes_read_block(dd, AES_TAGR(0), ctx->tag);
1673*4882a593Smuzhiyun 	else
1674*4882a593Smuzhiyun 		atmel_aes_read_block(dd, AES_ODATAR(0), ctx->tag);
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	offset = req->assoclen + ctx->textlen;
1677*4882a593Smuzhiyun 	authsize = crypto_aead_authsize(tfm);
1678*4882a593Smuzhiyun 	if (enc) {
1679*4882a593Smuzhiyun 		scatterwalk_map_and_copy(otag, req->dst, offset, authsize, 1);
1680*4882a593Smuzhiyun 		err = 0;
1681*4882a593Smuzhiyun 	} else {
1682*4882a593Smuzhiyun 		scatterwalk_map_and_copy(itag, req->src, offset, authsize, 0);
1683*4882a593Smuzhiyun 		err = crypto_memneq(itag, otag, authsize) ? -EBADMSG : 0;
1684*4882a593Smuzhiyun 	}
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	return atmel_aes_complete(dd, err);
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun 
atmel_aes_gcm_crypt(struct aead_request * req,unsigned long mode)1689*4882a593Smuzhiyun static int atmel_aes_gcm_crypt(struct aead_request *req,
1690*4882a593Smuzhiyun 			       unsigned long mode)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun 	struct atmel_aes_base_ctx *ctx;
1693*4882a593Smuzhiyun 	struct atmel_aes_reqctx *rctx;
1694*4882a593Smuzhiyun 	struct atmel_aes_dev *dd;
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	ctx = crypto_aead_ctx(crypto_aead_reqtfm(req));
1697*4882a593Smuzhiyun 	ctx->block_size = AES_BLOCK_SIZE;
1698*4882a593Smuzhiyun 	ctx->is_aead = true;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	dd = atmel_aes_find_dev(ctx);
1701*4882a593Smuzhiyun 	if (!dd)
1702*4882a593Smuzhiyun 		return -ENODEV;
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	rctx = aead_request_ctx(req);
1705*4882a593Smuzhiyun 	rctx->mode = AES_FLAGS_GCM | mode;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	return atmel_aes_handle_queue(dd, &req->base);
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun 
atmel_aes_gcm_setkey(struct crypto_aead * tfm,const u8 * key,unsigned int keylen)1710*4882a593Smuzhiyun static int atmel_aes_gcm_setkey(struct crypto_aead *tfm, const u8 *key,
1711*4882a593Smuzhiyun 				unsigned int keylen)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun 	struct atmel_aes_base_ctx *ctx = crypto_aead_ctx(tfm);
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	if (keylen != AES_KEYSIZE_256 &&
1716*4882a593Smuzhiyun 	    keylen != AES_KEYSIZE_192 &&
1717*4882a593Smuzhiyun 	    keylen != AES_KEYSIZE_128)
1718*4882a593Smuzhiyun 		return -EINVAL;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	memcpy(ctx->key, key, keylen);
1721*4882a593Smuzhiyun 	ctx->keylen = keylen;
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	return 0;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun 
atmel_aes_gcm_setauthsize(struct crypto_aead * tfm,unsigned int authsize)1726*4882a593Smuzhiyun static int atmel_aes_gcm_setauthsize(struct crypto_aead *tfm,
1727*4882a593Smuzhiyun 				     unsigned int authsize)
1728*4882a593Smuzhiyun {
1729*4882a593Smuzhiyun 	return crypto_gcm_check_authsize(authsize);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun 
atmel_aes_gcm_encrypt(struct aead_request * req)1732*4882a593Smuzhiyun static int atmel_aes_gcm_encrypt(struct aead_request *req)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun 	return atmel_aes_gcm_crypt(req, AES_FLAGS_ENCRYPT);
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun 
atmel_aes_gcm_decrypt(struct aead_request * req)1737*4882a593Smuzhiyun static int atmel_aes_gcm_decrypt(struct aead_request *req)
1738*4882a593Smuzhiyun {
1739*4882a593Smuzhiyun 	return atmel_aes_gcm_crypt(req, 0);
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun 
atmel_aes_gcm_init(struct crypto_aead * tfm)1742*4882a593Smuzhiyun static int atmel_aes_gcm_init(struct crypto_aead *tfm)
1743*4882a593Smuzhiyun {
1744*4882a593Smuzhiyun 	struct atmel_aes_gcm_ctx *ctx = crypto_aead_ctx(tfm);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	crypto_aead_set_reqsize(tfm, sizeof(struct atmel_aes_reqctx));
1747*4882a593Smuzhiyun 	ctx->base.start = atmel_aes_gcm_start;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	return 0;
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun static struct aead_alg aes_gcm_alg = {
1753*4882a593Smuzhiyun 	.setkey		= atmel_aes_gcm_setkey,
1754*4882a593Smuzhiyun 	.setauthsize	= atmel_aes_gcm_setauthsize,
1755*4882a593Smuzhiyun 	.encrypt	= atmel_aes_gcm_encrypt,
1756*4882a593Smuzhiyun 	.decrypt	= atmel_aes_gcm_decrypt,
1757*4882a593Smuzhiyun 	.init		= atmel_aes_gcm_init,
1758*4882a593Smuzhiyun 	.ivsize		= GCM_AES_IV_SIZE,
1759*4882a593Smuzhiyun 	.maxauthsize	= AES_BLOCK_SIZE,
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	.base = {
1762*4882a593Smuzhiyun 		.cra_name		= "gcm(aes)",
1763*4882a593Smuzhiyun 		.cra_driver_name	= "atmel-gcm-aes",
1764*4882a593Smuzhiyun 		.cra_blocksize		= 1,
1765*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct atmel_aes_gcm_ctx),
1766*4882a593Smuzhiyun 	},
1767*4882a593Smuzhiyun };
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun /* xts functions */
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun static inline struct atmel_aes_xts_ctx *
atmel_aes_xts_ctx_cast(struct atmel_aes_base_ctx * ctx)1773*4882a593Smuzhiyun atmel_aes_xts_ctx_cast(struct atmel_aes_base_ctx *ctx)
1774*4882a593Smuzhiyun {
1775*4882a593Smuzhiyun 	return container_of(ctx, struct atmel_aes_xts_ctx, base);
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun static int atmel_aes_xts_process_data(struct atmel_aes_dev *dd);
1779*4882a593Smuzhiyun 
atmel_aes_xts_start(struct atmel_aes_dev * dd)1780*4882a593Smuzhiyun static int atmel_aes_xts_start(struct atmel_aes_dev *dd)
1781*4882a593Smuzhiyun {
1782*4882a593Smuzhiyun 	struct atmel_aes_xts_ctx *ctx = atmel_aes_xts_ctx_cast(dd->ctx);
1783*4882a593Smuzhiyun 	struct skcipher_request *req = skcipher_request_cast(dd->areq);
1784*4882a593Smuzhiyun 	struct atmel_aes_reqctx *rctx = skcipher_request_ctx(req);
1785*4882a593Smuzhiyun 	unsigned long flags;
1786*4882a593Smuzhiyun 	int err;
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	atmel_aes_set_mode(dd, rctx);
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	err = atmel_aes_hw_init(dd);
1791*4882a593Smuzhiyun 	if (err)
1792*4882a593Smuzhiyun 		return atmel_aes_complete(dd, err);
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	/* Compute the tweak value from req->iv with ecb(aes). */
1795*4882a593Smuzhiyun 	flags = dd->flags;
1796*4882a593Smuzhiyun 	dd->flags &= ~AES_FLAGS_MODE_MASK;
1797*4882a593Smuzhiyun 	dd->flags |= (AES_FLAGS_ECB | AES_FLAGS_ENCRYPT);
1798*4882a593Smuzhiyun 	atmel_aes_write_ctrl_key(dd, false, NULL,
1799*4882a593Smuzhiyun 				 ctx->key2, ctx->base.keylen);
1800*4882a593Smuzhiyun 	dd->flags = flags;
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	atmel_aes_write_block(dd, AES_IDATAR(0), req->iv);
1803*4882a593Smuzhiyun 	return atmel_aes_wait_for_data_ready(dd, atmel_aes_xts_process_data);
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun 
atmel_aes_xts_process_data(struct atmel_aes_dev * dd)1806*4882a593Smuzhiyun static int atmel_aes_xts_process_data(struct atmel_aes_dev *dd)
1807*4882a593Smuzhiyun {
1808*4882a593Smuzhiyun 	struct skcipher_request *req = skcipher_request_cast(dd->areq);
1809*4882a593Smuzhiyun 	bool use_dma = (req->cryptlen >= ATMEL_AES_DMA_THRESHOLD);
1810*4882a593Smuzhiyun 	u32 tweak[AES_BLOCK_SIZE / sizeof(u32)];
1811*4882a593Smuzhiyun 	static const __le32 one[AES_BLOCK_SIZE / sizeof(u32)] = {cpu_to_le32(1), };
1812*4882a593Smuzhiyun 	u8 *tweak_bytes = (u8 *)tweak;
1813*4882a593Smuzhiyun 	int i;
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	/* Read the computed ciphered tweak value. */
1816*4882a593Smuzhiyun 	atmel_aes_read_block(dd, AES_ODATAR(0), tweak);
1817*4882a593Smuzhiyun 	/*
1818*4882a593Smuzhiyun 	 * Hardware quirk:
1819*4882a593Smuzhiyun 	 * the order of the ciphered tweak bytes need to be reversed before
1820*4882a593Smuzhiyun 	 * writing them into the ODATARx registers.
1821*4882a593Smuzhiyun 	 */
1822*4882a593Smuzhiyun 	for (i = 0; i < AES_BLOCK_SIZE/2; ++i) {
1823*4882a593Smuzhiyun 		u8 tmp = tweak_bytes[AES_BLOCK_SIZE - 1 - i];
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 		tweak_bytes[AES_BLOCK_SIZE - 1 - i] = tweak_bytes[i];
1826*4882a593Smuzhiyun 		tweak_bytes[i] = tmp;
1827*4882a593Smuzhiyun 	}
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	/* Process the data. */
1830*4882a593Smuzhiyun 	atmel_aes_write_ctrl(dd, use_dma, NULL);
1831*4882a593Smuzhiyun 	atmel_aes_write_block(dd, AES_TWR(0), tweak);
1832*4882a593Smuzhiyun 	atmel_aes_write_block(dd, AES_ALPHAR(0), one);
1833*4882a593Smuzhiyun 	if (use_dma)
1834*4882a593Smuzhiyun 		return atmel_aes_dma_start(dd, req->src, req->dst,
1835*4882a593Smuzhiyun 					   req->cryptlen,
1836*4882a593Smuzhiyun 					   atmel_aes_transfer_complete);
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	return atmel_aes_cpu_start(dd, req->src, req->dst, req->cryptlen,
1839*4882a593Smuzhiyun 				   atmel_aes_transfer_complete);
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun 
atmel_aes_xts_setkey(struct crypto_skcipher * tfm,const u8 * key,unsigned int keylen)1842*4882a593Smuzhiyun static int atmel_aes_xts_setkey(struct crypto_skcipher *tfm, const u8 *key,
1843*4882a593Smuzhiyun 				unsigned int keylen)
1844*4882a593Smuzhiyun {
1845*4882a593Smuzhiyun 	struct atmel_aes_xts_ctx *ctx = crypto_skcipher_ctx(tfm);
1846*4882a593Smuzhiyun 	int err;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	err = xts_check_key(crypto_skcipher_tfm(tfm), key, keylen);
1849*4882a593Smuzhiyun 	if (err)
1850*4882a593Smuzhiyun 		return err;
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	memcpy(ctx->base.key, key, keylen/2);
1853*4882a593Smuzhiyun 	memcpy(ctx->key2, key + keylen/2, keylen/2);
1854*4882a593Smuzhiyun 	ctx->base.keylen = keylen/2;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	return 0;
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun 
atmel_aes_xts_encrypt(struct skcipher_request * req)1859*4882a593Smuzhiyun static int atmel_aes_xts_encrypt(struct skcipher_request *req)
1860*4882a593Smuzhiyun {
1861*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_XTS | AES_FLAGS_ENCRYPT);
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun 
atmel_aes_xts_decrypt(struct skcipher_request * req)1864*4882a593Smuzhiyun static int atmel_aes_xts_decrypt(struct skcipher_request *req)
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun 	return atmel_aes_crypt(req, AES_FLAGS_XTS);
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun 
atmel_aes_xts_init_tfm(struct crypto_skcipher * tfm)1869*4882a593Smuzhiyun static int atmel_aes_xts_init_tfm(struct crypto_skcipher *tfm)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun 	struct atmel_aes_xts_ctx *ctx = crypto_skcipher_ctx(tfm);
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	crypto_skcipher_set_reqsize(tfm, sizeof(struct atmel_aes_reqctx));
1874*4882a593Smuzhiyun 	ctx->base.start = atmel_aes_xts_start;
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	return 0;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun static struct skcipher_alg aes_xts_alg = {
1880*4882a593Smuzhiyun 	.base.cra_name		= "xts(aes)",
1881*4882a593Smuzhiyun 	.base.cra_driver_name	= "atmel-xts-aes",
1882*4882a593Smuzhiyun 	.base.cra_blocksize	= AES_BLOCK_SIZE,
1883*4882a593Smuzhiyun 	.base.cra_ctxsize	= sizeof(struct atmel_aes_xts_ctx),
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	.min_keysize		= 2 * AES_MIN_KEY_SIZE,
1886*4882a593Smuzhiyun 	.max_keysize		= 2 * AES_MAX_KEY_SIZE,
1887*4882a593Smuzhiyun 	.ivsize			= AES_BLOCK_SIZE,
1888*4882a593Smuzhiyun 	.setkey			= atmel_aes_xts_setkey,
1889*4882a593Smuzhiyun 	.encrypt		= atmel_aes_xts_encrypt,
1890*4882a593Smuzhiyun 	.decrypt		= atmel_aes_xts_decrypt,
1891*4882a593Smuzhiyun 	.init			= atmel_aes_xts_init_tfm,
1892*4882a593Smuzhiyun };
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
1895*4882a593Smuzhiyun /* authenc aead functions */
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun static int atmel_aes_authenc_start(struct atmel_aes_dev *dd);
1898*4882a593Smuzhiyun static int atmel_aes_authenc_init(struct atmel_aes_dev *dd, int err,
1899*4882a593Smuzhiyun 				  bool is_async);
1900*4882a593Smuzhiyun static int atmel_aes_authenc_transfer(struct atmel_aes_dev *dd, int err,
1901*4882a593Smuzhiyun 				      bool is_async);
1902*4882a593Smuzhiyun static int atmel_aes_authenc_digest(struct atmel_aes_dev *dd);
1903*4882a593Smuzhiyun static int atmel_aes_authenc_final(struct atmel_aes_dev *dd, int err,
1904*4882a593Smuzhiyun 				   bool is_async);
1905*4882a593Smuzhiyun 
atmel_aes_authenc_complete(struct atmel_aes_dev * dd,int err)1906*4882a593Smuzhiyun static void atmel_aes_authenc_complete(struct atmel_aes_dev *dd, int err)
1907*4882a593Smuzhiyun {
1908*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
1909*4882a593Smuzhiyun 	struct atmel_aes_authenc_reqctx *rctx = aead_request_ctx(req);
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	if (err && (dd->flags & AES_FLAGS_OWN_SHA))
1912*4882a593Smuzhiyun 		atmel_sha_authenc_abort(&rctx->auth_req);
1913*4882a593Smuzhiyun 	dd->flags &= ~AES_FLAGS_OWN_SHA;
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun 
atmel_aes_authenc_start(struct atmel_aes_dev * dd)1916*4882a593Smuzhiyun static int atmel_aes_authenc_start(struct atmel_aes_dev *dd)
1917*4882a593Smuzhiyun {
1918*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
1919*4882a593Smuzhiyun 	struct atmel_aes_authenc_reqctx *rctx = aead_request_ctx(req);
1920*4882a593Smuzhiyun 	struct crypto_aead *tfm = crypto_aead_reqtfm(req);
1921*4882a593Smuzhiyun 	struct atmel_aes_authenc_ctx *ctx = crypto_aead_ctx(tfm);
1922*4882a593Smuzhiyun 	int err;
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	atmel_aes_set_mode(dd, &rctx->base);
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 	err = atmel_aes_hw_init(dd);
1927*4882a593Smuzhiyun 	if (err)
1928*4882a593Smuzhiyun 		return atmel_aes_complete(dd, err);
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	return atmel_sha_authenc_schedule(&rctx->auth_req, ctx->auth,
1931*4882a593Smuzhiyun 					  atmel_aes_authenc_init, dd);
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun 
atmel_aes_authenc_init(struct atmel_aes_dev * dd,int err,bool is_async)1934*4882a593Smuzhiyun static int atmel_aes_authenc_init(struct atmel_aes_dev *dd, int err,
1935*4882a593Smuzhiyun 				  bool is_async)
1936*4882a593Smuzhiyun {
1937*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
1938*4882a593Smuzhiyun 	struct atmel_aes_authenc_reqctx *rctx = aead_request_ctx(req);
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun 	if (is_async)
1941*4882a593Smuzhiyun 		dd->is_async = true;
1942*4882a593Smuzhiyun 	if (err)
1943*4882a593Smuzhiyun 		return atmel_aes_complete(dd, err);
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	/* If here, we've got the ownership of the SHA device. */
1946*4882a593Smuzhiyun 	dd->flags |= AES_FLAGS_OWN_SHA;
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	/* Configure the SHA device. */
1949*4882a593Smuzhiyun 	return atmel_sha_authenc_init(&rctx->auth_req,
1950*4882a593Smuzhiyun 				      req->src, req->assoclen,
1951*4882a593Smuzhiyun 				      rctx->textlen,
1952*4882a593Smuzhiyun 				      atmel_aes_authenc_transfer, dd);
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun 
atmel_aes_authenc_transfer(struct atmel_aes_dev * dd,int err,bool is_async)1955*4882a593Smuzhiyun static int atmel_aes_authenc_transfer(struct atmel_aes_dev *dd, int err,
1956*4882a593Smuzhiyun 				      bool is_async)
1957*4882a593Smuzhiyun {
1958*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
1959*4882a593Smuzhiyun 	struct atmel_aes_authenc_reqctx *rctx = aead_request_ctx(req);
1960*4882a593Smuzhiyun 	bool enc = atmel_aes_is_encrypt(dd);
1961*4882a593Smuzhiyun 	struct scatterlist *src, *dst;
1962*4882a593Smuzhiyun 	__be32 iv[AES_BLOCK_SIZE / sizeof(u32)];
1963*4882a593Smuzhiyun 	u32 emr;
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	if (is_async)
1966*4882a593Smuzhiyun 		dd->is_async = true;
1967*4882a593Smuzhiyun 	if (err)
1968*4882a593Smuzhiyun 		return atmel_aes_complete(dd, err);
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	/* Prepare src and dst scatter-lists to transfer cipher/plain texts. */
1971*4882a593Smuzhiyun 	src = scatterwalk_ffwd(rctx->src, req->src, req->assoclen);
1972*4882a593Smuzhiyun 	dst = src;
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	if (req->src != req->dst)
1975*4882a593Smuzhiyun 		dst = scatterwalk_ffwd(rctx->dst, req->dst, req->assoclen);
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	/* Configure the AES device. */
1978*4882a593Smuzhiyun 	memcpy(iv, req->iv, sizeof(iv));
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	/*
1981*4882a593Smuzhiyun 	 * Here we always set the 2nd parameter of atmel_aes_write_ctrl() to
1982*4882a593Smuzhiyun 	 * 'true' even if the data transfer is actually performed by the CPU (so
1983*4882a593Smuzhiyun 	 * not by the DMA) because we must force the AES_MR_SMOD bitfield to the
1984*4882a593Smuzhiyun 	 * value AES_MR_SMOD_IDATAR0. Indeed, both AES_MR_SMOD and SHA_MR_SMOD
1985*4882a593Smuzhiyun 	 * must be set to *_MR_SMOD_IDATAR0.
1986*4882a593Smuzhiyun 	 */
1987*4882a593Smuzhiyun 	atmel_aes_write_ctrl(dd, true, iv);
1988*4882a593Smuzhiyun 	emr = AES_EMR_PLIPEN;
1989*4882a593Smuzhiyun 	if (!enc)
1990*4882a593Smuzhiyun 		emr |= AES_EMR_PLIPD;
1991*4882a593Smuzhiyun 	atmel_aes_write(dd, AES_EMR, emr);
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	/* Transfer data. */
1994*4882a593Smuzhiyun 	return atmel_aes_dma_start(dd, src, dst, rctx->textlen,
1995*4882a593Smuzhiyun 				   atmel_aes_authenc_digest);
1996*4882a593Smuzhiyun }
1997*4882a593Smuzhiyun 
atmel_aes_authenc_digest(struct atmel_aes_dev * dd)1998*4882a593Smuzhiyun static int atmel_aes_authenc_digest(struct atmel_aes_dev *dd)
1999*4882a593Smuzhiyun {
2000*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
2001*4882a593Smuzhiyun 	struct atmel_aes_authenc_reqctx *rctx = aead_request_ctx(req);
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	/* atmel_sha_authenc_final() releases the SHA device. */
2004*4882a593Smuzhiyun 	dd->flags &= ~AES_FLAGS_OWN_SHA;
2005*4882a593Smuzhiyun 	return atmel_sha_authenc_final(&rctx->auth_req,
2006*4882a593Smuzhiyun 				       rctx->digest, sizeof(rctx->digest),
2007*4882a593Smuzhiyun 				       atmel_aes_authenc_final, dd);
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun 
atmel_aes_authenc_final(struct atmel_aes_dev * dd,int err,bool is_async)2010*4882a593Smuzhiyun static int atmel_aes_authenc_final(struct atmel_aes_dev *dd, int err,
2011*4882a593Smuzhiyun 				   bool is_async)
2012*4882a593Smuzhiyun {
2013*4882a593Smuzhiyun 	struct aead_request *req = aead_request_cast(dd->areq);
2014*4882a593Smuzhiyun 	struct atmel_aes_authenc_reqctx *rctx = aead_request_ctx(req);
2015*4882a593Smuzhiyun 	struct crypto_aead *tfm = crypto_aead_reqtfm(req);
2016*4882a593Smuzhiyun 	bool enc = atmel_aes_is_encrypt(dd);
2017*4882a593Smuzhiyun 	u32 idigest[SHA512_DIGEST_SIZE / sizeof(u32)], *odigest = rctx->digest;
2018*4882a593Smuzhiyun 	u32 offs, authsize;
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 	if (is_async)
2021*4882a593Smuzhiyun 		dd->is_async = true;
2022*4882a593Smuzhiyun 	if (err)
2023*4882a593Smuzhiyun 		goto complete;
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	offs = req->assoclen + rctx->textlen;
2026*4882a593Smuzhiyun 	authsize = crypto_aead_authsize(tfm);
2027*4882a593Smuzhiyun 	if (enc) {
2028*4882a593Smuzhiyun 		scatterwalk_map_and_copy(odigest, req->dst, offs, authsize, 1);
2029*4882a593Smuzhiyun 	} else {
2030*4882a593Smuzhiyun 		scatterwalk_map_and_copy(idigest, req->src, offs, authsize, 0);
2031*4882a593Smuzhiyun 		if (crypto_memneq(idigest, odigest, authsize))
2032*4882a593Smuzhiyun 			err = -EBADMSG;
2033*4882a593Smuzhiyun 	}
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun complete:
2036*4882a593Smuzhiyun 	return atmel_aes_complete(dd, err);
2037*4882a593Smuzhiyun }
2038*4882a593Smuzhiyun 
atmel_aes_authenc_setkey(struct crypto_aead * tfm,const u8 * key,unsigned int keylen)2039*4882a593Smuzhiyun static int atmel_aes_authenc_setkey(struct crypto_aead *tfm, const u8 *key,
2040*4882a593Smuzhiyun 				    unsigned int keylen)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun 	struct atmel_aes_authenc_ctx *ctx = crypto_aead_ctx(tfm);
2043*4882a593Smuzhiyun 	struct crypto_authenc_keys keys;
2044*4882a593Smuzhiyun 	int err;
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
2047*4882a593Smuzhiyun 		goto badkey;
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	if (keys.enckeylen > sizeof(ctx->base.key))
2050*4882a593Smuzhiyun 		goto badkey;
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	/* Save auth key. */
2053*4882a593Smuzhiyun 	err = atmel_sha_authenc_setkey(ctx->auth,
2054*4882a593Smuzhiyun 				       keys.authkey, keys.authkeylen,
2055*4882a593Smuzhiyun 				       crypto_aead_get_flags(tfm));
2056*4882a593Smuzhiyun 	if (err) {
2057*4882a593Smuzhiyun 		memzero_explicit(&keys, sizeof(keys));
2058*4882a593Smuzhiyun 		return err;
2059*4882a593Smuzhiyun 	}
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	/* Save enc key. */
2062*4882a593Smuzhiyun 	ctx->base.keylen = keys.enckeylen;
2063*4882a593Smuzhiyun 	memcpy(ctx->base.key, keys.enckey, keys.enckeylen);
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	memzero_explicit(&keys, sizeof(keys));
2066*4882a593Smuzhiyun 	return 0;
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun badkey:
2069*4882a593Smuzhiyun 	memzero_explicit(&keys, sizeof(keys));
2070*4882a593Smuzhiyun 	return -EINVAL;
2071*4882a593Smuzhiyun }
2072*4882a593Smuzhiyun 
atmel_aes_authenc_init_tfm(struct crypto_aead * tfm,unsigned long auth_mode)2073*4882a593Smuzhiyun static int atmel_aes_authenc_init_tfm(struct crypto_aead *tfm,
2074*4882a593Smuzhiyun 				      unsigned long auth_mode)
2075*4882a593Smuzhiyun {
2076*4882a593Smuzhiyun 	struct atmel_aes_authenc_ctx *ctx = crypto_aead_ctx(tfm);
2077*4882a593Smuzhiyun 	unsigned int auth_reqsize = atmel_sha_authenc_get_reqsize();
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	ctx->auth = atmel_sha_authenc_spawn(auth_mode);
2080*4882a593Smuzhiyun 	if (IS_ERR(ctx->auth))
2081*4882a593Smuzhiyun 		return PTR_ERR(ctx->auth);
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	crypto_aead_set_reqsize(tfm, (sizeof(struct atmel_aes_authenc_reqctx) +
2084*4882a593Smuzhiyun 				      auth_reqsize));
2085*4882a593Smuzhiyun 	ctx->base.start = atmel_aes_authenc_start;
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 	return 0;
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun 
atmel_aes_authenc_hmac_sha1_init_tfm(struct crypto_aead * tfm)2090*4882a593Smuzhiyun static int atmel_aes_authenc_hmac_sha1_init_tfm(struct crypto_aead *tfm)
2091*4882a593Smuzhiyun {
2092*4882a593Smuzhiyun 	return atmel_aes_authenc_init_tfm(tfm, SHA_FLAGS_HMAC_SHA1);
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun 
atmel_aes_authenc_hmac_sha224_init_tfm(struct crypto_aead * tfm)2095*4882a593Smuzhiyun static int atmel_aes_authenc_hmac_sha224_init_tfm(struct crypto_aead *tfm)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun 	return atmel_aes_authenc_init_tfm(tfm, SHA_FLAGS_HMAC_SHA224);
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun 
atmel_aes_authenc_hmac_sha256_init_tfm(struct crypto_aead * tfm)2100*4882a593Smuzhiyun static int atmel_aes_authenc_hmac_sha256_init_tfm(struct crypto_aead *tfm)
2101*4882a593Smuzhiyun {
2102*4882a593Smuzhiyun 	return atmel_aes_authenc_init_tfm(tfm, SHA_FLAGS_HMAC_SHA256);
2103*4882a593Smuzhiyun }
2104*4882a593Smuzhiyun 
atmel_aes_authenc_hmac_sha384_init_tfm(struct crypto_aead * tfm)2105*4882a593Smuzhiyun static int atmel_aes_authenc_hmac_sha384_init_tfm(struct crypto_aead *tfm)
2106*4882a593Smuzhiyun {
2107*4882a593Smuzhiyun 	return atmel_aes_authenc_init_tfm(tfm, SHA_FLAGS_HMAC_SHA384);
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun 
atmel_aes_authenc_hmac_sha512_init_tfm(struct crypto_aead * tfm)2110*4882a593Smuzhiyun static int atmel_aes_authenc_hmac_sha512_init_tfm(struct crypto_aead *tfm)
2111*4882a593Smuzhiyun {
2112*4882a593Smuzhiyun 	return atmel_aes_authenc_init_tfm(tfm, SHA_FLAGS_HMAC_SHA512);
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun 
atmel_aes_authenc_exit_tfm(struct crypto_aead * tfm)2115*4882a593Smuzhiyun static void atmel_aes_authenc_exit_tfm(struct crypto_aead *tfm)
2116*4882a593Smuzhiyun {
2117*4882a593Smuzhiyun 	struct atmel_aes_authenc_ctx *ctx = crypto_aead_ctx(tfm);
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun 	atmel_sha_authenc_free(ctx->auth);
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun 
atmel_aes_authenc_crypt(struct aead_request * req,unsigned long mode)2122*4882a593Smuzhiyun static int atmel_aes_authenc_crypt(struct aead_request *req,
2123*4882a593Smuzhiyun 				   unsigned long mode)
2124*4882a593Smuzhiyun {
2125*4882a593Smuzhiyun 	struct atmel_aes_authenc_reqctx *rctx = aead_request_ctx(req);
2126*4882a593Smuzhiyun 	struct crypto_aead *tfm = crypto_aead_reqtfm(req);
2127*4882a593Smuzhiyun 	struct atmel_aes_base_ctx *ctx = crypto_aead_ctx(tfm);
2128*4882a593Smuzhiyun 	u32 authsize = crypto_aead_authsize(tfm);
2129*4882a593Smuzhiyun 	bool enc = (mode & AES_FLAGS_ENCRYPT);
2130*4882a593Smuzhiyun 	struct atmel_aes_dev *dd;
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	/* Compute text length. */
2133*4882a593Smuzhiyun 	if (!enc && req->cryptlen < authsize)
2134*4882a593Smuzhiyun 		return -EINVAL;
2135*4882a593Smuzhiyun 	rctx->textlen = req->cryptlen - (enc ? 0 : authsize);
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	/*
2138*4882a593Smuzhiyun 	 * Currently, empty messages are not supported yet:
2139*4882a593Smuzhiyun 	 * the SHA auto-padding can be used only on non-empty messages.
2140*4882a593Smuzhiyun 	 * Hence a special case needs to be implemented for empty message.
2141*4882a593Smuzhiyun 	 */
2142*4882a593Smuzhiyun 	if (!rctx->textlen && !req->assoclen)
2143*4882a593Smuzhiyun 		return -EINVAL;
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun 	rctx->base.mode = mode;
2146*4882a593Smuzhiyun 	ctx->block_size = AES_BLOCK_SIZE;
2147*4882a593Smuzhiyun 	ctx->is_aead = true;
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 	dd = atmel_aes_find_dev(ctx);
2150*4882a593Smuzhiyun 	if (!dd)
2151*4882a593Smuzhiyun 		return -ENODEV;
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	return atmel_aes_handle_queue(dd, &req->base);
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun 
atmel_aes_authenc_cbc_aes_encrypt(struct aead_request * req)2156*4882a593Smuzhiyun static int atmel_aes_authenc_cbc_aes_encrypt(struct aead_request *req)
2157*4882a593Smuzhiyun {
2158*4882a593Smuzhiyun 	return atmel_aes_authenc_crypt(req, AES_FLAGS_CBC | AES_FLAGS_ENCRYPT);
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun 
atmel_aes_authenc_cbc_aes_decrypt(struct aead_request * req)2161*4882a593Smuzhiyun static int atmel_aes_authenc_cbc_aes_decrypt(struct aead_request *req)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun 	return atmel_aes_authenc_crypt(req, AES_FLAGS_CBC);
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun static struct aead_alg aes_authenc_algs[] = {
2167*4882a593Smuzhiyun {
2168*4882a593Smuzhiyun 	.setkey		= atmel_aes_authenc_setkey,
2169*4882a593Smuzhiyun 	.encrypt	= atmel_aes_authenc_cbc_aes_encrypt,
2170*4882a593Smuzhiyun 	.decrypt	= atmel_aes_authenc_cbc_aes_decrypt,
2171*4882a593Smuzhiyun 	.init		= atmel_aes_authenc_hmac_sha1_init_tfm,
2172*4882a593Smuzhiyun 	.exit		= atmel_aes_authenc_exit_tfm,
2173*4882a593Smuzhiyun 	.ivsize		= AES_BLOCK_SIZE,
2174*4882a593Smuzhiyun 	.maxauthsize	= SHA1_DIGEST_SIZE,
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 	.base = {
2177*4882a593Smuzhiyun 		.cra_name		= "authenc(hmac(sha1),cbc(aes))",
2178*4882a593Smuzhiyun 		.cra_driver_name	= "atmel-authenc-hmac-sha1-cbc-aes",
2179*4882a593Smuzhiyun 		.cra_blocksize		= AES_BLOCK_SIZE,
2180*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct atmel_aes_authenc_ctx),
2181*4882a593Smuzhiyun 	},
2182*4882a593Smuzhiyun },
2183*4882a593Smuzhiyun {
2184*4882a593Smuzhiyun 	.setkey		= atmel_aes_authenc_setkey,
2185*4882a593Smuzhiyun 	.encrypt	= atmel_aes_authenc_cbc_aes_encrypt,
2186*4882a593Smuzhiyun 	.decrypt	= atmel_aes_authenc_cbc_aes_decrypt,
2187*4882a593Smuzhiyun 	.init		= atmel_aes_authenc_hmac_sha224_init_tfm,
2188*4882a593Smuzhiyun 	.exit		= atmel_aes_authenc_exit_tfm,
2189*4882a593Smuzhiyun 	.ivsize		= AES_BLOCK_SIZE,
2190*4882a593Smuzhiyun 	.maxauthsize	= SHA224_DIGEST_SIZE,
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	.base = {
2193*4882a593Smuzhiyun 		.cra_name		= "authenc(hmac(sha224),cbc(aes))",
2194*4882a593Smuzhiyun 		.cra_driver_name	= "atmel-authenc-hmac-sha224-cbc-aes",
2195*4882a593Smuzhiyun 		.cra_blocksize		= AES_BLOCK_SIZE,
2196*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct atmel_aes_authenc_ctx),
2197*4882a593Smuzhiyun 	},
2198*4882a593Smuzhiyun },
2199*4882a593Smuzhiyun {
2200*4882a593Smuzhiyun 	.setkey		= atmel_aes_authenc_setkey,
2201*4882a593Smuzhiyun 	.encrypt	= atmel_aes_authenc_cbc_aes_encrypt,
2202*4882a593Smuzhiyun 	.decrypt	= atmel_aes_authenc_cbc_aes_decrypt,
2203*4882a593Smuzhiyun 	.init		= atmel_aes_authenc_hmac_sha256_init_tfm,
2204*4882a593Smuzhiyun 	.exit		= atmel_aes_authenc_exit_tfm,
2205*4882a593Smuzhiyun 	.ivsize		= AES_BLOCK_SIZE,
2206*4882a593Smuzhiyun 	.maxauthsize	= SHA256_DIGEST_SIZE,
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 	.base = {
2209*4882a593Smuzhiyun 		.cra_name		= "authenc(hmac(sha256),cbc(aes))",
2210*4882a593Smuzhiyun 		.cra_driver_name	= "atmel-authenc-hmac-sha256-cbc-aes",
2211*4882a593Smuzhiyun 		.cra_blocksize		= AES_BLOCK_SIZE,
2212*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct atmel_aes_authenc_ctx),
2213*4882a593Smuzhiyun 	},
2214*4882a593Smuzhiyun },
2215*4882a593Smuzhiyun {
2216*4882a593Smuzhiyun 	.setkey		= atmel_aes_authenc_setkey,
2217*4882a593Smuzhiyun 	.encrypt	= atmel_aes_authenc_cbc_aes_encrypt,
2218*4882a593Smuzhiyun 	.decrypt	= atmel_aes_authenc_cbc_aes_decrypt,
2219*4882a593Smuzhiyun 	.init		= atmel_aes_authenc_hmac_sha384_init_tfm,
2220*4882a593Smuzhiyun 	.exit		= atmel_aes_authenc_exit_tfm,
2221*4882a593Smuzhiyun 	.ivsize		= AES_BLOCK_SIZE,
2222*4882a593Smuzhiyun 	.maxauthsize	= SHA384_DIGEST_SIZE,
2223*4882a593Smuzhiyun 
2224*4882a593Smuzhiyun 	.base = {
2225*4882a593Smuzhiyun 		.cra_name		= "authenc(hmac(sha384),cbc(aes))",
2226*4882a593Smuzhiyun 		.cra_driver_name	= "atmel-authenc-hmac-sha384-cbc-aes",
2227*4882a593Smuzhiyun 		.cra_blocksize		= AES_BLOCK_SIZE,
2228*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct atmel_aes_authenc_ctx),
2229*4882a593Smuzhiyun 	},
2230*4882a593Smuzhiyun },
2231*4882a593Smuzhiyun {
2232*4882a593Smuzhiyun 	.setkey		= atmel_aes_authenc_setkey,
2233*4882a593Smuzhiyun 	.encrypt	= atmel_aes_authenc_cbc_aes_encrypt,
2234*4882a593Smuzhiyun 	.decrypt	= atmel_aes_authenc_cbc_aes_decrypt,
2235*4882a593Smuzhiyun 	.init		= atmel_aes_authenc_hmac_sha512_init_tfm,
2236*4882a593Smuzhiyun 	.exit		= atmel_aes_authenc_exit_tfm,
2237*4882a593Smuzhiyun 	.ivsize		= AES_BLOCK_SIZE,
2238*4882a593Smuzhiyun 	.maxauthsize	= SHA512_DIGEST_SIZE,
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 	.base = {
2241*4882a593Smuzhiyun 		.cra_name		= "authenc(hmac(sha512),cbc(aes))",
2242*4882a593Smuzhiyun 		.cra_driver_name	= "atmel-authenc-hmac-sha512-cbc-aes",
2243*4882a593Smuzhiyun 		.cra_blocksize		= AES_BLOCK_SIZE,
2244*4882a593Smuzhiyun 		.cra_ctxsize		= sizeof(struct atmel_aes_authenc_ctx),
2245*4882a593Smuzhiyun 	},
2246*4882a593Smuzhiyun },
2247*4882a593Smuzhiyun };
2248*4882a593Smuzhiyun #endif /* CONFIG_CRYPTO_DEV_ATMEL_AUTHENC */
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun /* Probe functions */
2251*4882a593Smuzhiyun 
atmel_aes_buff_init(struct atmel_aes_dev * dd)2252*4882a593Smuzhiyun static int atmel_aes_buff_init(struct atmel_aes_dev *dd)
2253*4882a593Smuzhiyun {
2254*4882a593Smuzhiyun 	dd->buf = (void *)__get_free_pages(GFP_KERNEL, ATMEL_AES_BUFFER_ORDER);
2255*4882a593Smuzhiyun 	dd->buflen = ATMEL_AES_BUFFER_SIZE;
2256*4882a593Smuzhiyun 	dd->buflen &= ~(AES_BLOCK_SIZE - 1);
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	if (!dd->buf) {
2259*4882a593Smuzhiyun 		dev_err(dd->dev, "unable to alloc pages.\n");
2260*4882a593Smuzhiyun 		return -ENOMEM;
2261*4882a593Smuzhiyun 	}
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	return 0;
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun 
atmel_aes_buff_cleanup(struct atmel_aes_dev * dd)2266*4882a593Smuzhiyun static void atmel_aes_buff_cleanup(struct atmel_aes_dev *dd)
2267*4882a593Smuzhiyun {
2268*4882a593Smuzhiyun 	free_page((unsigned long)dd->buf);
2269*4882a593Smuzhiyun }
2270*4882a593Smuzhiyun 
atmel_aes_dma_init(struct atmel_aes_dev * dd)2271*4882a593Smuzhiyun static int atmel_aes_dma_init(struct atmel_aes_dev *dd)
2272*4882a593Smuzhiyun {
2273*4882a593Smuzhiyun 	int ret;
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun 	/* Try to grab 2 DMA channels */
2276*4882a593Smuzhiyun 	dd->src.chan = dma_request_chan(dd->dev, "tx");
2277*4882a593Smuzhiyun 	if (IS_ERR(dd->src.chan)) {
2278*4882a593Smuzhiyun 		ret = PTR_ERR(dd->src.chan);
2279*4882a593Smuzhiyun 		goto err_dma_in;
2280*4882a593Smuzhiyun 	}
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun 	dd->dst.chan = dma_request_chan(dd->dev, "rx");
2283*4882a593Smuzhiyun 	if (IS_ERR(dd->dst.chan)) {
2284*4882a593Smuzhiyun 		ret = PTR_ERR(dd->dst.chan);
2285*4882a593Smuzhiyun 		goto err_dma_out;
2286*4882a593Smuzhiyun 	}
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun 	return 0;
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun err_dma_out:
2291*4882a593Smuzhiyun 	dma_release_channel(dd->src.chan);
2292*4882a593Smuzhiyun err_dma_in:
2293*4882a593Smuzhiyun 	dev_err(dd->dev, "no DMA channel available\n");
2294*4882a593Smuzhiyun 	return ret;
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun 
atmel_aes_dma_cleanup(struct atmel_aes_dev * dd)2297*4882a593Smuzhiyun static void atmel_aes_dma_cleanup(struct atmel_aes_dev *dd)
2298*4882a593Smuzhiyun {
2299*4882a593Smuzhiyun 	dma_release_channel(dd->dst.chan);
2300*4882a593Smuzhiyun 	dma_release_channel(dd->src.chan);
2301*4882a593Smuzhiyun }
2302*4882a593Smuzhiyun 
atmel_aes_queue_task(unsigned long data)2303*4882a593Smuzhiyun static void atmel_aes_queue_task(unsigned long data)
2304*4882a593Smuzhiyun {
2305*4882a593Smuzhiyun 	struct atmel_aes_dev *dd = (struct atmel_aes_dev *)data;
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	atmel_aes_handle_queue(dd, NULL);
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun 
atmel_aes_done_task(unsigned long data)2310*4882a593Smuzhiyun static void atmel_aes_done_task(unsigned long data)
2311*4882a593Smuzhiyun {
2312*4882a593Smuzhiyun 	struct atmel_aes_dev *dd = (struct atmel_aes_dev *)data;
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun 	dd->is_async = true;
2315*4882a593Smuzhiyun 	(void)dd->resume(dd);
2316*4882a593Smuzhiyun }
2317*4882a593Smuzhiyun 
atmel_aes_irq(int irq,void * dev_id)2318*4882a593Smuzhiyun static irqreturn_t atmel_aes_irq(int irq, void *dev_id)
2319*4882a593Smuzhiyun {
2320*4882a593Smuzhiyun 	struct atmel_aes_dev *aes_dd = dev_id;
2321*4882a593Smuzhiyun 	u32 reg;
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun 	reg = atmel_aes_read(aes_dd, AES_ISR);
2324*4882a593Smuzhiyun 	if (reg & atmel_aes_read(aes_dd, AES_IMR)) {
2325*4882a593Smuzhiyun 		atmel_aes_write(aes_dd, AES_IDR, reg);
2326*4882a593Smuzhiyun 		if (AES_FLAGS_BUSY & aes_dd->flags)
2327*4882a593Smuzhiyun 			tasklet_schedule(&aes_dd->done_task);
2328*4882a593Smuzhiyun 		else
2329*4882a593Smuzhiyun 			dev_warn(aes_dd->dev, "AES interrupt when no active requests.\n");
2330*4882a593Smuzhiyun 		return IRQ_HANDLED;
2331*4882a593Smuzhiyun 	}
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	return IRQ_NONE;
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun 
atmel_aes_unregister_algs(struct atmel_aes_dev * dd)2336*4882a593Smuzhiyun static void atmel_aes_unregister_algs(struct atmel_aes_dev *dd)
2337*4882a593Smuzhiyun {
2338*4882a593Smuzhiyun 	int i;
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
2341*4882a593Smuzhiyun 	if (dd->caps.has_authenc)
2342*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(aes_authenc_algs); i++)
2343*4882a593Smuzhiyun 			crypto_unregister_aead(&aes_authenc_algs[i]);
2344*4882a593Smuzhiyun #endif
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	if (dd->caps.has_xts)
2347*4882a593Smuzhiyun 		crypto_unregister_skcipher(&aes_xts_alg);
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun 	if (dd->caps.has_gcm)
2350*4882a593Smuzhiyun 		crypto_unregister_aead(&aes_gcm_alg);
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun 	if (dd->caps.has_cfb64)
2353*4882a593Smuzhiyun 		crypto_unregister_skcipher(&aes_cfb64_alg);
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(aes_algs); i++)
2356*4882a593Smuzhiyun 		crypto_unregister_skcipher(&aes_algs[i]);
2357*4882a593Smuzhiyun }
2358*4882a593Smuzhiyun 
atmel_aes_crypto_alg_init(struct crypto_alg * alg)2359*4882a593Smuzhiyun static void atmel_aes_crypto_alg_init(struct crypto_alg *alg)
2360*4882a593Smuzhiyun {
2361*4882a593Smuzhiyun 	alg->cra_flags = CRYPTO_ALG_ASYNC;
2362*4882a593Smuzhiyun 	alg->cra_alignmask = 0xf;
2363*4882a593Smuzhiyun 	alg->cra_priority = ATMEL_AES_PRIORITY;
2364*4882a593Smuzhiyun 	alg->cra_module = THIS_MODULE;
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun 
atmel_aes_register_algs(struct atmel_aes_dev * dd)2367*4882a593Smuzhiyun static int atmel_aes_register_algs(struct atmel_aes_dev *dd)
2368*4882a593Smuzhiyun {
2369*4882a593Smuzhiyun 	int err, i, j;
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(aes_algs); i++) {
2372*4882a593Smuzhiyun 		atmel_aes_crypto_alg_init(&aes_algs[i].base);
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 		err = crypto_register_skcipher(&aes_algs[i]);
2375*4882a593Smuzhiyun 		if (err)
2376*4882a593Smuzhiyun 			goto err_aes_algs;
2377*4882a593Smuzhiyun 	}
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun 	if (dd->caps.has_cfb64) {
2380*4882a593Smuzhiyun 		atmel_aes_crypto_alg_init(&aes_cfb64_alg.base);
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 		err = crypto_register_skcipher(&aes_cfb64_alg);
2383*4882a593Smuzhiyun 		if (err)
2384*4882a593Smuzhiyun 			goto err_aes_cfb64_alg;
2385*4882a593Smuzhiyun 	}
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun 	if (dd->caps.has_gcm) {
2388*4882a593Smuzhiyun 		atmel_aes_crypto_alg_init(&aes_gcm_alg.base);
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 		err = crypto_register_aead(&aes_gcm_alg);
2391*4882a593Smuzhiyun 		if (err)
2392*4882a593Smuzhiyun 			goto err_aes_gcm_alg;
2393*4882a593Smuzhiyun 	}
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	if (dd->caps.has_xts) {
2396*4882a593Smuzhiyun 		atmel_aes_crypto_alg_init(&aes_xts_alg.base);
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun 		err = crypto_register_skcipher(&aes_xts_alg);
2399*4882a593Smuzhiyun 		if (err)
2400*4882a593Smuzhiyun 			goto err_aes_xts_alg;
2401*4882a593Smuzhiyun 	}
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
2404*4882a593Smuzhiyun 	if (dd->caps.has_authenc) {
2405*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(aes_authenc_algs); i++) {
2406*4882a593Smuzhiyun 			atmel_aes_crypto_alg_init(&aes_authenc_algs[i].base);
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 			err = crypto_register_aead(&aes_authenc_algs[i]);
2409*4882a593Smuzhiyun 			if (err)
2410*4882a593Smuzhiyun 				goto err_aes_authenc_alg;
2411*4882a593Smuzhiyun 		}
2412*4882a593Smuzhiyun 	}
2413*4882a593Smuzhiyun #endif
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 	return 0;
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
2418*4882a593Smuzhiyun 	/* i = ARRAY_SIZE(aes_authenc_algs); */
2419*4882a593Smuzhiyun err_aes_authenc_alg:
2420*4882a593Smuzhiyun 	for (j = 0; j < i; j++)
2421*4882a593Smuzhiyun 		crypto_unregister_aead(&aes_authenc_algs[j]);
2422*4882a593Smuzhiyun 	crypto_unregister_skcipher(&aes_xts_alg);
2423*4882a593Smuzhiyun #endif
2424*4882a593Smuzhiyun err_aes_xts_alg:
2425*4882a593Smuzhiyun 	crypto_unregister_aead(&aes_gcm_alg);
2426*4882a593Smuzhiyun err_aes_gcm_alg:
2427*4882a593Smuzhiyun 	crypto_unregister_skcipher(&aes_cfb64_alg);
2428*4882a593Smuzhiyun err_aes_cfb64_alg:
2429*4882a593Smuzhiyun 	i = ARRAY_SIZE(aes_algs);
2430*4882a593Smuzhiyun err_aes_algs:
2431*4882a593Smuzhiyun 	for (j = 0; j < i; j++)
2432*4882a593Smuzhiyun 		crypto_unregister_skcipher(&aes_algs[j]);
2433*4882a593Smuzhiyun 
2434*4882a593Smuzhiyun 	return err;
2435*4882a593Smuzhiyun }
2436*4882a593Smuzhiyun 
atmel_aes_get_cap(struct atmel_aes_dev * dd)2437*4882a593Smuzhiyun static void atmel_aes_get_cap(struct atmel_aes_dev *dd)
2438*4882a593Smuzhiyun {
2439*4882a593Smuzhiyun 	dd->caps.has_dualbuff = 0;
2440*4882a593Smuzhiyun 	dd->caps.has_cfb64 = 0;
2441*4882a593Smuzhiyun 	dd->caps.has_gcm = 0;
2442*4882a593Smuzhiyun 	dd->caps.has_xts = 0;
2443*4882a593Smuzhiyun 	dd->caps.has_authenc = 0;
2444*4882a593Smuzhiyun 	dd->caps.max_burst_size = 1;
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun 	/* keep only major version number */
2447*4882a593Smuzhiyun 	switch (dd->hw_version & 0xff0) {
2448*4882a593Smuzhiyun 	case 0x500:
2449*4882a593Smuzhiyun 		dd->caps.has_dualbuff = 1;
2450*4882a593Smuzhiyun 		dd->caps.has_cfb64 = 1;
2451*4882a593Smuzhiyun 		dd->caps.has_gcm = 1;
2452*4882a593Smuzhiyun 		dd->caps.has_xts = 1;
2453*4882a593Smuzhiyun 		dd->caps.has_authenc = 1;
2454*4882a593Smuzhiyun 		dd->caps.max_burst_size = 4;
2455*4882a593Smuzhiyun 		break;
2456*4882a593Smuzhiyun 	case 0x200:
2457*4882a593Smuzhiyun 		dd->caps.has_dualbuff = 1;
2458*4882a593Smuzhiyun 		dd->caps.has_cfb64 = 1;
2459*4882a593Smuzhiyun 		dd->caps.has_gcm = 1;
2460*4882a593Smuzhiyun 		dd->caps.max_burst_size = 4;
2461*4882a593Smuzhiyun 		break;
2462*4882a593Smuzhiyun 	case 0x130:
2463*4882a593Smuzhiyun 		dd->caps.has_dualbuff = 1;
2464*4882a593Smuzhiyun 		dd->caps.has_cfb64 = 1;
2465*4882a593Smuzhiyun 		dd->caps.max_burst_size = 4;
2466*4882a593Smuzhiyun 		break;
2467*4882a593Smuzhiyun 	case 0x120:
2468*4882a593Smuzhiyun 		break;
2469*4882a593Smuzhiyun 	default:
2470*4882a593Smuzhiyun 		dev_warn(dd->dev,
2471*4882a593Smuzhiyun 				"Unmanaged aes version, set minimum capabilities\n");
2472*4882a593Smuzhiyun 		break;
2473*4882a593Smuzhiyun 	}
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun #if defined(CONFIG_OF)
2477*4882a593Smuzhiyun static const struct of_device_id atmel_aes_dt_ids[] = {
2478*4882a593Smuzhiyun 	{ .compatible = "atmel,at91sam9g46-aes" },
2479*4882a593Smuzhiyun 	{ /* sentinel */ }
2480*4882a593Smuzhiyun };
2481*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, atmel_aes_dt_ids);
2482*4882a593Smuzhiyun #endif
2483*4882a593Smuzhiyun 
atmel_aes_probe(struct platform_device * pdev)2484*4882a593Smuzhiyun static int atmel_aes_probe(struct platform_device *pdev)
2485*4882a593Smuzhiyun {
2486*4882a593Smuzhiyun 	struct atmel_aes_dev *aes_dd;
2487*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
2488*4882a593Smuzhiyun 	struct resource *aes_res;
2489*4882a593Smuzhiyun 	int err;
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	aes_dd = devm_kzalloc(&pdev->dev, sizeof(*aes_dd), GFP_KERNEL);
2492*4882a593Smuzhiyun 	if (!aes_dd)
2493*4882a593Smuzhiyun 		return -ENOMEM;
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	aes_dd->dev = dev;
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	platform_set_drvdata(pdev, aes_dd);
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	INIT_LIST_HEAD(&aes_dd->list);
2500*4882a593Smuzhiyun 	spin_lock_init(&aes_dd->lock);
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	tasklet_init(&aes_dd->done_task, atmel_aes_done_task,
2503*4882a593Smuzhiyun 					(unsigned long)aes_dd);
2504*4882a593Smuzhiyun 	tasklet_init(&aes_dd->queue_task, atmel_aes_queue_task,
2505*4882a593Smuzhiyun 					(unsigned long)aes_dd);
2506*4882a593Smuzhiyun 
2507*4882a593Smuzhiyun 	crypto_init_queue(&aes_dd->queue, ATMEL_AES_QUEUE_LENGTH);
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	/* Get the base address */
2510*4882a593Smuzhiyun 	aes_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2511*4882a593Smuzhiyun 	if (!aes_res) {
2512*4882a593Smuzhiyun 		dev_err(dev, "no MEM resource info\n");
2513*4882a593Smuzhiyun 		err = -ENODEV;
2514*4882a593Smuzhiyun 		goto err_tasklet_kill;
2515*4882a593Smuzhiyun 	}
2516*4882a593Smuzhiyun 	aes_dd->phys_base = aes_res->start;
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun 	/* Get the IRQ */
2519*4882a593Smuzhiyun 	aes_dd->irq = platform_get_irq(pdev,  0);
2520*4882a593Smuzhiyun 	if (aes_dd->irq < 0) {
2521*4882a593Smuzhiyun 		err = aes_dd->irq;
2522*4882a593Smuzhiyun 		goto err_tasklet_kill;
2523*4882a593Smuzhiyun 	}
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, aes_dd->irq, atmel_aes_irq,
2526*4882a593Smuzhiyun 			       IRQF_SHARED, "atmel-aes", aes_dd);
2527*4882a593Smuzhiyun 	if (err) {
2528*4882a593Smuzhiyun 		dev_err(dev, "unable to request aes irq.\n");
2529*4882a593Smuzhiyun 		goto err_tasklet_kill;
2530*4882a593Smuzhiyun 	}
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	/* Initializing the clock */
2533*4882a593Smuzhiyun 	aes_dd->iclk = devm_clk_get(&pdev->dev, "aes_clk");
2534*4882a593Smuzhiyun 	if (IS_ERR(aes_dd->iclk)) {
2535*4882a593Smuzhiyun 		dev_err(dev, "clock initialization failed.\n");
2536*4882a593Smuzhiyun 		err = PTR_ERR(aes_dd->iclk);
2537*4882a593Smuzhiyun 		goto err_tasklet_kill;
2538*4882a593Smuzhiyun 	}
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 	aes_dd->io_base = devm_ioremap_resource(&pdev->dev, aes_res);
2541*4882a593Smuzhiyun 	if (IS_ERR(aes_dd->io_base)) {
2542*4882a593Smuzhiyun 		dev_err(dev, "can't ioremap\n");
2543*4882a593Smuzhiyun 		err = PTR_ERR(aes_dd->io_base);
2544*4882a593Smuzhiyun 		goto err_tasklet_kill;
2545*4882a593Smuzhiyun 	}
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	err = clk_prepare(aes_dd->iclk);
2548*4882a593Smuzhiyun 	if (err)
2549*4882a593Smuzhiyun 		goto err_tasklet_kill;
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	err = atmel_aes_hw_version_init(aes_dd);
2552*4882a593Smuzhiyun 	if (err)
2553*4882a593Smuzhiyun 		goto err_iclk_unprepare;
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun 	atmel_aes_get_cap(aes_dd);
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
2558*4882a593Smuzhiyun 	if (aes_dd->caps.has_authenc && !atmel_sha_authenc_is_ready()) {
2559*4882a593Smuzhiyun 		err = -EPROBE_DEFER;
2560*4882a593Smuzhiyun 		goto err_iclk_unprepare;
2561*4882a593Smuzhiyun 	}
2562*4882a593Smuzhiyun #endif
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	err = atmel_aes_buff_init(aes_dd);
2565*4882a593Smuzhiyun 	if (err)
2566*4882a593Smuzhiyun 		goto err_iclk_unprepare;
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 	err = atmel_aes_dma_init(aes_dd);
2569*4882a593Smuzhiyun 	if (err)
2570*4882a593Smuzhiyun 		goto err_buff_cleanup;
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	spin_lock(&atmel_aes.lock);
2573*4882a593Smuzhiyun 	list_add_tail(&aes_dd->list, &atmel_aes.dev_list);
2574*4882a593Smuzhiyun 	spin_unlock(&atmel_aes.lock);
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 	err = atmel_aes_register_algs(aes_dd);
2577*4882a593Smuzhiyun 	if (err)
2578*4882a593Smuzhiyun 		goto err_algs;
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 	dev_info(dev, "Atmel AES - Using %s, %s for DMA transfers\n",
2581*4882a593Smuzhiyun 			dma_chan_name(aes_dd->src.chan),
2582*4882a593Smuzhiyun 			dma_chan_name(aes_dd->dst.chan));
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 	return 0;
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun err_algs:
2587*4882a593Smuzhiyun 	spin_lock(&atmel_aes.lock);
2588*4882a593Smuzhiyun 	list_del(&aes_dd->list);
2589*4882a593Smuzhiyun 	spin_unlock(&atmel_aes.lock);
2590*4882a593Smuzhiyun 	atmel_aes_dma_cleanup(aes_dd);
2591*4882a593Smuzhiyun err_buff_cleanup:
2592*4882a593Smuzhiyun 	atmel_aes_buff_cleanup(aes_dd);
2593*4882a593Smuzhiyun err_iclk_unprepare:
2594*4882a593Smuzhiyun 	clk_unprepare(aes_dd->iclk);
2595*4882a593Smuzhiyun err_tasklet_kill:
2596*4882a593Smuzhiyun 	tasklet_kill(&aes_dd->done_task);
2597*4882a593Smuzhiyun 	tasklet_kill(&aes_dd->queue_task);
2598*4882a593Smuzhiyun 
2599*4882a593Smuzhiyun 	return err;
2600*4882a593Smuzhiyun }
2601*4882a593Smuzhiyun 
atmel_aes_remove(struct platform_device * pdev)2602*4882a593Smuzhiyun static int atmel_aes_remove(struct platform_device *pdev)
2603*4882a593Smuzhiyun {
2604*4882a593Smuzhiyun 	struct atmel_aes_dev *aes_dd;
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	aes_dd = platform_get_drvdata(pdev);
2607*4882a593Smuzhiyun 	if (!aes_dd)
2608*4882a593Smuzhiyun 		return -ENODEV;
2609*4882a593Smuzhiyun 	spin_lock(&atmel_aes.lock);
2610*4882a593Smuzhiyun 	list_del(&aes_dd->list);
2611*4882a593Smuzhiyun 	spin_unlock(&atmel_aes.lock);
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun 	atmel_aes_unregister_algs(aes_dd);
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun 	tasklet_kill(&aes_dd->done_task);
2616*4882a593Smuzhiyun 	tasklet_kill(&aes_dd->queue_task);
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	atmel_aes_dma_cleanup(aes_dd);
2619*4882a593Smuzhiyun 	atmel_aes_buff_cleanup(aes_dd);
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun 	clk_unprepare(aes_dd->iclk);
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	return 0;
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun static struct platform_driver atmel_aes_driver = {
2627*4882a593Smuzhiyun 	.probe		= atmel_aes_probe,
2628*4882a593Smuzhiyun 	.remove		= atmel_aes_remove,
2629*4882a593Smuzhiyun 	.driver		= {
2630*4882a593Smuzhiyun 		.name	= "atmel_aes",
2631*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(atmel_aes_dt_ids),
2632*4882a593Smuzhiyun 	},
2633*4882a593Smuzhiyun };
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun module_platform_driver(atmel_aes_driver);
2636*4882a593Smuzhiyun 
2637*4882a593Smuzhiyun MODULE_DESCRIPTION("Atmel AES hw acceleration support.");
2638*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2639*4882a593Smuzhiyun MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");
2640