1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Tegra 124 cpufreq driver
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/cpufreq.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm_opp.h>
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun struct tegra124_cpufreq_priv {
21*4882a593Smuzhiyun struct clk *cpu_clk;
22*4882a593Smuzhiyun struct clk *pllp_clk;
23*4882a593Smuzhiyun struct clk *pllx_clk;
24*4882a593Smuzhiyun struct clk *dfll_clk;
25*4882a593Smuzhiyun struct platform_device *cpufreq_dt_pdev;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
tegra124_cpu_switch_to_dfll(struct tegra124_cpufreq_priv * priv)28*4882a593Smuzhiyun static int tegra124_cpu_switch_to_dfll(struct tegra124_cpufreq_priv *priv)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun struct clk *orig_parent;
31*4882a593Smuzhiyun int ret;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun ret = clk_set_rate(priv->dfll_clk, clk_get_rate(priv->cpu_clk));
34*4882a593Smuzhiyun if (ret)
35*4882a593Smuzhiyun return ret;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun orig_parent = clk_get_parent(priv->cpu_clk);
38*4882a593Smuzhiyun clk_set_parent(priv->cpu_clk, priv->pllp_clk);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun ret = clk_prepare_enable(priv->dfll_clk);
41*4882a593Smuzhiyun if (ret)
42*4882a593Smuzhiyun goto out;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun clk_set_parent(priv->cpu_clk, priv->dfll_clk);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun return 0;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun out:
49*4882a593Smuzhiyun clk_set_parent(priv->cpu_clk, orig_parent);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun return ret;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
tegra124_cpufreq_probe(struct platform_device * pdev)54*4882a593Smuzhiyun static int tegra124_cpufreq_probe(struct platform_device *pdev)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct tegra124_cpufreq_priv *priv;
57*4882a593Smuzhiyun struct device_node *np;
58*4882a593Smuzhiyun struct device *cpu_dev;
59*4882a593Smuzhiyun struct platform_device_info cpufreq_dt_devinfo = {};
60*4882a593Smuzhiyun int ret;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
63*4882a593Smuzhiyun if (!priv)
64*4882a593Smuzhiyun return -ENOMEM;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun cpu_dev = get_cpu_device(0);
67*4882a593Smuzhiyun if (!cpu_dev)
68*4882a593Smuzhiyun return -ENODEV;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun np = of_cpu_device_node_get(0);
71*4882a593Smuzhiyun if (!np)
72*4882a593Smuzhiyun return -ENODEV;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun priv->cpu_clk = of_clk_get_by_name(np, "cpu_g");
75*4882a593Smuzhiyun if (IS_ERR(priv->cpu_clk)) {
76*4882a593Smuzhiyun ret = PTR_ERR(priv->cpu_clk);
77*4882a593Smuzhiyun goto out_put_np;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun priv->dfll_clk = of_clk_get_by_name(np, "dfll");
81*4882a593Smuzhiyun if (IS_ERR(priv->dfll_clk)) {
82*4882a593Smuzhiyun ret = PTR_ERR(priv->dfll_clk);
83*4882a593Smuzhiyun goto out_put_cpu_clk;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun priv->pllx_clk = of_clk_get_by_name(np, "pll_x");
87*4882a593Smuzhiyun if (IS_ERR(priv->pllx_clk)) {
88*4882a593Smuzhiyun ret = PTR_ERR(priv->pllx_clk);
89*4882a593Smuzhiyun goto out_put_dfll_clk;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun priv->pllp_clk = of_clk_get_by_name(np, "pll_p");
93*4882a593Smuzhiyun if (IS_ERR(priv->pllp_clk)) {
94*4882a593Smuzhiyun ret = PTR_ERR(priv->pllp_clk);
95*4882a593Smuzhiyun goto out_put_pllx_clk;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ret = tegra124_cpu_switch_to_dfll(priv);
99*4882a593Smuzhiyun if (ret)
100*4882a593Smuzhiyun goto out_put_pllp_clk;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun cpufreq_dt_devinfo.name = "cpufreq-dt";
103*4882a593Smuzhiyun cpufreq_dt_devinfo.parent = &pdev->dev;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun priv->cpufreq_dt_pdev =
106*4882a593Smuzhiyun platform_device_register_full(&cpufreq_dt_devinfo);
107*4882a593Smuzhiyun if (IS_ERR(priv->cpufreq_dt_pdev)) {
108*4882a593Smuzhiyun ret = PTR_ERR(priv->cpufreq_dt_pdev);
109*4882a593Smuzhiyun goto out_put_pllp_clk;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun of_node_put(np);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun out_put_pllp_clk:
119*4882a593Smuzhiyun clk_put(priv->pllp_clk);
120*4882a593Smuzhiyun out_put_pllx_clk:
121*4882a593Smuzhiyun clk_put(priv->pllx_clk);
122*4882a593Smuzhiyun out_put_dfll_clk:
123*4882a593Smuzhiyun clk_put(priv->dfll_clk);
124*4882a593Smuzhiyun out_put_cpu_clk:
125*4882a593Smuzhiyun clk_put(priv->cpu_clk);
126*4882a593Smuzhiyun out_put_np:
127*4882a593Smuzhiyun of_node_put(np);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return ret;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
tegra124_cpufreq_suspend(struct device * dev)132*4882a593Smuzhiyun static int __maybe_unused tegra124_cpufreq_suspend(struct device *dev)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct tegra124_cpufreq_priv *priv = dev_get_drvdata(dev);
135*4882a593Smuzhiyun int err;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * PLLP rate 408Mhz is below the CPU Fmax at Vmin and is safe to
139*4882a593Smuzhiyun * use during suspend and resume. So, switch the CPU clock source
140*4882a593Smuzhiyun * to PLLP and disable DFLL.
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun err = clk_set_parent(priv->cpu_clk, priv->pllp_clk);
143*4882a593Smuzhiyun if (err < 0) {
144*4882a593Smuzhiyun dev_err(dev, "failed to reparent to PLLP: %d\n", err);
145*4882a593Smuzhiyun return err;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun clk_disable_unprepare(priv->dfll_clk);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
tegra124_cpufreq_resume(struct device * dev)153*4882a593Smuzhiyun static int __maybe_unused tegra124_cpufreq_resume(struct device *dev)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct tegra124_cpufreq_priv *priv = dev_get_drvdata(dev);
156*4882a593Smuzhiyun int err;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Warmboot code powers up the CPU with PLLP clock source.
160*4882a593Smuzhiyun * Enable DFLL clock and switch CPU clock source back to DFLL.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun err = clk_prepare_enable(priv->dfll_clk);
163*4882a593Smuzhiyun if (err < 0) {
164*4882a593Smuzhiyun dev_err(dev, "failed to enable DFLL clock for CPU: %d\n", err);
165*4882a593Smuzhiyun goto disable_cpufreq;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun err = clk_set_parent(priv->cpu_clk, priv->dfll_clk);
169*4882a593Smuzhiyun if (err < 0) {
170*4882a593Smuzhiyun dev_err(dev, "failed to reparent to DFLL clock: %d\n", err);
171*4882a593Smuzhiyun goto disable_dfll;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun disable_dfll:
177*4882a593Smuzhiyun clk_disable_unprepare(priv->dfll_clk);
178*4882a593Smuzhiyun disable_cpufreq:
179*4882a593Smuzhiyun disable_cpufreq();
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return err;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static const struct dev_pm_ops tegra124_cpufreq_pm_ops = {
185*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(tegra124_cpufreq_suspend,
186*4882a593Smuzhiyun tegra124_cpufreq_resume)
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static struct platform_driver tegra124_cpufreq_platdrv = {
190*4882a593Smuzhiyun .driver.name = "cpufreq-tegra124",
191*4882a593Smuzhiyun .driver.pm = &tegra124_cpufreq_pm_ops,
192*4882a593Smuzhiyun .probe = tegra124_cpufreq_probe,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
tegra_cpufreq_init(void)195*4882a593Smuzhiyun static int __init tegra_cpufreq_init(void)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun int ret;
198*4882a593Smuzhiyun struct platform_device *pdev;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (!(of_machine_is_compatible("nvidia,tegra124") ||
201*4882a593Smuzhiyun of_machine_is_compatible("nvidia,tegra210")))
202*4882a593Smuzhiyun return -ENODEV;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun * Platform driver+device required for handling EPROBE_DEFER with
206*4882a593Smuzhiyun * the regulator and the DFLL clock
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun ret = platform_driver_register(&tegra124_cpufreq_platdrv);
209*4882a593Smuzhiyun if (ret)
210*4882a593Smuzhiyun return ret;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun pdev = platform_device_register_simple("cpufreq-tegra124", -1, NULL, 0);
213*4882a593Smuzhiyun if (IS_ERR(pdev)) {
214*4882a593Smuzhiyun platform_driver_unregister(&tegra124_cpufreq_platdrv);
215*4882a593Smuzhiyun return PTR_ERR(pdev);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun module_init(tegra_cpufreq_init);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun MODULE_AUTHOR("Tuomas Tynkkynen <ttynkkynen@nvidia.com>");
223*4882a593Smuzhiyun MODULE_DESCRIPTION("cpufreq driver for NVIDIA Tegra124");
224*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
225