1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Match running platform with pre-defined OPP values for CPUFreq
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Ajit Pal Singh <ajitpal.singh@st.com>
6*4882a593Smuzhiyun * Lee Jones <lee.jones@linaro.org>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2015 STMicroelectronics (R&D) Limited
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/cpu.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/pm_opp.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define VERSION_ELEMENTS 3
21*4882a593Smuzhiyun #define MAX_PCODE_NAME_LEN 7
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define VERSION_SHIFT 28
24*4882a593Smuzhiyun #define HW_INFO_INDEX 1
25*4882a593Smuzhiyun #define MAJOR_ID_INDEX 1
26*4882a593Smuzhiyun #define MINOR_ID_INDEX 2
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * Only match on "suitable for ALL versions" entries
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * This will be used with the BIT() macro. It sets the
32*4882a593Smuzhiyun * top bit of a 32bit value and is equal to 0x80000000.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun #define DEFAULT_VERSION 31
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun enum {
37*4882a593Smuzhiyun PCODE = 0,
38*4882a593Smuzhiyun SUBSTRATE,
39*4882a593Smuzhiyun DVFS_MAX_REGFIELDS,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /**
43*4882a593Smuzhiyun * struct sti_cpufreq_ddata - ST CPUFreq Driver Data
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun * @cpu: CPU's OF node
46*4882a593Smuzhiyun * @syscfg_eng: Engineering Syscon register map
47*4882a593Smuzhiyun * @syscfg: Syscon register map
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun static struct sti_cpufreq_ddata {
50*4882a593Smuzhiyun struct device *cpu;
51*4882a593Smuzhiyun struct regmap *syscfg_eng;
52*4882a593Smuzhiyun struct regmap *syscfg;
53*4882a593Smuzhiyun } ddata;
54*4882a593Smuzhiyun
sti_cpufreq_fetch_major(void)55*4882a593Smuzhiyun static int sti_cpufreq_fetch_major(void) {
56*4882a593Smuzhiyun struct device_node *np = ddata.cpu->of_node;
57*4882a593Smuzhiyun struct device *dev = ddata.cpu;
58*4882a593Smuzhiyun unsigned int major_offset;
59*4882a593Smuzhiyun unsigned int socid;
60*4882a593Smuzhiyun int ret;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "st,syscfg",
63*4882a593Smuzhiyun MAJOR_ID_INDEX, &major_offset);
64*4882a593Smuzhiyun if (ret) {
65*4882a593Smuzhiyun dev_err(dev, "No major number offset provided in %pOF [%d]\n",
66*4882a593Smuzhiyun np, ret);
67*4882a593Smuzhiyun return ret;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun ret = regmap_read(ddata.syscfg, major_offset, &socid);
71*4882a593Smuzhiyun if (ret) {
72*4882a593Smuzhiyun dev_err(dev, "Failed to read major number from syscon [%d]\n",
73*4882a593Smuzhiyun ret);
74*4882a593Smuzhiyun return ret;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return ((socid >> VERSION_SHIFT) & 0xf) + 1;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
sti_cpufreq_fetch_minor(void)80*4882a593Smuzhiyun static int sti_cpufreq_fetch_minor(void)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct device *dev = ddata.cpu;
83*4882a593Smuzhiyun struct device_node *np = dev->of_node;
84*4882a593Smuzhiyun unsigned int minor_offset;
85*4882a593Smuzhiyun unsigned int minid;
86*4882a593Smuzhiyun int ret;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "st,syscfg-eng",
89*4882a593Smuzhiyun MINOR_ID_INDEX, &minor_offset);
90*4882a593Smuzhiyun if (ret) {
91*4882a593Smuzhiyun dev_err(dev,
92*4882a593Smuzhiyun "No minor number offset provided %pOF [%d]\n",
93*4882a593Smuzhiyun np, ret);
94*4882a593Smuzhiyun return ret;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun ret = regmap_read(ddata.syscfg_eng, minor_offset, &minid);
98*4882a593Smuzhiyun if (ret) {
99*4882a593Smuzhiyun dev_err(dev,
100*4882a593Smuzhiyun "Failed to read the minor number from syscon [%d]\n",
101*4882a593Smuzhiyun ret);
102*4882a593Smuzhiyun return ret;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return minid & 0xf;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
sti_cpufreq_fetch_regmap_field(const struct reg_field * reg_fields,int hw_info_offset,int field)108*4882a593Smuzhiyun static int sti_cpufreq_fetch_regmap_field(const struct reg_field *reg_fields,
109*4882a593Smuzhiyun int hw_info_offset, int field)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct regmap_field *regmap_field;
112*4882a593Smuzhiyun struct reg_field reg_field = reg_fields[field];
113*4882a593Smuzhiyun struct device *dev = ddata.cpu;
114*4882a593Smuzhiyun unsigned int value;
115*4882a593Smuzhiyun int ret;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun reg_field.reg = hw_info_offset;
118*4882a593Smuzhiyun regmap_field = devm_regmap_field_alloc(dev,
119*4882a593Smuzhiyun ddata.syscfg_eng,
120*4882a593Smuzhiyun reg_field);
121*4882a593Smuzhiyun if (IS_ERR(regmap_field)) {
122*4882a593Smuzhiyun dev_err(dev, "Failed to allocate reg field\n");
123*4882a593Smuzhiyun return PTR_ERR(regmap_field);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun ret = regmap_field_read(regmap_field, &value);
127*4882a593Smuzhiyun if (ret) {
128*4882a593Smuzhiyun dev_err(dev, "Failed to read %s code\n",
129*4882a593Smuzhiyun field ? "SUBSTRATE" : "PCODE");
130*4882a593Smuzhiyun return ret;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return value;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static const struct reg_field sti_stih407_dvfs_regfields[DVFS_MAX_REGFIELDS] = {
137*4882a593Smuzhiyun [PCODE] = REG_FIELD(0, 16, 19),
138*4882a593Smuzhiyun [SUBSTRATE] = REG_FIELD(0, 0, 2),
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
sti_cpufreq_match(void)141*4882a593Smuzhiyun static const struct reg_field *sti_cpufreq_match(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun if (of_machine_is_compatible("st,stih407") ||
144*4882a593Smuzhiyun of_machine_is_compatible("st,stih410") ||
145*4882a593Smuzhiyun of_machine_is_compatible("st,stih418"))
146*4882a593Smuzhiyun return sti_stih407_dvfs_regfields;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return NULL;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
sti_cpufreq_set_opp_info(void)151*4882a593Smuzhiyun static int sti_cpufreq_set_opp_info(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct device *dev = ddata.cpu;
154*4882a593Smuzhiyun struct device_node *np = dev->of_node;
155*4882a593Smuzhiyun const struct reg_field *reg_fields;
156*4882a593Smuzhiyun unsigned int hw_info_offset;
157*4882a593Smuzhiyun unsigned int version[VERSION_ELEMENTS];
158*4882a593Smuzhiyun int pcode, substrate, major, minor;
159*4882a593Smuzhiyun int ret;
160*4882a593Smuzhiyun char name[MAX_PCODE_NAME_LEN];
161*4882a593Smuzhiyun struct opp_table *opp_table;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun reg_fields = sti_cpufreq_match();
164*4882a593Smuzhiyun if (!reg_fields) {
165*4882a593Smuzhiyun dev_err(dev, "This SoC doesn't support voltage scaling\n");
166*4882a593Smuzhiyun return -ENODEV;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "st,syscfg-eng",
170*4882a593Smuzhiyun HW_INFO_INDEX, &hw_info_offset);
171*4882a593Smuzhiyun if (ret) {
172*4882a593Smuzhiyun dev_warn(dev, "Failed to read HW info offset from DT\n");
173*4882a593Smuzhiyun substrate = DEFAULT_VERSION;
174*4882a593Smuzhiyun pcode = 0;
175*4882a593Smuzhiyun goto use_defaults;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun pcode = sti_cpufreq_fetch_regmap_field(reg_fields,
179*4882a593Smuzhiyun hw_info_offset,
180*4882a593Smuzhiyun PCODE);
181*4882a593Smuzhiyun if (pcode < 0) {
182*4882a593Smuzhiyun dev_warn(dev, "Failed to obtain process code\n");
183*4882a593Smuzhiyun /* Use default pcode */
184*4882a593Smuzhiyun pcode = 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun substrate = sti_cpufreq_fetch_regmap_field(reg_fields,
188*4882a593Smuzhiyun hw_info_offset,
189*4882a593Smuzhiyun SUBSTRATE);
190*4882a593Smuzhiyun if (substrate) {
191*4882a593Smuzhiyun dev_warn(dev, "Failed to obtain substrate code\n");
192*4882a593Smuzhiyun /* Use default substrate */
193*4882a593Smuzhiyun substrate = DEFAULT_VERSION;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun use_defaults:
197*4882a593Smuzhiyun major = sti_cpufreq_fetch_major();
198*4882a593Smuzhiyun if (major < 0) {
199*4882a593Smuzhiyun dev_err(dev, "Failed to obtain major version\n");
200*4882a593Smuzhiyun /* Use default major number */
201*4882a593Smuzhiyun major = DEFAULT_VERSION;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun minor = sti_cpufreq_fetch_minor();
205*4882a593Smuzhiyun if (minor < 0) {
206*4882a593Smuzhiyun dev_err(dev, "Failed to obtain minor version\n");
207*4882a593Smuzhiyun /* Use default minor number */
208*4882a593Smuzhiyun minor = DEFAULT_VERSION;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun snprintf(name, MAX_PCODE_NAME_LEN, "pcode%d", pcode);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun opp_table = dev_pm_opp_set_prop_name(dev, name);
214*4882a593Smuzhiyun if (IS_ERR(opp_table)) {
215*4882a593Smuzhiyun dev_err(dev, "Failed to set prop name\n");
216*4882a593Smuzhiyun return PTR_ERR(opp_table);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun version[0] = BIT(major);
220*4882a593Smuzhiyun version[1] = BIT(minor);
221*4882a593Smuzhiyun version[2] = BIT(substrate);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun opp_table = dev_pm_opp_set_supported_hw(dev, version, VERSION_ELEMENTS);
224*4882a593Smuzhiyun if (IS_ERR(opp_table)) {
225*4882a593Smuzhiyun dev_err(dev, "Failed to set supported hardware\n");
226*4882a593Smuzhiyun return PTR_ERR(opp_table);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun dev_dbg(dev, "pcode: %d major: %d minor: %d substrate: %d\n",
230*4882a593Smuzhiyun pcode, major, minor, substrate);
231*4882a593Smuzhiyun dev_dbg(dev, "version[0]: %x version[1]: %x version[2]: %x\n",
232*4882a593Smuzhiyun version[0], version[1], version[2]);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
sti_cpufreq_fetch_syscon_registers(void)237*4882a593Smuzhiyun static int sti_cpufreq_fetch_syscon_registers(void)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct device *dev = ddata.cpu;
240*4882a593Smuzhiyun struct device_node *np = dev->of_node;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ddata.syscfg = syscon_regmap_lookup_by_phandle(np, "st,syscfg");
243*4882a593Smuzhiyun if (IS_ERR(ddata.syscfg)) {
244*4882a593Smuzhiyun dev_err(dev, "\"st,syscfg\" not supplied\n");
245*4882a593Smuzhiyun return PTR_ERR(ddata.syscfg);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun ddata.syscfg_eng = syscon_regmap_lookup_by_phandle(np, "st,syscfg-eng");
249*4882a593Smuzhiyun if (IS_ERR(ddata.syscfg_eng)) {
250*4882a593Smuzhiyun dev_err(dev, "\"st,syscfg-eng\" not supplied\n");
251*4882a593Smuzhiyun return PTR_ERR(ddata.syscfg_eng);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
sti_cpufreq_init(void)257*4882a593Smuzhiyun static int sti_cpufreq_init(void)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun int ret;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if ((!of_machine_is_compatible("st,stih407")) &&
262*4882a593Smuzhiyun (!of_machine_is_compatible("st,stih410")) &&
263*4882a593Smuzhiyun (!of_machine_is_compatible("st,stih418")))
264*4882a593Smuzhiyun return -ENODEV;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun ddata.cpu = get_cpu_device(0);
267*4882a593Smuzhiyun if (!ddata.cpu) {
268*4882a593Smuzhiyun dev_err(ddata.cpu, "Failed to get device for CPU0\n");
269*4882a593Smuzhiyun goto skip_voltage_scaling;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (!of_get_property(ddata.cpu->of_node, "operating-points-v2", NULL)) {
273*4882a593Smuzhiyun dev_err(ddata.cpu, "OPP-v2 not supported\n");
274*4882a593Smuzhiyun goto skip_voltage_scaling;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun ret = sti_cpufreq_fetch_syscon_registers();
278*4882a593Smuzhiyun if (ret)
279*4882a593Smuzhiyun goto skip_voltage_scaling;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ret = sti_cpufreq_set_opp_info();
282*4882a593Smuzhiyun if (!ret)
283*4882a593Smuzhiyun goto register_cpufreq_dt;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun skip_voltage_scaling:
286*4882a593Smuzhiyun dev_err(ddata.cpu, "Not doing voltage scaling\n");
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun register_cpufreq_dt:
289*4882a593Smuzhiyun platform_device_register_simple("cpufreq-dt", -1, NULL, 0);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun module_init(sti_cpufreq_init);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static const struct of_device_id __maybe_unused sti_cpufreq_of_match[] = {
296*4882a593Smuzhiyun { .compatible = "st,stih407" },
297*4882a593Smuzhiyun { .compatible = "st,stih410" },
298*4882a593Smuzhiyun { },
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sti_cpufreq_of_match);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics CPUFreq/OPP driver");
303*4882a593Smuzhiyun MODULE_AUTHOR("Ajitpal Singh <ajitpal.singh@st.com>");
304*4882a593Smuzhiyun MODULE_AUTHOR("Lee Jones <lee.jones@linaro.org>");
305*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
306