1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cpu-sa1100.c: clock scaling for the SA1100
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2000 2001, The Delft University of Technology
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors:
8*4882a593Smuzhiyun * - Johan Pouwelse (J.A.Pouwelse@its.tudelft.nl): initial version
9*4882a593Smuzhiyun * - Erik Mouw (J.A.K.Mouw@its.tudelft.nl):
10*4882a593Smuzhiyun * - major rewrite for linux-2.3.99
11*4882a593Smuzhiyun * - rewritten for the more generic power management scheme in
12*4882a593Smuzhiyun * linux-2.4.5-rmk1
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * This software has been developed while working on the LART
15*4882a593Smuzhiyun * computing board (http://www.lartmaker.nl/), which is
16*4882a593Smuzhiyun * sponsored by the Mobile Multi-media Communications
17*4882a593Smuzhiyun * (http://www.mobimedia.org/) and Ubiquitous Communications
18*4882a593Smuzhiyun * (http://www.ubicom.tudelft.nl/) projects.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * The authors can be reached at:
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Erik Mouw
23*4882a593Smuzhiyun * Information and Communication Theory Group
24*4882a593Smuzhiyun * Faculty of Information Technology and Systems
25*4882a593Smuzhiyun * Delft University of Technology
26*4882a593Smuzhiyun * P.O. Box 5031
27*4882a593Smuzhiyun * 2600 GA Delft
28*4882a593Smuzhiyun * The Netherlands
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * Theory of operations
31*4882a593Smuzhiyun * ====================
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * Clock scaling can be used to lower the power consumption of the CPU
34*4882a593Smuzhiyun * core. This will give you a somewhat longer running time.
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * The SA-1100 has a single register to change the core clock speed:
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun * PPCR 0x90020014 PLL config
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * However, the DRAM timings are closely related to the core clock
41*4882a593Smuzhiyun * speed, so we need to change these, too. The used registers are:
42*4882a593Smuzhiyun *
43*4882a593Smuzhiyun * MDCNFG 0xA0000000 DRAM config
44*4882a593Smuzhiyun * MDCAS0 0xA0000004 Access waveform
45*4882a593Smuzhiyun * MDCAS1 0xA0000008 Access waveform
46*4882a593Smuzhiyun * MDCAS2 0xA000000C Access waveform
47*4882a593Smuzhiyun *
48*4882a593Smuzhiyun * Care must be taken to change the DRAM parameters the correct way,
49*4882a593Smuzhiyun * because otherwise the DRAM becomes unusable and the kernel will
50*4882a593Smuzhiyun * crash.
51*4882a593Smuzhiyun *
52*4882a593Smuzhiyun * The simple solution to avoid a kernel crash is to put the actual
53*4882a593Smuzhiyun * clock change in ROM and jump to that code from the kernel. The main
54*4882a593Smuzhiyun * disadvantage is that the ROM has to be modified, which is not
55*4882a593Smuzhiyun * possible on all SA-1100 platforms. Another disadvantage is that
56*4882a593Smuzhiyun * jumping to ROM makes clock switching unnecessary complicated.
57*4882a593Smuzhiyun *
58*4882a593Smuzhiyun * The idea behind this driver is that the memory configuration can be
59*4882a593Smuzhiyun * changed while running from DRAM (even with interrupts turned on!)
60*4882a593Smuzhiyun * as long as all re-configuration steps yield a valid DRAM
61*4882a593Smuzhiyun * configuration. The advantages are clear: it will run on all SA-1100
62*4882a593Smuzhiyun * platforms, and the code is very simple.
63*4882a593Smuzhiyun *
64*4882a593Smuzhiyun * If you really want to understand what is going on in
65*4882a593Smuzhiyun * sa1100_update_dram_timings(), you'll have to read sections 8.2,
66*4882a593Smuzhiyun * 9.5.7.3, and 10.2 from the "Intel StrongARM SA-1100 Microprocessor
67*4882a593Smuzhiyun * Developers Manual" (available for free from Intel).
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #include <linux/kernel.h>
71*4882a593Smuzhiyun #include <linux/types.h>
72*4882a593Smuzhiyun #include <linux/init.h>
73*4882a593Smuzhiyun #include <linux/cpufreq.h>
74*4882a593Smuzhiyun #include <linux/io.h>
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #include <asm/cputype.h>
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #include <mach/generic.h>
79*4882a593Smuzhiyun #include <mach/hardware.h>
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct sa1100_dram_regs {
82*4882a593Smuzhiyun int speed;
83*4882a593Smuzhiyun u32 mdcnfg;
84*4882a593Smuzhiyun u32 mdcas0;
85*4882a593Smuzhiyun u32 mdcas1;
86*4882a593Smuzhiyun u32 mdcas2;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static struct cpufreq_driver sa1100_driver;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static struct sa1100_dram_regs sa1100_dram_settings[] = {
93*4882a593Smuzhiyun /*speed, mdcnfg, mdcas0, mdcas1, mdcas2, clock freq */
94*4882a593Smuzhiyun { 59000, 0x00dc88a3, 0xcccccccf, 0xfffffffc, 0xffffffff},/* 59.0 MHz */
95*4882a593Smuzhiyun { 73700, 0x011490a3, 0xcccccccf, 0xfffffffc, 0xffffffff},/* 73.7 MHz */
96*4882a593Smuzhiyun { 88500, 0x014e90a3, 0xcccccccf, 0xfffffffc, 0xffffffff},/* 88.5 MHz */
97*4882a593Smuzhiyun {103200, 0x01889923, 0xcccccccf, 0xfffffffc, 0xffffffff},/* 103.2 MHz */
98*4882a593Smuzhiyun {118000, 0x01c29923, 0x9999998f, 0xfffffff9, 0xffffffff},/* 118.0 MHz */
99*4882a593Smuzhiyun {132700, 0x01fb2123, 0x9999998f, 0xfffffff9, 0xffffffff},/* 132.7 MHz */
100*4882a593Smuzhiyun {147500, 0x02352123, 0x3333330f, 0xfffffff3, 0xffffffff},/* 147.5 MHz */
101*4882a593Smuzhiyun {162200, 0x026b29a3, 0x38e38e1f, 0xfff8e38e, 0xffffffff},/* 162.2 MHz */
102*4882a593Smuzhiyun {176900, 0x02a329a3, 0x71c71c1f, 0xfff1c71c, 0xffffffff},/* 176.9 MHz */
103*4882a593Smuzhiyun {191700, 0x02dd31a3, 0xe38e383f, 0xffe38e38, 0xffffffff},/* 191.7 MHz */
104*4882a593Smuzhiyun {206400, 0x03153223, 0xc71c703f, 0xffc71c71, 0xffffffff},/* 206.4 MHz */
105*4882a593Smuzhiyun {221200, 0x034fba23, 0xc71c703f, 0xffc71c71, 0xffffffff},/* 221.2 MHz */
106*4882a593Smuzhiyun {235900, 0x03853a23, 0xe1e1e07f, 0xe1e1e1e1, 0xffffffe1},/* 235.9 MHz */
107*4882a593Smuzhiyun {250700, 0x03bf3aa3, 0xc3c3c07f, 0xc3c3c3c3, 0xffffffc3},/* 250.7 MHz */
108*4882a593Smuzhiyun {265400, 0x03f7c2a3, 0xc3c3c07f, 0xc3c3c3c3, 0xffffffc3},/* 265.4 MHz */
109*4882a593Smuzhiyun {280200, 0x0431c2a3, 0x878780ff, 0x87878787, 0xffffff87},/* 280.2 MHz */
110*4882a593Smuzhiyun { 0, 0, 0, 0, 0 } /* last entry */
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
sa1100_update_dram_timings(int current_speed,int new_speed)113*4882a593Smuzhiyun static void sa1100_update_dram_timings(int current_speed, int new_speed)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct sa1100_dram_regs *settings = sa1100_dram_settings;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* find speed */
118*4882a593Smuzhiyun while (settings->speed != 0) {
119*4882a593Smuzhiyun if (new_speed == settings->speed)
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun settings++;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (settings->speed == 0) {
126*4882a593Smuzhiyun panic("%s: couldn't find dram setting for speed %d\n",
127*4882a593Smuzhiyun __func__, new_speed);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* No risk, no fun: run with interrupts on! */
131*4882a593Smuzhiyun if (new_speed > current_speed) {
132*4882a593Smuzhiyun /* We're going FASTER, so first relax the memory
133*4882a593Smuzhiyun * timings before changing the core frequency
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Half the memory access clock */
137*4882a593Smuzhiyun MDCNFG |= MDCNFG_CDB2;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* The order of these statements IS important, keep 8
140*4882a593Smuzhiyun * pulses!!
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun MDCAS2 = settings->mdcas2;
143*4882a593Smuzhiyun MDCAS1 = settings->mdcas1;
144*4882a593Smuzhiyun MDCAS0 = settings->mdcas0;
145*4882a593Smuzhiyun MDCNFG = settings->mdcnfg;
146*4882a593Smuzhiyun } else {
147*4882a593Smuzhiyun /* We're going SLOWER: first decrease the core
148*4882a593Smuzhiyun * frequency and then tighten the memory settings.
149*4882a593Smuzhiyun */
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Half the memory access clock */
152*4882a593Smuzhiyun MDCNFG |= MDCNFG_CDB2;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* The order of these statements IS important, keep 8
155*4882a593Smuzhiyun * pulses!!
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun MDCAS0 = settings->mdcas0;
158*4882a593Smuzhiyun MDCAS1 = settings->mdcas1;
159*4882a593Smuzhiyun MDCAS2 = settings->mdcas2;
160*4882a593Smuzhiyun MDCNFG = settings->mdcnfg;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
sa1100_target(struct cpufreq_policy * policy,unsigned int ppcr)164*4882a593Smuzhiyun static int sa1100_target(struct cpufreq_policy *policy, unsigned int ppcr)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun unsigned int cur = sa11x0_getspeed(0);
167*4882a593Smuzhiyun unsigned int new_freq;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun new_freq = sa11x0_freq_table[ppcr].frequency;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (new_freq > cur)
172*4882a593Smuzhiyun sa1100_update_dram_timings(cur, new_freq);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun PPCR = ppcr;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (new_freq < cur)
177*4882a593Smuzhiyun sa1100_update_dram_timings(cur, new_freq);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
sa1100_cpu_init(struct cpufreq_policy * policy)182*4882a593Smuzhiyun static int __init sa1100_cpu_init(struct cpufreq_policy *policy)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun cpufreq_generic_init(policy, sa11x0_freq_table, 0);
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static struct cpufreq_driver sa1100_driver __refdata = {
189*4882a593Smuzhiyun .flags = CPUFREQ_STICKY | CPUFREQ_NEED_INITIAL_FREQ_CHECK |
190*4882a593Smuzhiyun CPUFREQ_NO_AUTO_DYNAMIC_SWITCHING,
191*4882a593Smuzhiyun .verify = cpufreq_generic_frequency_table_verify,
192*4882a593Smuzhiyun .target_index = sa1100_target,
193*4882a593Smuzhiyun .get = sa11x0_getspeed,
194*4882a593Smuzhiyun .init = sa1100_cpu_init,
195*4882a593Smuzhiyun .name = "sa1100",
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
sa1100_dram_init(void)198*4882a593Smuzhiyun static int __init sa1100_dram_init(void)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun if (cpu_is_sa1100())
201*4882a593Smuzhiyun return cpufreq_register_driver(&sa1100_driver);
202*4882a593Smuzhiyun else
203*4882a593Smuzhiyun return -ENODEV;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun arch_initcall(sa1100_dram_init);
207