xref: /OK3568_Linux_fs/kernel/drivers/cpufreq/s3c2416-cpufreq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * S3C2416/2450 CPUfreq Support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2011 Heiko Stuebner <heiko@sntech.de>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * based on s3c64xx_cpufreq.c
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright 2009 Wolfson Microelectronics plc
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/cpufreq.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/reboot.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun static DEFINE_MUTEX(cpufreq_lock);
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun struct s3c2416_data {
25*4882a593Smuzhiyun 	struct clk *armdiv;
26*4882a593Smuzhiyun 	struct clk *armclk;
27*4882a593Smuzhiyun 	struct clk *hclk;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	unsigned long regulator_latency;
30*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C2416_CPUFREQ_VCORESCALE
31*4882a593Smuzhiyun 	struct regulator *vddarm;
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	struct cpufreq_frequency_table *freq_table;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	bool is_dvs;
37*4882a593Smuzhiyun 	bool disable_dvs;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static struct s3c2416_data s3c2416_cpufreq;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct s3c2416_dvfs {
43*4882a593Smuzhiyun 	unsigned int vddarm_min;
44*4882a593Smuzhiyun 	unsigned int vddarm_max;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* pseudo-frequency for dvs mode */
48*4882a593Smuzhiyun #define FREQ_DVS	132333
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* frequency to sleep and reboot in
51*4882a593Smuzhiyun  * it's essential to leave dvs, as some boards do not reconfigure the
52*4882a593Smuzhiyun  * regulator on reboot
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun #define FREQ_SLEEP	133333
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Sources for the ARMCLK */
57*4882a593Smuzhiyun #define SOURCE_HCLK	0
58*4882a593Smuzhiyun #define SOURCE_ARMDIV	1
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C2416_CPUFREQ_VCORESCALE
61*4882a593Smuzhiyun /* S3C2416 only supports changing the voltage in the dvs-mode.
62*4882a593Smuzhiyun  * Voltages down to 1.0V seem to work, so we take what the regulator
63*4882a593Smuzhiyun  * can get us.
64*4882a593Smuzhiyun  */
65*4882a593Smuzhiyun static struct s3c2416_dvfs s3c2416_dvfs_table[] = {
66*4882a593Smuzhiyun 	[SOURCE_HCLK] = {  950000, 1250000 },
67*4882a593Smuzhiyun 	[SOURCE_ARMDIV] = { 1250000, 1350000 },
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static struct cpufreq_frequency_table s3c2416_freq_table[] = {
72*4882a593Smuzhiyun 	{ 0, SOURCE_HCLK, FREQ_DVS },
73*4882a593Smuzhiyun 	{ 0, SOURCE_ARMDIV, 133333 },
74*4882a593Smuzhiyun 	{ 0, SOURCE_ARMDIV, 266666 },
75*4882a593Smuzhiyun 	{ 0, SOURCE_ARMDIV, 400000 },
76*4882a593Smuzhiyun 	{ 0, 0, CPUFREQ_TABLE_END },
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct cpufreq_frequency_table s3c2450_freq_table[] = {
80*4882a593Smuzhiyun 	{ 0, SOURCE_HCLK, FREQ_DVS },
81*4882a593Smuzhiyun 	{ 0, SOURCE_ARMDIV, 133500 },
82*4882a593Smuzhiyun 	{ 0, SOURCE_ARMDIV, 267000 },
83*4882a593Smuzhiyun 	{ 0, SOURCE_ARMDIV, 534000 },
84*4882a593Smuzhiyun 	{ 0, 0, CPUFREQ_TABLE_END },
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
s3c2416_cpufreq_get_speed(unsigned int cpu)87*4882a593Smuzhiyun static unsigned int s3c2416_cpufreq_get_speed(unsigned int cpu)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct s3c2416_data *s3c_freq = &s3c2416_cpufreq;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (cpu != 0)
92*4882a593Smuzhiyun 		return 0;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* return our pseudo-frequency when in dvs mode */
95*4882a593Smuzhiyun 	if (s3c_freq->is_dvs)
96*4882a593Smuzhiyun 		return FREQ_DVS;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return clk_get_rate(s3c_freq->armclk) / 1000;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
s3c2416_cpufreq_set_armdiv(struct s3c2416_data * s3c_freq,unsigned int freq)101*4882a593Smuzhiyun static int s3c2416_cpufreq_set_armdiv(struct s3c2416_data *s3c_freq,
102*4882a593Smuzhiyun 				      unsigned int freq)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	int ret;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (clk_get_rate(s3c_freq->armdiv) / 1000 != freq) {
107*4882a593Smuzhiyun 		ret = clk_set_rate(s3c_freq->armdiv, freq * 1000);
108*4882a593Smuzhiyun 		if (ret < 0) {
109*4882a593Smuzhiyun 			pr_err("cpufreq: Failed to set armdiv rate %dkHz: %d\n",
110*4882a593Smuzhiyun 			       freq, ret);
111*4882a593Smuzhiyun 			return ret;
112*4882a593Smuzhiyun 		}
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
s3c2416_cpufreq_enter_dvs(struct s3c2416_data * s3c_freq,int idx)118*4882a593Smuzhiyun static int s3c2416_cpufreq_enter_dvs(struct s3c2416_data *s3c_freq, int idx)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C2416_CPUFREQ_VCORESCALE
121*4882a593Smuzhiyun 	struct s3c2416_dvfs *dvfs;
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun 	int ret;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (s3c_freq->is_dvs) {
126*4882a593Smuzhiyun 		pr_debug("cpufreq: already in dvs mode, nothing to do\n");
127*4882a593Smuzhiyun 		return 0;
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	pr_debug("cpufreq: switching armclk to hclk (%lukHz)\n",
131*4882a593Smuzhiyun 		 clk_get_rate(s3c_freq->hclk) / 1000);
132*4882a593Smuzhiyun 	ret = clk_set_parent(s3c_freq->armclk, s3c_freq->hclk);
133*4882a593Smuzhiyun 	if (ret < 0) {
134*4882a593Smuzhiyun 		pr_err("cpufreq: Failed to switch armclk to hclk: %d\n", ret);
135*4882a593Smuzhiyun 		return ret;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C2416_CPUFREQ_VCORESCALE
139*4882a593Smuzhiyun 	/* changing the core voltage is only allowed when in dvs mode */
140*4882a593Smuzhiyun 	if (s3c_freq->vddarm) {
141*4882a593Smuzhiyun 		dvfs = &s3c2416_dvfs_table[idx];
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 		pr_debug("cpufreq: setting regulator to %d-%d\n",
144*4882a593Smuzhiyun 			 dvfs->vddarm_min, dvfs->vddarm_max);
145*4882a593Smuzhiyun 		ret = regulator_set_voltage(s3c_freq->vddarm,
146*4882a593Smuzhiyun 					    dvfs->vddarm_min,
147*4882a593Smuzhiyun 					    dvfs->vddarm_max);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		/* when lowering the voltage failed, there is nothing to do */
150*4882a593Smuzhiyun 		if (ret != 0)
151*4882a593Smuzhiyun 			pr_err("cpufreq: Failed to set VDDARM: %d\n", ret);
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	s3c_freq->is_dvs = 1;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
s3c2416_cpufreq_leave_dvs(struct s3c2416_data * s3c_freq,int idx)160*4882a593Smuzhiyun static int s3c2416_cpufreq_leave_dvs(struct s3c2416_data *s3c_freq, int idx)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C2416_CPUFREQ_VCORESCALE
163*4882a593Smuzhiyun 	struct s3c2416_dvfs *dvfs;
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun 	int ret;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (!s3c_freq->is_dvs) {
168*4882a593Smuzhiyun 		pr_debug("cpufreq: not in dvs mode, so can't leave\n");
169*4882a593Smuzhiyun 		return 0;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C2416_CPUFREQ_VCORESCALE
173*4882a593Smuzhiyun 	if (s3c_freq->vddarm) {
174*4882a593Smuzhiyun 		dvfs = &s3c2416_dvfs_table[idx];
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 		pr_debug("cpufreq: setting regulator to %d-%d\n",
177*4882a593Smuzhiyun 			 dvfs->vddarm_min, dvfs->vddarm_max);
178*4882a593Smuzhiyun 		ret = regulator_set_voltage(s3c_freq->vddarm,
179*4882a593Smuzhiyun 					    dvfs->vddarm_min,
180*4882a593Smuzhiyun 					    dvfs->vddarm_max);
181*4882a593Smuzhiyun 		if (ret != 0) {
182*4882a593Smuzhiyun 			pr_err("cpufreq: Failed to set VDDARM: %d\n", ret);
183*4882a593Smuzhiyun 			return ret;
184*4882a593Smuzhiyun 		}
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* force armdiv to hclk frequency for transition from dvs*/
189*4882a593Smuzhiyun 	if (clk_get_rate(s3c_freq->armdiv) > clk_get_rate(s3c_freq->hclk)) {
190*4882a593Smuzhiyun 		pr_debug("cpufreq: force armdiv to hclk frequency (%lukHz)\n",
191*4882a593Smuzhiyun 			 clk_get_rate(s3c_freq->hclk) / 1000);
192*4882a593Smuzhiyun 		ret = s3c2416_cpufreq_set_armdiv(s3c_freq,
193*4882a593Smuzhiyun 					clk_get_rate(s3c_freq->hclk) / 1000);
194*4882a593Smuzhiyun 		if (ret < 0) {
195*4882a593Smuzhiyun 			pr_err("cpufreq: Failed to set the armdiv to %lukHz: %d\n",
196*4882a593Smuzhiyun 			       clk_get_rate(s3c_freq->hclk) / 1000, ret);
197*4882a593Smuzhiyun 			return ret;
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	pr_debug("cpufreq: switching armclk parent to armdiv (%lukHz)\n",
202*4882a593Smuzhiyun 			clk_get_rate(s3c_freq->armdiv) / 1000);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	ret = clk_set_parent(s3c_freq->armclk, s3c_freq->armdiv);
205*4882a593Smuzhiyun 	if (ret < 0) {
206*4882a593Smuzhiyun 		pr_err("cpufreq: Failed to switch armclk clock parent to armdiv: %d\n",
207*4882a593Smuzhiyun 		       ret);
208*4882a593Smuzhiyun 		return ret;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	s3c_freq->is_dvs = 0;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
s3c2416_cpufreq_set_target(struct cpufreq_policy * policy,unsigned int index)216*4882a593Smuzhiyun static int s3c2416_cpufreq_set_target(struct cpufreq_policy *policy,
217*4882a593Smuzhiyun 				      unsigned int index)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct s3c2416_data *s3c_freq = &s3c2416_cpufreq;
220*4882a593Smuzhiyun 	unsigned int new_freq;
221*4882a593Smuzhiyun 	int idx, ret, to_dvs = 0;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	mutex_lock(&cpufreq_lock);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	idx = s3c_freq->freq_table[index].driver_data;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (idx == SOURCE_HCLK)
228*4882a593Smuzhiyun 		to_dvs = 1;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* switching to dvs when it's not allowed */
231*4882a593Smuzhiyun 	if (to_dvs && s3c_freq->disable_dvs) {
232*4882a593Smuzhiyun 		pr_debug("cpufreq: entering dvs mode not allowed\n");
233*4882a593Smuzhiyun 		ret = -EINVAL;
234*4882a593Smuzhiyun 		goto out;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* When leavin dvs mode, always switch the armdiv to the hclk rate
238*4882a593Smuzhiyun 	 * The S3C2416 has stability issues when switching directly to
239*4882a593Smuzhiyun 	 * higher frequencies.
240*4882a593Smuzhiyun 	 */
241*4882a593Smuzhiyun 	new_freq = (s3c_freq->is_dvs && !to_dvs)
242*4882a593Smuzhiyun 				? clk_get_rate(s3c_freq->hclk) / 1000
243*4882a593Smuzhiyun 				: s3c_freq->freq_table[index].frequency;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	if (to_dvs) {
246*4882a593Smuzhiyun 		pr_debug("cpufreq: enter dvs\n");
247*4882a593Smuzhiyun 		ret = s3c2416_cpufreq_enter_dvs(s3c_freq, idx);
248*4882a593Smuzhiyun 	} else if (s3c_freq->is_dvs) {
249*4882a593Smuzhiyun 		pr_debug("cpufreq: leave dvs\n");
250*4882a593Smuzhiyun 		ret = s3c2416_cpufreq_leave_dvs(s3c_freq, idx);
251*4882a593Smuzhiyun 	} else {
252*4882a593Smuzhiyun 		pr_debug("cpufreq: change armdiv to %dkHz\n", new_freq);
253*4882a593Smuzhiyun 		ret = s3c2416_cpufreq_set_armdiv(s3c_freq, new_freq);
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun out:
257*4882a593Smuzhiyun 	mutex_unlock(&cpufreq_lock);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return ret;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C2416_CPUFREQ_VCORESCALE
s3c2416_cpufreq_cfg_regulator(struct s3c2416_data * s3c_freq)263*4882a593Smuzhiyun static void s3c2416_cpufreq_cfg_regulator(struct s3c2416_data *s3c_freq)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	int count, v, i, found;
266*4882a593Smuzhiyun 	struct cpufreq_frequency_table *pos;
267*4882a593Smuzhiyun 	struct s3c2416_dvfs *dvfs;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	count = regulator_count_voltages(s3c_freq->vddarm);
270*4882a593Smuzhiyun 	if (count < 0) {
271*4882a593Smuzhiyun 		pr_err("cpufreq: Unable to check supported voltages\n");
272*4882a593Smuzhiyun 		return;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (!count)
276*4882a593Smuzhiyun 		goto out;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	cpufreq_for_each_valid_entry(pos, s3c_freq->freq_table) {
279*4882a593Smuzhiyun 		dvfs = &s3c2416_dvfs_table[pos->driver_data];
280*4882a593Smuzhiyun 		found = 0;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 		/* Check only the min-voltage, more is always ok on S3C2416 */
283*4882a593Smuzhiyun 		for (i = 0; i < count; i++) {
284*4882a593Smuzhiyun 			v = regulator_list_voltage(s3c_freq->vddarm, i);
285*4882a593Smuzhiyun 			if (v >= dvfs->vddarm_min)
286*4882a593Smuzhiyun 				found = 1;
287*4882a593Smuzhiyun 		}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		if (!found) {
290*4882a593Smuzhiyun 			pr_debug("cpufreq: %dkHz unsupported by regulator\n",
291*4882a593Smuzhiyun 				 pos->frequency);
292*4882a593Smuzhiyun 			pos->frequency = CPUFREQ_ENTRY_INVALID;
293*4882a593Smuzhiyun 		}
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun out:
297*4882a593Smuzhiyun 	/* Guessed */
298*4882a593Smuzhiyun 	s3c_freq->regulator_latency = 1 * 1000 * 1000;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun 
s3c2416_cpufreq_reboot_notifier_evt(struct notifier_block * this,unsigned long event,void * ptr)302*4882a593Smuzhiyun static int s3c2416_cpufreq_reboot_notifier_evt(struct notifier_block *this,
303*4882a593Smuzhiyun 					       unsigned long event, void *ptr)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct s3c2416_data *s3c_freq = &s3c2416_cpufreq;
306*4882a593Smuzhiyun 	int ret;
307*4882a593Smuzhiyun 	struct cpufreq_policy *policy;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	mutex_lock(&cpufreq_lock);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* disable further changes */
312*4882a593Smuzhiyun 	s3c_freq->disable_dvs = 1;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	mutex_unlock(&cpufreq_lock);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* some boards don't reconfigure the regulator on reboot, which
317*4882a593Smuzhiyun 	 * could lead to undervolting the cpu when the clock is reset.
318*4882a593Smuzhiyun 	 * Therefore we always leave the DVS mode on reboot.
319*4882a593Smuzhiyun 	 */
320*4882a593Smuzhiyun 	if (s3c_freq->is_dvs) {
321*4882a593Smuzhiyun 		pr_debug("cpufreq: leave dvs on reboot\n");
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		policy = cpufreq_cpu_get(0);
324*4882a593Smuzhiyun 		if (!policy) {
325*4882a593Smuzhiyun 			pr_debug("cpufreq: get no policy for cpu0\n");
326*4882a593Smuzhiyun 			return NOTIFY_BAD;
327*4882a593Smuzhiyun 		}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 		ret = cpufreq_driver_target(policy, FREQ_SLEEP, 0);
330*4882a593Smuzhiyun 		cpufreq_cpu_put(policy);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 		if (ret < 0)
333*4882a593Smuzhiyun 			return NOTIFY_BAD;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return NOTIFY_DONE;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static struct notifier_block s3c2416_cpufreq_reboot_notifier = {
340*4882a593Smuzhiyun 	.notifier_call = s3c2416_cpufreq_reboot_notifier_evt,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
s3c2416_cpufreq_driver_init(struct cpufreq_policy * policy)343*4882a593Smuzhiyun static int s3c2416_cpufreq_driver_init(struct cpufreq_policy *policy)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	struct s3c2416_data *s3c_freq = &s3c2416_cpufreq;
346*4882a593Smuzhiyun 	struct cpufreq_frequency_table *pos;
347*4882a593Smuzhiyun 	struct clk *msysclk;
348*4882a593Smuzhiyun 	unsigned long rate;
349*4882a593Smuzhiyun 	int ret;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	if (policy->cpu != 0)
352*4882a593Smuzhiyun 		return -EINVAL;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	msysclk = clk_get(NULL, "msysclk");
355*4882a593Smuzhiyun 	if (IS_ERR(msysclk)) {
356*4882a593Smuzhiyun 		ret = PTR_ERR(msysclk);
357*4882a593Smuzhiyun 		pr_err("cpufreq: Unable to obtain msysclk: %d\n", ret);
358*4882a593Smuzhiyun 		return ret;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/*
362*4882a593Smuzhiyun 	 * S3C2416 and S3C2450 share the same processor-ID and also provide no
363*4882a593Smuzhiyun 	 * other means to distinguish them other than through the rate of
364*4882a593Smuzhiyun 	 * msysclk. On S3C2416 msysclk runs at 800MHz and on S3C2450 at 533MHz.
365*4882a593Smuzhiyun 	 */
366*4882a593Smuzhiyun 	rate = clk_get_rate(msysclk);
367*4882a593Smuzhiyun 	if (rate == 800 * 1000 * 1000) {
368*4882a593Smuzhiyun 		pr_info("cpufreq: msysclk running at %lukHz, using S3C2416 frequency table\n",
369*4882a593Smuzhiyun 			rate / 1000);
370*4882a593Smuzhiyun 		s3c_freq->freq_table = s3c2416_freq_table;
371*4882a593Smuzhiyun 		policy->cpuinfo.max_freq = 400000;
372*4882a593Smuzhiyun 	} else if (rate / 1000 == 534000) {
373*4882a593Smuzhiyun 		pr_info("cpufreq: msysclk running at %lukHz, using S3C2450 frequency table\n",
374*4882a593Smuzhiyun 			rate / 1000);
375*4882a593Smuzhiyun 		s3c_freq->freq_table = s3c2450_freq_table;
376*4882a593Smuzhiyun 		policy->cpuinfo.max_freq = 534000;
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* not needed anymore */
380*4882a593Smuzhiyun 	clk_put(msysclk);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (s3c_freq->freq_table == NULL) {
383*4882a593Smuzhiyun 		pr_err("cpufreq: No frequency information for this CPU, msysclk at %lukHz\n",
384*4882a593Smuzhiyun 		       rate / 1000);
385*4882a593Smuzhiyun 		return -ENODEV;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	s3c_freq->is_dvs = 0;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	s3c_freq->armdiv = clk_get(NULL, "armdiv");
391*4882a593Smuzhiyun 	if (IS_ERR(s3c_freq->armdiv)) {
392*4882a593Smuzhiyun 		ret = PTR_ERR(s3c_freq->armdiv);
393*4882a593Smuzhiyun 		pr_err("cpufreq: Unable to obtain ARMDIV: %d\n", ret);
394*4882a593Smuzhiyun 		return ret;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	s3c_freq->hclk = clk_get(NULL, "hclk");
398*4882a593Smuzhiyun 	if (IS_ERR(s3c_freq->hclk)) {
399*4882a593Smuzhiyun 		ret = PTR_ERR(s3c_freq->hclk);
400*4882a593Smuzhiyun 		pr_err("cpufreq: Unable to obtain HCLK: %d\n", ret);
401*4882a593Smuzhiyun 		goto err_hclk;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/* chech hclk rate, we only support the common 133MHz for now
405*4882a593Smuzhiyun 	 * hclk could also run at 66MHz, but this not often used
406*4882a593Smuzhiyun 	 */
407*4882a593Smuzhiyun 	rate = clk_get_rate(s3c_freq->hclk);
408*4882a593Smuzhiyun 	if (rate < 133 * 1000 * 1000) {
409*4882a593Smuzhiyun 		pr_err("cpufreq: HCLK not at 133MHz\n");
410*4882a593Smuzhiyun 		ret = -EINVAL;
411*4882a593Smuzhiyun 		goto err_armclk;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	s3c_freq->armclk = clk_get(NULL, "armclk");
415*4882a593Smuzhiyun 	if (IS_ERR(s3c_freq->armclk)) {
416*4882a593Smuzhiyun 		ret = PTR_ERR(s3c_freq->armclk);
417*4882a593Smuzhiyun 		pr_err("cpufreq: Unable to obtain ARMCLK: %d\n", ret);
418*4882a593Smuzhiyun 		goto err_armclk;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C2416_CPUFREQ_VCORESCALE
422*4882a593Smuzhiyun 	s3c_freq->vddarm = regulator_get(NULL, "vddarm");
423*4882a593Smuzhiyun 	if (IS_ERR(s3c_freq->vddarm)) {
424*4882a593Smuzhiyun 		ret = PTR_ERR(s3c_freq->vddarm);
425*4882a593Smuzhiyun 		pr_err("cpufreq: Failed to obtain VDDARM: %d\n", ret);
426*4882a593Smuzhiyun 		goto err_vddarm;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	s3c2416_cpufreq_cfg_regulator(s3c_freq);
430*4882a593Smuzhiyun #else
431*4882a593Smuzhiyun 	s3c_freq->regulator_latency = 0;
432*4882a593Smuzhiyun #endif
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	cpufreq_for_each_entry(pos, s3c_freq->freq_table) {
435*4882a593Smuzhiyun 		/* special handling for dvs mode */
436*4882a593Smuzhiyun 		if (pos->driver_data == 0) {
437*4882a593Smuzhiyun 			if (!s3c_freq->hclk) {
438*4882a593Smuzhiyun 				pr_debug("cpufreq: %dkHz unsupported as it would need unavailable dvs mode\n",
439*4882a593Smuzhiyun 					 pos->frequency);
440*4882a593Smuzhiyun 				pos->frequency = CPUFREQ_ENTRY_INVALID;
441*4882a593Smuzhiyun 			} else {
442*4882a593Smuzhiyun 				continue;
443*4882a593Smuzhiyun 			}
444*4882a593Smuzhiyun 		}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 		/* Check for frequencies we can generate */
447*4882a593Smuzhiyun 		rate = clk_round_rate(s3c_freq->armdiv,
448*4882a593Smuzhiyun 				      pos->frequency * 1000);
449*4882a593Smuzhiyun 		rate /= 1000;
450*4882a593Smuzhiyun 		if (rate != pos->frequency) {
451*4882a593Smuzhiyun 			pr_debug("cpufreq: %dkHz unsupported by clock (clk_round_rate return %lu)\n",
452*4882a593Smuzhiyun 				pos->frequency, rate);
453*4882a593Smuzhiyun 			pos->frequency = CPUFREQ_ENTRY_INVALID;
454*4882a593Smuzhiyun 		}
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* Datasheet says PLL stabalisation time must be at least 300us,
458*4882a593Smuzhiyun 	 * so but add some fudge. (reference in LOCKCON0 register description)
459*4882a593Smuzhiyun 	 */
460*4882a593Smuzhiyun 	cpufreq_generic_init(policy, s3c_freq->freq_table,
461*4882a593Smuzhiyun 			(500 * 1000) + s3c_freq->regulator_latency);
462*4882a593Smuzhiyun 	register_reboot_notifier(&s3c2416_cpufreq_reboot_notifier);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	return 0;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C2416_CPUFREQ_VCORESCALE
467*4882a593Smuzhiyun err_vddarm:
468*4882a593Smuzhiyun 	clk_put(s3c_freq->armclk);
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun err_armclk:
471*4882a593Smuzhiyun 	clk_put(s3c_freq->hclk);
472*4882a593Smuzhiyun err_hclk:
473*4882a593Smuzhiyun 	clk_put(s3c_freq->armdiv);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return ret;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static struct cpufreq_driver s3c2416_cpufreq_driver = {
479*4882a593Smuzhiyun 	.flags		= CPUFREQ_NEED_INITIAL_FREQ_CHECK,
480*4882a593Smuzhiyun 	.verify		= cpufreq_generic_frequency_table_verify,
481*4882a593Smuzhiyun 	.target_index	= s3c2416_cpufreq_set_target,
482*4882a593Smuzhiyun 	.get		= s3c2416_cpufreq_get_speed,
483*4882a593Smuzhiyun 	.init		= s3c2416_cpufreq_driver_init,
484*4882a593Smuzhiyun 	.name		= "s3c2416",
485*4882a593Smuzhiyun 	.attr		= cpufreq_generic_attr,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun 
s3c2416_cpufreq_init(void)488*4882a593Smuzhiyun static int __init s3c2416_cpufreq_init(void)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	return cpufreq_register_driver(&s3c2416_cpufreq_driver);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun module_init(s3c2416_cpufreq_init);
493