1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2008 Simtec Electronics
4*4882a593Smuzhiyun * http://armlinux.simtec.co.uk/
5*4882a593Smuzhiyun * Ben Dooks <ben@simtec.co.uk>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * S3C2412 CPU Frequency scalling
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/ioport.h>
16*4882a593Smuzhiyun #include <linux/cpufreq.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/soc/samsung/s3c-cpufreq-core.h>
23*4882a593Smuzhiyun #include <linux/soc/samsung/s3c-pm.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <asm/mach/arch.h>
26*4882a593Smuzhiyun #include <asm/mach/map.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define S3C2412_CLKDIVN_PDIVN (1<<2)
29*4882a593Smuzhiyun #define S3C2412_CLKDIVN_HDIVN_MASK (3<<0)
30*4882a593Smuzhiyun #define S3C2412_CLKDIVN_ARMDIVN (1<<3)
31*4882a593Smuzhiyun #define S3C2412_CLKDIVN_DVSEN (1<<4)
32*4882a593Smuzhiyun #define S3C2412_CLKDIVN_HALFHCLK (1<<5)
33*4882a593Smuzhiyun #define S3C2412_CLKDIVN_USB48DIV (1<<6)
34*4882a593Smuzhiyun #define S3C2412_CLKDIVN_UARTDIV_MASK (15<<8)
35*4882a593Smuzhiyun #define S3C2412_CLKDIVN_UARTDIV_SHIFT (8)
36*4882a593Smuzhiyun #define S3C2412_CLKDIVN_I2SDIV_MASK (15<<12)
37*4882a593Smuzhiyun #define S3C2412_CLKDIVN_I2SDIV_SHIFT (12)
38*4882a593Smuzhiyun #define S3C2412_CLKDIVN_CAMDIV_MASK (15<<16)
39*4882a593Smuzhiyun #define S3C2412_CLKDIVN_CAMDIV_SHIFT (16)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* our clock resources. */
42*4882a593Smuzhiyun static struct clk *xtal;
43*4882a593Smuzhiyun static struct clk *fclk;
44*4882a593Smuzhiyun static struct clk *hclk;
45*4882a593Smuzhiyun static struct clk *armclk;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* HDIV: 1, 2, 3, 4, 6, 8 */
48*4882a593Smuzhiyun
s3c2412_cpufreq_calcdivs(struct s3c_cpufreq_config * cfg)49*4882a593Smuzhiyun static int s3c2412_cpufreq_calcdivs(struct s3c_cpufreq_config *cfg)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun unsigned int hdiv, pdiv, armdiv, dvs;
52*4882a593Smuzhiyun unsigned long hclk, fclk, armclk, armdiv_clk;
53*4882a593Smuzhiyun unsigned long hclk_max;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun fclk = cfg->freq.fclk;
56*4882a593Smuzhiyun armclk = cfg->freq.armclk;
57*4882a593Smuzhiyun hclk_max = cfg->max.hclk;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* We can't run hclk above armclk as at the best we have to
60*4882a593Smuzhiyun * have armclk and hclk in dvs mode. */
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (hclk_max > armclk)
63*4882a593Smuzhiyun hclk_max = armclk;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun s3c_freq_dbg("%s: fclk=%lu, armclk=%lu, hclk_max=%lu\n",
66*4882a593Smuzhiyun __func__, fclk, armclk, hclk_max);
67*4882a593Smuzhiyun s3c_freq_dbg("%s: want f=%lu, arm=%lu, h=%lu, p=%lu\n",
68*4882a593Smuzhiyun __func__, cfg->freq.fclk, cfg->freq.armclk,
69*4882a593Smuzhiyun cfg->freq.hclk, cfg->freq.pclk);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun armdiv = fclk / armclk;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (armdiv < 1)
74*4882a593Smuzhiyun armdiv = 1;
75*4882a593Smuzhiyun if (armdiv > 2)
76*4882a593Smuzhiyun armdiv = 2;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun cfg->divs.arm_divisor = armdiv;
79*4882a593Smuzhiyun armdiv_clk = fclk / armdiv;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun hdiv = armdiv_clk / hclk_max;
82*4882a593Smuzhiyun if (hdiv < 1)
83*4882a593Smuzhiyun hdiv = 1;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun cfg->freq.hclk = hclk = armdiv_clk / hdiv;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* set dvs depending on whether we reached armclk or not. */
88*4882a593Smuzhiyun cfg->divs.dvs = dvs = armclk < armdiv_clk;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* update the actual armclk we achieved. */
91*4882a593Smuzhiyun cfg->freq.armclk = dvs ? hclk : armdiv_clk;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun s3c_freq_dbg("%s: armclk %lu, hclk %lu, armdiv %d, hdiv %d, dvs %d\n",
94*4882a593Smuzhiyun __func__, armclk, hclk, armdiv, hdiv, cfg->divs.dvs);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (hdiv > 4)
97*4882a593Smuzhiyun goto invalid;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun pdiv = (hclk > cfg->max.pclk) ? 2 : 1;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if ((hclk / pdiv) > cfg->max.pclk)
102*4882a593Smuzhiyun pdiv++;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun cfg->freq.pclk = hclk / pdiv;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun s3c_freq_dbg("%s: pdiv %d\n", __func__, pdiv);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (pdiv > 2)
109*4882a593Smuzhiyun goto invalid;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun pdiv *= hdiv;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* store the result, and then return */
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun cfg->divs.h_divisor = hdiv * armdiv;
116*4882a593Smuzhiyun cfg->divs.p_divisor = pdiv * armdiv;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun invalid:
121*4882a593Smuzhiyun return -EINVAL;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
s3c2412_cpufreq_setdivs(struct s3c_cpufreq_config * cfg)124*4882a593Smuzhiyun static void s3c2412_cpufreq_setdivs(struct s3c_cpufreq_config *cfg)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun unsigned long clkdiv;
127*4882a593Smuzhiyun unsigned long olddiv;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun olddiv = clkdiv = s3c24xx_read_clkdivn();
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* clear off current clock info */
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun clkdiv &= ~S3C2412_CLKDIVN_ARMDIVN;
134*4882a593Smuzhiyun clkdiv &= ~S3C2412_CLKDIVN_HDIVN_MASK;
135*4882a593Smuzhiyun clkdiv &= ~S3C2412_CLKDIVN_PDIVN;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (cfg->divs.arm_divisor == 2)
138*4882a593Smuzhiyun clkdiv |= S3C2412_CLKDIVN_ARMDIVN;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun clkdiv |= ((cfg->divs.h_divisor / cfg->divs.arm_divisor) - 1);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (cfg->divs.p_divisor != cfg->divs.h_divisor)
143*4882a593Smuzhiyun clkdiv |= S3C2412_CLKDIVN_PDIVN;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun s3c_freq_dbg("%s: div %08lx => %08lx\n", __func__, olddiv, clkdiv);
146*4882a593Smuzhiyun s3c24xx_write_clkdivn(clkdiv);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun clk_set_parent(armclk, cfg->divs.dvs ? hclk : fclk);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* set the default cpu frequency information, based on an 200MHz part
152*4882a593Smuzhiyun * as we have no other way of detecting the speed rating in software.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun static struct s3c_cpufreq_info s3c2412_cpufreq_info = {
156*4882a593Smuzhiyun .max = {
157*4882a593Smuzhiyun .fclk = 200000000,
158*4882a593Smuzhiyun .hclk = 100000000,
159*4882a593Smuzhiyun .pclk = 50000000,
160*4882a593Smuzhiyun },
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun .latency = 5000000, /* 5ms */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun .locktime_m = 150,
165*4882a593Smuzhiyun .locktime_u = 150,
166*4882a593Smuzhiyun .locktime_bits = 16,
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun .name = "s3c2412",
169*4882a593Smuzhiyun .set_refresh = s3c2412_cpufreq_setrefresh,
170*4882a593Smuzhiyun .set_divs = s3c2412_cpufreq_setdivs,
171*4882a593Smuzhiyun .calc_divs = s3c2412_cpufreq_calcdivs,
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun .calc_iotiming = s3c2412_iotiming_calc,
174*4882a593Smuzhiyun .set_iotiming = s3c2412_iotiming_set,
175*4882a593Smuzhiyun .get_iotiming = s3c2412_iotiming_get,
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun .debug_io_show = s3c_cpufreq_debugfs_call(s3c2412_iotiming_debugfs),
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
s3c2412_cpufreq_add(struct device * dev,struct subsys_interface * sif)180*4882a593Smuzhiyun static int s3c2412_cpufreq_add(struct device *dev,
181*4882a593Smuzhiyun struct subsys_interface *sif)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun unsigned long fclk_rate;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun hclk = clk_get(NULL, "hclk");
186*4882a593Smuzhiyun if (IS_ERR(hclk)) {
187*4882a593Smuzhiyun pr_err("cannot find hclk clock\n");
188*4882a593Smuzhiyun return -ENOENT;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun fclk = clk_get(NULL, "fclk");
192*4882a593Smuzhiyun if (IS_ERR(fclk)) {
193*4882a593Smuzhiyun pr_err("cannot find fclk clock\n");
194*4882a593Smuzhiyun goto err_fclk;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun fclk_rate = clk_get_rate(fclk);
198*4882a593Smuzhiyun if (fclk_rate > 200000000) {
199*4882a593Smuzhiyun pr_info("fclk %ld MHz, assuming 266MHz capable part\n",
200*4882a593Smuzhiyun fclk_rate / 1000000);
201*4882a593Smuzhiyun s3c2412_cpufreq_info.max.fclk = 266000000;
202*4882a593Smuzhiyun s3c2412_cpufreq_info.max.hclk = 133000000;
203*4882a593Smuzhiyun s3c2412_cpufreq_info.max.pclk = 66000000;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun armclk = clk_get(NULL, "armclk");
207*4882a593Smuzhiyun if (IS_ERR(armclk)) {
208*4882a593Smuzhiyun pr_err("cannot find arm clock\n");
209*4882a593Smuzhiyun goto err_armclk;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun xtal = clk_get(NULL, "xtal");
213*4882a593Smuzhiyun if (IS_ERR(xtal)) {
214*4882a593Smuzhiyun pr_err("cannot find xtal clock\n");
215*4882a593Smuzhiyun goto err_xtal;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return s3c_cpufreq_register(&s3c2412_cpufreq_info);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun err_xtal:
221*4882a593Smuzhiyun clk_put(armclk);
222*4882a593Smuzhiyun err_armclk:
223*4882a593Smuzhiyun clk_put(fclk);
224*4882a593Smuzhiyun err_fclk:
225*4882a593Smuzhiyun clk_put(hclk);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return -ENOENT;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static struct subsys_interface s3c2412_cpufreq_interface = {
231*4882a593Smuzhiyun .name = "s3c2412_cpufreq",
232*4882a593Smuzhiyun .subsys = &s3c2412_subsys,
233*4882a593Smuzhiyun .add_dev = s3c2412_cpufreq_add,
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
s3c2412_cpufreq_init(void)236*4882a593Smuzhiyun static int s3c2412_cpufreq_init(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun return subsys_interface_register(&s3c2412_cpufreq_interface);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun arch_initcall(s3c2412_cpufreq_init);
241