xref: /OK3568_Linux_fs/kernel/drivers/cpufreq/s3c2410-cpufreq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2006-2008 Simtec Electronics
4*4882a593Smuzhiyun  *	http://armlinux.simtec.co.uk/
5*4882a593Smuzhiyun  *	Ben Dooks <ben@simtec.co.uk>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * S3C2410 CPU Frequency scaling
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/ioport.h>
14*4882a593Smuzhiyun #include <linux/cpufreq.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/soc/samsung/s3c-cpufreq-core.h>
20*4882a593Smuzhiyun #include <linux/soc/samsung/s3c-pm.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/mach/arch.h>
23*4882a593Smuzhiyun #include <asm/mach/map.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define S3C2410_CLKDIVN_PDIVN	     (1<<0)
26*4882a593Smuzhiyun #define S3C2410_CLKDIVN_HDIVN	     (1<<1)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Note, 2410A has an extra mode for 1:4:4 ratio, bit 2 of CLKDIV */
29*4882a593Smuzhiyun 
s3c2410_cpufreq_setdivs(struct s3c_cpufreq_config * cfg)30*4882a593Smuzhiyun static void s3c2410_cpufreq_setdivs(struct s3c_cpufreq_config *cfg)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	u32 clkdiv = 0;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	if (cfg->divs.h_divisor == 2)
35*4882a593Smuzhiyun 		clkdiv |= S3C2410_CLKDIVN_HDIVN;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	if (cfg->divs.p_divisor != cfg->divs.h_divisor)
38*4882a593Smuzhiyun 		clkdiv |= S3C2410_CLKDIVN_PDIVN;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	s3c24xx_write_clkdivn(clkdiv);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
s3c2410_cpufreq_calcdivs(struct s3c_cpufreq_config * cfg)43*4882a593Smuzhiyun static int s3c2410_cpufreq_calcdivs(struct s3c_cpufreq_config *cfg)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	unsigned long hclk, fclk, pclk;
46*4882a593Smuzhiyun 	unsigned int hdiv, pdiv;
47*4882a593Smuzhiyun 	unsigned long hclk_max;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	fclk = cfg->freq.fclk;
50*4882a593Smuzhiyun 	hclk_max = cfg->max.hclk;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	cfg->freq.armclk = fclk;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	s3c_freq_dbg("%s: fclk is %lu, max hclk %lu\n",
55*4882a593Smuzhiyun 		      __func__, fclk, hclk_max);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	hdiv = (fclk > cfg->max.hclk) ? 2 : 1;
58*4882a593Smuzhiyun 	hclk = fclk / hdiv;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	if (hclk > cfg->max.hclk) {
61*4882a593Smuzhiyun 		s3c_freq_dbg("%s: hclk too big\n", __func__);
62*4882a593Smuzhiyun 		return -EINVAL;
63*4882a593Smuzhiyun 	}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	pdiv = (hclk > cfg->max.pclk) ? 2 : 1;
66*4882a593Smuzhiyun 	pclk = hclk / pdiv;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (pclk > cfg->max.pclk) {
69*4882a593Smuzhiyun 		s3c_freq_dbg("%s: pclk too big\n", __func__);
70*4882a593Smuzhiyun 		return -EINVAL;
71*4882a593Smuzhiyun 	}
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	pdiv *= hdiv;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* record the result */
76*4882a593Smuzhiyun 	cfg->divs.p_divisor = pdiv;
77*4882a593Smuzhiyun 	cfg->divs.h_divisor = hdiv;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static struct s3c_cpufreq_info s3c2410_cpufreq_info = {
83*4882a593Smuzhiyun 	.max		= {
84*4882a593Smuzhiyun 		.fclk	= 200000000,
85*4882a593Smuzhiyun 		.hclk	= 100000000,
86*4882a593Smuzhiyun 		.pclk	=  50000000,
87*4882a593Smuzhiyun 	},
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* transition latency is about 5ms worst-case, so
90*4882a593Smuzhiyun 	 * set 10ms to be sure */
91*4882a593Smuzhiyun 	.latency	= 10000000,
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	.locktime_m	= 150,
94*4882a593Smuzhiyun 	.locktime_u	= 150,
95*4882a593Smuzhiyun 	.locktime_bits	= 12,
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	.need_pll	= 1,
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	.name		= "s3c2410",
100*4882a593Smuzhiyun 	.calc_iotiming	= s3c2410_iotiming_calc,
101*4882a593Smuzhiyun 	.set_iotiming	= s3c2410_iotiming_set,
102*4882a593Smuzhiyun 	.get_iotiming	= s3c2410_iotiming_get,
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	.set_fvco	= s3c2410_set_fvco,
105*4882a593Smuzhiyun 	.set_refresh	= s3c2410_cpufreq_setrefresh,
106*4882a593Smuzhiyun 	.set_divs	= s3c2410_cpufreq_setdivs,
107*4882a593Smuzhiyun 	.calc_divs	= s3c2410_cpufreq_calcdivs,
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	.debug_io_show	= s3c_cpufreq_debugfs_call(s3c2410_iotiming_debugfs),
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
s3c2410_cpufreq_add(struct device * dev,struct subsys_interface * sif)112*4882a593Smuzhiyun static int s3c2410_cpufreq_add(struct device *dev,
113*4882a593Smuzhiyun 			       struct subsys_interface *sif)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	return s3c_cpufreq_register(&s3c2410_cpufreq_info);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static struct subsys_interface s3c2410_cpufreq_interface = {
119*4882a593Smuzhiyun 	.name		= "s3c2410_cpufreq",
120*4882a593Smuzhiyun 	.subsys		= &s3c2410_subsys,
121*4882a593Smuzhiyun 	.add_dev	= s3c2410_cpufreq_add,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
s3c2410_cpufreq_init(void)124*4882a593Smuzhiyun static int __init s3c2410_cpufreq_init(void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	return subsys_interface_register(&s3c2410_cpufreq_interface);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun arch_initcall(s3c2410_cpufreq_init);
129*4882a593Smuzhiyun 
s3c2410a_cpufreq_add(struct device * dev,struct subsys_interface * sif)130*4882a593Smuzhiyun static int s3c2410a_cpufreq_add(struct device *dev,
131*4882a593Smuzhiyun 				struct subsys_interface *sif)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	/* alter the maximum freq settings for S3C2410A. If a board knows
134*4882a593Smuzhiyun 	 * it only has a maximum of 200, then it should register its own
135*4882a593Smuzhiyun 	 * limits. */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	s3c2410_cpufreq_info.max.fclk = 266000000;
138*4882a593Smuzhiyun 	s3c2410_cpufreq_info.max.hclk = 133000000;
139*4882a593Smuzhiyun 	s3c2410_cpufreq_info.max.pclk =  66500000;
140*4882a593Smuzhiyun 	s3c2410_cpufreq_info.name = "s3c2410a";
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return s3c2410_cpufreq_add(dev, sif);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static struct subsys_interface s3c2410a_cpufreq_interface = {
146*4882a593Smuzhiyun 	.name		= "s3c2410a_cpufreq",
147*4882a593Smuzhiyun 	.subsys		= &s3c2410a_subsys,
148*4882a593Smuzhiyun 	.add_dev	= s3c2410a_cpufreq_add,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
s3c2410a_cpufreq_init(void)151*4882a593Smuzhiyun static int __init s3c2410a_cpufreq_init(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	return subsys_interface_register(&s3c2410a_cpufreq_interface);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun arch_initcall(s3c2410a_cpufreq_init);
156