1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/cpufreq.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/interconnect.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/pm_opp.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define LUT_MAX_ENTRIES 40U
18*4882a593Smuzhiyun #define LUT_SRC GENMASK(31, 30)
19*4882a593Smuzhiyun #define LUT_L_VAL GENMASK(7, 0)
20*4882a593Smuzhiyun #define LUT_CORE_COUNT GENMASK(18, 16)
21*4882a593Smuzhiyun #define LUT_VOLT GENMASK(11, 0)
22*4882a593Smuzhiyun #define CLK_HW_DIV 2
23*4882a593Smuzhiyun #define LUT_TURBO_IND 1
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct qcom_cpufreq_soc_data {
26*4882a593Smuzhiyun u32 reg_enable;
27*4882a593Smuzhiyun u32 reg_freq_lut;
28*4882a593Smuzhiyun u32 reg_volt_lut;
29*4882a593Smuzhiyun u32 reg_perf_state;
30*4882a593Smuzhiyun u8 lut_row_size;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct qcom_cpufreq_data {
34*4882a593Smuzhiyun void __iomem *base;
35*4882a593Smuzhiyun struct resource *res;
36*4882a593Smuzhiyun const struct qcom_cpufreq_soc_data *soc_data;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static unsigned long cpu_hw_rate, xo_rate;
40*4882a593Smuzhiyun static bool icc_scaling_enabled;
41*4882a593Smuzhiyun
qcom_cpufreq_set_bw(struct cpufreq_policy * policy,unsigned long freq_khz)42*4882a593Smuzhiyun static int qcom_cpufreq_set_bw(struct cpufreq_policy *policy,
43*4882a593Smuzhiyun unsigned long freq_khz)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun unsigned long freq_hz = freq_khz * 1000;
46*4882a593Smuzhiyun struct dev_pm_opp *opp;
47*4882a593Smuzhiyun struct device *dev;
48*4882a593Smuzhiyun int ret;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun dev = get_cpu_device(policy->cpu);
51*4882a593Smuzhiyun if (!dev)
52*4882a593Smuzhiyun return -ENODEV;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun opp = dev_pm_opp_find_freq_exact(dev, freq_hz, true);
55*4882a593Smuzhiyun if (IS_ERR(opp))
56*4882a593Smuzhiyun return PTR_ERR(opp);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun ret = dev_pm_opp_set_bw(dev, opp);
59*4882a593Smuzhiyun dev_pm_opp_put(opp);
60*4882a593Smuzhiyun return ret;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
qcom_cpufreq_update_opp(struct device * cpu_dev,unsigned long freq_khz,unsigned long volt)63*4882a593Smuzhiyun static int qcom_cpufreq_update_opp(struct device *cpu_dev,
64*4882a593Smuzhiyun unsigned long freq_khz,
65*4882a593Smuzhiyun unsigned long volt)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun unsigned long freq_hz = freq_khz * 1000;
68*4882a593Smuzhiyun int ret;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Skip voltage update if the opp table is not available */
71*4882a593Smuzhiyun if (!icc_scaling_enabled)
72*4882a593Smuzhiyun return dev_pm_opp_add(cpu_dev, freq_hz, volt);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun ret = dev_pm_opp_adjust_voltage(cpu_dev, freq_hz, volt, volt, volt);
75*4882a593Smuzhiyun if (ret) {
76*4882a593Smuzhiyun dev_err(cpu_dev, "Voltage update failed freq=%ld\n", freq_khz);
77*4882a593Smuzhiyun return ret;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return dev_pm_opp_enable(cpu_dev, freq_hz);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
qcom_cpufreq_hw_target_index(struct cpufreq_policy * policy,unsigned int index)83*4882a593Smuzhiyun static int qcom_cpufreq_hw_target_index(struct cpufreq_policy *policy,
84*4882a593Smuzhiyun unsigned int index)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct qcom_cpufreq_data *data = policy->driver_data;
87*4882a593Smuzhiyun const struct qcom_cpufreq_soc_data *soc_data = data->soc_data;
88*4882a593Smuzhiyun unsigned long freq = policy->freq_table[index].frequency;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun writel_relaxed(index, data->base + soc_data->reg_perf_state);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (icc_scaling_enabled)
93*4882a593Smuzhiyun qcom_cpufreq_set_bw(policy, freq);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
qcom_cpufreq_hw_get(unsigned int cpu)98*4882a593Smuzhiyun static unsigned int qcom_cpufreq_hw_get(unsigned int cpu)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct qcom_cpufreq_data *data;
101*4882a593Smuzhiyun const struct qcom_cpufreq_soc_data *soc_data;
102*4882a593Smuzhiyun struct cpufreq_policy *policy;
103*4882a593Smuzhiyun unsigned int index;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun policy = cpufreq_cpu_get_raw(cpu);
106*4882a593Smuzhiyun if (!policy)
107*4882a593Smuzhiyun return 0;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun data = policy->driver_data;
110*4882a593Smuzhiyun soc_data = data->soc_data;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun index = readl_relaxed(data->base + soc_data->reg_perf_state);
113*4882a593Smuzhiyun index = min(index, LUT_MAX_ENTRIES - 1);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return policy->freq_table[index].frequency;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
qcom_cpufreq_hw_fast_switch(struct cpufreq_policy * policy,unsigned int target_freq)118*4882a593Smuzhiyun static unsigned int qcom_cpufreq_hw_fast_switch(struct cpufreq_policy *policy,
119*4882a593Smuzhiyun unsigned int target_freq)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct qcom_cpufreq_data *data = policy->driver_data;
122*4882a593Smuzhiyun const struct qcom_cpufreq_soc_data *soc_data = data->soc_data;
123*4882a593Smuzhiyun unsigned int index;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun index = policy->cached_resolved_idx;
126*4882a593Smuzhiyun writel_relaxed(index, data->base + soc_data->reg_perf_state);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return policy->freq_table[index].frequency;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
qcom_cpufreq_hw_read_lut(struct device * cpu_dev,struct cpufreq_policy * policy)131*4882a593Smuzhiyun static int qcom_cpufreq_hw_read_lut(struct device *cpu_dev,
132*4882a593Smuzhiyun struct cpufreq_policy *policy)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun u32 data, src, lval, i, core_count, prev_freq = 0, freq;
135*4882a593Smuzhiyun u32 volt;
136*4882a593Smuzhiyun struct cpufreq_frequency_table *table;
137*4882a593Smuzhiyun struct dev_pm_opp *opp;
138*4882a593Smuzhiyun unsigned long rate;
139*4882a593Smuzhiyun int ret;
140*4882a593Smuzhiyun struct qcom_cpufreq_data *drv_data = policy->driver_data;
141*4882a593Smuzhiyun const struct qcom_cpufreq_soc_data *soc_data = drv_data->soc_data;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun table = kcalloc(LUT_MAX_ENTRIES + 1, sizeof(*table), GFP_KERNEL);
144*4882a593Smuzhiyun if (!table)
145*4882a593Smuzhiyun return -ENOMEM;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun ret = dev_pm_opp_of_add_table(cpu_dev);
148*4882a593Smuzhiyun if (!ret) {
149*4882a593Smuzhiyun /* Disable all opps and cross-validate against LUT later */
150*4882a593Smuzhiyun icc_scaling_enabled = true;
151*4882a593Smuzhiyun for (rate = 0; ; rate++) {
152*4882a593Smuzhiyun opp = dev_pm_opp_find_freq_ceil(cpu_dev, &rate);
153*4882a593Smuzhiyun if (IS_ERR(opp))
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun dev_pm_opp_put(opp);
157*4882a593Smuzhiyun dev_pm_opp_disable(cpu_dev, rate);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun } else if (ret != -ENODEV) {
160*4882a593Smuzhiyun dev_err(cpu_dev, "Invalid opp table in device tree\n");
161*4882a593Smuzhiyun return ret;
162*4882a593Smuzhiyun } else {
163*4882a593Smuzhiyun policy->fast_switch_possible = true;
164*4882a593Smuzhiyun icc_scaling_enabled = false;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun for (i = 0; i < LUT_MAX_ENTRIES; i++) {
168*4882a593Smuzhiyun data = readl_relaxed(drv_data->base + soc_data->reg_freq_lut +
169*4882a593Smuzhiyun i * soc_data->lut_row_size);
170*4882a593Smuzhiyun src = FIELD_GET(LUT_SRC, data);
171*4882a593Smuzhiyun lval = FIELD_GET(LUT_L_VAL, data);
172*4882a593Smuzhiyun core_count = FIELD_GET(LUT_CORE_COUNT, data);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun data = readl_relaxed(drv_data->base + soc_data->reg_volt_lut +
175*4882a593Smuzhiyun i * soc_data->lut_row_size);
176*4882a593Smuzhiyun volt = FIELD_GET(LUT_VOLT, data) * 1000;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (src)
179*4882a593Smuzhiyun freq = xo_rate * lval / 1000;
180*4882a593Smuzhiyun else
181*4882a593Smuzhiyun freq = cpu_hw_rate / 1000;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (freq != prev_freq && core_count != LUT_TURBO_IND) {
184*4882a593Smuzhiyun if (!qcom_cpufreq_update_opp(cpu_dev, freq, volt)) {
185*4882a593Smuzhiyun table[i].frequency = freq;
186*4882a593Smuzhiyun dev_dbg(cpu_dev, "index=%d freq=%d, core_count %d\n", i,
187*4882a593Smuzhiyun freq, core_count);
188*4882a593Smuzhiyun } else {
189*4882a593Smuzhiyun dev_warn(cpu_dev, "failed to update OPP for freq=%d\n", freq);
190*4882a593Smuzhiyun table[i].frequency = CPUFREQ_ENTRY_INVALID;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun } else if (core_count == LUT_TURBO_IND) {
194*4882a593Smuzhiyun table[i].frequency = CPUFREQ_ENTRY_INVALID;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /*
198*4882a593Smuzhiyun * Two of the same frequencies with the same core counts means
199*4882a593Smuzhiyun * end of table
200*4882a593Smuzhiyun */
201*4882a593Smuzhiyun if (i > 0 && prev_freq == freq) {
202*4882a593Smuzhiyun struct cpufreq_frequency_table *prev = &table[i - 1];
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun * Only treat the last frequency that might be a boost
206*4882a593Smuzhiyun * as the boost frequency
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun if (prev->frequency == CPUFREQ_ENTRY_INVALID) {
209*4882a593Smuzhiyun if (!qcom_cpufreq_update_opp(cpu_dev, prev_freq, volt)) {
210*4882a593Smuzhiyun prev->frequency = prev_freq;
211*4882a593Smuzhiyun prev->flags = CPUFREQ_BOOST_FREQ;
212*4882a593Smuzhiyun } else {
213*4882a593Smuzhiyun dev_warn(cpu_dev, "failed to update OPP for freq=%d\n",
214*4882a593Smuzhiyun freq);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun prev_freq = freq;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun table[i].frequency = CPUFREQ_TABLE_END;
225*4882a593Smuzhiyun policy->freq_table = table;
226*4882a593Smuzhiyun dev_pm_opp_set_sharing_cpus(cpu_dev, policy->cpus);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
qcom_get_related_cpus(int index,struct cpumask * m)231*4882a593Smuzhiyun static void qcom_get_related_cpus(int index, struct cpumask *m)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct device_node *cpu_np;
234*4882a593Smuzhiyun struct of_phandle_args args;
235*4882a593Smuzhiyun int cpu, ret;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun for_each_possible_cpu(cpu) {
238*4882a593Smuzhiyun cpu_np = of_cpu_device_node_get(cpu);
239*4882a593Smuzhiyun if (!cpu_np)
240*4882a593Smuzhiyun continue;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ret = of_parse_phandle_with_args(cpu_np, "qcom,freq-domain",
243*4882a593Smuzhiyun "#freq-domain-cells", 0,
244*4882a593Smuzhiyun &args);
245*4882a593Smuzhiyun of_node_put(cpu_np);
246*4882a593Smuzhiyun if (ret < 0)
247*4882a593Smuzhiyun continue;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (index == args.args[0])
250*4882a593Smuzhiyun cpumask_set_cpu(cpu, m);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static const struct qcom_cpufreq_soc_data qcom_soc_data = {
255*4882a593Smuzhiyun .reg_enable = 0x0,
256*4882a593Smuzhiyun .reg_freq_lut = 0x110,
257*4882a593Smuzhiyun .reg_volt_lut = 0x114,
258*4882a593Smuzhiyun .reg_perf_state = 0x920,
259*4882a593Smuzhiyun .lut_row_size = 32,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static const struct qcom_cpufreq_soc_data epss_soc_data = {
263*4882a593Smuzhiyun .reg_enable = 0x0,
264*4882a593Smuzhiyun .reg_freq_lut = 0x100,
265*4882a593Smuzhiyun .reg_volt_lut = 0x200,
266*4882a593Smuzhiyun .reg_perf_state = 0x320,
267*4882a593Smuzhiyun .lut_row_size = 4,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct of_device_id qcom_cpufreq_hw_match[] = {
271*4882a593Smuzhiyun { .compatible = "qcom,cpufreq-hw", .data = &qcom_soc_data },
272*4882a593Smuzhiyun { .compatible = "qcom,cpufreq-epss", .data = &epss_soc_data },
273*4882a593Smuzhiyun {}
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_cpufreq_hw_match);
276*4882a593Smuzhiyun
qcom_cpufreq_hw_cpu_init(struct cpufreq_policy * policy)277*4882a593Smuzhiyun static int qcom_cpufreq_hw_cpu_init(struct cpufreq_policy *policy)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun struct platform_device *pdev = cpufreq_get_driver_data();
280*4882a593Smuzhiyun struct device *dev = &pdev->dev;
281*4882a593Smuzhiyun struct of_phandle_args args;
282*4882a593Smuzhiyun struct device_node *cpu_np;
283*4882a593Smuzhiyun struct device *cpu_dev;
284*4882a593Smuzhiyun struct resource *res;
285*4882a593Smuzhiyun void __iomem *base;
286*4882a593Smuzhiyun struct qcom_cpufreq_data *data;
287*4882a593Smuzhiyun int ret, index;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun cpu_dev = get_cpu_device(policy->cpu);
290*4882a593Smuzhiyun if (!cpu_dev) {
291*4882a593Smuzhiyun pr_err("%s: failed to get cpu%d device\n", __func__,
292*4882a593Smuzhiyun policy->cpu);
293*4882a593Smuzhiyun return -ENODEV;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun cpu_np = of_cpu_device_node_get(policy->cpu);
297*4882a593Smuzhiyun if (!cpu_np)
298*4882a593Smuzhiyun return -EINVAL;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun ret = of_parse_phandle_with_args(cpu_np, "qcom,freq-domain",
301*4882a593Smuzhiyun "#freq-domain-cells", 0, &args);
302*4882a593Smuzhiyun of_node_put(cpu_np);
303*4882a593Smuzhiyun if (ret)
304*4882a593Smuzhiyun return ret;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun index = args.args[0];
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, index);
309*4882a593Smuzhiyun if (!res) {
310*4882a593Smuzhiyun dev_err(dev, "failed to get mem resource %d\n", index);
311*4882a593Smuzhiyun return -ENODEV;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (!request_mem_region(res->start, resource_size(res), res->name)) {
315*4882a593Smuzhiyun dev_err(dev, "failed to request resource %pR\n", res);
316*4882a593Smuzhiyun return -EBUSY;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun base = ioremap(res->start, resource_size(res));
320*4882a593Smuzhiyun if (!base) {
321*4882a593Smuzhiyun dev_err(dev, "failed to map resource %pR\n", res);
322*4882a593Smuzhiyun ret = -ENOMEM;
323*4882a593Smuzhiyun goto release_region;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
327*4882a593Smuzhiyun if (!data) {
328*4882a593Smuzhiyun ret = -ENOMEM;
329*4882a593Smuzhiyun goto unmap_base;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun data->soc_data = of_device_get_match_data(&pdev->dev);
333*4882a593Smuzhiyun data->base = base;
334*4882a593Smuzhiyun data->res = res;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* HW should be in enabled state to proceed */
337*4882a593Smuzhiyun if (!(readl_relaxed(base + data->soc_data->reg_enable) & 0x1)) {
338*4882a593Smuzhiyun dev_err(dev, "Domain-%d cpufreq hardware not enabled\n", index);
339*4882a593Smuzhiyun ret = -ENODEV;
340*4882a593Smuzhiyun goto error;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun qcom_get_related_cpus(index, policy->cpus);
344*4882a593Smuzhiyun if (!cpumask_weight(policy->cpus)) {
345*4882a593Smuzhiyun dev_err(dev, "Domain-%d failed to get related CPUs\n", index);
346*4882a593Smuzhiyun ret = -ENOENT;
347*4882a593Smuzhiyun goto error;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun policy->driver_data = data;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ret = qcom_cpufreq_hw_read_lut(cpu_dev, policy);
353*4882a593Smuzhiyun if (ret) {
354*4882a593Smuzhiyun dev_err(dev, "Domain-%d failed to read LUT\n", index);
355*4882a593Smuzhiyun goto error;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun ret = dev_pm_opp_get_opp_count(cpu_dev);
359*4882a593Smuzhiyun if (ret <= 0) {
360*4882a593Smuzhiyun dev_err(cpu_dev, "Failed to add OPPs\n");
361*4882a593Smuzhiyun ret = -ENODEV;
362*4882a593Smuzhiyun goto error;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun dev_pm_opp_of_register_em(cpu_dev, policy->cpus);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun error:
369*4882a593Smuzhiyun kfree(data);
370*4882a593Smuzhiyun unmap_base:
371*4882a593Smuzhiyun iounmap(base);
372*4882a593Smuzhiyun release_region:
373*4882a593Smuzhiyun release_mem_region(res->start, resource_size(res));
374*4882a593Smuzhiyun return ret;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
qcom_cpufreq_hw_cpu_exit(struct cpufreq_policy * policy)377*4882a593Smuzhiyun static int qcom_cpufreq_hw_cpu_exit(struct cpufreq_policy *policy)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun struct device *cpu_dev = get_cpu_device(policy->cpu);
380*4882a593Smuzhiyun struct qcom_cpufreq_data *data = policy->driver_data;
381*4882a593Smuzhiyun struct resource *res = data->res;
382*4882a593Smuzhiyun void __iomem *base = data->base;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun dev_pm_opp_remove_all_dynamic(cpu_dev);
385*4882a593Smuzhiyun dev_pm_opp_of_cpumask_remove_table(policy->related_cpus);
386*4882a593Smuzhiyun kfree(policy->freq_table);
387*4882a593Smuzhiyun kfree(data);
388*4882a593Smuzhiyun iounmap(base);
389*4882a593Smuzhiyun release_mem_region(res->start, resource_size(res));
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return 0;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static struct freq_attr *qcom_cpufreq_hw_attr[] = {
395*4882a593Smuzhiyun &cpufreq_freq_attr_scaling_available_freqs,
396*4882a593Smuzhiyun &cpufreq_freq_attr_scaling_boost_freqs,
397*4882a593Smuzhiyun NULL
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun static struct cpufreq_driver cpufreq_qcom_hw_driver = {
401*4882a593Smuzhiyun .flags = CPUFREQ_STICKY | CPUFREQ_NEED_INITIAL_FREQ_CHECK |
402*4882a593Smuzhiyun CPUFREQ_HAVE_GOVERNOR_PER_POLICY |
403*4882a593Smuzhiyun CPUFREQ_IS_COOLING_DEV,
404*4882a593Smuzhiyun .verify = cpufreq_generic_frequency_table_verify,
405*4882a593Smuzhiyun .target_index = qcom_cpufreq_hw_target_index,
406*4882a593Smuzhiyun .get = qcom_cpufreq_hw_get,
407*4882a593Smuzhiyun .init = qcom_cpufreq_hw_cpu_init,
408*4882a593Smuzhiyun .exit = qcom_cpufreq_hw_cpu_exit,
409*4882a593Smuzhiyun .fast_switch = qcom_cpufreq_hw_fast_switch,
410*4882a593Smuzhiyun .name = "qcom-cpufreq-hw",
411*4882a593Smuzhiyun .attr = qcom_cpufreq_hw_attr,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun
qcom_cpufreq_hw_driver_probe(struct platform_device * pdev)414*4882a593Smuzhiyun static int qcom_cpufreq_hw_driver_probe(struct platform_device *pdev)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct device *cpu_dev;
417*4882a593Smuzhiyun struct clk *clk;
418*4882a593Smuzhiyun int ret;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun clk = clk_get(&pdev->dev, "xo");
421*4882a593Smuzhiyun if (IS_ERR(clk))
422*4882a593Smuzhiyun return PTR_ERR(clk);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun xo_rate = clk_get_rate(clk);
425*4882a593Smuzhiyun clk_put(clk);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun clk = clk_get(&pdev->dev, "alternate");
428*4882a593Smuzhiyun if (IS_ERR(clk))
429*4882a593Smuzhiyun return PTR_ERR(clk);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun cpu_hw_rate = clk_get_rate(clk) / CLK_HW_DIV;
432*4882a593Smuzhiyun clk_put(clk);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun cpufreq_qcom_hw_driver.driver_data = pdev;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* Check for optional interconnect paths on CPU0 */
437*4882a593Smuzhiyun cpu_dev = get_cpu_device(0);
438*4882a593Smuzhiyun if (!cpu_dev)
439*4882a593Smuzhiyun return -EPROBE_DEFER;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun ret = dev_pm_opp_of_find_icc_paths(cpu_dev, NULL);
442*4882a593Smuzhiyun if (ret)
443*4882a593Smuzhiyun return ret;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun ret = cpufreq_register_driver(&cpufreq_qcom_hw_driver);
446*4882a593Smuzhiyun if (ret)
447*4882a593Smuzhiyun dev_err(&pdev->dev, "CPUFreq HW driver failed to register\n");
448*4882a593Smuzhiyun else
449*4882a593Smuzhiyun dev_dbg(&pdev->dev, "QCOM CPUFreq HW driver initialized\n");
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return ret;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
qcom_cpufreq_hw_driver_remove(struct platform_device * pdev)454*4882a593Smuzhiyun static int qcom_cpufreq_hw_driver_remove(struct platform_device *pdev)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun return cpufreq_unregister_driver(&cpufreq_qcom_hw_driver);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static struct platform_driver qcom_cpufreq_hw_driver = {
460*4882a593Smuzhiyun .probe = qcom_cpufreq_hw_driver_probe,
461*4882a593Smuzhiyun .remove = qcom_cpufreq_hw_driver_remove,
462*4882a593Smuzhiyun .driver = {
463*4882a593Smuzhiyun .name = "qcom-cpufreq-hw",
464*4882a593Smuzhiyun .of_match_table = qcom_cpufreq_hw_match,
465*4882a593Smuzhiyun },
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
qcom_cpufreq_hw_init(void)468*4882a593Smuzhiyun static int __init qcom_cpufreq_hw_init(void)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun return platform_driver_register(&qcom_cpufreq_hw_driver);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun postcore_initcall(qcom_cpufreq_hw_init);
473*4882a593Smuzhiyun
qcom_cpufreq_hw_exit(void)474*4882a593Smuzhiyun static void __exit qcom_cpufreq_hw_exit(void)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun platform_driver_unregister(&qcom_cpufreq_hw_driver);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun module_exit(qcom_cpufreq_hw_exit);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM CPUFREQ HW Driver");
481*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
482