1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2008 Marvell International Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/sched.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/cpufreq.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <mach/generic.h>
15*4882a593Smuzhiyun #include <mach/pxa3xx-regs.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define HSS_104M (0)
18*4882a593Smuzhiyun #define HSS_156M (1)
19*4882a593Smuzhiyun #define HSS_208M (2)
20*4882a593Smuzhiyun #define HSS_312M (3)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define SMCFS_78M (0)
23*4882a593Smuzhiyun #define SMCFS_104M (2)
24*4882a593Smuzhiyun #define SMCFS_208M (5)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define SFLFS_104M (0)
27*4882a593Smuzhiyun #define SFLFS_156M (1)
28*4882a593Smuzhiyun #define SFLFS_208M (2)
29*4882a593Smuzhiyun #define SFLFS_312M (3)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define XSPCLK_156M (0)
32*4882a593Smuzhiyun #define XSPCLK_NONE (3)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define DMCFS_26M (0)
35*4882a593Smuzhiyun #define DMCFS_260M (3)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct pxa3xx_freq_info {
38*4882a593Smuzhiyun unsigned int cpufreq_mhz;
39*4882a593Smuzhiyun unsigned int core_xl : 5;
40*4882a593Smuzhiyun unsigned int core_xn : 3;
41*4882a593Smuzhiyun unsigned int hss : 2;
42*4882a593Smuzhiyun unsigned int dmcfs : 2;
43*4882a593Smuzhiyun unsigned int smcfs : 3;
44*4882a593Smuzhiyun unsigned int sflfs : 2;
45*4882a593Smuzhiyun unsigned int df_clkdiv : 3;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun int vcc_core; /* in mV */
48*4882a593Smuzhiyun int vcc_sram; /* in mV */
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define OP(cpufreq, _xl, _xn, _hss, _dmc, _smc, _sfl, _dfi, vcore, vsram) \
52*4882a593Smuzhiyun { \
53*4882a593Smuzhiyun .cpufreq_mhz = cpufreq, \
54*4882a593Smuzhiyun .core_xl = _xl, \
55*4882a593Smuzhiyun .core_xn = _xn, \
56*4882a593Smuzhiyun .hss = HSS_##_hss##M, \
57*4882a593Smuzhiyun .dmcfs = DMCFS_##_dmc##M, \
58*4882a593Smuzhiyun .smcfs = SMCFS_##_smc##M, \
59*4882a593Smuzhiyun .sflfs = SFLFS_##_sfl##M, \
60*4882a593Smuzhiyun .df_clkdiv = _dfi, \
61*4882a593Smuzhiyun .vcc_core = vcore, \
62*4882a593Smuzhiyun .vcc_sram = vsram, \
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static struct pxa3xx_freq_info pxa300_freqs[] = {
66*4882a593Smuzhiyun /* CPU XL XN HSS DMEM SMEM SRAM DFI VCC_CORE VCC_SRAM */
67*4882a593Smuzhiyun OP(104, 8, 1, 104, 260, 78, 104, 3, 1000, 1100), /* 104MHz */
68*4882a593Smuzhiyun OP(208, 16, 1, 104, 260, 104, 156, 2, 1000, 1100), /* 208MHz */
69*4882a593Smuzhiyun OP(416, 16, 2, 156, 260, 104, 208, 2, 1100, 1200), /* 416MHz */
70*4882a593Smuzhiyun OP(624, 24, 2, 208, 260, 208, 312, 3, 1375, 1400), /* 624MHz */
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static struct pxa3xx_freq_info pxa320_freqs[] = {
74*4882a593Smuzhiyun /* CPU XL XN HSS DMEM SMEM SRAM DFI VCC_CORE VCC_SRAM */
75*4882a593Smuzhiyun OP(104, 8, 1, 104, 260, 78, 104, 3, 1000, 1100), /* 104MHz */
76*4882a593Smuzhiyun OP(208, 16, 1, 104, 260, 104, 156, 2, 1000, 1100), /* 208MHz */
77*4882a593Smuzhiyun OP(416, 16, 2, 156, 260, 104, 208, 2, 1100, 1200), /* 416MHz */
78*4882a593Smuzhiyun OP(624, 24, 2, 208, 260, 208, 312, 3, 1375, 1400), /* 624MHz */
79*4882a593Smuzhiyun OP(806, 31, 2, 208, 260, 208, 312, 3, 1400, 1400), /* 806MHz */
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static unsigned int pxa3xx_freqs_num;
83*4882a593Smuzhiyun static struct pxa3xx_freq_info *pxa3xx_freqs;
84*4882a593Smuzhiyun static struct cpufreq_frequency_table *pxa3xx_freqs_table;
85*4882a593Smuzhiyun
setup_freqs_table(struct cpufreq_policy * policy,struct pxa3xx_freq_info * freqs,int num)86*4882a593Smuzhiyun static int setup_freqs_table(struct cpufreq_policy *policy,
87*4882a593Smuzhiyun struct pxa3xx_freq_info *freqs, int num)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct cpufreq_frequency_table *table;
90*4882a593Smuzhiyun int i;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun table = kcalloc(num + 1, sizeof(*table), GFP_KERNEL);
93*4882a593Smuzhiyun if (table == NULL)
94*4882a593Smuzhiyun return -ENOMEM;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun for (i = 0; i < num; i++) {
97*4882a593Smuzhiyun table[i].driver_data = i;
98*4882a593Smuzhiyun table[i].frequency = freqs[i].cpufreq_mhz * 1000;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun table[num].driver_data = i;
101*4882a593Smuzhiyun table[num].frequency = CPUFREQ_TABLE_END;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun pxa3xx_freqs = freqs;
104*4882a593Smuzhiyun pxa3xx_freqs_num = num;
105*4882a593Smuzhiyun pxa3xx_freqs_table = table;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun policy->freq_table = table;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
__update_core_freq(struct pxa3xx_freq_info * info)112*4882a593Smuzhiyun static void __update_core_freq(struct pxa3xx_freq_info *info)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun uint32_t mask = ACCR_XN_MASK | ACCR_XL_MASK;
115*4882a593Smuzhiyun uint32_t accr = ACCR;
116*4882a593Smuzhiyun uint32_t xclkcfg;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun accr &= ~(ACCR_XN_MASK | ACCR_XL_MASK | ACCR_XSPCLK_MASK);
119*4882a593Smuzhiyun accr |= ACCR_XN(info->core_xn) | ACCR_XL(info->core_xl);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* No clock until core PLL is re-locked */
122*4882a593Smuzhiyun accr |= ACCR_XSPCLK(XSPCLK_NONE);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun xclkcfg = (info->core_xn == 2) ? 0x3 : 0x2; /* turbo bit */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun ACCR = accr;
127*4882a593Smuzhiyun __asm__("mcr p14, 0, %0, c6, c0, 0\n" : : "r"(xclkcfg));
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun while ((ACSR & mask) != (accr & mask))
130*4882a593Smuzhiyun cpu_relax();
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
__update_bus_freq(struct pxa3xx_freq_info * info)133*4882a593Smuzhiyun static void __update_bus_freq(struct pxa3xx_freq_info *info)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun uint32_t mask;
136*4882a593Smuzhiyun uint32_t accr = ACCR;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun mask = ACCR_SMCFS_MASK | ACCR_SFLFS_MASK | ACCR_HSS_MASK |
139*4882a593Smuzhiyun ACCR_DMCFS_MASK;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun accr &= ~mask;
142*4882a593Smuzhiyun accr |= ACCR_SMCFS(info->smcfs) | ACCR_SFLFS(info->sflfs) |
143*4882a593Smuzhiyun ACCR_HSS(info->hss) | ACCR_DMCFS(info->dmcfs);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun ACCR = accr;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun while ((ACSR & mask) != (accr & mask))
148*4882a593Smuzhiyun cpu_relax();
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
pxa3xx_cpufreq_get(unsigned int cpu)151*4882a593Smuzhiyun static unsigned int pxa3xx_cpufreq_get(unsigned int cpu)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun return pxa3xx_get_clk_frequency_khz(0);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
pxa3xx_cpufreq_set(struct cpufreq_policy * policy,unsigned int index)156*4882a593Smuzhiyun static int pxa3xx_cpufreq_set(struct cpufreq_policy *policy, unsigned int index)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct pxa3xx_freq_info *next;
159*4882a593Smuzhiyun unsigned long flags;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (policy->cpu != 0)
162*4882a593Smuzhiyun return -EINVAL;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun next = &pxa3xx_freqs[index];
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun local_irq_save(flags);
167*4882a593Smuzhiyun __update_core_freq(next);
168*4882a593Smuzhiyun __update_bus_freq(next);
169*4882a593Smuzhiyun local_irq_restore(flags);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
pxa3xx_cpufreq_init(struct cpufreq_policy * policy)174*4882a593Smuzhiyun static int pxa3xx_cpufreq_init(struct cpufreq_policy *policy)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun int ret = -EINVAL;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* set default policy and cpuinfo */
179*4882a593Smuzhiyun policy->min = policy->cpuinfo.min_freq = 104000;
180*4882a593Smuzhiyun policy->max = policy->cpuinfo.max_freq =
181*4882a593Smuzhiyun (cpu_is_pxa320()) ? 806000 : 624000;
182*4882a593Smuzhiyun policy->cpuinfo.transition_latency = 1000; /* FIXME: 1 ms, assumed */
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (cpu_is_pxa300() || cpu_is_pxa310())
185*4882a593Smuzhiyun ret = setup_freqs_table(policy, pxa300_freqs,
186*4882a593Smuzhiyun ARRAY_SIZE(pxa300_freqs));
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (cpu_is_pxa320())
189*4882a593Smuzhiyun ret = setup_freqs_table(policy, pxa320_freqs,
190*4882a593Smuzhiyun ARRAY_SIZE(pxa320_freqs));
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (ret) {
193*4882a593Smuzhiyun pr_err("failed to setup frequency table\n");
194*4882a593Smuzhiyun return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun pr_info("CPUFREQ support for PXA3xx initialized\n");
198*4882a593Smuzhiyun return 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static struct cpufreq_driver pxa3xx_cpufreq_driver = {
202*4882a593Smuzhiyun .flags = CPUFREQ_NEED_INITIAL_FREQ_CHECK,
203*4882a593Smuzhiyun .verify = cpufreq_generic_frequency_table_verify,
204*4882a593Smuzhiyun .target_index = pxa3xx_cpufreq_set,
205*4882a593Smuzhiyun .init = pxa3xx_cpufreq_init,
206*4882a593Smuzhiyun .get = pxa3xx_cpufreq_get,
207*4882a593Smuzhiyun .name = "pxa3xx-cpufreq",
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
cpufreq_init(void)210*4882a593Smuzhiyun static int __init cpufreq_init(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun if (cpu_is_pxa3xx())
213*4882a593Smuzhiyun return cpufreq_register_driver(&pxa3xx_cpufreq_driver);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun module_init(cpufreq_init);
218*4882a593Smuzhiyun
cpufreq_exit(void)219*4882a593Smuzhiyun static void __exit cpufreq_exit(void)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun cpufreq_unregister_driver(&pxa3xx_cpufreq_driver);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun module_exit(cpufreq_exit);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun MODULE_DESCRIPTION("CPU frequency scaling driver for PXA3xx");
226*4882a593Smuzhiyun MODULE_LICENSE("GPL");
227