xref: /OK3568_Linux_fs/kernel/drivers/cpufreq/maple-cpufreq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2011 Dmitry Eremin-Solenikov
4*4882a593Smuzhiyun  *  Copyright (C) 2002 - 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>
5*4882a593Smuzhiyun  *  and                       Markus Demleitner <msdemlei@cl.uni-heidelberg.de>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This driver adds basic cpufreq support for SMU & 970FX based G5 Macs,
8*4882a593Smuzhiyun  * that is iMac G5 and latest single CPU desktop.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #undef DEBUG
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/sched.h>
21*4882a593Smuzhiyun #include <linux/cpufreq.h>
22*4882a593Smuzhiyun #include <linux/init.h>
23*4882a593Smuzhiyun #include <linux/completion.h>
24*4882a593Smuzhiyun #include <linux/mutex.h>
25*4882a593Smuzhiyun #include <linux/time.h>
26*4882a593Smuzhiyun #include <linux/of_device.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DBG(fmt...) pr_debug(fmt)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* see 970FX user manual */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define SCOM_PCR 0x0aa001			/* PCR scom addr */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define PCR_HILO_SELECT		0x80000000U	/* 1 = PCR, 0 = PCRH */
35*4882a593Smuzhiyun #define PCR_SPEED_FULL		0x00000000U	/* 1:1 speed value */
36*4882a593Smuzhiyun #define PCR_SPEED_HALF		0x00020000U	/* 1:2 speed value */
37*4882a593Smuzhiyun #define PCR_SPEED_QUARTER	0x00040000U	/* 1:4 speed value */
38*4882a593Smuzhiyun #define PCR_SPEED_MASK		0x000e0000U	/* speed mask */
39*4882a593Smuzhiyun #define PCR_SPEED_SHIFT		17
40*4882a593Smuzhiyun #define PCR_FREQ_REQ_VALID	0x00010000U	/* freq request valid */
41*4882a593Smuzhiyun #define PCR_VOLT_REQ_VALID	0x00008000U	/* volt request valid */
42*4882a593Smuzhiyun #define PCR_TARGET_TIME_MASK	0x00006000U	/* target time */
43*4882a593Smuzhiyun #define PCR_STATLAT_MASK	0x00001f00U	/* STATLAT value */
44*4882a593Smuzhiyun #define PCR_SNOOPLAT_MASK	0x000000f0U	/* SNOOPLAT value */
45*4882a593Smuzhiyun #define PCR_SNOOPACC_MASK	0x0000000fU	/* SNOOPACC value */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define SCOM_PSR 0x408001			/* PSR scom addr */
48*4882a593Smuzhiyun /* warning: PSR is a 64 bits register */
49*4882a593Smuzhiyun #define PSR_CMD_RECEIVED	0x2000000000000000U   /* command received */
50*4882a593Smuzhiyun #define PSR_CMD_COMPLETED	0x1000000000000000U   /* command completed */
51*4882a593Smuzhiyun #define PSR_CUR_SPEED_MASK	0x0300000000000000U   /* current speed */
52*4882a593Smuzhiyun #define PSR_CUR_SPEED_SHIFT	(56)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * The G5 only supports two frequencies (Quarter speed is not supported)
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun #define CPUFREQ_HIGH                  0
58*4882a593Smuzhiyun #define CPUFREQ_LOW                   1
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static struct cpufreq_frequency_table maple_cpu_freqs[] = {
61*4882a593Smuzhiyun 	{0, CPUFREQ_HIGH,		0},
62*4882a593Smuzhiyun 	{0, CPUFREQ_LOW,		0},
63*4882a593Smuzhiyun 	{0, 0,				CPUFREQ_TABLE_END},
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Power mode data is an array of the 32 bits PCR values to use for
67*4882a593Smuzhiyun  * the various frequencies, retrieved from the device-tree
68*4882a593Smuzhiyun  */
69*4882a593Smuzhiyun static int maple_pmode_cur;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const u32 *maple_pmode_data;
72*4882a593Smuzhiyun static int maple_pmode_max;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun  * SCOM based frequency switching for 970FX rev3
76*4882a593Smuzhiyun  */
maple_scom_switch_freq(int speed_mode)77*4882a593Smuzhiyun static int maple_scom_switch_freq(int speed_mode)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	unsigned long flags;
80*4882a593Smuzhiyun 	int to;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	local_irq_save(flags);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Clear PCR high */
85*4882a593Smuzhiyun 	scom970_write(SCOM_PCR, 0);
86*4882a593Smuzhiyun 	/* Clear PCR low */
87*4882a593Smuzhiyun 	scom970_write(SCOM_PCR, PCR_HILO_SELECT | 0);
88*4882a593Smuzhiyun 	/* Set PCR low */
89*4882a593Smuzhiyun 	scom970_write(SCOM_PCR, PCR_HILO_SELECT |
90*4882a593Smuzhiyun 		      maple_pmode_data[speed_mode]);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* Wait for completion */
93*4882a593Smuzhiyun 	for (to = 0; to < 10; to++) {
94*4882a593Smuzhiyun 		unsigned long psr = scom970_read(SCOM_PSR);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 		if ((psr & PSR_CMD_RECEIVED) == 0 &&
97*4882a593Smuzhiyun 		    (((psr >> PSR_CUR_SPEED_SHIFT) ^
98*4882a593Smuzhiyun 		      (maple_pmode_data[speed_mode] >> PCR_SPEED_SHIFT)) & 0x3)
99*4882a593Smuzhiyun 		    == 0)
100*4882a593Smuzhiyun 			break;
101*4882a593Smuzhiyun 		if (psr & PSR_CMD_COMPLETED)
102*4882a593Smuzhiyun 			break;
103*4882a593Smuzhiyun 		udelay(100);
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	local_irq_restore(flags);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	maple_pmode_cur = speed_mode;
109*4882a593Smuzhiyun 	ppc_proc_freq = maple_cpu_freqs[speed_mode].frequency * 1000ul;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
maple_scom_query_freq(void)114*4882a593Smuzhiyun static int maple_scom_query_freq(void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	unsigned long psr = scom970_read(SCOM_PSR);
117*4882a593Smuzhiyun 	int i;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	for (i = 0; i <= maple_pmode_max; i++)
120*4882a593Smuzhiyun 		if ((((psr >> PSR_CUR_SPEED_SHIFT) ^
121*4882a593Smuzhiyun 		      (maple_pmode_data[i] >> PCR_SPEED_SHIFT)) & 0x3) == 0)
122*4882a593Smuzhiyun 			break;
123*4882a593Smuzhiyun 	return i;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun  * Common interface to the cpufreq core
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun 
maple_cpufreq_target(struct cpufreq_policy * policy,unsigned int index)130*4882a593Smuzhiyun static int maple_cpufreq_target(struct cpufreq_policy *policy,
131*4882a593Smuzhiyun 	unsigned int index)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	return maple_scom_switch_freq(index);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
maple_cpufreq_get_speed(unsigned int cpu)136*4882a593Smuzhiyun static unsigned int maple_cpufreq_get_speed(unsigned int cpu)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	return maple_cpu_freqs[maple_pmode_cur].frequency;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
maple_cpufreq_cpu_init(struct cpufreq_policy * policy)141*4882a593Smuzhiyun static int maple_cpufreq_cpu_init(struct cpufreq_policy *policy)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	cpufreq_generic_init(policy, maple_cpu_freqs, 12000);
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static struct cpufreq_driver maple_cpufreq_driver = {
148*4882a593Smuzhiyun 	.name		= "maple",
149*4882a593Smuzhiyun 	.flags		= CPUFREQ_CONST_LOOPS,
150*4882a593Smuzhiyun 	.init		= maple_cpufreq_cpu_init,
151*4882a593Smuzhiyun 	.verify		= cpufreq_generic_frequency_table_verify,
152*4882a593Smuzhiyun 	.target_index	= maple_cpufreq_target,
153*4882a593Smuzhiyun 	.get		= maple_cpufreq_get_speed,
154*4882a593Smuzhiyun 	.attr		= cpufreq_generic_attr,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
maple_cpufreq_init(void)157*4882a593Smuzhiyun static int __init maple_cpufreq_init(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct device_node *cpunode;
160*4882a593Smuzhiyun 	unsigned int psize;
161*4882a593Smuzhiyun 	unsigned long max_freq;
162*4882a593Smuzhiyun 	const u32 *valp;
163*4882a593Smuzhiyun 	u32 pvr_hi;
164*4882a593Smuzhiyun 	int rc = -ENODEV;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/*
167*4882a593Smuzhiyun 	 * Behave here like powermac driver which checks machine compatibility
168*4882a593Smuzhiyun 	 * to ease merging of two drivers in future.
169*4882a593Smuzhiyun 	 */
170*4882a593Smuzhiyun 	if (!of_machine_is_compatible("Momentum,Maple") &&
171*4882a593Smuzhiyun 	    !of_machine_is_compatible("Momentum,Apache"))
172*4882a593Smuzhiyun 		return 0;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* Get first CPU node */
175*4882a593Smuzhiyun 	cpunode = of_cpu_device_node_get(0);
176*4882a593Smuzhiyun 	if (cpunode == NULL) {
177*4882a593Smuzhiyun 		pr_err("Can't find any CPU 0 node\n");
178*4882a593Smuzhiyun 		goto bail_noprops;
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Check 970FX for now */
182*4882a593Smuzhiyun 	/* we actually don't care on which CPU to access PVR */
183*4882a593Smuzhiyun 	pvr_hi = PVR_VER(mfspr(SPRN_PVR));
184*4882a593Smuzhiyun 	if (pvr_hi != 0x3c && pvr_hi != 0x44) {
185*4882a593Smuzhiyun 		pr_err("Unsupported CPU version (%x)\n", pvr_hi);
186*4882a593Smuzhiyun 		goto bail_noprops;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* Look for the powertune data in the device-tree */
190*4882a593Smuzhiyun 	/*
191*4882a593Smuzhiyun 	 * On Maple this property is provided by PIBS in dual-processor config,
192*4882a593Smuzhiyun 	 * not provided by PIBS in CPU0 config and also not provided by SLOF,
193*4882a593Smuzhiyun 	 * so YMMV
194*4882a593Smuzhiyun 	 */
195*4882a593Smuzhiyun 	maple_pmode_data = of_get_property(cpunode, "power-mode-data", &psize);
196*4882a593Smuzhiyun 	if (!maple_pmode_data) {
197*4882a593Smuzhiyun 		DBG("No power-mode-data !\n");
198*4882a593Smuzhiyun 		goto bail_noprops;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 	maple_pmode_max = psize / sizeof(u32) - 1;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/*
203*4882a593Smuzhiyun 	 * From what I see, clock-frequency is always the maximal frequency.
204*4882a593Smuzhiyun 	 * The current driver can not slew sysclk yet, so we really only deal
205*4882a593Smuzhiyun 	 * with powertune steps for now. We also only implement full freq and
206*4882a593Smuzhiyun 	 * half freq in this version. So far, I haven't yet seen a machine
207*4882a593Smuzhiyun 	 * supporting anything else.
208*4882a593Smuzhiyun 	 */
209*4882a593Smuzhiyun 	valp = of_get_property(cpunode, "clock-frequency", NULL);
210*4882a593Smuzhiyun 	if (!valp)
211*4882a593Smuzhiyun 		goto bail_noprops;
212*4882a593Smuzhiyun 	max_freq = (*valp)/1000;
213*4882a593Smuzhiyun 	maple_cpu_freqs[0].frequency = max_freq;
214*4882a593Smuzhiyun 	maple_cpu_freqs[1].frequency = max_freq/2;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Force apply current frequency to make sure everything is in
217*4882a593Smuzhiyun 	 * sync (voltage is right for example). Firmware may leave us with
218*4882a593Smuzhiyun 	 * a strange setting ...
219*4882a593Smuzhiyun 	 */
220*4882a593Smuzhiyun 	msleep(10);
221*4882a593Smuzhiyun 	maple_pmode_cur = -1;
222*4882a593Smuzhiyun 	maple_scom_switch_freq(maple_scom_query_freq());
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	pr_info("Registering Maple CPU frequency driver\n");
225*4882a593Smuzhiyun 	pr_info("Low: %d Mhz, High: %d Mhz, Cur: %d MHz\n",
226*4882a593Smuzhiyun 		maple_cpu_freqs[1].frequency/1000,
227*4882a593Smuzhiyun 		maple_cpu_freqs[0].frequency/1000,
228*4882a593Smuzhiyun 		maple_cpu_freqs[maple_pmode_cur].frequency/1000);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	rc = cpufreq_register_driver(&maple_cpufreq_driver);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun bail_noprops:
233*4882a593Smuzhiyun 	of_node_put(cpunode);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return rc;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun module_init(maple_cpufreq_init);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun MODULE_LICENSE("GPL");
242