1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/cpu.h>
8*4882a593Smuzhiyun #include <linux/cpufreq.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/nvmem-consumer.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/pm_opp.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PU_SOC_VOLTAGE_NORMAL 1250000
19*4882a593Smuzhiyun #define PU_SOC_VOLTAGE_HIGH 1275000
20*4882a593Smuzhiyun #define FREQ_1P2_GHZ 1200000000
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static struct regulator *arm_reg;
23*4882a593Smuzhiyun static struct regulator *pu_reg;
24*4882a593Smuzhiyun static struct regulator *soc_reg;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun enum IMX6_CPUFREQ_CLKS {
27*4882a593Smuzhiyun ARM,
28*4882a593Smuzhiyun PLL1_SYS,
29*4882a593Smuzhiyun STEP,
30*4882a593Smuzhiyun PLL1_SW,
31*4882a593Smuzhiyun PLL2_PFD2_396M,
32*4882a593Smuzhiyun /* MX6UL requires two more clks */
33*4882a593Smuzhiyun PLL2_BUS,
34*4882a593Smuzhiyun SECONDARY_SEL,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun #define IMX6Q_CPUFREQ_CLK_NUM 5
37*4882a593Smuzhiyun #define IMX6UL_CPUFREQ_CLK_NUM 7
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static int num_clks;
40*4882a593Smuzhiyun static struct clk_bulk_data clks[] = {
41*4882a593Smuzhiyun { .id = "arm" },
42*4882a593Smuzhiyun { .id = "pll1_sys" },
43*4882a593Smuzhiyun { .id = "step" },
44*4882a593Smuzhiyun { .id = "pll1_sw" },
45*4882a593Smuzhiyun { .id = "pll2_pfd2_396m" },
46*4882a593Smuzhiyun { .id = "pll2_bus" },
47*4882a593Smuzhiyun { .id = "secondary_sel" },
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static struct device *cpu_dev;
51*4882a593Smuzhiyun static struct cpufreq_frequency_table *freq_table;
52*4882a593Smuzhiyun static unsigned int max_freq;
53*4882a593Smuzhiyun static unsigned int transition_latency;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static u32 *imx6_soc_volt;
56*4882a593Smuzhiyun static u32 soc_opp_count;
57*4882a593Smuzhiyun
imx6q_set_target(struct cpufreq_policy * policy,unsigned int index)58*4882a593Smuzhiyun static int imx6q_set_target(struct cpufreq_policy *policy, unsigned int index)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct dev_pm_opp *opp;
61*4882a593Smuzhiyun unsigned long freq_hz, volt, volt_old;
62*4882a593Smuzhiyun unsigned int old_freq, new_freq;
63*4882a593Smuzhiyun bool pll1_sys_temp_enabled = false;
64*4882a593Smuzhiyun int ret;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun new_freq = freq_table[index].frequency;
67*4882a593Smuzhiyun freq_hz = new_freq * 1000;
68*4882a593Smuzhiyun old_freq = clk_get_rate(clks[ARM].clk) / 1000;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun opp = dev_pm_opp_find_freq_ceil(cpu_dev, &freq_hz);
71*4882a593Smuzhiyun if (IS_ERR(opp)) {
72*4882a593Smuzhiyun dev_err(cpu_dev, "failed to find OPP for %ld\n", freq_hz);
73*4882a593Smuzhiyun return PTR_ERR(opp);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun volt = dev_pm_opp_get_voltage(opp);
77*4882a593Smuzhiyun dev_pm_opp_put(opp);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun volt_old = regulator_get_voltage(arm_reg);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun dev_dbg(cpu_dev, "%u MHz, %ld mV --> %u MHz, %ld mV\n",
82*4882a593Smuzhiyun old_freq / 1000, volt_old / 1000,
83*4882a593Smuzhiyun new_freq / 1000, volt / 1000);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* scaling up? scale voltage before frequency */
86*4882a593Smuzhiyun if (new_freq > old_freq) {
87*4882a593Smuzhiyun if (!IS_ERR(pu_reg)) {
88*4882a593Smuzhiyun ret = regulator_set_voltage_tol(pu_reg, imx6_soc_volt[index], 0);
89*4882a593Smuzhiyun if (ret) {
90*4882a593Smuzhiyun dev_err(cpu_dev, "failed to scale vddpu up: %d\n", ret);
91*4882a593Smuzhiyun return ret;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun ret = regulator_set_voltage_tol(soc_reg, imx6_soc_volt[index], 0);
95*4882a593Smuzhiyun if (ret) {
96*4882a593Smuzhiyun dev_err(cpu_dev, "failed to scale vddsoc up: %d\n", ret);
97*4882a593Smuzhiyun return ret;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun ret = regulator_set_voltage_tol(arm_reg, volt, 0);
100*4882a593Smuzhiyun if (ret) {
101*4882a593Smuzhiyun dev_err(cpu_dev,
102*4882a593Smuzhiyun "failed to scale vddarm up: %d\n", ret);
103*4882a593Smuzhiyun return ret;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun * The setpoints are selected per PLL/PDF frequencies, so we need to
109*4882a593Smuzhiyun * reprogram PLL for frequency scaling. The procedure of reprogramming
110*4882a593Smuzhiyun * PLL1 is as below.
111*4882a593Smuzhiyun * For i.MX6UL, it has a secondary clk mux, the cpu frequency change
112*4882a593Smuzhiyun * flow is slightly different from other i.MX6 OSC.
113*4882a593Smuzhiyun * The cpu frequeny change flow for i.MX6(except i.MX6UL) is as below:
114*4882a593Smuzhiyun * - Enable pll2_pfd2_396m_clk and reparent pll1_sw_clk to it
115*4882a593Smuzhiyun * - Reprogram pll1_sys_clk and reparent pll1_sw_clk back to it
116*4882a593Smuzhiyun * - Disable pll2_pfd2_396m_clk
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,imx6ul") ||
119*4882a593Smuzhiyun of_machine_is_compatible("fsl,imx6ull")) {
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * When changing pll1_sw_clk's parent to pll1_sys_clk,
122*4882a593Smuzhiyun * CPU may run at higher than 528MHz, this will lead to
123*4882a593Smuzhiyun * the system unstable if the voltage is lower than the
124*4882a593Smuzhiyun * voltage of 528MHz, so lower the CPU frequency to one
125*4882a593Smuzhiyun * half before changing CPU frequency.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun clk_set_rate(clks[ARM].clk, (old_freq >> 1) * 1000);
128*4882a593Smuzhiyun clk_set_parent(clks[PLL1_SW].clk, clks[PLL1_SYS].clk);
129*4882a593Smuzhiyun if (freq_hz > clk_get_rate(clks[PLL2_PFD2_396M].clk))
130*4882a593Smuzhiyun clk_set_parent(clks[SECONDARY_SEL].clk,
131*4882a593Smuzhiyun clks[PLL2_BUS].clk);
132*4882a593Smuzhiyun else
133*4882a593Smuzhiyun clk_set_parent(clks[SECONDARY_SEL].clk,
134*4882a593Smuzhiyun clks[PLL2_PFD2_396M].clk);
135*4882a593Smuzhiyun clk_set_parent(clks[STEP].clk, clks[SECONDARY_SEL].clk);
136*4882a593Smuzhiyun clk_set_parent(clks[PLL1_SW].clk, clks[STEP].clk);
137*4882a593Smuzhiyun if (freq_hz > clk_get_rate(clks[PLL2_BUS].clk)) {
138*4882a593Smuzhiyun clk_set_rate(clks[PLL1_SYS].clk, new_freq * 1000);
139*4882a593Smuzhiyun clk_set_parent(clks[PLL1_SW].clk, clks[PLL1_SYS].clk);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun } else {
142*4882a593Smuzhiyun clk_set_parent(clks[STEP].clk, clks[PLL2_PFD2_396M].clk);
143*4882a593Smuzhiyun clk_set_parent(clks[PLL1_SW].clk, clks[STEP].clk);
144*4882a593Smuzhiyun if (freq_hz > clk_get_rate(clks[PLL2_PFD2_396M].clk)) {
145*4882a593Smuzhiyun clk_set_rate(clks[PLL1_SYS].clk, new_freq * 1000);
146*4882a593Smuzhiyun clk_set_parent(clks[PLL1_SW].clk, clks[PLL1_SYS].clk);
147*4882a593Smuzhiyun } else {
148*4882a593Smuzhiyun /* pll1_sys needs to be enabled for divider rate change to work. */
149*4882a593Smuzhiyun pll1_sys_temp_enabled = true;
150*4882a593Smuzhiyun clk_prepare_enable(clks[PLL1_SYS].clk);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Ensure the arm clock divider is what we expect */
155*4882a593Smuzhiyun ret = clk_set_rate(clks[ARM].clk, new_freq * 1000);
156*4882a593Smuzhiyun if (ret) {
157*4882a593Smuzhiyun int ret1;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun dev_err(cpu_dev, "failed to set clock rate: %d\n", ret);
160*4882a593Smuzhiyun ret1 = regulator_set_voltage_tol(arm_reg, volt_old, 0);
161*4882a593Smuzhiyun if (ret1)
162*4882a593Smuzhiyun dev_warn(cpu_dev,
163*4882a593Smuzhiyun "failed to restore vddarm voltage: %d\n", ret1);
164*4882a593Smuzhiyun return ret;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* PLL1 is only needed until after ARM-PODF is set. */
168*4882a593Smuzhiyun if (pll1_sys_temp_enabled)
169*4882a593Smuzhiyun clk_disable_unprepare(clks[PLL1_SYS].clk);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* scaling down? scale voltage after frequency */
172*4882a593Smuzhiyun if (new_freq < old_freq) {
173*4882a593Smuzhiyun ret = regulator_set_voltage_tol(arm_reg, volt, 0);
174*4882a593Smuzhiyun if (ret)
175*4882a593Smuzhiyun dev_warn(cpu_dev,
176*4882a593Smuzhiyun "failed to scale vddarm down: %d\n", ret);
177*4882a593Smuzhiyun ret = regulator_set_voltage_tol(soc_reg, imx6_soc_volt[index], 0);
178*4882a593Smuzhiyun if (ret)
179*4882a593Smuzhiyun dev_warn(cpu_dev, "failed to scale vddsoc down: %d\n", ret);
180*4882a593Smuzhiyun if (!IS_ERR(pu_reg)) {
181*4882a593Smuzhiyun ret = regulator_set_voltage_tol(pu_reg, imx6_soc_volt[index], 0);
182*4882a593Smuzhiyun if (ret)
183*4882a593Smuzhiyun dev_warn(cpu_dev, "failed to scale vddpu down: %d\n", ret);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
imx6q_cpufreq_init(struct cpufreq_policy * policy)190*4882a593Smuzhiyun static int imx6q_cpufreq_init(struct cpufreq_policy *policy)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun policy->clk = clks[ARM].clk;
193*4882a593Smuzhiyun cpufreq_generic_init(policy, freq_table, transition_latency);
194*4882a593Smuzhiyun policy->suspend_freq = max_freq;
195*4882a593Smuzhiyun dev_pm_opp_of_register_em(cpu_dev, policy->cpus);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static struct cpufreq_driver imx6q_cpufreq_driver = {
201*4882a593Smuzhiyun .flags = CPUFREQ_NEED_INITIAL_FREQ_CHECK |
202*4882a593Smuzhiyun CPUFREQ_IS_COOLING_DEV,
203*4882a593Smuzhiyun .verify = cpufreq_generic_frequency_table_verify,
204*4882a593Smuzhiyun .target_index = imx6q_set_target,
205*4882a593Smuzhiyun .get = cpufreq_generic_get,
206*4882a593Smuzhiyun .init = imx6q_cpufreq_init,
207*4882a593Smuzhiyun .name = "imx6q-cpufreq",
208*4882a593Smuzhiyun .attr = cpufreq_generic_attr,
209*4882a593Smuzhiyun .suspend = cpufreq_generic_suspend,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #define OCOTP_CFG3 0x440
213*4882a593Smuzhiyun #define OCOTP_CFG3_SPEED_SHIFT 16
214*4882a593Smuzhiyun #define OCOTP_CFG3_SPEED_1P2GHZ 0x3
215*4882a593Smuzhiyun #define OCOTP_CFG3_SPEED_996MHZ 0x2
216*4882a593Smuzhiyun #define OCOTP_CFG3_SPEED_852MHZ 0x1
217*4882a593Smuzhiyun
imx6q_opp_check_speed_grading(struct device * dev)218*4882a593Smuzhiyun static int imx6q_opp_check_speed_grading(struct device *dev)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct device_node *np;
221*4882a593Smuzhiyun void __iomem *base;
222*4882a593Smuzhiyun u32 val;
223*4882a593Smuzhiyun int ret;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (of_find_property(dev->of_node, "nvmem-cells", NULL)) {
226*4882a593Smuzhiyun ret = nvmem_cell_read_u32(dev, "speed_grade", &val);
227*4882a593Smuzhiyun if (ret)
228*4882a593Smuzhiyun return ret;
229*4882a593Smuzhiyun } else {
230*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
231*4882a593Smuzhiyun if (!np)
232*4882a593Smuzhiyun return -ENOENT;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun base = of_iomap(np, 0);
235*4882a593Smuzhiyun of_node_put(np);
236*4882a593Smuzhiyun if (!base) {
237*4882a593Smuzhiyun dev_err(dev, "failed to map ocotp\n");
238*4882a593Smuzhiyun return -EFAULT;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun * SPEED_GRADING[1:0] defines the max speed of ARM:
243*4882a593Smuzhiyun * 2b'11: 1200000000Hz;
244*4882a593Smuzhiyun * 2b'10: 996000000Hz;
245*4882a593Smuzhiyun * 2b'01: 852000000Hz; -- i.MX6Q Only, exclusive with 996MHz.
246*4882a593Smuzhiyun * 2b'00: 792000000Hz;
247*4882a593Smuzhiyun * We need to set the max speed of ARM according to fuse map.
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun val = readl_relaxed(base + OCOTP_CFG3);
250*4882a593Smuzhiyun iounmap(base);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun val >>= OCOTP_CFG3_SPEED_SHIFT;
254*4882a593Smuzhiyun val &= 0x3;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (val < OCOTP_CFG3_SPEED_996MHZ)
257*4882a593Smuzhiyun if (dev_pm_opp_disable(dev, 996000000))
258*4882a593Smuzhiyun dev_warn(dev, "failed to disable 996MHz OPP\n");
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,imx6q") ||
261*4882a593Smuzhiyun of_machine_is_compatible("fsl,imx6qp")) {
262*4882a593Smuzhiyun if (val != OCOTP_CFG3_SPEED_852MHZ)
263*4882a593Smuzhiyun if (dev_pm_opp_disable(dev, 852000000))
264*4882a593Smuzhiyun dev_warn(dev, "failed to disable 852MHz OPP\n");
265*4882a593Smuzhiyun if (val != OCOTP_CFG3_SPEED_1P2GHZ)
266*4882a593Smuzhiyun if (dev_pm_opp_disable(dev, 1200000000))
267*4882a593Smuzhiyun dev_warn(dev, "failed to disable 1.2GHz OPP\n");
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return 0;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #define OCOTP_CFG3_6UL_SPEED_696MHZ 0x2
274*4882a593Smuzhiyun #define OCOTP_CFG3_6ULL_SPEED_792MHZ 0x2
275*4882a593Smuzhiyun #define OCOTP_CFG3_6ULL_SPEED_900MHZ 0x3
276*4882a593Smuzhiyun
imx6ul_opp_check_speed_grading(struct device * dev)277*4882a593Smuzhiyun static int imx6ul_opp_check_speed_grading(struct device *dev)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun u32 val;
280*4882a593Smuzhiyun int ret = 0;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (of_find_property(dev->of_node, "nvmem-cells", NULL)) {
283*4882a593Smuzhiyun ret = nvmem_cell_read_u32(dev, "speed_grade", &val);
284*4882a593Smuzhiyun if (ret)
285*4882a593Smuzhiyun return ret;
286*4882a593Smuzhiyun } else {
287*4882a593Smuzhiyun struct device_node *np;
288*4882a593Smuzhiyun void __iomem *base;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,imx6ul-ocotp");
291*4882a593Smuzhiyun if (!np)
292*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL,
293*4882a593Smuzhiyun "fsl,imx6ull-ocotp");
294*4882a593Smuzhiyun if (!np)
295*4882a593Smuzhiyun return -ENOENT;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun base = of_iomap(np, 0);
298*4882a593Smuzhiyun of_node_put(np);
299*4882a593Smuzhiyun if (!base) {
300*4882a593Smuzhiyun dev_err(dev, "failed to map ocotp\n");
301*4882a593Smuzhiyun return -EFAULT;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun val = readl_relaxed(base + OCOTP_CFG3);
305*4882a593Smuzhiyun iounmap(base);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun * Speed GRADING[1:0] defines the max speed of ARM:
310*4882a593Smuzhiyun * 2b'00: Reserved;
311*4882a593Smuzhiyun * 2b'01: 528000000Hz;
312*4882a593Smuzhiyun * 2b'10: 696000000Hz on i.MX6UL, 792000000Hz on i.MX6ULL;
313*4882a593Smuzhiyun * 2b'11: 900000000Hz on i.MX6ULL only;
314*4882a593Smuzhiyun * We need to set the max speed of ARM according to fuse map.
315*4882a593Smuzhiyun */
316*4882a593Smuzhiyun val >>= OCOTP_CFG3_SPEED_SHIFT;
317*4882a593Smuzhiyun val &= 0x3;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,imx6ul")) {
320*4882a593Smuzhiyun if (val != OCOTP_CFG3_6UL_SPEED_696MHZ)
321*4882a593Smuzhiyun if (dev_pm_opp_disable(dev, 696000000))
322*4882a593Smuzhiyun dev_warn(dev, "failed to disable 696MHz OPP\n");
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,imx6ull")) {
326*4882a593Smuzhiyun if (val != OCOTP_CFG3_6ULL_SPEED_792MHZ)
327*4882a593Smuzhiyun if (dev_pm_opp_disable(dev, 792000000))
328*4882a593Smuzhiyun dev_warn(dev, "failed to disable 792MHz OPP\n");
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun if (val != OCOTP_CFG3_6ULL_SPEED_900MHZ)
331*4882a593Smuzhiyun if (dev_pm_opp_disable(dev, 900000000))
332*4882a593Smuzhiyun dev_warn(dev, "failed to disable 900MHz OPP\n");
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
imx6q_cpufreq_probe(struct platform_device * pdev)338*4882a593Smuzhiyun static int imx6q_cpufreq_probe(struct platform_device *pdev)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct device_node *np;
341*4882a593Smuzhiyun struct dev_pm_opp *opp;
342*4882a593Smuzhiyun unsigned long min_volt, max_volt;
343*4882a593Smuzhiyun int num, ret;
344*4882a593Smuzhiyun const struct property *prop;
345*4882a593Smuzhiyun const __be32 *val;
346*4882a593Smuzhiyun u32 nr, i, j;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun cpu_dev = get_cpu_device(0);
349*4882a593Smuzhiyun if (!cpu_dev) {
350*4882a593Smuzhiyun pr_err("failed to get cpu0 device\n");
351*4882a593Smuzhiyun return -ENODEV;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun np = of_node_get(cpu_dev->of_node);
355*4882a593Smuzhiyun if (!np) {
356*4882a593Smuzhiyun dev_err(cpu_dev, "failed to find cpu0 node\n");
357*4882a593Smuzhiyun return -ENOENT;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,imx6ul") ||
361*4882a593Smuzhiyun of_machine_is_compatible("fsl,imx6ull"))
362*4882a593Smuzhiyun num_clks = IMX6UL_CPUFREQ_CLK_NUM;
363*4882a593Smuzhiyun else
364*4882a593Smuzhiyun num_clks = IMX6Q_CPUFREQ_CLK_NUM;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun ret = clk_bulk_get(cpu_dev, num_clks, clks);
367*4882a593Smuzhiyun if (ret)
368*4882a593Smuzhiyun goto put_node;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun arm_reg = regulator_get(cpu_dev, "arm");
371*4882a593Smuzhiyun pu_reg = regulator_get_optional(cpu_dev, "pu");
372*4882a593Smuzhiyun soc_reg = regulator_get(cpu_dev, "soc");
373*4882a593Smuzhiyun if (PTR_ERR(arm_reg) == -EPROBE_DEFER ||
374*4882a593Smuzhiyun PTR_ERR(soc_reg) == -EPROBE_DEFER ||
375*4882a593Smuzhiyun PTR_ERR(pu_reg) == -EPROBE_DEFER) {
376*4882a593Smuzhiyun ret = -EPROBE_DEFER;
377*4882a593Smuzhiyun dev_dbg(cpu_dev, "regulators not ready, defer\n");
378*4882a593Smuzhiyun goto put_reg;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun if (IS_ERR(arm_reg) || IS_ERR(soc_reg)) {
381*4882a593Smuzhiyun dev_err(cpu_dev, "failed to get regulators\n");
382*4882a593Smuzhiyun ret = -ENOENT;
383*4882a593Smuzhiyun goto put_reg;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun ret = dev_pm_opp_of_add_table(cpu_dev);
387*4882a593Smuzhiyun if (ret < 0) {
388*4882a593Smuzhiyun dev_err(cpu_dev, "failed to init OPP table: %d\n", ret);
389*4882a593Smuzhiyun goto put_reg;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,imx6ul") ||
393*4882a593Smuzhiyun of_machine_is_compatible("fsl,imx6ull")) {
394*4882a593Smuzhiyun ret = imx6ul_opp_check_speed_grading(cpu_dev);
395*4882a593Smuzhiyun } else {
396*4882a593Smuzhiyun ret = imx6q_opp_check_speed_grading(cpu_dev);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun if (ret) {
399*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
400*4882a593Smuzhiyun dev_err(cpu_dev, "failed to read ocotp: %d\n",
401*4882a593Smuzhiyun ret);
402*4882a593Smuzhiyun goto out_free_opp;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun num = dev_pm_opp_get_opp_count(cpu_dev);
406*4882a593Smuzhiyun if (num < 0) {
407*4882a593Smuzhiyun ret = num;
408*4882a593Smuzhiyun dev_err(cpu_dev, "no OPP table is found: %d\n", ret);
409*4882a593Smuzhiyun goto out_free_opp;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun ret = dev_pm_opp_init_cpufreq_table(cpu_dev, &freq_table);
413*4882a593Smuzhiyun if (ret) {
414*4882a593Smuzhiyun dev_err(cpu_dev, "failed to init cpufreq table: %d\n", ret);
415*4882a593Smuzhiyun goto out_free_opp;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Make imx6_soc_volt array's size same as arm opp number */
419*4882a593Smuzhiyun imx6_soc_volt = devm_kcalloc(cpu_dev, num, sizeof(*imx6_soc_volt),
420*4882a593Smuzhiyun GFP_KERNEL);
421*4882a593Smuzhiyun if (imx6_soc_volt == NULL) {
422*4882a593Smuzhiyun ret = -ENOMEM;
423*4882a593Smuzhiyun goto free_freq_table;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun prop = of_find_property(np, "fsl,soc-operating-points", NULL);
427*4882a593Smuzhiyun if (!prop || !prop->value)
428*4882a593Smuzhiyun goto soc_opp_out;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /*
431*4882a593Smuzhiyun * Each OPP is a set of tuples consisting of frequency and
432*4882a593Smuzhiyun * voltage like <freq-kHz vol-uV>.
433*4882a593Smuzhiyun */
434*4882a593Smuzhiyun nr = prop->length / sizeof(u32);
435*4882a593Smuzhiyun if (nr % 2 || (nr / 2) < num)
436*4882a593Smuzhiyun goto soc_opp_out;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun for (j = 0; j < num; j++) {
439*4882a593Smuzhiyun val = prop->value;
440*4882a593Smuzhiyun for (i = 0; i < nr / 2; i++) {
441*4882a593Smuzhiyun unsigned long freq = be32_to_cpup(val++);
442*4882a593Smuzhiyun unsigned long volt = be32_to_cpup(val++);
443*4882a593Smuzhiyun if (freq_table[j].frequency == freq) {
444*4882a593Smuzhiyun imx6_soc_volt[soc_opp_count++] = volt;
445*4882a593Smuzhiyun break;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun soc_opp_out:
451*4882a593Smuzhiyun /* use fixed soc opp volt if no valid soc opp info found in dtb */
452*4882a593Smuzhiyun if (soc_opp_count != num) {
453*4882a593Smuzhiyun dev_warn(cpu_dev, "can NOT find valid fsl,soc-operating-points property in dtb, use default value!\n");
454*4882a593Smuzhiyun for (j = 0; j < num; j++)
455*4882a593Smuzhiyun imx6_soc_volt[j] = PU_SOC_VOLTAGE_NORMAL;
456*4882a593Smuzhiyun if (freq_table[num - 1].frequency * 1000 == FREQ_1P2_GHZ)
457*4882a593Smuzhiyun imx6_soc_volt[num - 1] = PU_SOC_VOLTAGE_HIGH;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (of_property_read_u32(np, "clock-latency", &transition_latency))
461*4882a593Smuzhiyun transition_latency = CPUFREQ_ETERNAL;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun * Calculate the ramp time for max voltage change in the
465*4882a593Smuzhiyun * VDDSOC and VDDPU regulators.
466*4882a593Smuzhiyun */
467*4882a593Smuzhiyun ret = regulator_set_voltage_time(soc_reg, imx6_soc_volt[0], imx6_soc_volt[num - 1]);
468*4882a593Smuzhiyun if (ret > 0)
469*4882a593Smuzhiyun transition_latency += ret * 1000;
470*4882a593Smuzhiyun if (!IS_ERR(pu_reg)) {
471*4882a593Smuzhiyun ret = regulator_set_voltage_time(pu_reg, imx6_soc_volt[0], imx6_soc_volt[num - 1]);
472*4882a593Smuzhiyun if (ret > 0)
473*4882a593Smuzhiyun transition_latency += ret * 1000;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /*
477*4882a593Smuzhiyun * OPP is maintained in order of increasing frequency, and
478*4882a593Smuzhiyun * freq_table initialised from OPP is therefore sorted in the
479*4882a593Smuzhiyun * same order.
480*4882a593Smuzhiyun */
481*4882a593Smuzhiyun max_freq = freq_table[--num].frequency;
482*4882a593Smuzhiyun opp = dev_pm_opp_find_freq_exact(cpu_dev,
483*4882a593Smuzhiyun freq_table[0].frequency * 1000, true);
484*4882a593Smuzhiyun min_volt = dev_pm_opp_get_voltage(opp);
485*4882a593Smuzhiyun dev_pm_opp_put(opp);
486*4882a593Smuzhiyun opp = dev_pm_opp_find_freq_exact(cpu_dev, max_freq * 1000, true);
487*4882a593Smuzhiyun max_volt = dev_pm_opp_get_voltage(opp);
488*4882a593Smuzhiyun dev_pm_opp_put(opp);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun ret = regulator_set_voltage_time(arm_reg, min_volt, max_volt);
491*4882a593Smuzhiyun if (ret > 0)
492*4882a593Smuzhiyun transition_latency += ret * 1000;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun ret = cpufreq_register_driver(&imx6q_cpufreq_driver);
495*4882a593Smuzhiyun if (ret) {
496*4882a593Smuzhiyun dev_err(cpu_dev, "failed register driver: %d\n", ret);
497*4882a593Smuzhiyun goto free_freq_table;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun of_node_put(np);
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun free_freq_table:
504*4882a593Smuzhiyun dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table);
505*4882a593Smuzhiyun out_free_opp:
506*4882a593Smuzhiyun dev_pm_opp_of_remove_table(cpu_dev);
507*4882a593Smuzhiyun put_reg:
508*4882a593Smuzhiyun if (!IS_ERR(arm_reg))
509*4882a593Smuzhiyun regulator_put(arm_reg);
510*4882a593Smuzhiyun if (!IS_ERR(pu_reg))
511*4882a593Smuzhiyun regulator_put(pu_reg);
512*4882a593Smuzhiyun if (!IS_ERR(soc_reg))
513*4882a593Smuzhiyun regulator_put(soc_reg);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun clk_bulk_put(num_clks, clks);
516*4882a593Smuzhiyun put_node:
517*4882a593Smuzhiyun of_node_put(np);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun return ret;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
imx6q_cpufreq_remove(struct platform_device * pdev)522*4882a593Smuzhiyun static int imx6q_cpufreq_remove(struct platform_device *pdev)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun cpufreq_unregister_driver(&imx6q_cpufreq_driver);
525*4882a593Smuzhiyun dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table);
526*4882a593Smuzhiyun dev_pm_opp_of_remove_table(cpu_dev);
527*4882a593Smuzhiyun regulator_put(arm_reg);
528*4882a593Smuzhiyun if (!IS_ERR(pu_reg))
529*4882a593Smuzhiyun regulator_put(pu_reg);
530*4882a593Smuzhiyun regulator_put(soc_reg);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun clk_bulk_put(num_clks, clks);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return 0;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun static struct platform_driver imx6q_cpufreq_platdrv = {
538*4882a593Smuzhiyun .driver = {
539*4882a593Smuzhiyun .name = "imx6q-cpufreq",
540*4882a593Smuzhiyun },
541*4882a593Smuzhiyun .probe = imx6q_cpufreq_probe,
542*4882a593Smuzhiyun .remove = imx6q_cpufreq_remove,
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun module_platform_driver(imx6q_cpufreq_platdrv);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun MODULE_ALIAS("platform:imx6q-cpufreq");
547*4882a593Smuzhiyun MODULE_AUTHOR("Shawn Guo <shawn.guo@linaro.org>");
548*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale i.MX6Q cpufreq driver");
549*4882a593Smuzhiyun MODULE_LICENSE("GPL");
550